ngene-core.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/smp_lock.h>
  37. #include <linux/timer.h>
  38. #include <linux/byteorder/generic.h>
  39. #include <linux/firmware.h>
  40. #include <linux/vmalloc.h>
  41. #include "ngene.h"
  42. static int one_adapter = 1;
  43. module_param(one_adapter, int, 0444);
  44. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  45. static int debug;
  46. module_param(debug, int, 0444);
  47. MODULE_PARM_DESC(debug, "Print debugging information.");
  48. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  49. #define dprintk if (debug) printk
  50. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  51. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  52. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  53. #define ngreadl(adr) readl(dev->iomem + (adr))
  54. #define ngreadb(adr) readb(dev->iomem + (adr))
  55. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  56. (dev->iomem + (adr)), (src), (count))
  57. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  58. (dev->iomem + (adr)), (count))
  59. /****************************************************************************/
  60. /* nGene interrupt handler **************************************************/
  61. /****************************************************************************/
  62. static void event_tasklet(unsigned long data)
  63. {
  64. struct ngene *dev = (struct ngene *)data;
  65. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  66. struct EVENT_BUFFER Event =
  67. dev->EventQueue[dev->EventQueueReadIndex];
  68. dev->EventQueueReadIndex =
  69. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  70. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  71. dev->TxEventNotify(dev, Event.TimeStamp);
  72. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  73. dev->RxEventNotify(dev, Event.TimeStamp,
  74. Event.RXCharacter);
  75. }
  76. }
  77. static void demux_tasklet(unsigned long data)
  78. {
  79. struct ngene_channel *chan = (struct ngene_channel *)data;
  80. struct SBufferHeader *Cur = chan->nextBuffer;
  81. spin_lock_irq(&chan->state_lock);
  82. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  83. if (chan->mode & NGENE_IO_TSOUT) {
  84. u32 Flags = chan->DataFormatFlags;
  85. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  86. Flags |= BEF_OVERFLOW;
  87. if (chan->pBufferExchange) {
  88. if (!chan->pBufferExchange(chan,
  89. Cur->Buffer1,
  90. chan->Capture1Length,
  91. Cur->ngeneBuffer.SR.
  92. Clock, Flags)) {
  93. /*
  94. We didn't get data
  95. Clear in service flag to make sure we
  96. get called on next interrupt again.
  97. leave fill/empty (0x80) flag alone
  98. to avoid hardware running out of
  99. buffers during startup, we hold only
  100. in run state ( the source may be late
  101. delivering data )
  102. */
  103. if (chan->HWState == HWSTATE_RUN) {
  104. Cur->ngeneBuffer.SR.Flags &=
  105. ~0x40;
  106. break;
  107. /* Stop proccessing stream */
  108. }
  109. } else {
  110. /* We got a valid buffer,
  111. so switch to run state */
  112. chan->HWState = HWSTATE_RUN;
  113. }
  114. } else {
  115. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  116. if (chan->HWState == HWSTATE_RUN) {
  117. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  118. break; /* Stop proccessing stream */
  119. }
  120. }
  121. if (chan->AudioDTOUpdated) {
  122. printk(KERN_INFO DEVICE_NAME
  123. ": Update AudioDTO = %d\n",
  124. chan->AudioDTOValue);
  125. Cur->ngeneBuffer.SR.DTOUpdate =
  126. chan->AudioDTOValue;
  127. chan->AudioDTOUpdated = 0;
  128. }
  129. } else {
  130. if (chan->HWState == HWSTATE_RUN) {
  131. u32 Flags = 0;
  132. IBufferExchange *exch1 = chan->pBufferExchange;
  133. IBufferExchange *exch2 = chan->pBufferExchange2;
  134. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  135. Flags |= BEF_EVEN_FIELD;
  136. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  137. Flags |= BEF_OVERFLOW;
  138. spin_unlock_irq(&chan->state_lock);
  139. if (exch1)
  140. exch1(chan, Cur->Buffer1,
  141. chan->Capture1Length,
  142. Cur->ngeneBuffer.SR.Clock,
  143. Flags);
  144. if (exch2)
  145. exch2(chan, Cur->Buffer2,
  146. chan->Capture2Length,
  147. Cur->ngeneBuffer.SR.Clock,
  148. Flags);
  149. spin_lock_irq(&chan->state_lock);
  150. } else if (chan->HWState != HWSTATE_STOP)
  151. chan->HWState = HWSTATE_RUN;
  152. }
  153. Cur->ngeneBuffer.SR.Flags = 0x00;
  154. Cur = Cur->Next;
  155. }
  156. chan->nextBuffer = Cur;
  157. spin_unlock_irq(&chan->state_lock);
  158. }
  159. static irqreturn_t irq_handler(int irq, void *dev_id)
  160. {
  161. struct ngene *dev = (struct ngene *)dev_id;
  162. u32 icounts = 0;
  163. irqreturn_t rc = IRQ_NONE;
  164. u32 i = MAX_STREAM;
  165. u8 *tmpCmdDoneByte;
  166. if (dev->BootFirmware) {
  167. icounts = ngreadl(NGENE_INT_COUNTS);
  168. if (icounts != dev->icounts) {
  169. ngwritel(0, FORCE_NMI);
  170. dev->cmd_done = 1;
  171. wake_up(&dev->cmd_wq);
  172. dev->icounts = icounts;
  173. rc = IRQ_HANDLED;
  174. }
  175. return rc;
  176. }
  177. ngwritel(0, FORCE_NMI);
  178. spin_lock(&dev->cmd_lock);
  179. tmpCmdDoneByte = dev->CmdDoneByte;
  180. if (tmpCmdDoneByte &&
  181. (*tmpCmdDoneByte ||
  182. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  183. dev->CmdDoneByte = NULL;
  184. dev->cmd_done = 1;
  185. wake_up(&dev->cmd_wq);
  186. rc = IRQ_HANDLED;
  187. }
  188. spin_unlock(&dev->cmd_lock);
  189. if (dev->EventBuffer->EventStatus & 0x80) {
  190. u8 nextWriteIndex =
  191. (dev->EventQueueWriteIndex + 1) &
  192. (EVENT_QUEUE_SIZE - 1);
  193. if (nextWriteIndex != dev->EventQueueReadIndex) {
  194. dev->EventQueue[dev->EventQueueWriteIndex] =
  195. *(dev->EventBuffer);
  196. dev->EventQueueWriteIndex = nextWriteIndex;
  197. } else {
  198. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  199. dev->EventQueueOverflowCount += 1;
  200. dev->EventQueueOverflowFlag = 1;
  201. }
  202. dev->EventBuffer->EventStatus &= ~0x80;
  203. tasklet_schedule(&dev->event_tasklet);
  204. rc = IRQ_HANDLED;
  205. }
  206. while (i > 0) {
  207. i--;
  208. spin_lock(&dev->channel[i].state_lock);
  209. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  210. if (dev->channel[i].nextBuffer) {
  211. if ((dev->channel[i].nextBuffer->
  212. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  213. dev->channel[i].nextBuffer->
  214. ngeneBuffer.SR.Flags |= 0x40;
  215. tasklet_schedule(
  216. &dev->channel[i].demux_tasklet);
  217. rc = IRQ_HANDLED;
  218. }
  219. }
  220. spin_unlock(&dev->channel[i].state_lock);
  221. }
  222. /* Request might have been processed by a previous call. */
  223. return IRQ_HANDLED;
  224. }
  225. /****************************************************************************/
  226. /* nGene command interface **************************************************/
  227. /****************************************************************************/
  228. static void dump_command_io(struct ngene *dev)
  229. {
  230. u8 buf[8], *b;
  231. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  232. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  233. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  234. buf[4], buf[5], buf[6], buf[7]);
  235. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  236. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  237. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  238. buf[4], buf[5], buf[6], buf[7]);
  239. b = dev->hosttongene;
  240. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  241. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  242. b = dev->ngenetohost;
  243. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  244. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  245. }
  246. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  247. {
  248. int ret;
  249. u8 *tmpCmdDoneByte;
  250. dev->cmd_done = 0;
  251. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  252. dev->BootFirmware = 1;
  253. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  254. ngwritel(0, NGENE_COMMAND);
  255. ngwritel(0, NGENE_COMMAND_HI);
  256. ngwritel(0, NGENE_STATUS);
  257. ngwritel(0, NGENE_STATUS_HI);
  258. ngwritel(0, NGENE_EVENT);
  259. ngwritel(0, NGENE_EVENT_HI);
  260. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  261. u64 fwio = dev->PAFWInterfaceBuffer;
  262. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  263. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  264. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  265. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  266. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  267. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  268. }
  269. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  270. if (dev->BootFirmware)
  271. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  272. spin_lock_irq(&dev->cmd_lock);
  273. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  274. if (!com->out_len)
  275. tmpCmdDoneByte++;
  276. *tmpCmdDoneByte = 0;
  277. dev->ngenetohost[0] = 0;
  278. dev->ngenetohost[1] = 0;
  279. dev->CmdDoneByte = tmpCmdDoneByte;
  280. spin_unlock_irq(&dev->cmd_lock);
  281. /* Notify 8051. */
  282. ngwritel(1, FORCE_INT);
  283. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  284. if (!ret) {
  285. /*ngwritel(0, FORCE_NMI);*/
  286. printk(KERN_ERR DEVICE_NAME
  287. ": Command timeout cmd=%02x prev=%02x\n",
  288. com->cmd.hdr.Opcode, dev->prev_cmd);
  289. dump_command_io(dev);
  290. return -1;
  291. }
  292. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  293. dev->BootFirmware = 0;
  294. dev->prev_cmd = com->cmd.hdr.Opcode;
  295. if (!com->out_len)
  296. return 0;
  297. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  298. return 0;
  299. }
  300. int ngene_command(struct ngene *dev, struct ngene_command *com)
  301. {
  302. int result;
  303. down(&dev->cmd_mutex);
  304. result = ngene_command_mutex(dev, com);
  305. up(&dev->cmd_mutex);
  306. return result;
  307. }
  308. static int ngene_command_load_firmware(struct ngene *dev,
  309. u8 *ngene_fw, u32 size)
  310. {
  311. #define FIRSTCHUNK (1024)
  312. u32 cleft;
  313. struct ngene_command com;
  314. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  315. com.cmd.hdr.Length = 0;
  316. com.in_len = 0;
  317. com.out_len = 0;
  318. ngene_command(dev, &com);
  319. cleft = (size + 3) & ~3;
  320. if (cleft > FIRSTCHUNK) {
  321. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  322. cleft - FIRSTCHUNK);
  323. cleft = FIRSTCHUNK;
  324. }
  325. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  326. memset(&com, 0, sizeof(struct ngene_command));
  327. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  328. com.cmd.hdr.Length = 4;
  329. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  330. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  331. com.in_len = 4;
  332. com.out_len = 0;
  333. return ngene_command(dev, &com);
  334. }
  335. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  336. {
  337. struct ngene_command com;
  338. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  339. com.cmd.hdr.Length = 1;
  340. com.cmd.ConfigureBuffers.config = config;
  341. com.in_len = 1;
  342. com.out_len = 0;
  343. if (ngene_command(dev, &com) < 0)
  344. return -EIO;
  345. return 0;
  346. }
  347. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  348. {
  349. struct ngene_command com;
  350. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  351. com.cmd.hdr.Length = 6;
  352. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  353. com.in_len = 6;
  354. com.out_len = 0;
  355. if (ngene_command(dev, &com) < 0)
  356. return -EIO;
  357. return 0;
  358. }
  359. int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  360. {
  361. struct ngene_command com;
  362. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  363. com.cmd.hdr.Length = 1;
  364. com.cmd.SetGpioPin.select = select | (level << 7);
  365. com.in_len = 1;
  366. com.out_len = 0;
  367. return ngene_command(dev, &com);
  368. }
  369. /*
  370. 02000640 is sample on rising edge.
  371. 02000740 is sample on falling edge.
  372. 02000040 is ignore "valid" signal
  373. 0: FD_CTL1 Bit 7,6 must be 0,1
  374. 7 disable(fw controlled)
  375. 6 0-AUX,1-TS
  376. 5 0-par,1-ser
  377. 4 0-lsb/1-msb
  378. 3,2 reserved
  379. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  380. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  381. 2: FD_STA is read-only. 0-sync
  382. 3: FD_INSYNC is number of 47s to trigger "in sync".
  383. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  384. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  385. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  386. 7: Top byte is unused.
  387. */
  388. /****************************************************************************/
  389. static u8 TSFeatureDecoderSetup[8 * 5] = {
  390. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  391. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  392. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  393. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  394. 0x40, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* LGDT3303 */
  395. };
  396. /* Set NGENE I2S Config to 16 bit packed */
  397. static u8 I2SConfiguration[] = {
  398. 0x00, 0x10, 0x00, 0x00,
  399. 0x80, 0x10, 0x00, 0x00,
  400. };
  401. static u8 SPDIFConfiguration[10] = {
  402. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  403. };
  404. /* Set NGENE I2S Config to transport stream compatible mode */
  405. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  406. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  407. static u8 ITUDecoderSetup[4][16] = {
  408. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  409. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  410. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  411. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  412. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  413. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  414. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  415. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  416. };
  417. /*
  418. * 50 48 60 gleich
  419. * 27p50 9f 00 22 80 42 69 18 ...
  420. * 27p60 93 00 22 80 82 69 1c ...
  421. */
  422. /* Maxbyte to 1144 (for raw data) */
  423. static u8 ITUFeatureDecoderSetup[8] = {
  424. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  425. };
  426. void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  427. {
  428. u32 *ptr = Buffer;
  429. memset(Buffer, 0xff, Length);
  430. while (Length > 0) {
  431. if (Flags & DF_SWAP32)
  432. *ptr = 0x471FFF10;
  433. else
  434. *ptr = 0x10FF1F47;
  435. ptr += (188 / 4);
  436. Length -= 188;
  437. }
  438. }
  439. static void flush_buffers(struct ngene_channel *chan)
  440. {
  441. u8 val;
  442. do {
  443. msleep(1);
  444. spin_lock_irq(&chan->state_lock);
  445. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  446. spin_unlock_irq(&chan->state_lock);
  447. } while (val);
  448. }
  449. static void clear_buffers(struct ngene_channel *chan)
  450. {
  451. struct SBufferHeader *Cur = chan->nextBuffer;
  452. do {
  453. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  454. if (chan->mode & NGENE_IO_TSOUT)
  455. FillTSBuffer(Cur->Buffer1,
  456. chan->Capture1Length,
  457. chan->DataFormatFlags);
  458. Cur = Cur->Next;
  459. } while (Cur != chan->nextBuffer);
  460. if (chan->mode & NGENE_IO_TSOUT) {
  461. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  462. chan->AudioDTOValue;
  463. chan->AudioDTOUpdated = 0;
  464. Cur = chan->TSIdleBuffer.Head;
  465. do {
  466. memset(&Cur->ngeneBuffer.SR, 0,
  467. sizeof(Cur->ngeneBuffer.SR));
  468. FillTSBuffer(Cur->Buffer1,
  469. chan->Capture1Length,
  470. chan->DataFormatFlags);
  471. Cur = Cur->Next;
  472. } while (Cur != chan->TSIdleBuffer.Head);
  473. }
  474. }
  475. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  476. u8 control, u8 mode, u8 flags)
  477. {
  478. struct ngene_channel *chan = &dev->channel[stream];
  479. struct ngene_command com;
  480. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  481. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  482. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  483. u16 BsSDO = 0x9B00;
  484. /* down(&dev->stream_mutex); */
  485. while (down_trylock(&dev->stream_mutex)) {
  486. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  487. msleep(1);
  488. }
  489. memset(&com, 0, sizeof(com));
  490. com.cmd.hdr.Opcode = CMD_CONTROL;
  491. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  492. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  493. if (chan->mode & NGENE_IO_TSOUT)
  494. com.cmd.StreamControl.Stream |= 0x07;
  495. com.cmd.StreamControl.Control = control |
  496. (flags & SFLAG_ORDER_LUMA_CHROMA);
  497. com.cmd.StreamControl.Mode = mode;
  498. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  499. com.out_len = 0;
  500. dprintk(KERN_INFO DEVICE_NAME
  501. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  502. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  503. com.cmd.StreamControl.Mode);
  504. chan->Mode = mode;
  505. if (!(control & 0x80)) {
  506. spin_lock_irq(&chan->state_lock);
  507. if (chan->State == KSSTATE_RUN) {
  508. chan->State = KSSTATE_ACQUIRE;
  509. chan->HWState = HWSTATE_STOP;
  510. spin_unlock_irq(&chan->state_lock);
  511. if (ngene_command(dev, &com) < 0) {
  512. up(&dev->stream_mutex);
  513. return -1;
  514. }
  515. /* clear_buffers(chan); */
  516. flush_buffers(chan);
  517. up(&dev->stream_mutex);
  518. return 0;
  519. }
  520. spin_unlock_irq(&chan->state_lock);
  521. up(&dev->stream_mutex);
  522. return 0;
  523. }
  524. if (mode & SMODE_AUDIO_CAPTURE) {
  525. com.cmd.StreamControl.CaptureBlockCount =
  526. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  527. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  528. } else if (mode & SMODE_TRANSPORT_STREAM) {
  529. com.cmd.StreamControl.CaptureBlockCount =
  530. chan->Capture1Length / TS_BLOCK_SIZE;
  531. com.cmd.StreamControl.MaxLinesPerField =
  532. chan->Capture1Length / TS_BLOCK_SIZE;
  533. com.cmd.StreamControl.Buffer_Address =
  534. chan->TSRingBuffer.PAHead;
  535. if (chan->mode & NGENE_IO_TSOUT) {
  536. com.cmd.StreamControl.BytesPerVBILine =
  537. chan->Capture1Length / TS_BLOCK_SIZE;
  538. com.cmd.StreamControl.Stream |= 0x07;
  539. }
  540. } else {
  541. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  542. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  543. com.cmd.StreamControl.MinLinesPerField = 100;
  544. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  545. if (mode & SMODE_VBI_CAPTURE) {
  546. com.cmd.StreamControl.MaxVBILinesPerField =
  547. chan->nVBILines;
  548. com.cmd.StreamControl.MinVBILinesPerField = 0;
  549. com.cmd.StreamControl.BytesPerVBILine =
  550. chan->nBytesPerVBILine;
  551. }
  552. if (flags & SFLAG_COLORBAR)
  553. com.cmd.StreamControl.Stream |= 0x04;
  554. }
  555. spin_lock_irq(&chan->state_lock);
  556. if (mode & SMODE_AUDIO_CAPTURE) {
  557. chan->nextBuffer = chan->RingBuffer.Head;
  558. if (mode & SMODE_AUDIO_SPDIF) {
  559. com.cmd.StreamControl.SetupDataLen =
  560. sizeof(SPDIFConfiguration);
  561. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  562. memcpy(com.cmd.StreamControl.SetupData,
  563. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  564. } else {
  565. com.cmd.StreamControl.SetupDataLen = 4;
  566. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  567. memcpy(com.cmd.StreamControl.SetupData,
  568. I2SConfiguration +
  569. 4 * dev->card_info->i2s[stream], 4);
  570. }
  571. } else if (mode & SMODE_TRANSPORT_STREAM) {
  572. chan->nextBuffer = chan->TSRingBuffer.Head;
  573. if (stream >= STREAM_AUDIOIN1) {
  574. if (chan->mode & NGENE_IO_TSOUT) {
  575. com.cmd.StreamControl.SetupDataLen =
  576. sizeof(TS_I2SOutConfiguration);
  577. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  578. memcpy(com.cmd.StreamControl.SetupData,
  579. TS_I2SOutConfiguration,
  580. sizeof(TS_I2SOutConfiguration));
  581. } else {
  582. com.cmd.StreamControl.SetupDataLen =
  583. sizeof(TS_I2SConfiguration);
  584. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  585. memcpy(com.cmd.StreamControl.SetupData,
  586. TS_I2SConfiguration,
  587. sizeof(TS_I2SConfiguration));
  588. }
  589. } else {
  590. com.cmd.StreamControl.SetupDataLen = 8;
  591. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  592. memcpy(com.cmd.StreamControl.SetupData,
  593. TSFeatureDecoderSetup +
  594. 8 * dev->card_info->tsf[stream], 8);
  595. }
  596. } else {
  597. chan->nextBuffer = chan->RingBuffer.Head;
  598. com.cmd.StreamControl.SetupDataLen =
  599. 16 + sizeof(ITUFeatureDecoderSetup);
  600. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  601. memcpy(com.cmd.StreamControl.SetupData,
  602. ITUDecoderSetup[chan->itumode], 16);
  603. memcpy(com.cmd.StreamControl.SetupData + 16,
  604. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  605. }
  606. clear_buffers(chan);
  607. chan->State = KSSTATE_RUN;
  608. if (mode & SMODE_TRANSPORT_STREAM)
  609. chan->HWState = HWSTATE_RUN;
  610. else
  611. chan->HWState = HWSTATE_STARTUP;
  612. spin_unlock_irq(&chan->state_lock);
  613. if (ngene_command(dev, &com) < 0) {
  614. up(&dev->stream_mutex);
  615. return -1;
  616. }
  617. up(&dev->stream_mutex);
  618. return 0;
  619. }
  620. void set_transfer(struct ngene_channel *chan, int state)
  621. {
  622. u8 control = 0, mode = 0, flags = 0;
  623. struct ngene *dev = chan->dev;
  624. int ret;
  625. /*
  626. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  627. msleep(100);
  628. */
  629. if (state) {
  630. if (chan->running) {
  631. printk(KERN_INFO DEVICE_NAME ": already running\n");
  632. return;
  633. }
  634. } else {
  635. if (!chan->running) {
  636. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  637. return;
  638. }
  639. }
  640. if (dev->card_info->switch_ctrl)
  641. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  642. if (state) {
  643. spin_lock_irq(&chan->state_lock);
  644. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  645. ngreadl(0x9310)); */
  646. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  647. control = 0x80;
  648. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  649. chan->Capture1Length = 512 * 188;
  650. mode = SMODE_TRANSPORT_STREAM;
  651. }
  652. if (chan->mode & NGENE_IO_TSOUT) {
  653. chan->pBufferExchange = tsout_exchange;
  654. /* 0x66666666 = 50MHz *2^33 /250MHz */
  655. chan->AudioDTOValue = 0x66666666;
  656. /* set_dto(chan, 38810700+1000); */
  657. /* set_dto(chan, 19392658); */
  658. }
  659. if (chan->mode & NGENE_IO_TSIN)
  660. chan->pBufferExchange = tsin_exchange;
  661. /* ngwritel(0, 0x9310); */
  662. spin_unlock_irq(&chan->state_lock);
  663. } else
  664. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  665. ngreadl(0x9310)); */
  666. ret = ngene_command_stream_control(dev, chan->number,
  667. control, mode, flags);
  668. if (!ret)
  669. chan->running = state;
  670. else
  671. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  672. state);
  673. if (!state) {
  674. spin_lock_irq(&chan->state_lock);
  675. chan->pBufferExchange = NULL;
  676. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  677. spin_unlock_irq(&chan->state_lock);
  678. }
  679. }
  680. /****************************************************************************/
  681. /* nGene hardware init and release functions ********************************/
  682. /****************************************************************************/
  683. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  684. {
  685. struct SBufferHeader *Cur = rb->Head;
  686. u32 j;
  687. if (!Cur)
  688. return;
  689. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  690. if (Cur->Buffer1)
  691. pci_free_consistent(dev->pci_dev,
  692. rb->Buffer1Length,
  693. Cur->Buffer1,
  694. Cur->scList1->Address);
  695. if (Cur->Buffer2)
  696. pci_free_consistent(dev->pci_dev,
  697. rb->Buffer2Length,
  698. Cur->Buffer2,
  699. Cur->scList2->Address);
  700. }
  701. if (rb->SCListMem)
  702. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  703. rb->SCListMem, rb->PASCListMem);
  704. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  705. }
  706. static void free_idlebuffer(struct ngene *dev,
  707. struct SRingBufferDescriptor *rb,
  708. struct SRingBufferDescriptor *tb)
  709. {
  710. int j;
  711. struct SBufferHeader *Cur = tb->Head;
  712. if (!rb->Head)
  713. return;
  714. free_ringbuffer(dev, rb);
  715. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  716. Cur->Buffer2 = NULL;
  717. Cur->scList2 = NULL;
  718. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  719. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  720. }
  721. }
  722. static void free_common_buffers(struct ngene *dev)
  723. {
  724. u32 i;
  725. struct ngene_channel *chan;
  726. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  727. chan = &dev->channel[i];
  728. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  729. free_ringbuffer(dev, &chan->RingBuffer);
  730. free_ringbuffer(dev, &chan->TSRingBuffer);
  731. }
  732. if (dev->OverflowBuffer)
  733. pci_free_consistent(dev->pci_dev,
  734. OVERFLOW_BUFFER_SIZE,
  735. dev->OverflowBuffer, dev->PAOverflowBuffer);
  736. if (dev->FWInterfaceBuffer)
  737. pci_free_consistent(dev->pci_dev,
  738. 4096,
  739. dev->FWInterfaceBuffer,
  740. dev->PAFWInterfaceBuffer);
  741. }
  742. /****************************************************************************/
  743. /* Ring buffer handling *****************************************************/
  744. /****************************************************************************/
  745. static int create_ring_buffer(struct pci_dev *pci_dev,
  746. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  747. {
  748. dma_addr_t tmp;
  749. struct SBufferHeader *Head;
  750. u32 i;
  751. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  752. u64 PARingBufferHead;
  753. u64 PARingBufferCur;
  754. u64 PARingBufferNext;
  755. struct SBufferHeader *Cur, *Next;
  756. descr->Head = NULL;
  757. descr->MemSize = 0;
  758. descr->PAHead = 0;
  759. descr->NumBuffers = 0;
  760. if (MemSize < 4096)
  761. MemSize = 4096;
  762. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  763. PARingBufferHead = tmp;
  764. if (!Head)
  765. return -ENOMEM;
  766. memset(Head, 0, MemSize);
  767. PARingBufferCur = PARingBufferHead;
  768. Cur = Head;
  769. for (i = 0; i < NumBuffers - 1; i++) {
  770. Next = (struct SBufferHeader *)
  771. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  772. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  773. Cur->Next = Next;
  774. Cur->ngeneBuffer.Next = PARingBufferNext;
  775. Cur = Next;
  776. PARingBufferCur = PARingBufferNext;
  777. }
  778. /* Last Buffer points back to first one */
  779. Cur->Next = Head;
  780. Cur->ngeneBuffer.Next = PARingBufferHead;
  781. descr->Head = Head;
  782. descr->MemSize = MemSize;
  783. descr->PAHead = PARingBufferHead;
  784. descr->NumBuffers = NumBuffers;
  785. return 0;
  786. }
  787. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  788. dma_addr_t of,
  789. struct SRingBufferDescriptor *pRingBuffer,
  790. u32 Buffer1Length, u32 Buffer2Length)
  791. {
  792. dma_addr_t tmp;
  793. u32 i, j;
  794. int status = 0;
  795. u32 SCListMemSize = pRingBuffer->NumBuffers
  796. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  797. NUM_SCATTER_GATHER_ENTRIES)
  798. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  799. u64 PASCListMem;
  800. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  801. u64 PASCListEntry;
  802. struct SBufferHeader *Cur;
  803. void *SCListMem;
  804. if (SCListMemSize < 4096)
  805. SCListMemSize = 4096;
  806. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  807. PASCListMem = tmp;
  808. if (SCListMem == NULL)
  809. return -ENOMEM;
  810. memset(SCListMem, 0, SCListMemSize);
  811. pRingBuffer->SCListMem = SCListMem;
  812. pRingBuffer->PASCListMem = PASCListMem;
  813. pRingBuffer->SCListMemSize = SCListMemSize;
  814. pRingBuffer->Buffer1Length = Buffer1Length;
  815. pRingBuffer->Buffer2Length = Buffer2Length;
  816. SCListEntry = SCListMem;
  817. PASCListEntry = PASCListMem;
  818. Cur = pRingBuffer->Head;
  819. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  820. u64 PABuffer;
  821. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  822. &tmp);
  823. PABuffer = tmp;
  824. if (Buffer == NULL)
  825. return -ENOMEM;
  826. Cur->Buffer1 = Buffer;
  827. SCListEntry->Address = PABuffer;
  828. SCListEntry->Length = Buffer1Length;
  829. Cur->scList1 = SCListEntry;
  830. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  831. Cur->ngeneBuffer.Number_of_entries_1 =
  832. NUM_SCATTER_GATHER_ENTRIES;
  833. SCListEntry += 1;
  834. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  835. #if NUM_SCATTER_GATHER_ENTRIES > 1
  836. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  837. SCListEntry->Address = of;
  838. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  839. SCListEntry += 1;
  840. PASCListEntry +=
  841. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  842. }
  843. #endif
  844. if (!Buffer2Length)
  845. continue;
  846. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  847. PABuffer = tmp;
  848. if (Buffer == NULL)
  849. return -ENOMEM;
  850. Cur->Buffer2 = Buffer;
  851. SCListEntry->Address = PABuffer;
  852. SCListEntry->Length = Buffer2Length;
  853. Cur->scList2 = SCListEntry;
  854. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  855. Cur->ngeneBuffer.Number_of_entries_2 =
  856. NUM_SCATTER_GATHER_ENTRIES;
  857. SCListEntry += 1;
  858. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  859. #if NUM_SCATTER_GATHER_ENTRIES > 1
  860. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  861. SCListEntry->Address = of;
  862. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  863. SCListEntry += 1;
  864. PASCListEntry +=
  865. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  866. }
  867. #endif
  868. }
  869. return status;
  870. }
  871. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  872. struct SRingBufferDescriptor *pRingBuffer)
  873. {
  874. int status = 0;
  875. /* Copy pointer to scatter gather list in TSRingbuffer
  876. structure for buffer 2
  877. Load number of buffer
  878. */
  879. u32 n = pRingBuffer->NumBuffers;
  880. /* Point to first buffer entry */
  881. struct SBufferHeader *Cur = pRingBuffer->Head;
  882. int i;
  883. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  884. for (i = 0; i < n; i++) {
  885. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  886. Cur->scList2 = pIdleBuffer->Head->scList1;
  887. Cur->ngeneBuffer.Address_of_first_entry_2 =
  888. pIdleBuffer->Head->ngeneBuffer.
  889. Address_of_first_entry_1;
  890. Cur->ngeneBuffer.Number_of_entries_2 =
  891. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  892. Cur = Cur->Next;
  893. }
  894. return status;
  895. }
  896. static u32 RingBufferSizes[MAX_STREAM] = {
  897. RING_SIZE_VIDEO,
  898. RING_SIZE_VIDEO,
  899. RING_SIZE_AUDIO,
  900. RING_SIZE_AUDIO,
  901. RING_SIZE_AUDIO,
  902. };
  903. static u32 Buffer1Sizes[MAX_STREAM] = {
  904. MAX_VIDEO_BUFFER_SIZE,
  905. MAX_VIDEO_BUFFER_SIZE,
  906. MAX_AUDIO_BUFFER_SIZE,
  907. MAX_AUDIO_BUFFER_SIZE,
  908. MAX_AUDIO_BUFFER_SIZE
  909. };
  910. static u32 Buffer2Sizes[MAX_STREAM] = {
  911. MAX_VBI_BUFFER_SIZE,
  912. MAX_VBI_BUFFER_SIZE,
  913. 0,
  914. 0,
  915. 0
  916. };
  917. static int AllocCommonBuffers(struct ngene *dev)
  918. {
  919. int status = 0, i;
  920. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  921. &dev->PAFWInterfaceBuffer);
  922. if (!dev->FWInterfaceBuffer)
  923. return -ENOMEM;
  924. dev->hosttongene = dev->FWInterfaceBuffer;
  925. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  926. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  927. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  928. OVERFLOW_BUFFER_SIZE,
  929. &dev->PAOverflowBuffer);
  930. if (!dev->OverflowBuffer)
  931. return -ENOMEM;
  932. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  933. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  934. int type = dev->card_info->io_type[i];
  935. dev->channel[i].State = KSSTATE_STOP;
  936. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  937. status = create_ring_buffer(dev->pci_dev,
  938. &dev->channel[i].RingBuffer,
  939. RingBufferSizes[i]);
  940. if (status < 0)
  941. break;
  942. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  943. status = AllocateRingBuffers(dev->pci_dev,
  944. dev->
  945. PAOverflowBuffer,
  946. &dev->channel[i].
  947. RingBuffer,
  948. Buffer1Sizes[i],
  949. Buffer2Sizes[i]);
  950. if (status < 0)
  951. break;
  952. } else if (type & NGENE_IO_HDTV) {
  953. status = AllocateRingBuffers(dev->pci_dev,
  954. dev->
  955. PAOverflowBuffer,
  956. &dev->channel[i].
  957. RingBuffer,
  958. MAX_HDTV_BUFFER_SIZE,
  959. 0);
  960. if (status < 0)
  961. break;
  962. }
  963. }
  964. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  965. status = create_ring_buffer(dev->pci_dev,
  966. &dev->channel[i].
  967. TSRingBuffer, RING_SIZE_TS);
  968. if (status < 0)
  969. break;
  970. status = AllocateRingBuffers(dev->pci_dev,
  971. dev->PAOverflowBuffer,
  972. &dev->channel[i].
  973. TSRingBuffer,
  974. MAX_TS_BUFFER_SIZE, 0);
  975. if (status)
  976. break;
  977. }
  978. if (type & NGENE_IO_TSOUT) {
  979. status = create_ring_buffer(dev->pci_dev,
  980. &dev->channel[i].
  981. TSIdleBuffer, 1);
  982. if (status < 0)
  983. break;
  984. status = AllocateRingBuffers(dev->pci_dev,
  985. dev->PAOverflowBuffer,
  986. &dev->channel[i].
  987. TSIdleBuffer,
  988. MAX_TS_BUFFER_SIZE, 0);
  989. if (status)
  990. break;
  991. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  992. &dev->channel[i].TSRingBuffer);
  993. }
  994. }
  995. return status;
  996. }
  997. static void ngene_release_buffers(struct ngene *dev)
  998. {
  999. if (dev->iomem)
  1000. iounmap(dev->iomem);
  1001. free_common_buffers(dev);
  1002. vfree(dev->tsout_buf);
  1003. vfree(dev->ain_buf);
  1004. vfree(dev->vin_buf);
  1005. vfree(dev);
  1006. }
  1007. static int ngene_get_buffers(struct ngene *dev)
  1008. {
  1009. if (AllocCommonBuffers(dev))
  1010. return -ENOMEM;
  1011. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1012. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1013. if (!dev->tsout_buf)
  1014. return -ENOMEM;
  1015. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1016. dev->tsout_buf, TSOUT_BUF_SIZE);
  1017. }
  1018. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1019. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1020. if (!dev->ain_buf)
  1021. return -ENOMEM;
  1022. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1023. }
  1024. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1025. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1026. if (!dev->vin_buf)
  1027. return -ENOMEM;
  1028. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1029. }
  1030. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1031. pci_resource_len(dev->pci_dev, 0));
  1032. if (!dev->iomem)
  1033. return -ENOMEM;
  1034. return 0;
  1035. }
  1036. static void ngene_init(struct ngene *dev)
  1037. {
  1038. int i;
  1039. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1040. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1041. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1042. for (i = 0; i < MAX_STREAM; i++) {
  1043. dev->channel[i].dev = dev;
  1044. dev->channel[i].number = i;
  1045. }
  1046. dev->fw_interface_version = 0;
  1047. ngwritel(0, NGENE_INT_ENABLE);
  1048. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1049. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1050. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1051. dev->device_version);
  1052. }
  1053. static int ngene_load_firm(struct ngene *dev)
  1054. {
  1055. u32 size;
  1056. const struct firmware *fw = NULL;
  1057. u8 *ngene_fw;
  1058. char *fw_name;
  1059. int err, version;
  1060. version = dev->card_info->fw_version;
  1061. switch (version) {
  1062. default:
  1063. case 15:
  1064. version = 15;
  1065. size = 23466;
  1066. fw_name = "ngene_15.fw";
  1067. dev->cmd_timeout_workaround = true;
  1068. break;
  1069. case 16:
  1070. size = 23498;
  1071. fw_name = "ngene_16.fw";
  1072. dev->cmd_timeout_workaround = true;
  1073. break;
  1074. case 17:
  1075. size = 24446;
  1076. fw_name = "ngene_17.fw";
  1077. dev->cmd_timeout_workaround = true;
  1078. break;
  1079. }
  1080. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1081. printk(KERN_ERR DEVICE_NAME
  1082. ": Could not load firmware file %s.\n", fw_name);
  1083. printk(KERN_INFO DEVICE_NAME
  1084. ": Copy %s to your hotplug directory!\n", fw_name);
  1085. return -1;
  1086. }
  1087. if (size != fw->size) {
  1088. printk(KERN_ERR DEVICE_NAME
  1089. ": Firmware %s has invalid size!", fw_name);
  1090. err = -1;
  1091. } else {
  1092. printk(KERN_INFO DEVICE_NAME
  1093. ": Loading firmware file %s.\n", fw_name);
  1094. ngene_fw = (u8 *) fw->data;
  1095. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1096. }
  1097. release_firmware(fw);
  1098. return err;
  1099. }
  1100. static void ngene_stop(struct ngene *dev)
  1101. {
  1102. down(&dev->cmd_mutex);
  1103. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1104. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1105. ngwritel(0, NGENE_INT_ENABLE);
  1106. ngwritel(0, NGENE_COMMAND);
  1107. ngwritel(0, NGENE_COMMAND_HI);
  1108. ngwritel(0, NGENE_STATUS);
  1109. ngwritel(0, NGENE_STATUS_HI);
  1110. ngwritel(0, NGENE_EVENT);
  1111. ngwritel(0, NGENE_EVENT_HI);
  1112. free_irq(dev->pci_dev->irq, dev);
  1113. #ifdef CONFIG_PCI_MSI
  1114. if (dev->msi_enabled)
  1115. pci_disable_msi(dev->pci_dev);
  1116. #endif
  1117. }
  1118. static int ngene_start(struct ngene *dev)
  1119. {
  1120. int stat;
  1121. unsigned long flags;
  1122. int i;
  1123. pci_set_master(dev->pci_dev);
  1124. ngene_init(dev);
  1125. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1126. IRQF_SHARED, "nGene",
  1127. (void *)dev);
  1128. if (stat < 0)
  1129. return stat;
  1130. init_waitqueue_head(&dev->cmd_wq);
  1131. init_waitqueue_head(&dev->tx_wq);
  1132. init_waitqueue_head(&dev->rx_wq);
  1133. sema_init(&dev->cmd_mutex, 1);
  1134. sema_init(&dev->stream_mutex, 1);
  1135. sema_init(&dev->pll_mutex, 1);
  1136. sema_init(&dev->i2c_switch_mutex, 1);
  1137. spin_lock_init(&dev->cmd_lock);
  1138. for (i = 0; i < MAX_STREAM; i++)
  1139. spin_lock_init(&dev->channel[i].state_lock);
  1140. ngwritel(1, TIMESTAMPS);
  1141. ngwritel(1, NGENE_INT_ENABLE);
  1142. stat = ngene_load_firm(dev);
  1143. if (stat < 0)
  1144. goto fail;
  1145. #ifdef CONFIG_PCI_MSI
  1146. /* enable MSI if kernel and card support it */
  1147. if (pci_msi_enabled() && dev->card_info->msi_supported) {
  1148. ngwritel(0, NGENE_INT_ENABLE);
  1149. free_irq(dev->pci_dev->irq, dev);
  1150. stat = pci_enable_msi(dev->pci_dev);
  1151. if (stat) {
  1152. printk(KERN_INFO DEVICE_NAME
  1153. ": MSI not available\n");
  1154. flags = IRQF_SHARED;
  1155. } else {
  1156. flags = 0;
  1157. dev->msi_enabled = true;
  1158. }
  1159. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1160. flags, "nGene", dev);
  1161. if (stat < 0)
  1162. goto fail2;
  1163. ngwritel(1, NGENE_INT_ENABLE);
  1164. }
  1165. #endif
  1166. stat = ngene_i2c_init(dev, 0);
  1167. if (stat < 0)
  1168. goto fail;
  1169. stat = ngene_i2c_init(dev, 1);
  1170. if (stat < 0)
  1171. goto fail;
  1172. if (dev->card_info->fw_version == 17) {
  1173. u8 tsin4_config[6] = {
  1174. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1175. u8 default_config[6] = {
  1176. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1177. u8 *bconf = default_config;
  1178. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1179. bconf = tsin4_config;
  1180. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1181. stat = ngene_command_config_free_buf(dev, bconf);
  1182. } else {
  1183. int bconf = BUFFER_CONFIG_4422;
  1184. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1185. bconf = BUFFER_CONFIG_3333;
  1186. stat = ngene_command_config_buf(dev, bconf);
  1187. }
  1188. if (!stat)
  1189. return stat;
  1190. /* otherwise error: fall through */
  1191. fail:
  1192. ngwritel(0, NGENE_INT_ENABLE);
  1193. free_irq(dev->pci_dev->irq, dev);
  1194. #ifdef CONFIG_PCI_MSI
  1195. fail2:
  1196. if (dev->msi_enabled)
  1197. pci_disable_msi(dev->pci_dev);
  1198. #endif
  1199. return stat;
  1200. }
  1201. /****************************************************************************/
  1202. /****************************************************************************/
  1203. /****************************************************************************/
  1204. static void release_channel(struct ngene_channel *chan)
  1205. {
  1206. struct dvb_demux *dvbdemux = &chan->demux;
  1207. struct ngene *dev = chan->dev;
  1208. struct ngene_info *ni = dev->card_info;
  1209. int io = ni->io_type[chan->number];
  1210. if (chan->dev->cmd_timeout_workaround && chan->running)
  1211. set_transfer(chan, 0);
  1212. tasklet_kill(&chan->demux_tasklet);
  1213. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1214. if (chan->fe) {
  1215. dvb_unregister_frontend(chan->fe);
  1216. dvb_frontend_detach(chan->fe);
  1217. chan->fe = NULL;
  1218. }
  1219. dvbdemux->dmx.close(&dvbdemux->dmx);
  1220. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1221. &chan->hw_frontend);
  1222. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1223. &chan->mem_frontend);
  1224. dvb_dmxdev_release(&chan->dmxdev);
  1225. dvb_dmx_release(&chan->demux);
  1226. if (chan->number == 0 || !one_adapter)
  1227. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1228. }
  1229. }
  1230. static int init_channel(struct ngene_channel *chan)
  1231. {
  1232. int ret = 0, nr = chan->number;
  1233. struct dvb_adapter *adapter = NULL;
  1234. struct dvb_demux *dvbdemux = &chan->demux;
  1235. struct ngene *dev = chan->dev;
  1236. struct ngene_info *ni = dev->card_info;
  1237. int io = ni->io_type[nr];
  1238. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1239. chan->users = 0;
  1240. chan->type = io;
  1241. chan->mode = chan->type; /* for now only one mode */
  1242. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1243. if (nr >= STREAM_AUDIOIN1)
  1244. chan->DataFormatFlags = DF_SWAP32;
  1245. if (nr == 0 || !one_adapter || dev->first_adapter == NULL) {
  1246. adapter = &dev->adapter[nr];
  1247. ret = dvb_register_adapter(adapter, "nGene",
  1248. THIS_MODULE,
  1249. &chan->dev->pci_dev->dev,
  1250. adapter_nr);
  1251. if (ret < 0)
  1252. return ret;
  1253. if (dev->first_adapter == NULL)
  1254. dev->first_adapter = adapter;
  1255. } else {
  1256. adapter = dev->first_adapter;
  1257. }
  1258. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1259. ngene_start_feed,
  1260. ngene_stop_feed, chan);
  1261. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1262. &chan->hw_frontend,
  1263. &chan->mem_frontend, adapter);
  1264. }
  1265. if (io & NGENE_IO_TSIN) {
  1266. chan->fe = NULL;
  1267. if (ni->demod_attach[nr])
  1268. ni->demod_attach[nr](chan);
  1269. if (chan->fe) {
  1270. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1271. if (chan->fe->ops.release)
  1272. chan->fe->ops.release(chan->fe);
  1273. chan->fe = NULL;
  1274. }
  1275. }
  1276. if (chan->fe && ni->tuner_attach[nr])
  1277. if (ni->tuner_attach[nr] (chan) < 0) {
  1278. printk(KERN_ERR DEVICE_NAME
  1279. ": Tuner attach failed on channel %d!\n",
  1280. nr);
  1281. }
  1282. }
  1283. return ret;
  1284. }
  1285. static int init_channels(struct ngene *dev)
  1286. {
  1287. int i, j;
  1288. for (i = 0; i < MAX_STREAM; i++) {
  1289. dev->channel[i].number = i;
  1290. if (init_channel(&dev->channel[i]) < 0) {
  1291. for (j = i - 1; j >= 0; j--)
  1292. release_channel(&dev->channel[j]);
  1293. return -1;
  1294. }
  1295. }
  1296. return 0;
  1297. }
  1298. /****************************************************************************/
  1299. /* device probe/remove calls ************************************************/
  1300. /****************************************************************************/
  1301. void __devexit ngene_remove(struct pci_dev *pdev)
  1302. {
  1303. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1304. int i;
  1305. tasklet_kill(&dev->event_tasklet);
  1306. for (i = MAX_STREAM - 1; i >= 0; i--)
  1307. release_channel(&dev->channel[i]);
  1308. ngene_stop(dev);
  1309. ngene_release_buffers(dev);
  1310. pci_set_drvdata(pdev, NULL);
  1311. pci_disable_device(pdev);
  1312. }
  1313. int __devinit ngene_probe(struct pci_dev *pci_dev,
  1314. const struct pci_device_id *id)
  1315. {
  1316. struct ngene *dev;
  1317. int stat = 0;
  1318. if (pci_enable_device(pci_dev) < 0)
  1319. return -ENODEV;
  1320. dev = vmalloc(sizeof(struct ngene));
  1321. if (dev == NULL) {
  1322. stat = -ENOMEM;
  1323. goto fail0;
  1324. }
  1325. memset(dev, 0, sizeof(struct ngene));
  1326. dev->pci_dev = pci_dev;
  1327. dev->card_info = (struct ngene_info *)id->driver_data;
  1328. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1329. pci_set_drvdata(pci_dev, dev);
  1330. /* Alloc buffers and start nGene */
  1331. stat = ngene_get_buffers(dev);
  1332. if (stat < 0)
  1333. goto fail1;
  1334. stat = ngene_start(dev);
  1335. if (stat < 0)
  1336. goto fail1;
  1337. dev->i2c_current_bus = -1;
  1338. /* Register DVB adapters and devices for both channels */
  1339. if (init_channels(dev) < 0)
  1340. goto fail2;
  1341. return 0;
  1342. fail2:
  1343. ngene_stop(dev);
  1344. fail1:
  1345. ngene_release_buffers(dev);
  1346. fail0:
  1347. pci_disable_device(pci_dev);
  1348. pci_set_drvdata(pci_dev, NULL);
  1349. return stat;
  1350. }