intel_display.c 251 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/cpufreq.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include "drmP.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include "drm_dp_helper.h"
  40. #include "drm_crtc_helper.h"
  41. #include <linux/dma_remapping.h>
  42. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  43. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  44. static void intel_update_watermarks(struct drm_device *dev);
  45. static void intel_increase_pllclock(struct drm_crtc *crtc);
  46. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  47. typedef struct {
  48. /* given values */
  49. int n;
  50. int m1, m2;
  51. int p1, p2;
  52. /* derived values */
  53. int dot;
  54. int vco;
  55. int m;
  56. int p;
  57. } intel_clock_t;
  58. typedef struct {
  59. int min, max;
  60. } intel_range_t;
  61. typedef struct {
  62. int dot_limit;
  63. int p2_slow, p2_fast;
  64. } intel_p2_t;
  65. #define INTEL_P2_NUM 2
  66. typedef struct intel_limit intel_limit_t;
  67. struct intel_limit {
  68. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  69. intel_p2_t p2;
  70. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  71. int, int, intel_clock_t *, intel_clock_t *);
  72. };
  73. /* FDI */
  74. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  75. static bool
  76. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  77. int target, int refclk, intel_clock_t *match_clock,
  78. intel_clock_t *best_clock);
  79. static bool
  80. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  81. int target, int refclk, intel_clock_t *match_clock,
  82. intel_clock_t *best_clock);
  83. static bool
  84. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  85. int target, int refclk, intel_clock_t *match_clock,
  86. intel_clock_t *best_clock);
  87. static bool
  88. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  89. int target, int refclk, intel_clock_t *match_clock,
  90. intel_clock_t *best_clock);
  91. static inline u32 /* units of 100MHz */
  92. intel_fdi_link_freq(struct drm_device *dev)
  93. {
  94. if (IS_GEN5(dev)) {
  95. struct drm_i915_private *dev_priv = dev->dev_private;
  96. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  97. } else
  98. return 27;
  99. }
  100. static const intel_limit_t intel_limits_i8xx_dvo = {
  101. .dot = { .min = 25000, .max = 350000 },
  102. .vco = { .min = 930000, .max = 1400000 },
  103. .n = { .min = 3, .max = 16 },
  104. .m = { .min = 96, .max = 140 },
  105. .m1 = { .min = 18, .max = 26 },
  106. .m2 = { .min = 6, .max = 16 },
  107. .p = { .min = 4, .max = 128 },
  108. .p1 = { .min = 2, .max = 33 },
  109. .p2 = { .dot_limit = 165000,
  110. .p2_slow = 4, .p2_fast = 2 },
  111. .find_pll = intel_find_best_PLL,
  112. };
  113. static const intel_limit_t intel_limits_i8xx_lvds = {
  114. .dot = { .min = 25000, .max = 350000 },
  115. .vco = { .min = 930000, .max = 1400000 },
  116. .n = { .min = 3, .max = 16 },
  117. .m = { .min = 96, .max = 140 },
  118. .m1 = { .min = 18, .max = 26 },
  119. .m2 = { .min = 6, .max = 16 },
  120. .p = { .min = 4, .max = 128 },
  121. .p1 = { .min = 1, .max = 6 },
  122. .p2 = { .dot_limit = 165000,
  123. .p2_slow = 14, .p2_fast = 7 },
  124. .find_pll = intel_find_best_PLL,
  125. };
  126. static const intel_limit_t intel_limits_i9xx_sdvo = {
  127. .dot = { .min = 20000, .max = 400000 },
  128. .vco = { .min = 1400000, .max = 2800000 },
  129. .n = { .min = 1, .max = 6 },
  130. .m = { .min = 70, .max = 120 },
  131. .m1 = { .min = 10, .max = 22 },
  132. .m2 = { .min = 5, .max = 9 },
  133. .p = { .min = 5, .max = 80 },
  134. .p1 = { .min = 1, .max = 8 },
  135. .p2 = { .dot_limit = 200000,
  136. .p2_slow = 10, .p2_fast = 5 },
  137. .find_pll = intel_find_best_PLL,
  138. };
  139. static const intel_limit_t intel_limits_i9xx_lvds = {
  140. .dot = { .min = 20000, .max = 400000 },
  141. .vco = { .min = 1400000, .max = 2800000 },
  142. .n = { .min = 1, .max = 6 },
  143. .m = { .min = 70, .max = 120 },
  144. .m1 = { .min = 10, .max = 22 },
  145. .m2 = { .min = 5, .max = 9 },
  146. .p = { .min = 7, .max = 98 },
  147. .p1 = { .min = 1, .max = 8 },
  148. .p2 = { .dot_limit = 112000,
  149. .p2_slow = 14, .p2_fast = 7 },
  150. .find_pll = intel_find_best_PLL,
  151. };
  152. static const intel_limit_t intel_limits_g4x_sdvo = {
  153. .dot = { .min = 25000, .max = 270000 },
  154. .vco = { .min = 1750000, .max = 3500000},
  155. .n = { .min = 1, .max = 4 },
  156. .m = { .min = 104, .max = 138 },
  157. .m1 = { .min = 17, .max = 23 },
  158. .m2 = { .min = 5, .max = 11 },
  159. .p = { .min = 10, .max = 30 },
  160. .p1 = { .min = 1, .max = 3},
  161. .p2 = { .dot_limit = 270000,
  162. .p2_slow = 10,
  163. .p2_fast = 10
  164. },
  165. .find_pll = intel_g4x_find_best_PLL,
  166. };
  167. static const intel_limit_t intel_limits_g4x_hdmi = {
  168. .dot = { .min = 22000, .max = 400000 },
  169. .vco = { .min = 1750000, .max = 3500000},
  170. .n = { .min = 1, .max = 4 },
  171. .m = { .min = 104, .max = 138 },
  172. .m1 = { .min = 16, .max = 23 },
  173. .m2 = { .min = 5, .max = 11 },
  174. .p = { .min = 5, .max = 80 },
  175. .p1 = { .min = 1, .max = 8},
  176. .p2 = { .dot_limit = 165000,
  177. .p2_slow = 10, .p2_fast = 5 },
  178. .find_pll = intel_g4x_find_best_PLL,
  179. };
  180. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  181. .dot = { .min = 20000, .max = 115000 },
  182. .vco = { .min = 1750000, .max = 3500000 },
  183. .n = { .min = 1, .max = 3 },
  184. .m = { .min = 104, .max = 138 },
  185. .m1 = { .min = 17, .max = 23 },
  186. .m2 = { .min = 5, .max = 11 },
  187. .p = { .min = 28, .max = 112 },
  188. .p1 = { .min = 2, .max = 8 },
  189. .p2 = { .dot_limit = 0,
  190. .p2_slow = 14, .p2_fast = 14
  191. },
  192. .find_pll = intel_g4x_find_best_PLL,
  193. };
  194. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  195. .dot = { .min = 80000, .max = 224000 },
  196. .vco = { .min = 1750000, .max = 3500000 },
  197. .n = { .min = 1, .max = 3 },
  198. .m = { .min = 104, .max = 138 },
  199. .m1 = { .min = 17, .max = 23 },
  200. .m2 = { .min = 5, .max = 11 },
  201. .p = { .min = 14, .max = 42 },
  202. .p1 = { .min = 2, .max = 6 },
  203. .p2 = { .dot_limit = 0,
  204. .p2_slow = 7, .p2_fast = 7
  205. },
  206. .find_pll = intel_g4x_find_best_PLL,
  207. };
  208. static const intel_limit_t intel_limits_g4x_display_port = {
  209. .dot = { .min = 161670, .max = 227000 },
  210. .vco = { .min = 1750000, .max = 3500000},
  211. .n = { .min = 1, .max = 2 },
  212. .m = { .min = 97, .max = 108 },
  213. .m1 = { .min = 0x10, .max = 0x12 },
  214. .m2 = { .min = 0x05, .max = 0x06 },
  215. .p = { .min = 10, .max = 20 },
  216. .p1 = { .min = 1, .max = 2},
  217. .p2 = { .dot_limit = 0,
  218. .p2_slow = 10, .p2_fast = 10 },
  219. .find_pll = intel_find_pll_g4x_dp,
  220. };
  221. static const intel_limit_t intel_limits_pineview_sdvo = {
  222. .dot = { .min = 20000, .max = 400000},
  223. .vco = { .min = 1700000, .max = 3500000 },
  224. /* Pineview's Ncounter is a ring counter */
  225. .n = { .min = 3, .max = 6 },
  226. .m = { .min = 2, .max = 256 },
  227. /* Pineview only has one combined m divider, which we treat as m2. */
  228. .m1 = { .min = 0, .max = 0 },
  229. .m2 = { .min = 0, .max = 254 },
  230. .p = { .min = 5, .max = 80 },
  231. .p1 = { .min = 1, .max = 8 },
  232. .p2 = { .dot_limit = 200000,
  233. .p2_slow = 10, .p2_fast = 5 },
  234. .find_pll = intel_find_best_PLL,
  235. };
  236. static const intel_limit_t intel_limits_pineview_lvds = {
  237. .dot = { .min = 20000, .max = 400000 },
  238. .vco = { .min = 1700000, .max = 3500000 },
  239. .n = { .min = 3, .max = 6 },
  240. .m = { .min = 2, .max = 256 },
  241. .m1 = { .min = 0, .max = 0 },
  242. .m2 = { .min = 0, .max = 254 },
  243. .p = { .min = 7, .max = 112 },
  244. .p1 = { .min = 1, .max = 8 },
  245. .p2 = { .dot_limit = 112000,
  246. .p2_slow = 14, .p2_fast = 14 },
  247. .find_pll = intel_find_best_PLL,
  248. };
  249. /* Ironlake / Sandybridge
  250. *
  251. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  252. * the range value for them is (actual_value - 2).
  253. */
  254. static const intel_limit_t intel_limits_ironlake_dac = {
  255. .dot = { .min = 25000, .max = 350000 },
  256. .vco = { .min = 1760000, .max = 3510000 },
  257. .n = { .min = 1, .max = 5 },
  258. .m = { .min = 79, .max = 127 },
  259. .m1 = { .min = 12, .max = 22 },
  260. .m2 = { .min = 5, .max = 9 },
  261. .p = { .min = 5, .max = 80 },
  262. .p1 = { .min = 1, .max = 8 },
  263. .p2 = { .dot_limit = 225000,
  264. .p2_slow = 10, .p2_fast = 5 },
  265. .find_pll = intel_g4x_find_best_PLL,
  266. };
  267. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  268. .dot = { .min = 25000, .max = 350000 },
  269. .vco = { .min = 1760000, .max = 3510000 },
  270. .n = { .min = 1, .max = 3 },
  271. .m = { .min = 79, .max = 118 },
  272. .m1 = { .min = 12, .max = 22 },
  273. .m2 = { .min = 5, .max = 9 },
  274. .p = { .min = 28, .max = 112 },
  275. .p1 = { .min = 2, .max = 8 },
  276. .p2 = { .dot_limit = 225000,
  277. .p2_slow = 14, .p2_fast = 14 },
  278. .find_pll = intel_g4x_find_best_PLL,
  279. };
  280. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  281. .dot = { .min = 25000, .max = 350000 },
  282. .vco = { .min = 1760000, .max = 3510000 },
  283. .n = { .min = 1, .max = 3 },
  284. .m = { .min = 79, .max = 127 },
  285. .m1 = { .min = 12, .max = 22 },
  286. .m2 = { .min = 5, .max = 9 },
  287. .p = { .min = 14, .max = 56 },
  288. .p1 = { .min = 2, .max = 8 },
  289. .p2 = { .dot_limit = 225000,
  290. .p2_slow = 7, .p2_fast = 7 },
  291. .find_pll = intel_g4x_find_best_PLL,
  292. };
  293. /* LVDS 100mhz refclk limits. */
  294. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  295. .dot = { .min = 25000, .max = 350000 },
  296. .vco = { .min = 1760000, .max = 3510000 },
  297. .n = { .min = 1, .max = 2 },
  298. .m = { .min = 79, .max = 126 },
  299. .m1 = { .min = 12, .max = 22 },
  300. .m2 = { .min = 5, .max = 9 },
  301. .p = { .min = 28, .max = 112 },
  302. .p1 = { .min = 2, .max = 8 },
  303. .p2 = { .dot_limit = 225000,
  304. .p2_slow = 14, .p2_fast = 14 },
  305. .find_pll = intel_g4x_find_best_PLL,
  306. };
  307. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  308. .dot = { .min = 25000, .max = 350000 },
  309. .vco = { .min = 1760000, .max = 3510000 },
  310. .n = { .min = 1, .max = 3 },
  311. .m = { .min = 79, .max = 126 },
  312. .m1 = { .min = 12, .max = 22 },
  313. .m2 = { .min = 5, .max = 9 },
  314. .p = { .min = 14, .max = 42 },
  315. .p1 = { .min = 2, .max = 6 },
  316. .p2 = { .dot_limit = 225000,
  317. .p2_slow = 7, .p2_fast = 7 },
  318. .find_pll = intel_g4x_find_best_PLL,
  319. };
  320. static const intel_limit_t intel_limits_ironlake_display_port = {
  321. .dot = { .min = 25000, .max = 350000 },
  322. .vco = { .min = 1760000, .max = 3510000},
  323. .n = { .min = 1, .max = 2 },
  324. .m = { .min = 81, .max = 90 },
  325. .m1 = { .min = 12, .max = 22 },
  326. .m2 = { .min = 5, .max = 9 },
  327. .p = { .min = 10, .max = 20 },
  328. .p1 = { .min = 1, .max = 2},
  329. .p2 = { .dot_limit = 0,
  330. .p2_slow = 10, .p2_fast = 10 },
  331. .find_pll = intel_find_pll_ironlake_dp,
  332. };
  333. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  334. int refclk)
  335. {
  336. struct drm_device *dev = crtc->dev;
  337. struct drm_i915_private *dev_priv = dev->dev_private;
  338. const intel_limit_t *limit;
  339. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  340. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  341. LVDS_CLKB_POWER_UP) {
  342. /* LVDS dual channel */
  343. if (refclk == 100000)
  344. limit = &intel_limits_ironlake_dual_lvds_100m;
  345. else
  346. limit = &intel_limits_ironlake_dual_lvds;
  347. } else {
  348. if (refclk == 100000)
  349. limit = &intel_limits_ironlake_single_lvds_100m;
  350. else
  351. limit = &intel_limits_ironlake_single_lvds;
  352. }
  353. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  354. HAS_eDP)
  355. limit = &intel_limits_ironlake_display_port;
  356. else
  357. limit = &intel_limits_ironlake_dac;
  358. return limit;
  359. }
  360. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  361. {
  362. struct drm_device *dev = crtc->dev;
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. const intel_limit_t *limit;
  365. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  366. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  367. LVDS_CLKB_POWER_UP)
  368. /* LVDS with dual channel */
  369. limit = &intel_limits_g4x_dual_channel_lvds;
  370. else
  371. /* LVDS with dual channel */
  372. limit = &intel_limits_g4x_single_channel_lvds;
  373. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  374. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  375. limit = &intel_limits_g4x_hdmi;
  376. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  377. limit = &intel_limits_g4x_sdvo;
  378. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  379. limit = &intel_limits_g4x_display_port;
  380. } else /* The option is for other outputs */
  381. limit = &intel_limits_i9xx_sdvo;
  382. return limit;
  383. }
  384. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  385. {
  386. struct drm_device *dev = crtc->dev;
  387. const intel_limit_t *limit;
  388. if (HAS_PCH_SPLIT(dev))
  389. limit = intel_ironlake_limit(crtc, refclk);
  390. else if (IS_G4X(dev)) {
  391. limit = intel_g4x_limit(crtc);
  392. } else if (IS_PINEVIEW(dev)) {
  393. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  394. limit = &intel_limits_pineview_lvds;
  395. else
  396. limit = &intel_limits_pineview_sdvo;
  397. } else if (!IS_GEN2(dev)) {
  398. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  399. limit = &intel_limits_i9xx_lvds;
  400. else
  401. limit = &intel_limits_i9xx_sdvo;
  402. } else {
  403. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  404. limit = &intel_limits_i8xx_lvds;
  405. else
  406. limit = &intel_limits_i8xx_dvo;
  407. }
  408. return limit;
  409. }
  410. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  411. static void pineview_clock(int refclk, intel_clock_t *clock)
  412. {
  413. clock->m = clock->m2 + 2;
  414. clock->p = clock->p1 * clock->p2;
  415. clock->vco = refclk * clock->m / clock->n;
  416. clock->dot = clock->vco / clock->p;
  417. }
  418. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  419. {
  420. if (IS_PINEVIEW(dev)) {
  421. pineview_clock(refclk, clock);
  422. return;
  423. }
  424. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  425. clock->p = clock->p1 * clock->p2;
  426. clock->vco = refclk * clock->m / (clock->n + 2);
  427. clock->dot = clock->vco / clock->p;
  428. }
  429. /**
  430. * Returns whether any output on the specified pipe is of the specified type
  431. */
  432. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  433. {
  434. struct drm_device *dev = crtc->dev;
  435. struct drm_mode_config *mode_config = &dev->mode_config;
  436. struct intel_encoder *encoder;
  437. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  438. if (encoder->base.crtc == crtc && encoder->type == type)
  439. return true;
  440. return false;
  441. }
  442. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  443. /**
  444. * Returns whether the given set of divisors are valid for a given refclk with
  445. * the given connectors.
  446. */
  447. static bool intel_PLL_is_valid(struct drm_device *dev,
  448. const intel_limit_t *limit,
  449. const intel_clock_t *clock)
  450. {
  451. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  452. INTELPllInvalid("p1 out of range\n");
  453. if (clock->p < limit->p.min || limit->p.max < clock->p)
  454. INTELPllInvalid("p out of range\n");
  455. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  456. INTELPllInvalid("m2 out of range\n");
  457. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  458. INTELPllInvalid("m1 out of range\n");
  459. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  460. INTELPllInvalid("m1 <= m2\n");
  461. if (clock->m < limit->m.min || limit->m.max < clock->m)
  462. INTELPllInvalid("m out of range\n");
  463. if (clock->n < limit->n.min || limit->n.max < clock->n)
  464. INTELPllInvalid("n out of range\n");
  465. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  466. INTELPllInvalid("vco out of range\n");
  467. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  468. * connector, etc., rather than just a single range.
  469. */
  470. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  471. INTELPllInvalid("dot out of range\n");
  472. return true;
  473. }
  474. static bool
  475. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  476. int target, int refclk, intel_clock_t *match_clock,
  477. intel_clock_t *best_clock)
  478. {
  479. struct drm_device *dev = crtc->dev;
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. intel_clock_t clock;
  482. int err = target;
  483. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  484. (I915_READ(LVDS)) != 0) {
  485. /*
  486. * For LVDS, if the panel is on, just rely on its current
  487. * settings for dual-channel. We haven't figured out how to
  488. * reliably set up different single/dual channel state, if we
  489. * even can.
  490. */
  491. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  492. LVDS_CLKB_POWER_UP)
  493. clock.p2 = limit->p2.p2_fast;
  494. else
  495. clock.p2 = limit->p2.p2_slow;
  496. } else {
  497. if (target < limit->p2.dot_limit)
  498. clock.p2 = limit->p2.p2_slow;
  499. else
  500. clock.p2 = limit->p2.p2_fast;
  501. }
  502. memset(best_clock, 0, sizeof(*best_clock));
  503. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  504. clock.m1++) {
  505. for (clock.m2 = limit->m2.min;
  506. clock.m2 <= limit->m2.max; clock.m2++) {
  507. /* m1 is always 0 in Pineview */
  508. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  509. break;
  510. for (clock.n = limit->n.min;
  511. clock.n <= limit->n.max; clock.n++) {
  512. for (clock.p1 = limit->p1.min;
  513. clock.p1 <= limit->p1.max; clock.p1++) {
  514. int this_err;
  515. intel_clock(dev, refclk, &clock);
  516. if (!intel_PLL_is_valid(dev, limit,
  517. &clock))
  518. continue;
  519. if (match_clock &&
  520. clock.p != match_clock->p)
  521. continue;
  522. this_err = abs(clock.dot - target);
  523. if (this_err < err) {
  524. *best_clock = clock;
  525. err = this_err;
  526. }
  527. }
  528. }
  529. }
  530. }
  531. return (err != target);
  532. }
  533. static bool
  534. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  535. int target, int refclk, intel_clock_t *match_clock,
  536. intel_clock_t *best_clock)
  537. {
  538. struct drm_device *dev = crtc->dev;
  539. struct drm_i915_private *dev_priv = dev->dev_private;
  540. intel_clock_t clock;
  541. int max_n;
  542. bool found;
  543. /* approximately equals target * 0.00585 */
  544. int err_most = (target >> 8) + (target >> 9);
  545. found = false;
  546. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  547. int lvds_reg;
  548. if (HAS_PCH_SPLIT(dev))
  549. lvds_reg = PCH_LVDS;
  550. else
  551. lvds_reg = LVDS;
  552. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  553. LVDS_CLKB_POWER_UP)
  554. clock.p2 = limit->p2.p2_fast;
  555. else
  556. clock.p2 = limit->p2.p2_slow;
  557. } else {
  558. if (target < limit->p2.dot_limit)
  559. clock.p2 = limit->p2.p2_slow;
  560. else
  561. clock.p2 = limit->p2.p2_fast;
  562. }
  563. memset(best_clock, 0, sizeof(*best_clock));
  564. max_n = limit->n.max;
  565. /* based on hardware requirement, prefer smaller n to precision */
  566. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  567. /* based on hardware requirement, prefere larger m1,m2 */
  568. for (clock.m1 = limit->m1.max;
  569. clock.m1 >= limit->m1.min; clock.m1--) {
  570. for (clock.m2 = limit->m2.max;
  571. clock.m2 >= limit->m2.min; clock.m2--) {
  572. for (clock.p1 = limit->p1.max;
  573. clock.p1 >= limit->p1.min; clock.p1--) {
  574. int this_err;
  575. intel_clock(dev, refclk, &clock);
  576. if (!intel_PLL_is_valid(dev, limit,
  577. &clock))
  578. continue;
  579. if (match_clock &&
  580. clock.p != match_clock->p)
  581. continue;
  582. this_err = abs(clock.dot - target);
  583. if (this_err < err_most) {
  584. *best_clock = clock;
  585. err_most = this_err;
  586. max_n = clock.n;
  587. found = true;
  588. }
  589. }
  590. }
  591. }
  592. }
  593. return found;
  594. }
  595. static bool
  596. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  597. int target, int refclk, intel_clock_t *match_clock,
  598. intel_clock_t *best_clock)
  599. {
  600. struct drm_device *dev = crtc->dev;
  601. intel_clock_t clock;
  602. if (target < 200000) {
  603. clock.n = 1;
  604. clock.p1 = 2;
  605. clock.p2 = 10;
  606. clock.m1 = 12;
  607. clock.m2 = 9;
  608. } else {
  609. clock.n = 2;
  610. clock.p1 = 1;
  611. clock.p2 = 10;
  612. clock.m1 = 14;
  613. clock.m2 = 8;
  614. }
  615. intel_clock(dev, refclk, &clock);
  616. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  617. return true;
  618. }
  619. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  620. static bool
  621. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  622. int target, int refclk, intel_clock_t *match_clock,
  623. intel_clock_t *best_clock)
  624. {
  625. intel_clock_t clock;
  626. if (target < 200000) {
  627. clock.p1 = 2;
  628. clock.p2 = 10;
  629. clock.n = 2;
  630. clock.m1 = 23;
  631. clock.m2 = 8;
  632. } else {
  633. clock.p1 = 1;
  634. clock.p2 = 10;
  635. clock.n = 1;
  636. clock.m1 = 14;
  637. clock.m2 = 2;
  638. }
  639. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  640. clock.p = (clock.p1 * clock.p2);
  641. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  642. clock.vco = 0;
  643. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  644. return true;
  645. }
  646. /**
  647. * intel_wait_for_vblank - wait for vblank on a given pipe
  648. * @dev: drm device
  649. * @pipe: pipe to wait for
  650. *
  651. * Wait for vblank to occur on a given pipe. Needed for various bits of
  652. * mode setting code.
  653. */
  654. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  655. {
  656. struct drm_i915_private *dev_priv = dev->dev_private;
  657. int pipestat_reg = PIPESTAT(pipe);
  658. /* Clear existing vblank status. Note this will clear any other
  659. * sticky status fields as well.
  660. *
  661. * This races with i915_driver_irq_handler() with the result
  662. * that either function could miss a vblank event. Here it is not
  663. * fatal, as we will either wait upon the next vblank interrupt or
  664. * timeout. Generally speaking intel_wait_for_vblank() is only
  665. * called during modeset at which time the GPU should be idle and
  666. * should *not* be performing page flips and thus not waiting on
  667. * vblanks...
  668. * Currently, the result of us stealing a vblank from the irq
  669. * handler is that a single frame will be skipped during swapbuffers.
  670. */
  671. I915_WRITE(pipestat_reg,
  672. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  673. /* Wait for vblank interrupt bit to set */
  674. if (wait_for(I915_READ(pipestat_reg) &
  675. PIPE_VBLANK_INTERRUPT_STATUS,
  676. 50))
  677. DRM_DEBUG_KMS("vblank wait timed out\n");
  678. }
  679. /*
  680. * intel_wait_for_pipe_off - wait for pipe to turn off
  681. * @dev: drm device
  682. * @pipe: pipe to wait for
  683. *
  684. * After disabling a pipe, we can't wait for vblank in the usual way,
  685. * spinning on the vblank interrupt status bit, since we won't actually
  686. * see an interrupt when the pipe is disabled.
  687. *
  688. * On Gen4 and above:
  689. * wait for the pipe register state bit to turn off
  690. *
  691. * Otherwise:
  692. * wait for the display line value to settle (it usually
  693. * ends up stopping at the start of the next frame).
  694. *
  695. */
  696. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  697. {
  698. struct drm_i915_private *dev_priv = dev->dev_private;
  699. if (INTEL_INFO(dev)->gen >= 4) {
  700. int reg = PIPECONF(pipe);
  701. /* Wait for the Pipe State to go off */
  702. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  703. 100))
  704. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  705. } else {
  706. u32 last_line;
  707. int reg = PIPEDSL(pipe);
  708. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  709. /* Wait for the display line to settle */
  710. do {
  711. last_line = I915_READ(reg) & DSL_LINEMASK;
  712. mdelay(5);
  713. } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
  714. time_after(timeout, jiffies));
  715. if (time_after(jiffies, timeout))
  716. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  717. }
  718. }
  719. static const char *state_string(bool enabled)
  720. {
  721. return enabled ? "on" : "off";
  722. }
  723. /* Only for pre-ILK configs */
  724. static void assert_pll(struct drm_i915_private *dev_priv,
  725. enum pipe pipe, bool state)
  726. {
  727. int reg;
  728. u32 val;
  729. bool cur_state;
  730. reg = DPLL(pipe);
  731. val = I915_READ(reg);
  732. cur_state = !!(val & DPLL_VCO_ENABLE);
  733. WARN(cur_state != state,
  734. "PLL state assertion failure (expected %s, current %s)\n",
  735. state_string(state), state_string(cur_state));
  736. }
  737. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  738. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  739. /* For ILK+ */
  740. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  741. enum pipe pipe, bool state)
  742. {
  743. int reg;
  744. u32 val;
  745. bool cur_state;
  746. if (HAS_PCH_CPT(dev_priv->dev)) {
  747. u32 pch_dpll;
  748. pch_dpll = I915_READ(PCH_DPLL_SEL);
  749. /* Make sure the selected PLL is enabled to the transcoder */
  750. WARN(!((pch_dpll >> (4 * pipe)) & 8),
  751. "transcoder %d PLL not enabled\n", pipe);
  752. /* Convert the transcoder pipe number to a pll pipe number */
  753. pipe = (pch_dpll >> (4 * pipe)) & 1;
  754. }
  755. reg = PCH_DPLL(pipe);
  756. val = I915_READ(reg);
  757. cur_state = !!(val & DPLL_VCO_ENABLE);
  758. WARN(cur_state != state,
  759. "PCH PLL state assertion failure (expected %s, current %s)\n",
  760. state_string(state), state_string(cur_state));
  761. }
  762. #define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
  763. #define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
  764. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  765. enum pipe pipe, bool state)
  766. {
  767. int reg;
  768. u32 val;
  769. bool cur_state;
  770. reg = FDI_TX_CTL(pipe);
  771. val = I915_READ(reg);
  772. cur_state = !!(val & FDI_TX_ENABLE);
  773. WARN(cur_state != state,
  774. "FDI TX state assertion failure (expected %s, current %s)\n",
  775. state_string(state), state_string(cur_state));
  776. }
  777. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  778. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  779. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  780. enum pipe pipe, bool state)
  781. {
  782. int reg;
  783. u32 val;
  784. bool cur_state;
  785. reg = FDI_RX_CTL(pipe);
  786. val = I915_READ(reg);
  787. cur_state = !!(val & FDI_RX_ENABLE);
  788. WARN(cur_state != state,
  789. "FDI RX state assertion failure (expected %s, current %s)\n",
  790. state_string(state), state_string(cur_state));
  791. }
  792. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  793. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  794. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  795. enum pipe pipe)
  796. {
  797. int reg;
  798. u32 val;
  799. /* ILK FDI PLL is always enabled */
  800. if (dev_priv->info->gen == 5)
  801. return;
  802. reg = FDI_TX_CTL(pipe);
  803. val = I915_READ(reg);
  804. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  805. }
  806. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  807. enum pipe pipe)
  808. {
  809. int reg;
  810. u32 val;
  811. reg = FDI_RX_CTL(pipe);
  812. val = I915_READ(reg);
  813. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  814. }
  815. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  816. enum pipe pipe)
  817. {
  818. int pp_reg, lvds_reg;
  819. u32 val;
  820. enum pipe panel_pipe = PIPE_A;
  821. bool locked = true;
  822. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  823. pp_reg = PCH_PP_CONTROL;
  824. lvds_reg = PCH_LVDS;
  825. } else {
  826. pp_reg = PP_CONTROL;
  827. lvds_reg = LVDS;
  828. }
  829. val = I915_READ(pp_reg);
  830. if (!(val & PANEL_POWER_ON) ||
  831. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  832. locked = false;
  833. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  834. panel_pipe = PIPE_B;
  835. WARN(panel_pipe == pipe && locked,
  836. "panel assertion failure, pipe %c regs locked\n",
  837. pipe_name(pipe));
  838. }
  839. void assert_pipe(struct drm_i915_private *dev_priv,
  840. enum pipe pipe, bool state)
  841. {
  842. int reg;
  843. u32 val;
  844. bool cur_state;
  845. reg = PIPECONF(pipe);
  846. val = I915_READ(reg);
  847. cur_state = !!(val & PIPECONF_ENABLE);
  848. WARN(cur_state != state,
  849. "pipe %c assertion failure (expected %s, current %s)\n",
  850. pipe_name(pipe), state_string(state), state_string(cur_state));
  851. }
  852. static void assert_plane(struct drm_i915_private *dev_priv,
  853. enum plane plane, bool state)
  854. {
  855. int reg;
  856. u32 val;
  857. bool cur_state;
  858. reg = DSPCNTR(plane);
  859. val = I915_READ(reg);
  860. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  861. WARN(cur_state != state,
  862. "plane %c assertion failure (expected %s, current %s)\n",
  863. plane_name(plane), state_string(state), state_string(cur_state));
  864. }
  865. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  866. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  867. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  868. enum pipe pipe)
  869. {
  870. int reg, i;
  871. u32 val;
  872. int cur_pipe;
  873. /* Planes are fixed to pipes on ILK+ */
  874. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  875. reg = DSPCNTR(pipe);
  876. val = I915_READ(reg);
  877. WARN((val & DISPLAY_PLANE_ENABLE),
  878. "plane %c assertion failure, should be disabled but not\n",
  879. plane_name(pipe));
  880. return;
  881. }
  882. /* Need to check both planes against the pipe */
  883. for (i = 0; i < 2; i++) {
  884. reg = DSPCNTR(i);
  885. val = I915_READ(reg);
  886. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  887. DISPPLANE_SEL_PIPE_SHIFT;
  888. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  889. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  890. plane_name(i), pipe_name(pipe));
  891. }
  892. }
  893. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  894. {
  895. u32 val;
  896. bool enabled;
  897. val = I915_READ(PCH_DREF_CONTROL);
  898. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  899. DREF_SUPERSPREAD_SOURCE_MASK));
  900. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  901. }
  902. static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
  903. enum pipe pipe)
  904. {
  905. int reg;
  906. u32 val;
  907. bool enabled;
  908. reg = TRANSCONF(pipe);
  909. val = I915_READ(reg);
  910. enabled = !!(val & TRANS_ENABLE);
  911. WARN(enabled,
  912. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  913. pipe_name(pipe));
  914. }
  915. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  916. enum pipe pipe, u32 port_sel, u32 val)
  917. {
  918. if ((val & DP_PORT_EN) == 0)
  919. return false;
  920. if (HAS_PCH_CPT(dev_priv->dev)) {
  921. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  922. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  923. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  924. return false;
  925. } else {
  926. if ((val & DP_PIPE_MASK) != (pipe << 30))
  927. return false;
  928. }
  929. return true;
  930. }
  931. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  932. enum pipe pipe, u32 val)
  933. {
  934. if ((val & PORT_ENABLE) == 0)
  935. return false;
  936. if (HAS_PCH_CPT(dev_priv->dev)) {
  937. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  938. return false;
  939. } else {
  940. if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
  941. return false;
  942. }
  943. return true;
  944. }
  945. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  946. enum pipe pipe, u32 val)
  947. {
  948. if ((val & LVDS_PORT_EN) == 0)
  949. return false;
  950. if (HAS_PCH_CPT(dev_priv->dev)) {
  951. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  952. return false;
  953. } else {
  954. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  955. return false;
  956. }
  957. return true;
  958. }
  959. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  960. enum pipe pipe, u32 val)
  961. {
  962. if ((val & ADPA_DAC_ENABLE) == 0)
  963. return false;
  964. if (HAS_PCH_CPT(dev_priv->dev)) {
  965. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  966. return false;
  967. } else {
  968. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  969. return false;
  970. }
  971. return true;
  972. }
  973. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  974. enum pipe pipe, int reg, u32 port_sel)
  975. {
  976. u32 val = I915_READ(reg);
  977. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  978. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  979. reg, pipe_name(pipe));
  980. }
  981. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  982. enum pipe pipe, int reg)
  983. {
  984. u32 val = I915_READ(reg);
  985. WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
  986. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  987. reg, pipe_name(pipe));
  988. }
  989. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  990. enum pipe pipe)
  991. {
  992. int reg;
  993. u32 val;
  994. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  995. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  996. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  997. reg = PCH_ADPA;
  998. val = I915_READ(reg);
  999. WARN(adpa_pipe_enabled(dev_priv, val, pipe),
  1000. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1001. pipe_name(pipe));
  1002. reg = PCH_LVDS;
  1003. val = I915_READ(reg);
  1004. WARN(lvds_pipe_enabled(dev_priv, val, pipe),
  1005. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1006. pipe_name(pipe));
  1007. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
  1008. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
  1009. assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
  1010. }
  1011. /**
  1012. * intel_enable_pll - enable a PLL
  1013. * @dev_priv: i915 private structure
  1014. * @pipe: pipe PLL to enable
  1015. *
  1016. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1017. * make sure the PLL reg is writable first though, since the panel write
  1018. * protect mechanism may be enabled.
  1019. *
  1020. * Note! This is for pre-ILK only.
  1021. */
  1022. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1023. {
  1024. int reg;
  1025. u32 val;
  1026. /* No really, not for ILK+ */
  1027. BUG_ON(dev_priv->info->gen >= 5);
  1028. /* PLL is protected by panel, make sure we can write it */
  1029. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1030. assert_panel_unlocked(dev_priv, pipe);
  1031. reg = DPLL(pipe);
  1032. val = I915_READ(reg);
  1033. val |= DPLL_VCO_ENABLE;
  1034. /* We do this three times for luck */
  1035. I915_WRITE(reg, val);
  1036. POSTING_READ(reg);
  1037. udelay(150); /* wait for warmup */
  1038. I915_WRITE(reg, val);
  1039. POSTING_READ(reg);
  1040. udelay(150); /* wait for warmup */
  1041. I915_WRITE(reg, val);
  1042. POSTING_READ(reg);
  1043. udelay(150); /* wait for warmup */
  1044. }
  1045. /**
  1046. * intel_disable_pll - disable a PLL
  1047. * @dev_priv: i915 private structure
  1048. * @pipe: pipe PLL to disable
  1049. *
  1050. * Disable the PLL for @pipe, making sure the pipe is off first.
  1051. *
  1052. * Note! This is for pre-ILK only.
  1053. */
  1054. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1055. {
  1056. int reg;
  1057. u32 val;
  1058. /* Don't disable pipe A or pipe A PLLs if needed */
  1059. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1060. return;
  1061. /* Make sure the pipe isn't still relying on us */
  1062. assert_pipe_disabled(dev_priv, pipe);
  1063. reg = DPLL(pipe);
  1064. val = I915_READ(reg);
  1065. val &= ~DPLL_VCO_ENABLE;
  1066. I915_WRITE(reg, val);
  1067. POSTING_READ(reg);
  1068. }
  1069. /**
  1070. * intel_enable_pch_pll - enable PCH PLL
  1071. * @dev_priv: i915 private structure
  1072. * @pipe: pipe PLL to enable
  1073. *
  1074. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1075. * drives the transcoder clock.
  1076. */
  1077. static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
  1078. enum pipe pipe)
  1079. {
  1080. int reg;
  1081. u32 val;
  1082. if (pipe > 1)
  1083. return;
  1084. /* PCH only available on ILK+ */
  1085. BUG_ON(dev_priv->info->gen < 5);
  1086. /* PCH refclock must be enabled first */
  1087. assert_pch_refclk_enabled(dev_priv);
  1088. reg = PCH_DPLL(pipe);
  1089. val = I915_READ(reg);
  1090. val |= DPLL_VCO_ENABLE;
  1091. I915_WRITE(reg, val);
  1092. POSTING_READ(reg);
  1093. udelay(200);
  1094. }
  1095. static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
  1096. enum pipe pipe)
  1097. {
  1098. int reg;
  1099. u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
  1100. pll_sel = TRANSC_DPLL_ENABLE;
  1101. if (pipe > 1)
  1102. return;
  1103. /* PCH only available on ILK+ */
  1104. BUG_ON(dev_priv->info->gen < 5);
  1105. /* Make sure transcoder isn't still depending on us */
  1106. assert_transcoder_disabled(dev_priv, pipe);
  1107. if (pipe == 0)
  1108. pll_sel |= TRANSC_DPLLA_SEL;
  1109. else if (pipe == 1)
  1110. pll_sel |= TRANSC_DPLLB_SEL;
  1111. if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
  1112. return;
  1113. reg = PCH_DPLL(pipe);
  1114. val = I915_READ(reg);
  1115. val &= ~DPLL_VCO_ENABLE;
  1116. I915_WRITE(reg, val);
  1117. POSTING_READ(reg);
  1118. udelay(200);
  1119. }
  1120. static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
  1121. enum pipe pipe)
  1122. {
  1123. int reg;
  1124. u32 val;
  1125. /* PCH only available on ILK+ */
  1126. BUG_ON(dev_priv->info->gen < 5);
  1127. /* Make sure PCH DPLL is enabled */
  1128. assert_pch_pll_enabled(dev_priv, pipe);
  1129. /* FDI must be feeding us bits for PCH ports */
  1130. assert_fdi_tx_enabled(dev_priv, pipe);
  1131. assert_fdi_rx_enabled(dev_priv, pipe);
  1132. reg = TRANSCONF(pipe);
  1133. val = I915_READ(reg);
  1134. if (HAS_PCH_IBX(dev_priv->dev)) {
  1135. /*
  1136. * make the BPC in transcoder be consistent with
  1137. * that in pipeconf reg.
  1138. */
  1139. val &= ~PIPE_BPC_MASK;
  1140. val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
  1141. }
  1142. I915_WRITE(reg, val | TRANS_ENABLE);
  1143. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1144. DRM_ERROR("failed to enable transcoder %d\n", pipe);
  1145. }
  1146. static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
  1147. enum pipe pipe)
  1148. {
  1149. int reg;
  1150. u32 val;
  1151. /* FDI relies on the transcoder */
  1152. assert_fdi_tx_disabled(dev_priv, pipe);
  1153. assert_fdi_rx_disabled(dev_priv, pipe);
  1154. /* Ports must be off as well */
  1155. assert_pch_ports_disabled(dev_priv, pipe);
  1156. reg = TRANSCONF(pipe);
  1157. val = I915_READ(reg);
  1158. val &= ~TRANS_ENABLE;
  1159. I915_WRITE(reg, val);
  1160. /* wait for PCH transcoder off, transcoder state */
  1161. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1162. DRM_ERROR("failed to disable transcoder %d\n", pipe);
  1163. }
  1164. /**
  1165. * intel_enable_pipe - enable a pipe, asserting requirements
  1166. * @dev_priv: i915 private structure
  1167. * @pipe: pipe to enable
  1168. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1169. *
  1170. * Enable @pipe, making sure that various hardware specific requirements
  1171. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1172. *
  1173. * @pipe should be %PIPE_A or %PIPE_B.
  1174. *
  1175. * Will wait until the pipe is actually running (i.e. first vblank) before
  1176. * returning.
  1177. */
  1178. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1179. bool pch_port)
  1180. {
  1181. int reg;
  1182. u32 val;
  1183. /*
  1184. * A pipe without a PLL won't actually be able to drive bits from
  1185. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1186. * need the check.
  1187. */
  1188. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1189. assert_pll_enabled(dev_priv, pipe);
  1190. else {
  1191. if (pch_port) {
  1192. /* if driving the PCH, we need FDI enabled */
  1193. assert_fdi_rx_pll_enabled(dev_priv, pipe);
  1194. assert_fdi_tx_pll_enabled(dev_priv, pipe);
  1195. }
  1196. /* FIXME: assert CPU port conditions for SNB+ */
  1197. }
  1198. reg = PIPECONF(pipe);
  1199. val = I915_READ(reg);
  1200. if (val & PIPECONF_ENABLE)
  1201. return;
  1202. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1203. intel_wait_for_vblank(dev_priv->dev, pipe);
  1204. }
  1205. /**
  1206. * intel_disable_pipe - disable a pipe, asserting requirements
  1207. * @dev_priv: i915 private structure
  1208. * @pipe: pipe to disable
  1209. *
  1210. * Disable @pipe, making sure that various hardware specific requirements
  1211. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1212. *
  1213. * @pipe should be %PIPE_A or %PIPE_B.
  1214. *
  1215. * Will wait until the pipe has shut down before returning.
  1216. */
  1217. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1218. enum pipe pipe)
  1219. {
  1220. int reg;
  1221. u32 val;
  1222. /*
  1223. * Make sure planes won't keep trying to pump pixels to us,
  1224. * or we might hang the display.
  1225. */
  1226. assert_planes_disabled(dev_priv, pipe);
  1227. /* Don't disable pipe A or pipe A PLLs if needed */
  1228. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1229. return;
  1230. reg = PIPECONF(pipe);
  1231. val = I915_READ(reg);
  1232. if ((val & PIPECONF_ENABLE) == 0)
  1233. return;
  1234. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1235. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1236. }
  1237. /*
  1238. * Plane regs are double buffered, going from enabled->disabled needs a
  1239. * trigger in order to latch. The display address reg provides this.
  1240. */
  1241. static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1242. enum plane plane)
  1243. {
  1244. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1245. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1246. }
  1247. /**
  1248. * intel_enable_plane - enable a display plane on a given pipe
  1249. * @dev_priv: i915 private structure
  1250. * @plane: plane to enable
  1251. * @pipe: pipe being fed
  1252. *
  1253. * Enable @plane on @pipe, making sure that @pipe is running first.
  1254. */
  1255. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1256. enum plane plane, enum pipe pipe)
  1257. {
  1258. int reg;
  1259. u32 val;
  1260. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1261. assert_pipe_enabled(dev_priv, pipe);
  1262. reg = DSPCNTR(plane);
  1263. val = I915_READ(reg);
  1264. if (val & DISPLAY_PLANE_ENABLE)
  1265. return;
  1266. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1267. intel_flush_display_plane(dev_priv, plane);
  1268. intel_wait_for_vblank(dev_priv->dev, pipe);
  1269. }
  1270. /**
  1271. * intel_disable_plane - disable a display plane
  1272. * @dev_priv: i915 private structure
  1273. * @plane: plane to disable
  1274. * @pipe: pipe consuming the data
  1275. *
  1276. * Disable @plane; should be an independent operation.
  1277. */
  1278. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1279. enum plane plane, enum pipe pipe)
  1280. {
  1281. int reg;
  1282. u32 val;
  1283. reg = DSPCNTR(plane);
  1284. val = I915_READ(reg);
  1285. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1286. return;
  1287. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1288. intel_flush_display_plane(dev_priv, plane);
  1289. intel_wait_for_vblank(dev_priv->dev, pipe);
  1290. }
  1291. static void disable_pch_dp(struct drm_i915_private *dev_priv,
  1292. enum pipe pipe, int reg, u32 port_sel)
  1293. {
  1294. u32 val = I915_READ(reg);
  1295. if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
  1296. DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
  1297. I915_WRITE(reg, val & ~DP_PORT_EN);
  1298. }
  1299. }
  1300. static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
  1301. enum pipe pipe, int reg)
  1302. {
  1303. u32 val = I915_READ(reg);
  1304. if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
  1305. DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
  1306. reg, pipe);
  1307. I915_WRITE(reg, val & ~PORT_ENABLE);
  1308. }
  1309. }
  1310. /* Disable any ports connected to this transcoder */
  1311. static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
  1312. enum pipe pipe)
  1313. {
  1314. u32 reg, val;
  1315. val = I915_READ(PCH_PP_CONTROL);
  1316. I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
  1317. disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1318. disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1319. disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1320. reg = PCH_ADPA;
  1321. val = I915_READ(reg);
  1322. if (adpa_pipe_enabled(dev_priv, val, pipe))
  1323. I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
  1324. reg = PCH_LVDS;
  1325. val = I915_READ(reg);
  1326. if (lvds_pipe_enabled(dev_priv, val, pipe)) {
  1327. DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
  1328. I915_WRITE(reg, val & ~LVDS_PORT_EN);
  1329. POSTING_READ(reg);
  1330. udelay(100);
  1331. }
  1332. disable_pch_hdmi(dev_priv, pipe, HDMIB);
  1333. disable_pch_hdmi(dev_priv, pipe, HDMIC);
  1334. disable_pch_hdmi(dev_priv, pipe, HDMID);
  1335. }
  1336. static void i8xx_disable_fbc(struct drm_device *dev)
  1337. {
  1338. struct drm_i915_private *dev_priv = dev->dev_private;
  1339. u32 fbc_ctl;
  1340. /* Disable compression */
  1341. fbc_ctl = I915_READ(FBC_CONTROL);
  1342. if ((fbc_ctl & FBC_CTL_EN) == 0)
  1343. return;
  1344. fbc_ctl &= ~FBC_CTL_EN;
  1345. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1346. /* Wait for compressing bit to clear */
  1347. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  1348. DRM_DEBUG_KMS("FBC idle timed out\n");
  1349. return;
  1350. }
  1351. DRM_DEBUG_KMS("disabled FBC\n");
  1352. }
  1353. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1354. {
  1355. struct drm_device *dev = crtc->dev;
  1356. struct drm_i915_private *dev_priv = dev->dev_private;
  1357. struct drm_framebuffer *fb = crtc->fb;
  1358. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1359. struct drm_i915_gem_object *obj = intel_fb->obj;
  1360. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1361. int cfb_pitch;
  1362. int plane, i;
  1363. u32 fbc_ctl, fbc_ctl2;
  1364. cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  1365. if (fb->pitches[0] < cfb_pitch)
  1366. cfb_pitch = fb->pitches[0];
  1367. /* FBC_CTL wants 64B units */
  1368. cfb_pitch = (cfb_pitch / 64) - 1;
  1369. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  1370. /* Clear old tags */
  1371. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  1372. I915_WRITE(FBC_TAG + (i * 4), 0);
  1373. /* Set it up... */
  1374. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  1375. fbc_ctl2 |= plane;
  1376. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  1377. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  1378. /* enable it... */
  1379. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  1380. if (IS_I945GM(dev))
  1381. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  1382. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  1383. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  1384. fbc_ctl |= obj->fence_reg;
  1385. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1386. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
  1387. cfb_pitch, crtc->y, intel_crtc->plane);
  1388. }
  1389. static bool i8xx_fbc_enabled(struct drm_device *dev)
  1390. {
  1391. struct drm_i915_private *dev_priv = dev->dev_private;
  1392. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  1393. }
  1394. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1395. {
  1396. struct drm_device *dev = crtc->dev;
  1397. struct drm_i915_private *dev_priv = dev->dev_private;
  1398. struct drm_framebuffer *fb = crtc->fb;
  1399. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1400. struct drm_i915_gem_object *obj = intel_fb->obj;
  1401. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1402. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1403. unsigned long stall_watermark = 200;
  1404. u32 dpfc_ctl;
  1405. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  1406. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  1407. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  1408. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1409. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1410. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1411. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1412. /* enable it... */
  1413. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1414. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1415. }
  1416. static void g4x_disable_fbc(struct drm_device *dev)
  1417. {
  1418. struct drm_i915_private *dev_priv = dev->dev_private;
  1419. u32 dpfc_ctl;
  1420. /* Disable compression */
  1421. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1422. if (dpfc_ctl & DPFC_CTL_EN) {
  1423. dpfc_ctl &= ~DPFC_CTL_EN;
  1424. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1425. DRM_DEBUG_KMS("disabled FBC\n");
  1426. }
  1427. }
  1428. static bool g4x_fbc_enabled(struct drm_device *dev)
  1429. {
  1430. struct drm_i915_private *dev_priv = dev->dev_private;
  1431. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1432. }
  1433. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  1434. {
  1435. struct drm_i915_private *dev_priv = dev->dev_private;
  1436. u32 blt_ecoskpd;
  1437. /* Make sure blitter notifies FBC of writes */
  1438. gen6_gt_force_wake_get(dev_priv);
  1439. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  1440. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  1441. GEN6_BLITTER_LOCK_SHIFT;
  1442. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1443. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  1444. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1445. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  1446. GEN6_BLITTER_LOCK_SHIFT);
  1447. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1448. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  1449. gen6_gt_force_wake_put(dev_priv);
  1450. }
  1451. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1452. {
  1453. struct drm_device *dev = crtc->dev;
  1454. struct drm_i915_private *dev_priv = dev->dev_private;
  1455. struct drm_framebuffer *fb = crtc->fb;
  1456. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1457. struct drm_i915_gem_object *obj = intel_fb->obj;
  1458. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1459. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1460. unsigned long stall_watermark = 200;
  1461. u32 dpfc_ctl;
  1462. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1463. dpfc_ctl &= DPFC_RESERVED;
  1464. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1465. /* Set persistent mode for front-buffer rendering, ala X. */
  1466. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  1467. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  1468. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1469. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1470. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1471. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1472. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1473. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  1474. /* enable it... */
  1475. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  1476. if (IS_GEN6(dev)) {
  1477. I915_WRITE(SNB_DPFC_CTL_SA,
  1478. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  1479. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  1480. sandybridge_blit_fbc_update(dev);
  1481. }
  1482. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1483. }
  1484. static void ironlake_disable_fbc(struct drm_device *dev)
  1485. {
  1486. struct drm_i915_private *dev_priv = dev->dev_private;
  1487. u32 dpfc_ctl;
  1488. /* Disable compression */
  1489. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1490. if (dpfc_ctl & DPFC_CTL_EN) {
  1491. dpfc_ctl &= ~DPFC_CTL_EN;
  1492. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1493. DRM_DEBUG_KMS("disabled FBC\n");
  1494. }
  1495. }
  1496. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1497. {
  1498. struct drm_i915_private *dev_priv = dev->dev_private;
  1499. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1500. }
  1501. bool intel_fbc_enabled(struct drm_device *dev)
  1502. {
  1503. struct drm_i915_private *dev_priv = dev->dev_private;
  1504. if (!dev_priv->display.fbc_enabled)
  1505. return false;
  1506. return dev_priv->display.fbc_enabled(dev);
  1507. }
  1508. static void intel_fbc_work_fn(struct work_struct *__work)
  1509. {
  1510. struct intel_fbc_work *work =
  1511. container_of(to_delayed_work(__work),
  1512. struct intel_fbc_work, work);
  1513. struct drm_device *dev = work->crtc->dev;
  1514. struct drm_i915_private *dev_priv = dev->dev_private;
  1515. mutex_lock(&dev->struct_mutex);
  1516. if (work == dev_priv->fbc_work) {
  1517. /* Double check that we haven't switched fb without cancelling
  1518. * the prior work.
  1519. */
  1520. if (work->crtc->fb == work->fb) {
  1521. dev_priv->display.enable_fbc(work->crtc,
  1522. work->interval);
  1523. dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
  1524. dev_priv->cfb_fb = work->crtc->fb->base.id;
  1525. dev_priv->cfb_y = work->crtc->y;
  1526. }
  1527. dev_priv->fbc_work = NULL;
  1528. }
  1529. mutex_unlock(&dev->struct_mutex);
  1530. kfree(work);
  1531. }
  1532. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  1533. {
  1534. if (dev_priv->fbc_work == NULL)
  1535. return;
  1536. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  1537. /* Synchronisation is provided by struct_mutex and checking of
  1538. * dev_priv->fbc_work, so we can perform the cancellation
  1539. * entirely asynchronously.
  1540. */
  1541. if (cancel_delayed_work(&dev_priv->fbc_work->work))
  1542. /* tasklet was killed before being run, clean up */
  1543. kfree(dev_priv->fbc_work);
  1544. /* Mark the work as no longer wanted so that if it does
  1545. * wake-up (because the work was already running and waiting
  1546. * for our mutex), it will discover that is no longer
  1547. * necessary to run.
  1548. */
  1549. dev_priv->fbc_work = NULL;
  1550. }
  1551. static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1552. {
  1553. struct intel_fbc_work *work;
  1554. struct drm_device *dev = crtc->dev;
  1555. struct drm_i915_private *dev_priv = dev->dev_private;
  1556. if (!dev_priv->display.enable_fbc)
  1557. return;
  1558. intel_cancel_fbc_work(dev_priv);
  1559. work = kzalloc(sizeof *work, GFP_KERNEL);
  1560. if (work == NULL) {
  1561. dev_priv->display.enable_fbc(crtc, interval);
  1562. return;
  1563. }
  1564. work->crtc = crtc;
  1565. work->fb = crtc->fb;
  1566. work->interval = interval;
  1567. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  1568. dev_priv->fbc_work = work;
  1569. DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
  1570. /* Delay the actual enabling to let pageflipping cease and the
  1571. * display to settle before starting the compression. Note that
  1572. * this delay also serves a second purpose: it allows for a
  1573. * vblank to pass after disabling the FBC before we attempt
  1574. * to modify the control registers.
  1575. *
  1576. * A more complicated solution would involve tracking vblanks
  1577. * following the termination of the page-flipping sequence
  1578. * and indeed performing the enable as a co-routine and not
  1579. * waiting synchronously upon the vblank.
  1580. */
  1581. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  1582. }
  1583. void intel_disable_fbc(struct drm_device *dev)
  1584. {
  1585. struct drm_i915_private *dev_priv = dev->dev_private;
  1586. intel_cancel_fbc_work(dev_priv);
  1587. if (!dev_priv->display.disable_fbc)
  1588. return;
  1589. dev_priv->display.disable_fbc(dev);
  1590. dev_priv->cfb_plane = -1;
  1591. }
  1592. /**
  1593. * intel_update_fbc - enable/disable FBC as needed
  1594. * @dev: the drm_device
  1595. *
  1596. * Set up the framebuffer compression hardware at mode set time. We
  1597. * enable it if possible:
  1598. * - plane A only (on pre-965)
  1599. * - no pixel mulitply/line duplication
  1600. * - no alpha buffer discard
  1601. * - no dual wide
  1602. * - framebuffer <= 2048 in width, 1536 in height
  1603. *
  1604. * We can't assume that any compression will take place (worst case),
  1605. * so the compressed buffer has to be the same size as the uncompressed
  1606. * one. It also must reside (along with the line length buffer) in
  1607. * stolen memory.
  1608. *
  1609. * We need to enable/disable FBC on a global basis.
  1610. */
  1611. static void intel_update_fbc(struct drm_device *dev)
  1612. {
  1613. struct drm_i915_private *dev_priv = dev->dev_private;
  1614. struct drm_crtc *crtc = NULL, *tmp_crtc;
  1615. struct intel_crtc *intel_crtc;
  1616. struct drm_framebuffer *fb;
  1617. struct intel_framebuffer *intel_fb;
  1618. struct drm_i915_gem_object *obj;
  1619. int enable_fbc;
  1620. DRM_DEBUG_KMS("\n");
  1621. if (!i915_powersave)
  1622. return;
  1623. if (!I915_HAS_FBC(dev))
  1624. return;
  1625. /*
  1626. * If FBC is already on, we just have to verify that we can
  1627. * keep it that way...
  1628. * Need to disable if:
  1629. * - more than one pipe is active
  1630. * - changing FBC params (stride, fence, mode)
  1631. * - new fb is too large to fit in compressed buffer
  1632. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1633. */
  1634. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  1635. if (tmp_crtc->enabled && tmp_crtc->fb) {
  1636. if (crtc) {
  1637. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  1638. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  1639. goto out_disable;
  1640. }
  1641. crtc = tmp_crtc;
  1642. }
  1643. }
  1644. if (!crtc || crtc->fb == NULL) {
  1645. DRM_DEBUG_KMS("no output, disabling\n");
  1646. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  1647. goto out_disable;
  1648. }
  1649. intel_crtc = to_intel_crtc(crtc);
  1650. fb = crtc->fb;
  1651. intel_fb = to_intel_framebuffer(fb);
  1652. obj = intel_fb->obj;
  1653. enable_fbc = i915_enable_fbc;
  1654. if (enable_fbc < 0) {
  1655. DRM_DEBUG_KMS("fbc set to per-chip default\n");
  1656. enable_fbc = 1;
  1657. if (INTEL_INFO(dev)->gen <= 5)
  1658. enable_fbc = 0;
  1659. }
  1660. if (!enable_fbc) {
  1661. DRM_DEBUG_KMS("fbc disabled per module param\n");
  1662. dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
  1663. goto out_disable;
  1664. }
  1665. if (intel_fb->obj->base.size > dev_priv->cfb_size) {
  1666. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1667. "compression\n");
  1668. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1669. goto out_disable;
  1670. }
  1671. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  1672. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  1673. DRM_DEBUG_KMS("mode incompatible with compression, "
  1674. "disabling\n");
  1675. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1676. goto out_disable;
  1677. }
  1678. if ((crtc->mode.hdisplay > 2048) ||
  1679. (crtc->mode.vdisplay > 1536)) {
  1680. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1681. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1682. goto out_disable;
  1683. }
  1684. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  1685. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1686. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1687. goto out_disable;
  1688. }
  1689. /* The use of a CPU fence is mandatory in order to detect writes
  1690. * by the CPU to the scanout and trigger updates to the FBC.
  1691. */
  1692. if (obj->tiling_mode != I915_TILING_X ||
  1693. obj->fence_reg == I915_FENCE_REG_NONE) {
  1694. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  1695. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1696. goto out_disable;
  1697. }
  1698. /* If the kernel debugger is active, always disable compression */
  1699. if (in_dbg_master())
  1700. goto out_disable;
  1701. /* If the scanout has not changed, don't modify the FBC settings.
  1702. * Note that we make the fundamental assumption that the fb->obj
  1703. * cannot be unpinned (and have its GTT offset and fence revoked)
  1704. * without first being decoupled from the scanout and FBC disabled.
  1705. */
  1706. if (dev_priv->cfb_plane == intel_crtc->plane &&
  1707. dev_priv->cfb_fb == fb->base.id &&
  1708. dev_priv->cfb_y == crtc->y)
  1709. return;
  1710. if (intel_fbc_enabled(dev)) {
  1711. /* We update FBC along two paths, after changing fb/crtc
  1712. * configuration (modeswitching) and after page-flipping
  1713. * finishes. For the latter, we know that not only did
  1714. * we disable the FBC at the start of the page-flip
  1715. * sequence, but also more than one vblank has passed.
  1716. *
  1717. * For the former case of modeswitching, it is possible
  1718. * to switch between two FBC valid configurations
  1719. * instantaneously so we do need to disable the FBC
  1720. * before we can modify its control registers. We also
  1721. * have to wait for the next vblank for that to take
  1722. * effect. However, since we delay enabling FBC we can
  1723. * assume that a vblank has passed since disabling and
  1724. * that we can safely alter the registers in the deferred
  1725. * callback.
  1726. *
  1727. * In the scenario that we go from a valid to invalid
  1728. * and then back to valid FBC configuration we have
  1729. * no strict enforcement that a vblank occurred since
  1730. * disabling the FBC. However, along all current pipe
  1731. * disabling paths we do need to wait for a vblank at
  1732. * some point. And we wait before enabling FBC anyway.
  1733. */
  1734. DRM_DEBUG_KMS("disabling active FBC for update\n");
  1735. intel_disable_fbc(dev);
  1736. }
  1737. intel_enable_fbc(crtc, 500);
  1738. return;
  1739. out_disable:
  1740. /* Multiple disables should be harmless */
  1741. if (intel_fbc_enabled(dev)) {
  1742. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1743. intel_disable_fbc(dev);
  1744. }
  1745. }
  1746. int
  1747. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1748. struct drm_i915_gem_object *obj,
  1749. struct intel_ring_buffer *pipelined)
  1750. {
  1751. struct drm_i915_private *dev_priv = dev->dev_private;
  1752. u32 alignment;
  1753. int ret;
  1754. switch (obj->tiling_mode) {
  1755. case I915_TILING_NONE:
  1756. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1757. alignment = 128 * 1024;
  1758. else if (INTEL_INFO(dev)->gen >= 4)
  1759. alignment = 4 * 1024;
  1760. else
  1761. alignment = 64 * 1024;
  1762. break;
  1763. case I915_TILING_X:
  1764. /* pin() will align the object as required by fence */
  1765. alignment = 0;
  1766. break;
  1767. case I915_TILING_Y:
  1768. /* FIXME: Is this true? */
  1769. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1770. return -EINVAL;
  1771. default:
  1772. BUG();
  1773. }
  1774. dev_priv->mm.interruptible = false;
  1775. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1776. if (ret)
  1777. goto err_interruptible;
  1778. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1779. * fence, whereas 965+ only requires a fence if using
  1780. * framebuffer compression. For simplicity, we always install
  1781. * a fence as the cost is not that onerous.
  1782. */
  1783. if (obj->tiling_mode != I915_TILING_NONE) {
  1784. ret = i915_gem_object_get_fence(obj, pipelined);
  1785. if (ret)
  1786. goto err_unpin;
  1787. }
  1788. dev_priv->mm.interruptible = true;
  1789. return 0;
  1790. err_unpin:
  1791. i915_gem_object_unpin(obj);
  1792. err_interruptible:
  1793. dev_priv->mm.interruptible = true;
  1794. return ret;
  1795. }
  1796. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1797. int x, int y)
  1798. {
  1799. struct drm_device *dev = crtc->dev;
  1800. struct drm_i915_private *dev_priv = dev->dev_private;
  1801. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1802. struct intel_framebuffer *intel_fb;
  1803. struct drm_i915_gem_object *obj;
  1804. int plane = intel_crtc->plane;
  1805. unsigned long Start, Offset;
  1806. u32 dspcntr;
  1807. u32 reg;
  1808. switch (plane) {
  1809. case 0:
  1810. case 1:
  1811. break;
  1812. default:
  1813. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1814. return -EINVAL;
  1815. }
  1816. intel_fb = to_intel_framebuffer(fb);
  1817. obj = intel_fb->obj;
  1818. reg = DSPCNTR(plane);
  1819. dspcntr = I915_READ(reg);
  1820. /* Mask out pixel format bits in case we change it */
  1821. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1822. switch (fb->bits_per_pixel) {
  1823. case 8:
  1824. dspcntr |= DISPPLANE_8BPP;
  1825. break;
  1826. case 16:
  1827. if (fb->depth == 15)
  1828. dspcntr |= DISPPLANE_15_16BPP;
  1829. else
  1830. dspcntr |= DISPPLANE_16BPP;
  1831. break;
  1832. case 24:
  1833. case 32:
  1834. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1835. break;
  1836. default:
  1837. DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
  1838. return -EINVAL;
  1839. }
  1840. if (INTEL_INFO(dev)->gen >= 4) {
  1841. if (obj->tiling_mode != I915_TILING_NONE)
  1842. dspcntr |= DISPPLANE_TILED;
  1843. else
  1844. dspcntr &= ~DISPPLANE_TILED;
  1845. }
  1846. I915_WRITE(reg, dspcntr);
  1847. Start = obj->gtt_offset;
  1848. Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1849. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1850. Start, Offset, x, y, fb->pitches[0]);
  1851. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1852. if (INTEL_INFO(dev)->gen >= 4) {
  1853. I915_WRITE(DSPSURF(plane), Start);
  1854. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1855. I915_WRITE(DSPADDR(plane), Offset);
  1856. } else
  1857. I915_WRITE(DSPADDR(plane), Start + Offset);
  1858. POSTING_READ(reg);
  1859. return 0;
  1860. }
  1861. static int ironlake_update_plane(struct drm_crtc *crtc,
  1862. struct drm_framebuffer *fb, int x, int y)
  1863. {
  1864. struct drm_device *dev = crtc->dev;
  1865. struct drm_i915_private *dev_priv = dev->dev_private;
  1866. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1867. struct intel_framebuffer *intel_fb;
  1868. struct drm_i915_gem_object *obj;
  1869. int plane = intel_crtc->plane;
  1870. unsigned long Start, Offset;
  1871. u32 dspcntr;
  1872. u32 reg;
  1873. switch (plane) {
  1874. case 0:
  1875. case 1:
  1876. case 2:
  1877. break;
  1878. default:
  1879. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1880. return -EINVAL;
  1881. }
  1882. intel_fb = to_intel_framebuffer(fb);
  1883. obj = intel_fb->obj;
  1884. reg = DSPCNTR(plane);
  1885. dspcntr = I915_READ(reg);
  1886. /* Mask out pixel format bits in case we change it */
  1887. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1888. switch (fb->bits_per_pixel) {
  1889. case 8:
  1890. dspcntr |= DISPPLANE_8BPP;
  1891. break;
  1892. case 16:
  1893. if (fb->depth != 16)
  1894. return -EINVAL;
  1895. dspcntr |= DISPPLANE_16BPP;
  1896. break;
  1897. case 24:
  1898. case 32:
  1899. if (fb->depth == 24)
  1900. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1901. else if (fb->depth == 30)
  1902. dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
  1903. else
  1904. return -EINVAL;
  1905. break;
  1906. default:
  1907. DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
  1908. return -EINVAL;
  1909. }
  1910. if (obj->tiling_mode != I915_TILING_NONE)
  1911. dspcntr |= DISPPLANE_TILED;
  1912. else
  1913. dspcntr &= ~DISPPLANE_TILED;
  1914. /* must disable */
  1915. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1916. I915_WRITE(reg, dspcntr);
  1917. Start = obj->gtt_offset;
  1918. Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1919. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1920. Start, Offset, x, y, fb->pitches[0]);
  1921. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1922. I915_WRITE(DSPSURF(plane), Start);
  1923. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1924. I915_WRITE(DSPADDR(plane), Offset);
  1925. POSTING_READ(reg);
  1926. return 0;
  1927. }
  1928. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1929. static int
  1930. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1931. int x, int y, enum mode_set_atomic state)
  1932. {
  1933. struct drm_device *dev = crtc->dev;
  1934. struct drm_i915_private *dev_priv = dev->dev_private;
  1935. int ret;
  1936. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1937. if (ret)
  1938. return ret;
  1939. intel_update_fbc(dev);
  1940. intel_increase_pllclock(crtc);
  1941. return 0;
  1942. }
  1943. static int
  1944. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1945. struct drm_framebuffer *old_fb)
  1946. {
  1947. struct drm_device *dev = crtc->dev;
  1948. struct drm_i915_master_private *master_priv;
  1949. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1950. int ret;
  1951. /* no fb bound */
  1952. if (!crtc->fb) {
  1953. DRM_ERROR("No FB bound\n");
  1954. return 0;
  1955. }
  1956. switch (intel_crtc->plane) {
  1957. case 0:
  1958. case 1:
  1959. break;
  1960. case 2:
  1961. if (IS_IVYBRIDGE(dev))
  1962. break;
  1963. /* fall through otherwise */
  1964. default:
  1965. DRM_ERROR("no plane for crtc\n");
  1966. return -EINVAL;
  1967. }
  1968. mutex_lock(&dev->struct_mutex);
  1969. ret = intel_pin_and_fence_fb_obj(dev,
  1970. to_intel_framebuffer(crtc->fb)->obj,
  1971. NULL);
  1972. if (ret != 0) {
  1973. mutex_unlock(&dev->struct_mutex);
  1974. DRM_ERROR("pin & fence failed\n");
  1975. return ret;
  1976. }
  1977. if (old_fb) {
  1978. struct drm_i915_private *dev_priv = dev->dev_private;
  1979. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1980. wait_event(dev_priv->pending_flip_queue,
  1981. atomic_read(&dev_priv->mm.wedged) ||
  1982. atomic_read(&obj->pending_flip) == 0);
  1983. /* Big Hammer, we also need to ensure that any pending
  1984. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1985. * current scanout is retired before unpinning the old
  1986. * framebuffer.
  1987. *
  1988. * This should only fail upon a hung GPU, in which case we
  1989. * can safely continue.
  1990. */
  1991. ret = i915_gem_object_finish_gpu(obj);
  1992. (void) ret;
  1993. }
  1994. ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
  1995. LEAVE_ATOMIC_MODE_SET);
  1996. if (ret) {
  1997. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  1998. mutex_unlock(&dev->struct_mutex);
  1999. DRM_ERROR("failed to update base address\n");
  2000. return ret;
  2001. }
  2002. if (old_fb) {
  2003. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2004. i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
  2005. }
  2006. mutex_unlock(&dev->struct_mutex);
  2007. if (!dev->primary->master)
  2008. return 0;
  2009. master_priv = dev->primary->master->driver_priv;
  2010. if (!master_priv->sarea_priv)
  2011. return 0;
  2012. if (intel_crtc->pipe) {
  2013. master_priv->sarea_priv->pipeB_x = x;
  2014. master_priv->sarea_priv->pipeB_y = y;
  2015. } else {
  2016. master_priv->sarea_priv->pipeA_x = x;
  2017. master_priv->sarea_priv->pipeA_y = y;
  2018. }
  2019. return 0;
  2020. }
  2021. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  2022. {
  2023. struct drm_device *dev = crtc->dev;
  2024. struct drm_i915_private *dev_priv = dev->dev_private;
  2025. u32 dpa_ctl;
  2026. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  2027. dpa_ctl = I915_READ(DP_A);
  2028. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  2029. if (clock < 200000) {
  2030. u32 temp;
  2031. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  2032. /* workaround for 160Mhz:
  2033. 1) program 0x4600c bits 15:0 = 0x8124
  2034. 2) program 0x46010 bit 0 = 1
  2035. 3) program 0x46034 bit 24 = 1
  2036. 4) program 0x64000 bit 14 = 1
  2037. */
  2038. temp = I915_READ(0x4600c);
  2039. temp &= 0xffff0000;
  2040. I915_WRITE(0x4600c, temp | 0x8124);
  2041. temp = I915_READ(0x46010);
  2042. I915_WRITE(0x46010, temp | 1);
  2043. temp = I915_READ(0x46034);
  2044. I915_WRITE(0x46034, temp | (1 << 24));
  2045. } else {
  2046. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  2047. }
  2048. I915_WRITE(DP_A, dpa_ctl);
  2049. POSTING_READ(DP_A);
  2050. udelay(500);
  2051. }
  2052. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2053. {
  2054. struct drm_device *dev = crtc->dev;
  2055. struct drm_i915_private *dev_priv = dev->dev_private;
  2056. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2057. int pipe = intel_crtc->pipe;
  2058. u32 reg, temp;
  2059. /* enable normal train */
  2060. reg = FDI_TX_CTL(pipe);
  2061. temp = I915_READ(reg);
  2062. if (IS_IVYBRIDGE(dev)) {
  2063. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2064. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2065. } else {
  2066. temp &= ~FDI_LINK_TRAIN_NONE;
  2067. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2068. }
  2069. I915_WRITE(reg, temp);
  2070. reg = FDI_RX_CTL(pipe);
  2071. temp = I915_READ(reg);
  2072. if (HAS_PCH_CPT(dev)) {
  2073. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2074. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2075. } else {
  2076. temp &= ~FDI_LINK_TRAIN_NONE;
  2077. temp |= FDI_LINK_TRAIN_NONE;
  2078. }
  2079. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2080. /* wait one idle pattern time */
  2081. POSTING_READ(reg);
  2082. udelay(1000);
  2083. /* IVB wants error correction enabled */
  2084. if (IS_IVYBRIDGE(dev))
  2085. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2086. FDI_FE_ERRC_ENABLE);
  2087. }
  2088. static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
  2089. {
  2090. struct drm_i915_private *dev_priv = dev->dev_private;
  2091. u32 flags = I915_READ(SOUTH_CHICKEN1);
  2092. flags |= FDI_PHASE_SYNC_OVR(pipe);
  2093. I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
  2094. flags |= FDI_PHASE_SYNC_EN(pipe);
  2095. I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
  2096. POSTING_READ(SOUTH_CHICKEN1);
  2097. }
  2098. /* The FDI link training functions for ILK/Ibexpeak. */
  2099. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2100. {
  2101. struct drm_device *dev = crtc->dev;
  2102. struct drm_i915_private *dev_priv = dev->dev_private;
  2103. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2104. int pipe = intel_crtc->pipe;
  2105. int plane = intel_crtc->plane;
  2106. u32 reg, temp, tries;
  2107. /* FDI needs bits from pipe & plane first */
  2108. assert_pipe_enabled(dev_priv, pipe);
  2109. assert_plane_enabled(dev_priv, plane);
  2110. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2111. for train result */
  2112. reg = FDI_RX_IMR(pipe);
  2113. temp = I915_READ(reg);
  2114. temp &= ~FDI_RX_SYMBOL_LOCK;
  2115. temp &= ~FDI_RX_BIT_LOCK;
  2116. I915_WRITE(reg, temp);
  2117. I915_READ(reg);
  2118. udelay(150);
  2119. /* enable CPU FDI TX and PCH FDI RX */
  2120. reg = FDI_TX_CTL(pipe);
  2121. temp = I915_READ(reg);
  2122. temp &= ~(7 << 19);
  2123. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2124. temp &= ~FDI_LINK_TRAIN_NONE;
  2125. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2126. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2127. reg = FDI_RX_CTL(pipe);
  2128. temp = I915_READ(reg);
  2129. temp &= ~FDI_LINK_TRAIN_NONE;
  2130. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2131. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2132. POSTING_READ(reg);
  2133. udelay(150);
  2134. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2135. if (HAS_PCH_IBX(dev)) {
  2136. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2137. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2138. FDI_RX_PHASE_SYNC_POINTER_EN);
  2139. }
  2140. reg = FDI_RX_IIR(pipe);
  2141. for (tries = 0; tries < 5; tries++) {
  2142. temp = I915_READ(reg);
  2143. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2144. if ((temp & FDI_RX_BIT_LOCK)) {
  2145. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2146. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2147. break;
  2148. }
  2149. }
  2150. if (tries == 5)
  2151. DRM_ERROR("FDI train 1 fail!\n");
  2152. /* Train 2 */
  2153. reg = FDI_TX_CTL(pipe);
  2154. temp = I915_READ(reg);
  2155. temp &= ~FDI_LINK_TRAIN_NONE;
  2156. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2157. I915_WRITE(reg, temp);
  2158. reg = FDI_RX_CTL(pipe);
  2159. temp = I915_READ(reg);
  2160. temp &= ~FDI_LINK_TRAIN_NONE;
  2161. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2162. I915_WRITE(reg, temp);
  2163. POSTING_READ(reg);
  2164. udelay(150);
  2165. reg = FDI_RX_IIR(pipe);
  2166. for (tries = 0; tries < 5; tries++) {
  2167. temp = I915_READ(reg);
  2168. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2169. if (temp & FDI_RX_SYMBOL_LOCK) {
  2170. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2171. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2172. break;
  2173. }
  2174. }
  2175. if (tries == 5)
  2176. DRM_ERROR("FDI train 2 fail!\n");
  2177. DRM_DEBUG_KMS("FDI train done\n");
  2178. }
  2179. static const int snb_b_fdi_train_param[] = {
  2180. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2181. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2182. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2183. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2184. };
  2185. /* The FDI link training functions for SNB/Cougarpoint. */
  2186. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2187. {
  2188. struct drm_device *dev = crtc->dev;
  2189. struct drm_i915_private *dev_priv = dev->dev_private;
  2190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2191. int pipe = intel_crtc->pipe;
  2192. u32 reg, temp, i;
  2193. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2194. for train result */
  2195. reg = FDI_RX_IMR(pipe);
  2196. temp = I915_READ(reg);
  2197. temp &= ~FDI_RX_SYMBOL_LOCK;
  2198. temp &= ~FDI_RX_BIT_LOCK;
  2199. I915_WRITE(reg, temp);
  2200. POSTING_READ(reg);
  2201. udelay(150);
  2202. /* enable CPU FDI TX and PCH FDI RX */
  2203. reg = FDI_TX_CTL(pipe);
  2204. temp = I915_READ(reg);
  2205. temp &= ~(7 << 19);
  2206. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2207. temp &= ~FDI_LINK_TRAIN_NONE;
  2208. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2209. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2210. /* SNB-B */
  2211. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2212. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2213. reg = FDI_RX_CTL(pipe);
  2214. temp = I915_READ(reg);
  2215. if (HAS_PCH_CPT(dev)) {
  2216. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2217. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2218. } else {
  2219. temp &= ~FDI_LINK_TRAIN_NONE;
  2220. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2221. }
  2222. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2223. POSTING_READ(reg);
  2224. udelay(150);
  2225. if (HAS_PCH_CPT(dev))
  2226. cpt_phase_pointer_enable(dev, pipe);
  2227. for (i = 0; i < 4; i++) {
  2228. reg = FDI_TX_CTL(pipe);
  2229. temp = I915_READ(reg);
  2230. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2231. temp |= snb_b_fdi_train_param[i];
  2232. I915_WRITE(reg, temp);
  2233. POSTING_READ(reg);
  2234. udelay(500);
  2235. reg = FDI_RX_IIR(pipe);
  2236. temp = I915_READ(reg);
  2237. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2238. if (temp & FDI_RX_BIT_LOCK) {
  2239. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2240. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2241. break;
  2242. }
  2243. }
  2244. if (i == 4)
  2245. DRM_ERROR("FDI train 1 fail!\n");
  2246. /* Train 2 */
  2247. reg = FDI_TX_CTL(pipe);
  2248. temp = I915_READ(reg);
  2249. temp &= ~FDI_LINK_TRAIN_NONE;
  2250. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2251. if (IS_GEN6(dev)) {
  2252. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2253. /* SNB-B */
  2254. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2255. }
  2256. I915_WRITE(reg, temp);
  2257. reg = FDI_RX_CTL(pipe);
  2258. temp = I915_READ(reg);
  2259. if (HAS_PCH_CPT(dev)) {
  2260. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2261. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2262. } else {
  2263. temp &= ~FDI_LINK_TRAIN_NONE;
  2264. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2265. }
  2266. I915_WRITE(reg, temp);
  2267. POSTING_READ(reg);
  2268. udelay(150);
  2269. for (i = 0; i < 4; i++) {
  2270. reg = FDI_TX_CTL(pipe);
  2271. temp = I915_READ(reg);
  2272. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2273. temp |= snb_b_fdi_train_param[i];
  2274. I915_WRITE(reg, temp);
  2275. POSTING_READ(reg);
  2276. udelay(500);
  2277. reg = FDI_RX_IIR(pipe);
  2278. temp = I915_READ(reg);
  2279. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2280. if (temp & FDI_RX_SYMBOL_LOCK) {
  2281. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2282. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2283. break;
  2284. }
  2285. }
  2286. if (i == 4)
  2287. DRM_ERROR("FDI train 2 fail!\n");
  2288. DRM_DEBUG_KMS("FDI train done.\n");
  2289. }
  2290. /* Manual link training for Ivy Bridge A0 parts */
  2291. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2292. {
  2293. struct drm_device *dev = crtc->dev;
  2294. struct drm_i915_private *dev_priv = dev->dev_private;
  2295. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2296. int pipe = intel_crtc->pipe;
  2297. u32 reg, temp, i;
  2298. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2299. for train result */
  2300. reg = FDI_RX_IMR(pipe);
  2301. temp = I915_READ(reg);
  2302. temp &= ~FDI_RX_SYMBOL_LOCK;
  2303. temp &= ~FDI_RX_BIT_LOCK;
  2304. I915_WRITE(reg, temp);
  2305. POSTING_READ(reg);
  2306. udelay(150);
  2307. /* enable CPU FDI TX and PCH FDI RX */
  2308. reg = FDI_TX_CTL(pipe);
  2309. temp = I915_READ(reg);
  2310. temp &= ~(7 << 19);
  2311. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2312. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2313. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2314. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2315. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2316. temp |= FDI_COMPOSITE_SYNC;
  2317. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2318. reg = FDI_RX_CTL(pipe);
  2319. temp = I915_READ(reg);
  2320. temp &= ~FDI_LINK_TRAIN_AUTO;
  2321. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2322. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2323. temp |= FDI_COMPOSITE_SYNC;
  2324. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2325. POSTING_READ(reg);
  2326. udelay(150);
  2327. if (HAS_PCH_CPT(dev))
  2328. cpt_phase_pointer_enable(dev, pipe);
  2329. for (i = 0; i < 4; i++) {
  2330. reg = FDI_TX_CTL(pipe);
  2331. temp = I915_READ(reg);
  2332. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2333. temp |= snb_b_fdi_train_param[i];
  2334. I915_WRITE(reg, temp);
  2335. POSTING_READ(reg);
  2336. udelay(500);
  2337. reg = FDI_RX_IIR(pipe);
  2338. temp = I915_READ(reg);
  2339. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2340. if (temp & FDI_RX_BIT_LOCK ||
  2341. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2342. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2343. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2344. break;
  2345. }
  2346. }
  2347. if (i == 4)
  2348. DRM_ERROR("FDI train 1 fail!\n");
  2349. /* Train 2 */
  2350. reg = FDI_TX_CTL(pipe);
  2351. temp = I915_READ(reg);
  2352. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2353. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2354. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2355. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2356. I915_WRITE(reg, temp);
  2357. reg = FDI_RX_CTL(pipe);
  2358. temp = I915_READ(reg);
  2359. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2360. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2361. I915_WRITE(reg, temp);
  2362. POSTING_READ(reg);
  2363. udelay(150);
  2364. for (i = 0; i < 4; i++) {
  2365. reg = FDI_TX_CTL(pipe);
  2366. temp = I915_READ(reg);
  2367. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2368. temp |= snb_b_fdi_train_param[i];
  2369. I915_WRITE(reg, temp);
  2370. POSTING_READ(reg);
  2371. udelay(500);
  2372. reg = FDI_RX_IIR(pipe);
  2373. temp = I915_READ(reg);
  2374. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2375. if (temp & FDI_RX_SYMBOL_LOCK) {
  2376. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2377. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2378. break;
  2379. }
  2380. }
  2381. if (i == 4)
  2382. DRM_ERROR("FDI train 2 fail!\n");
  2383. DRM_DEBUG_KMS("FDI train done.\n");
  2384. }
  2385. static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
  2386. {
  2387. struct drm_device *dev = crtc->dev;
  2388. struct drm_i915_private *dev_priv = dev->dev_private;
  2389. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2390. int pipe = intel_crtc->pipe;
  2391. u32 reg, temp;
  2392. /* Write the TU size bits so error detection works */
  2393. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2394. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2395. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2396. reg = FDI_RX_CTL(pipe);
  2397. temp = I915_READ(reg);
  2398. temp &= ~((0x7 << 19) | (0x7 << 16));
  2399. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2400. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2401. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2402. POSTING_READ(reg);
  2403. udelay(200);
  2404. /* Switch from Rawclk to PCDclk */
  2405. temp = I915_READ(reg);
  2406. I915_WRITE(reg, temp | FDI_PCDCLK);
  2407. POSTING_READ(reg);
  2408. udelay(200);
  2409. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2410. reg = FDI_TX_CTL(pipe);
  2411. temp = I915_READ(reg);
  2412. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2413. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2414. POSTING_READ(reg);
  2415. udelay(100);
  2416. }
  2417. }
  2418. static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
  2419. {
  2420. struct drm_i915_private *dev_priv = dev->dev_private;
  2421. u32 flags = I915_READ(SOUTH_CHICKEN1);
  2422. flags &= ~(FDI_PHASE_SYNC_EN(pipe));
  2423. I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
  2424. flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
  2425. I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
  2426. POSTING_READ(SOUTH_CHICKEN1);
  2427. }
  2428. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2429. {
  2430. struct drm_device *dev = crtc->dev;
  2431. struct drm_i915_private *dev_priv = dev->dev_private;
  2432. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2433. int pipe = intel_crtc->pipe;
  2434. u32 reg, temp;
  2435. /* disable CPU FDI tx and PCH FDI rx */
  2436. reg = FDI_TX_CTL(pipe);
  2437. temp = I915_READ(reg);
  2438. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2439. POSTING_READ(reg);
  2440. reg = FDI_RX_CTL(pipe);
  2441. temp = I915_READ(reg);
  2442. temp &= ~(0x7 << 16);
  2443. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2444. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2445. POSTING_READ(reg);
  2446. udelay(100);
  2447. /* Ironlake workaround, disable clock pointer after downing FDI */
  2448. if (HAS_PCH_IBX(dev)) {
  2449. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2450. I915_WRITE(FDI_RX_CHICKEN(pipe),
  2451. I915_READ(FDI_RX_CHICKEN(pipe) &
  2452. ~FDI_RX_PHASE_SYNC_POINTER_EN));
  2453. } else if (HAS_PCH_CPT(dev)) {
  2454. cpt_phase_pointer_disable(dev, pipe);
  2455. }
  2456. /* still set train pattern 1 */
  2457. reg = FDI_TX_CTL(pipe);
  2458. temp = I915_READ(reg);
  2459. temp &= ~FDI_LINK_TRAIN_NONE;
  2460. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2461. I915_WRITE(reg, temp);
  2462. reg = FDI_RX_CTL(pipe);
  2463. temp = I915_READ(reg);
  2464. if (HAS_PCH_CPT(dev)) {
  2465. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2466. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2467. } else {
  2468. temp &= ~FDI_LINK_TRAIN_NONE;
  2469. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2470. }
  2471. /* BPC in FDI rx is consistent with that in PIPECONF */
  2472. temp &= ~(0x07 << 16);
  2473. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2474. I915_WRITE(reg, temp);
  2475. POSTING_READ(reg);
  2476. udelay(100);
  2477. }
  2478. /*
  2479. * When we disable a pipe, we need to clear any pending scanline wait events
  2480. * to avoid hanging the ring, which we assume we are waiting on.
  2481. */
  2482. static void intel_clear_scanline_wait(struct drm_device *dev)
  2483. {
  2484. struct drm_i915_private *dev_priv = dev->dev_private;
  2485. struct intel_ring_buffer *ring;
  2486. u32 tmp;
  2487. if (IS_GEN2(dev))
  2488. /* Can't break the hang on i8xx */
  2489. return;
  2490. ring = LP_RING(dev_priv);
  2491. tmp = I915_READ_CTL(ring);
  2492. if (tmp & RING_WAIT)
  2493. I915_WRITE_CTL(ring, tmp);
  2494. }
  2495. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2496. {
  2497. struct drm_i915_gem_object *obj;
  2498. struct drm_i915_private *dev_priv;
  2499. if (crtc->fb == NULL)
  2500. return;
  2501. obj = to_intel_framebuffer(crtc->fb)->obj;
  2502. dev_priv = crtc->dev->dev_private;
  2503. wait_event(dev_priv->pending_flip_queue,
  2504. atomic_read(&obj->pending_flip) == 0);
  2505. }
  2506. static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
  2507. {
  2508. struct drm_device *dev = crtc->dev;
  2509. struct drm_mode_config *mode_config = &dev->mode_config;
  2510. struct intel_encoder *encoder;
  2511. /*
  2512. * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
  2513. * must be driven by its own crtc; no sharing is possible.
  2514. */
  2515. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  2516. if (encoder->base.crtc != crtc)
  2517. continue;
  2518. switch (encoder->type) {
  2519. case INTEL_OUTPUT_EDP:
  2520. if (!intel_encoder_is_pch_edp(&encoder->base))
  2521. return false;
  2522. continue;
  2523. }
  2524. }
  2525. return true;
  2526. }
  2527. /*
  2528. * Enable PCH resources required for PCH ports:
  2529. * - PCH PLLs
  2530. * - FDI training & RX/TX
  2531. * - update transcoder timings
  2532. * - DP transcoding bits
  2533. * - transcoder
  2534. */
  2535. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2536. {
  2537. struct drm_device *dev = crtc->dev;
  2538. struct drm_i915_private *dev_priv = dev->dev_private;
  2539. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2540. int pipe = intel_crtc->pipe;
  2541. u32 reg, temp, transc_sel;
  2542. /* For PCH output, training FDI link */
  2543. dev_priv->display.fdi_link_train(crtc);
  2544. intel_enable_pch_pll(dev_priv, pipe);
  2545. if (HAS_PCH_CPT(dev)) {
  2546. transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
  2547. TRANSC_DPLLB_SEL;
  2548. /* Be sure PCH DPLL SEL is set */
  2549. temp = I915_READ(PCH_DPLL_SEL);
  2550. if (pipe == 0) {
  2551. temp &= ~(TRANSA_DPLLB_SEL);
  2552. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  2553. } else if (pipe == 1) {
  2554. temp &= ~(TRANSB_DPLLB_SEL);
  2555. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2556. } else if (pipe == 2) {
  2557. temp &= ~(TRANSC_DPLLB_SEL);
  2558. temp |= (TRANSC_DPLL_ENABLE | transc_sel);
  2559. }
  2560. I915_WRITE(PCH_DPLL_SEL, temp);
  2561. }
  2562. /* set transcoder timing, panel must allow it */
  2563. assert_panel_unlocked(dev_priv, pipe);
  2564. I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
  2565. I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
  2566. I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
  2567. I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
  2568. I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
  2569. I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
  2570. intel_fdi_normal_train(crtc);
  2571. /* For PCH DP, enable TRANS_DP_CTL */
  2572. if (HAS_PCH_CPT(dev) &&
  2573. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2574. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2575. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
  2576. reg = TRANS_DP_CTL(pipe);
  2577. temp = I915_READ(reg);
  2578. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2579. TRANS_DP_SYNC_MASK |
  2580. TRANS_DP_BPC_MASK);
  2581. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2582. TRANS_DP_ENH_FRAMING);
  2583. temp |= bpc << 9; /* same format but at 11:9 */
  2584. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2585. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2586. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2587. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2588. switch (intel_trans_dp_port_sel(crtc)) {
  2589. case PCH_DP_B:
  2590. temp |= TRANS_DP_PORT_SEL_B;
  2591. break;
  2592. case PCH_DP_C:
  2593. temp |= TRANS_DP_PORT_SEL_C;
  2594. break;
  2595. case PCH_DP_D:
  2596. temp |= TRANS_DP_PORT_SEL_D;
  2597. break;
  2598. default:
  2599. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  2600. temp |= TRANS_DP_PORT_SEL_B;
  2601. break;
  2602. }
  2603. I915_WRITE(reg, temp);
  2604. }
  2605. intel_enable_transcoder(dev_priv, pipe);
  2606. }
  2607. void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
  2608. {
  2609. struct drm_i915_private *dev_priv = dev->dev_private;
  2610. int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
  2611. u32 temp;
  2612. temp = I915_READ(dslreg);
  2613. udelay(500);
  2614. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2615. /* Without this, mode sets may fail silently on FDI */
  2616. I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
  2617. udelay(250);
  2618. I915_WRITE(tc2reg, 0);
  2619. if (wait_for(I915_READ(dslreg) != temp, 5))
  2620. DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
  2621. }
  2622. }
  2623. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2624. {
  2625. struct drm_device *dev = crtc->dev;
  2626. struct drm_i915_private *dev_priv = dev->dev_private;
  2627. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2628. int pipe = intel_crtc->pipe;
  2629. int plane = intel_crtc->plane;
  2630. u32 temp;
  2631. bool is_pch_port;
  2632. if (intel_crtc->active)
  2633. return;
  2634. intel_crtc->active = true;
  2635. intel_update_watermarks(dev);
  2636. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2637. temp = I915_READ(PCH_LVDS);
  2638. if ((temp & LVDS_PORT_EN) == 0)
  2639. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2640. }
  2641. is_pch_port = intel_crtc_driving_pch(crtc);
  2642. if (is_pch_port)
  2643. ironlake_fdi_pll_enable(crtc);
  2644. else
  2645. ironlake_fdi_disable(crtc);
  2646. /* Enable panel fitting for LVDS */
  2647. if (dev_priv->pch_pf_size &&
  2648. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
  2649. /* Force use of hard-coded filter coefficients
  2650. * as some pre-programmed values are broken,
  2651. * e.g. x201.
  2652. */
  2653. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2654. I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
  2655. I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
  2656. }
  2657. /*
  2658. * On ILK+ LUT must be loaded before the pipe is running but with
  2659. * clocks enabled
  2660. */
  2661. intel_crtc_load_lut(crtc);
  2662. intel_enable_pipe(dev_priv, pipe, is_pch_port);
  2663. intel_enable_plane(dev_priv, plane, pipe);
  2664. if (is_pch_port)
  2665. ironlake_pch_enable(crtc);
  2666. mutex_lock(&dev->struct_mutex);
  2667. intel_update_fbc(dev);
  2668. mutex_unlock(&dev->struct_mutex);
  2669. intel_crtc_update_cursor(crtc, true);
  2670. }
  2671. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2672. {
  2673. struct drm_device *dev = crtc->dev;
  2674. struct drm_i915_private *dev_priv = dev->dev_private;
  2675. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2676. int pipe = intel_crtc->pipe;
  2677. int plane = intel_crtc->plane;
  2678. u32 reg, temp;
  2679. if (!intel_crtc->active)
  2680. return;
  2681. intel_crtc_wait_for_pending_flips(crtc);
  2682. drm_vblank_off(dev, pipe);
  2683. intel_crtc_update_cursor(crtc, false);
  2684. intel_disable_plane(dev_priv, plane, pipe);
  2685. if (dev_priv->cfb_plane == plane)
  2686. intel_disable_fbc(dev);
  2687. intel_disable_pipe(dev_priv, pipe);
  2688. /* Disable PF */
  2689. I915_WRITE(PF_CTL(pipe), 0);
  2690. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2691. ironlake_fdi_disable(crtc);
  2692. /* This is a horrible layering violation; we should be doing this in
  2693. * the connector/encoder ->prepare instead, but we don't always have
  2694. * enough information there about the config to know whether it will
  2695. * actually be necessary or just cause undesired flicker.
  2696. */
  2697. intel_disable_pch_ports(dev_priv, pipe);
  2698. intel_disable_transcoder(dev_priv, pipe);
  2699. if (HAS_PCH_CPT(dev)) {
  2700. /* disable TRANS_DP_CTL */
  2701. reg = TRANS_DP_CTL(pipe);
  2702. temp = I915_READ(reg);
  2703. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2704. temp |= TRANS_DP_PORT_SEL_NONE;
  2705. I915_WRITE(reg, temp);
  2706. /* disable DPLL_SEL */
  2707. temp = I915_READ(PCH_DPLL_SEL);
  2708. switch (pipe) {
  2709. case 0:
  2710. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2711. break;
  2712. case 1:
  2713. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2714. break;
  2715. case 2:
  2716. /* C shares PLL A or B */
  2717. temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
  2718. break;
  2719. default:
  2720. BUG(); /* wtf */
  2721. }
  2722. I915_WRITE(PCH_DPLL_SEL, temp);
  2723. }
  2724. /* disable PCH DPLL */
  2725. if (!intel_crtc->no_pll)
  2726. intel_disable_pch_pll(dev_priv, pipe);
  2727. /* Switch from PCDclk to Rawclk */
  2728. reg = FDI_RX_CTL(pipe);
  2729. temp = I915_READ(reg);
  2730. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2731. /* Disable CPU FDI TX PLL */
  2732. reg = FDI_TX_CTL(pipe);
  2733. temp = I915_READ(reg);
  2734. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2735. POSTING_READ(reg);
  2736. udelay(100);
  2737. reg = FDI_RX_CTL(pipe);
  2738. temp = I915_READ(reg);
  2739. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2740. /* Wait for the clocks to turn off. */
  2741. POSTING_READ(reg);
  2742. udelay(100);
  2743. intel_crtc->active = false;
  2744. intel_update_watermarks(dev);
  2745. mutex_lock(&dev->struct_mutex);
  2746. intel_update_fbc(dev);
  2747. intel_clear_scanline_wait(dev);
  2748. mutex_unlock(&dev->struct_mutex);
  2749. }
  2750. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  2751. {
  2752. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2753. int pipe = intel_crtc->pipe;
  2754. int plane = intel_crtc->plane;
  2755. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2756. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2757. */
  2758. switch (mode) {
  2759. case DRM_MODE_DPMS_ON:
  2760. case DRM_MODE_DPMS_STANDBY:
  2761. case DRM_MODE_DPMS_SUSPEND:
  2762. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  2763. ironlake_crtc_enable(crtc);
  2764. break;
  2765. case DRM_MODE_DPMS_OFF:
  2766. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  2767. ironlake_crtc_disable(crtc);
  2768. break;
  2769. }
  2770. }
  2771. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2772. {
  2773. if (!enable && intel_crtc->overlay) {
  2774. struct drm_device *dev = intel_crtc->base.dev;
  2775. struct drm_i915_private *dev_priv = dev->dev_private;
  2776. mutex_lock(&dev->struct_mutex);
  2777. dev_priv->mm.interruptible = false;
  2778. (void) intel_overlay_switch_off(intel_crtc->overlay);
  2779. dev_priv->mm.interruptible = true;
  2780. mutex_unlock(&dev->struct_mutex);
  2781. }
  2782. /* Let userspace switch the overlay on again. In most cases userspace
  2783. * has to recompute where to put it anyway.
  2784. */
  2785. }
  2786. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  2787. {
  2788. struct drm_device *dev = crtc->dev;
  2789. struct drm_i915_private *dev_priv = dev->dev_private;
  2790. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2791. int pipe = intel_crtc->pipe;
  2792. int plane = intel_crtc->plane;
  2793. if (intel_crtc->active)
  2794. return;
  2795. intel_crtc->active = true;
  2796. intel_update_watermarks(dev);
  2797. intel_enable_pll(dev_priv, pipe);
  2798. intel_enable_pipe(dev_priv, pipe, false);
  2799. intel_enable_plane(dev_priv, plane, pipe);
  2800. intel_crtc_load_lut(crtc);
  2801. intel_update_fbc(dev);
  2802. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2803. intel_crtc_dpms_overlay(intel_crtc, true);
  2804. intel_crtc_update_cursor(crtc, true);
  2805. }
  2806. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  2807. {
  2808. struct drm_device *dev = crtc->dev;
  2809. struct drm_i915_private *dev_priv = dev->dev_private;
  2810. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2811. int pipe = intel_crtc->pipe;
  2812. int plane = intel_crtc->plane;
  2813. if (!intel_crtc->active)
  2814. return;
  2815. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2816. intel_crtc_wait_for_pending_flips(crtc);
  2817. drm_vblank_off(dev, pipe);
  2818. intel_crtc_dpms_overlay(intel_crtc, false);
  2819. intel_crtc_update_cursor(crtc, false);
  2820. if (dev_priv->cfb_plane == plane)
  2821. intel_disable_fbc(dev);
  2822. intel_disable_plane(dev_priv, plane, pipe);
  2823. intel_disable_pipe(dev_priv, pipe);
  2824. intel_disable_pll(dev_priv, pipe);
  2825. intel_crtc->active = false;
  2826. intel_update_fbc(dev);
  2827. intel_update_watermarks(dev);
  2828. intel_clear_scanline_wait(dev);
  2829. }
  2830. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  2831. {
  2832. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2833. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2834. */
  2835. switch (mode) {
  2836. case DRM_MODE_DPMS_ON:
  2837. case DRM_MODE_DPMS_STANDBY:
  2838. case DRM_MODE_DPMS_SUSPEND:
  2839. i9xx_crtc_enable(crtc);
  2840. break;
  2841. case DRM_MODE_DPMS_OFF:
  2842. i9xx_crtc_disable(crtc);
  2843. break;
  2844. }
  2845. }
  2846. /**
  2847. * Sets the power management mode of the pipe and plane.
  2848. */
  2849. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2850. {
  2851. struct drm_device *dev = crtc->dev;
  2852. struct drm_i915_private *dev_priv = dev->dev_private;
  2853. struct drm_i915_master_private *master_priv;
  2854. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2855. int pipe = intel_crtc->pipe;
  2856. bool enabled;
  2857. if (intel_crtc->dpms_mode == mode)
  2858. return;
  2859. intel_crtc->dpms_mode = mode;
  2860. dev_priv->display.dpms(crtc, mode);
  2861. if (!dev->primary->master)
  2862. return;
  2863. master_priv = dev->primary->master->driver_priv;
  2864. if (!master_priv->sarea_priv)
  2865. return;
  2866. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2867. switch (pipe) {
  2868. case 0:
  2869. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2870. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2871. break;
  2872. case 1:
  2873. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2874. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2875. break;
  2876. default:
  2877. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  2878. break;
  2879. }
  2880. }
  2881. static void intel_crtc_disable(struct drm_crtc *crtc)
  2882. {
  2883. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2884. struct drm_device *dev = crtc->dev;
  2885. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2886. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  2887. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  2888. if (crtc->fb) {
  2889. mutex_lock(&dev->struct_mutex);
  2890. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  2891. mutex_unlock(&dev->struct_mutex);
  2892. }
  2893. }
  2894. /* Prepare for a mode set.
  2895. *
  2896. * Note we could be a lot smarter here. We need to figure out which outputs
  2897. * will be enabled, which disabled (in short, how the config will changes)
  2898. * and perform the minimum necessary steps to accomplish that, e.g. updating
  2899. * watermarks, FBC configuration, making sure PLLs are programmed correctly,
  2900. * panel fitting is in the proper state, etc.
  2901. */
  2902. static void i9xx_crtc_prepare(struct drm_crtc *crtc)
  2903. {
  2904. i9xx_crtc_disable(crtc);
  2905. }
  2906. static void i9xx_crtc_commit(struct drm_crtc *crtc)
  2907. {
  2908. i9xx_crtc_enable(crtc);
  2909. }
  2910. static void ironlake_crtc_prepare(struct drm_crtc *crtc)
  2911. {
  2912. ironlake_crtc_disable(crtc);
  2913. }
  2914. static void ironlake_crtc_commit(struct drm_crtc *crtc)
  2915. {
  2916. ironlake_crtc_enable(crtc);
  2917. }
  2918. void intel_encoder_prepare(struct drm_encoder *encoder)
  2919. {
  2920. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2921. /* lvds has its own version of prepare see intel_lvds_prepare */
  2922. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2923. }
  2924. void intel_encoder_commit(struct drm_encoder *encoder)
  2925. {
  2926. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2927. struct drm_device *dev = encoder->dev;
  2928. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2929. struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  2930. /* lvds has its own version of commit see intel_lvds_commit */
  2931. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2932. if (HAS_PCH_CPT(dev))
  2933. intel_cpt_verify_modeset(dev, intel_crtc->pipe);
  2934. }
  2935. void intel_encoder_destroy(struct drm_encoder *encoder)
  2936. {
  2937. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2938. drm_encoder_cleanup(encoder);
  2939. kfree(intel_encoder);
  2940. }
  2941. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2942. struct drm_display_mode *mode,
  2943. struct drm_display_mode *adjusted_mode)
  2944. {
  2945. struct drm_device *dev = crtc->dev;
  2946. if (HAS_PCH_SPLIT(dev)) {
  2947. /* FDI link clock is fixed at 2.7G */
  2948. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2949. return false;
  2950. }
  2951. /* XXX some encoders set the crtcinfo, others don't.
  2952. * Obviously we need some form of conflict resolution here...
  2953. */
  2954. if (adjusted_mode->crtc_htotal == 0)
  2955. drm_mode_set_crtcinfo(adjusted_mode, 0);
  2956. return true;
  2957. }
  2958. static int i945_get_display_clock_speed(struct drm_device *dev)
  2959. {
  2960. return 400000;
  2961. }
  2962. static int i915_get_display_clock_speed(struct drm_device *dev)
  2963. {
  2964. return 333000;
  2965. }
  2966. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2967. {
  2968. return 200000;
  2969. }
  2970. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2971. {
  2972. u16 gcfgc = 0;
  2973. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2974. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2975. return 133000;
  2976. else {
  2977. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2978. case GC_DISPLAY_CLOCK_333_MHZ:
  2979. return 333000;
  2980. default:
  2981. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2982. return 190000;
  2983. }
  2984. }
  2985. }
  2986. static int i865_get_display_clock_speed(struct drm_device *dev)
  2987. {
  2988. return 266000;
  2989. }
  2990. static int i855_get_display_clock_speed(struct drm_device *dev)
  2991. {
  2992. u16 hpllcc = 0;
  2993. /* Assume that the hardware is in the high speed state. This
  2994. * should be the default.
  2995. */
  2996. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2997. case GC_CLOCK_133_200:
  2998. case GC_CLOCK_100_200:
  2999. return 200000;
  3000. case GC_CLOCK_166_250:
  3001. return 250000;
  3002. case GC_CLOCK_100_133:
  3003. return 133000;
  3004. }
  3005. /* Shouldn't happen */
  3006. return 0;
  3007. }
  3008. static int i830_get_display_clock_speed(struct drm_device *dev)
  3009. {
  3010. return 133000;
  3011. }
  3012. struct fdi_m_n {
  3013. u32 tu;
  3014. u32 gmch_m;
  3015. u32 gmch_n;
  3016. u32 link_m;
  3017. u32 link_n;
  3018. };
  3019. static void
  3020. fdi_reduce_ratio(u32 *num, u32 *den)
  3021. {
  3022. while (*num > 0xffffff || *den > 0xffffff) {
  3023. *num >>= 1;
  3024. *den >>= 1;
  3025. }
  3026. }
  3027. static void
  3028. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  3029. int link_clock, struct fdi_m_n *m_n)
  3030. {
  3031. m_n->tu = 64; /* default size */
  3032. /* BUG_ON(pixel_clock > INT_MAX / 36); */
  3033. m_n->gmch_m = bits_per_pixel * pixel_clock;
  3034. m_n->gmch_n = link_clock * nlanes * 8;
  3035. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  3036. m_n->link_m = pixel_clock;
  3037. m_n->link_n = link_clock;
  3038. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  3039. }
  3040. struct intel_watermark_params {
  3041. unsigned long fifo_size;
  3042. unsigned long max_wm;
  3043. unsigned long default_wm;
  3044. unsigned long guard_size;
  3045. unsigned long cacheline_size;
  3046. };
  3047. /* Pineview has different values for various configs */
  3048. static const struct intel_watermark_params pineview_display_wm = {
  3049. PINEVIEW_DISPLAY_FIFO,
  3050. PINEVIEW_MAX_WM,
  3051. PINEVIEW_DFT_WM,
  3052. PINEVIEW_GUARD_WM,
  3053. PINEVIEW_FIFO_LINE_SIZE
  3054. };
  3055. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  3056. PINEVIEW_DISPLAY_FIFO,
  3057. PINEVIEW_MAX_WM,
  3058. PINEVIEW_DFT_HPLLOFF_WM,
  3059. PINEVIEW_GUARD_WM,
  3060. PINEVIEW_FIFO_LINE_SIZE
  3061. };
  3062. static const struct intel_watermark_params pineview_cursor_wm = {
  3063. PINEVIEW_CURSOR_FIFO,
  3064. PINEVIEW_CURSOR_MAX_WM,
  3065. PINEVIEW_CURSOR_DFT_WM,
  3066. PINEVIEW_CURSOR_GUARD_WM,
  3067. PINEVIEW_FIFO_LINE_SIZE,
  3068. };
  3069. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  3070. PINEVIEW_CURSOR_FIFO,
  3071. PINEVIEW_CURSOR_MAX_WM,
  3072. PINEVIEW_CURSOR_DFT_WM,
  3073. PINEVIEW_CURSOR_GUARD_WM,
  3074. PINEVIEW_FIFO_LINE_SIZE
  3075. };
  3076. static const struct intel_watermark_params g4x_wm_info = {
  3077. G4X_FIFO_SIZE,
  3078. G4X_MAX_WM,
  3079. G4X_MAX_WM,
  3080. 2,
  3081. G4X_FIFO_LINE_SIZE,
  3082. };
  3083. static const struct intel_watermark_params g4x_cursor_wm_info = {
  3084. I965_CURSOR_FIFO,
  3085. I965_CURSOR_MAX_WM,
  3086. I965_CURSOR_DFT_WM,
  3087. 2,
  3088. G4X_FIFO_LINE_SIZE,
  3089. };
  3090. static const struct intel_watermark_params i965_cursor_wm_info = {
  3091. I965_CURSOR_FIFO,
  3092. I965_CURSOR_MAX_WM,
  3093. I965_CURSOR_DFT_WM,
  3094. 2,
  3095. I915_FIFO_LINE_SIZE,
  3096. };
  3097. static const struct intel_watermark_params i945_wm_info = {
  3098. I945_FIFO_SIZE,
  3099. I915_MAX_WM,
  3100. 1,
  3101. 2,
  3102. I915_FIFO_LINE_SIZE
  3103. };
  3104. static const struct intel_watermark_params i915_wm_info = {
  3105. I915_FIFO_SIZE,
  3106. I915_MAX_WM,
  3107. 1,
  3108. 2,
  3109. I915_FIFO_LINE_SIZE
  3110. };
  3111. static const struct intel_watermark_params i855_wm_info = {
  3112. I855GM_FIFO_SIZE,
  3113. I915_MAX_WM,
  3114. 1,
  3115. 2,
  3116. I830_FIFO_LINE_SIZE
  3117. };
  3118. static const struct intel_watermark_params i830_wm_info = {
  3119. I830_FIFO_SIZE,
  3120. I915_MAX_WM,
  3121. 1,
  3122. 2,
  3123. I830_FIFO_LINE_SIZE
  3124. };
  3125. static const struct intel_watermark_params ironlake_display_wm_info = {
  3126. ILK_DISPLAY_FIFO,
  3127. ILK_DISPLAY_MAXWM,
  3128. ILK_DISPLAY_DFTWM,
  3129. 2,
  3130. ILK_FIFO_LINE_SIZE
  3131. };
  3132. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  3133. ILK_CURSOR_FIFO,
  3134. ILK_CURSOR_MAXWM,
  3135. ILK_CURSOR_DFTWM,
  3136. 2,
  3137. ILK_FIFO_LINE_SIZE
  3138. };
  3139. static const struct intel_watermark_params ironlake_display_srwm_info = {
  3140. ILK_DISPLAY_SR_FIFO,
  3141. ILK_DISPLAY_MAX_SRWM,
  3142. ILK_DISPLAY_DFT_SRWM,
  3143. 2,
  3144. ILK_FIFO_LINE_SIZE
  3145. };
  3146. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  3147. ILK_CURSOR_SR_FIFO,
  3148. ILK_CURSOR_MAX_SRWM,
  3149. ILK_CURSOR_DFT_SRWM,
  3150. 2,
  3151. ILK_FIFO_LINE_SIZE
  3152. };
  3153. static const struct intel_watermark_params sandybridge_display_wm_info = {
  3154. SNB_DISPLAY_FIFO,
  3155. SNB_DISPLAY_MAXWM,
  3156. SNB_DISPLAY_DFTWM,
  3157. 2,
  3158. SNB_FIFO_LINE_SIZE
  3159. };
  3160. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  3161. SNB_CURSOR_FIFO,
  3162. SNB_CURSOR_MAXWM,
  3163. SNB_CURSOR_DFTWM,
  3164. 2,
  3165. SNB_FIFO_LINE_SIZE
  3166. };
  3167. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  3168. SNB_DISPLAY_SR_FIFO,
  3169. SNB_DISPLAY_MAX_SRWM,
  3170. SNB_DISPLAY_DFT_SRWM,
  3171. 2,
  3172. SNB_FIFO_LINE_SIZE
  3173. };
  3174. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  3175. SNB_CURSOR_SR_FIFO,
  3176. SNB_CURSOR_MAX_SRWM,
  3177. SNB_CURSOR_DFT_SRWM,
  3178. 2,
  3179. SNB_FIFO_LINE_SIZE
  3180. };
  3181. /**
  3182. * intel_calculate_wm - calculate watermark level
  3183. * @clock_in_khz: pixel clock
  3184. * @wm: chip FIFO params
  3185. * @pixel_size: display pixel size
  3186. * @latency_ns: memory latency for the platform
  3187. *
  3188. * Calculate the watermark level (the level at which the display plane will
  3189. * start fetching from memory again). Each chip has a different display
  3190. * FIFO size and allocation, so the caller needs to figure that out and pass
  3191. * in the correct intel_watermark_params structure.
  3192. *
  3193. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  3194. * on the pixel size. When it reaches the watermark level, it'll start
  3195. * fetching FIFO line sized based chunks from memory until the FIFO fills
  3196. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  3197. * will occur, and a display engine hang could result.
  3198. */
  3199. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  3200. const struct intel_watermark_params *wm,
  3201. int fifo_size,
  3202. int pixel_size,
  3203. unsigned long latency_ns)
  3204. {
  3205. long entries_required, wm_size;
  3206. /*
  3207. * Note: we need to make sure we don't overflow for various clock &
  3208. * latency values.
  3209. * clocks go from a few thousand to several hundred thousand.
  3210. * latency is usually a few thousand
  3211. */
  3212. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  3213. 1000;
  3214. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  3215. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  3216. wm_size = fifo_size - (entries_required + wm->guard_size);
  3217. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  3218. /* Don't promote wm_size to unsigned... */
  3219. if (wm_size > (long)wm->max_wm)
  3220. wm_size = wm->max_wm;
  3221. if (wm_size <= 0)
  3222. wm_size = wm->default_wm;
  3223. return wm_size;
  3224. }
  3225. struct cxsr_latency {
  3226. int is_desktop;
  3227. int is_ddr3;
  3228. unsigned long fsb_freq;
  3229. unsigned long mem_freq;
  3230. unsigned long display_sr;
  3231. unsigned long display_hpll_disable;
  3232. unsigned long cursor_sr;
  3233. unsigned long cursor_hpll_disable;
  3234. };
  3235. static const struct cxsr_latency cxsr_latency_table[] = {
  3236. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  3237. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  3238. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  3239. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  3240. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  3241. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  3242. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  3243. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  3244. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  3245. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  3246. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  3247. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  3248. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  3249. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  3250. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  3251. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  3252. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  3253. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  3254. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  3255. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  3256. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  3257. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  3258. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  3259. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  3260. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  3261. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  3262. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  3263. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  3264. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  3265. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  3266. };
  3267. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  3268. int is_ddr3,
  3269. int fsb,
  3270. int mem)
  3271. {
  3272. const struct cxsr_latency *latency;
  3273. int i;
  3274. if (fsb == 0 || mem == 0)
  3275. return NULL;
  3276. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  3277. latency = &cxsr_latency_table[i];
  3278. if (is_desktop == latency->is_desktop &&
  3279. is_ddr3 == latency->is_ddr3 &&
  3280. fsb == latency->fsb_freq && mem == latency->mem_freq)
  3281. return latency;
  3282. }
  3283. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  3284. return NULL;
  3285. }
  3286. static void pineview_disable_cxsr(struct drm_device *dev)
  3287. {
  3288. struct drm_i915_private *dev_priv = dev->dev_private;
  3289. /* deactivate cxsr */
  3290. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  3291. }
  3292. /*
  3293. * Latency for FIFO fetches is dependent on several factors:
  3294. * - memory configuration (speed, channels)
  3295. * - chipset
  3296. * - current MCH state
  3297. * It can be fairly high in some situations, so here we assume a fairly
  3298. * pessimal value. It's a tradeoff between extra memory fetches (if we
  3299. * set this value too high, the FIFO will fetch frequently to stay full)
  3300. * and power consumption (set it too low to save power and we might see
  3301. * FIFO underruns and display "flicker").
  3302. *
  3303. * A value of 5us seems to be a good balance; safe for very low end
  3304. * platforms but not overly aggressive on lower latency configs.
  3305. */
  3306. static const int latency_ns = 5000;
  3307. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  3308. {
  3309. struct drm_i915_private *dev_priv = dev->dev_private;
  3310. uint32_t dsparb = I915_READ(DSPARB);
  3311. int size;
  3312. size = dsparb & 0x7f;
  3313. if (plane)
  3314. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  3315. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3316. plane ? "B" : "A", size);
  3317. return size;
  3318. }
  3319. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  3320. {
  3321. struct drm_i915_private *dev_priv = dev->dev_private;
  3322. uint32_t dsparb = I915_READ(DSPARB);
  3323. int size;
  3324. size = dsparb & 0x1ff;
  3325. if (plane)
  3326. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  3327. size >>= 1; /* Convert to cachelines */
  3328. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3329. plane ? "B" : "A", size);
  3330. return size;
  3331. }
  3332. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  3333. {
  3334. struct drm_i915_private *dev_priv = dev->dev_private;
  3335. uint32_t dsparb = I915_READ(DSPARB);
  3336. int size;
  3337. size = dsparb & 0x7f;
  3338. size >>= 2; /* Convert to cachelines */
  3339. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3340. plane ? "B" : "A",
  3341. size);
  3342. return size;
  3343. }
  3344. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  3345. {
  3346. struct drm_i915_private *dev_priv = dev->dev_private;
  3347. uint32_t dsparb = I915_READ(DSPARB);
  3348. int size;
  3349. size = dsparb & 0x7f;
  3350. size >>= 1; /* Convert to cachelines */
  3351. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3352. plane ? "B" : "A", size);
  3353. return size;
  3354. }
  3355. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  3356. {
  3357. struct drm_crtc *crtc, *enabled = NULL;
  3358. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3359. if (crtc->enabled && crtc->fb) {
  3360. if (enabled)
  3361. return NULL;
  3362. enabled = crtc;
  3363. }
  3364. }
  3365. return enabled;
  3366. }
  3367. static void pineview_update_wm(struct drm_device *dev)
  3368. {
  3369. struct drm_i915_private *dev_priv = dev->dev_private;
  3370. struct drm_crtc *crtc;
  3371. const struct cxsr_latency *latency;
  3372. u32 reg;
  3373. unsigned long wm;
  3374. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  3375. dev_priv->fsb_freq, dev_priv->mem_freq);
  3376. if (!latency) {
  3377. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  3378. pineview_disable_cxsr(dev);
  3379. return;
  3380. }
  3381. crtc = single_enabled_crtc(dev);
  3382. if (crtc) {
  3383. int clock = crtc->mode.clock;
  3384. int pixel_size = crtc->fb->bits_per_pixel / 8;
  3385. /* Display SR */
  3386. wm = intel_calculate_wm(clock, &pineview_display_wm,
  3387. pineview_display_wm.fifo_size,
  3388. pixel_size, latency->display_sr);
  3389. reg = I915_READ(DSPFW1);
  3390. reg &= ~DSPFW_SR_MASK;
  3391. reg |= wm << DSPFW_SR_SHIFT;
  3392. I915_WRITE(DSPFW1, reg);
  3393. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  3394. /* cursor SR */
  3395. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  3396. pineview_display_wm.fifo_size,
  3397. pixel_size, latency->cursor_sr);
  3398. reg = I915_READ(DSPFW3);
  3399. reg &= ~DSPFW_CURSOR_SR_MASK;
  3400. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  3401. I915_WRITE(DSPFW3, reg);
  3402. /* Display HPLL off SR */
  3403. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  3404. pineview_display_hplloff_wm.fifo_size,
  3405. pixel_size, latency->display_hpll_disable);
  3406. reg = I915_READ(DSPFW3);
  3407. reg &= ~DSPFW_HPLL_SR_MASK;
  3408. reg |= wm & DSPFW_HPLL_SR_MASK;
  3409. I915_WRITE(DSPFW3, reg);
  3410. /* cursor HPLL off SR */
  3411. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  3412. pineview_display_hplloff_wm.fifo_size,
  3413. pixel_size, latency->cursor_hpll_disable);
  3414. reg = I915_READ(DSPFW3);
  3415. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  3416. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  3417. I915_WRITE(DSPFW3, reg);
  3418. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  3419. /* activate cxsr */
  3420. I915_WRITE(DSPFW3,
  3421. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  3422. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  3423. } else {
  3424. pineview_disable_cxsr(dev);
  3425. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  3426. }
  3427. }
  3428. static bool g4x_compute_wm0(struct drm_device *dev,
  3429. int plane,
  3430. const struct intel_watermark_params *display,
  3431. int display_latency_ns,
  3432. const struct intel_watermark_params *cursor,
  3433. int cursor_latency_ns,
  3434. int *plane_wm,
  3435. int *cursor_wm)
  3436. {
  3437. struct drm_crtc *crtc;
  3438. int htotal, hdisplay, clock, pixel_size;
  3439. int line_time_us, line_count;
  3440. int entries, tlb_miss;
  3441. crtc = intel_get_crtc_for_plane(dev, plane);
  3442. if (crtc->fb == NULL || !crtc->enabled) {
  3443. *cursor_wm = cursor->guard_size;
  3444. *plane_wm = display->guard_size;
  3445. return false;
  3446. }
  3447. htotal = crtc->mode.htotal;
  3448. hdisplay = crtc->mode.hdisplay;
  3449. clock = crtc->mode.clock;
  3450. pixel_size = crtc->fb->bits_per_pixel / 8;
  3451. /* Use the small buffer method to calculate plane watermark */
  3452. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  3453. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  3454. if (tlb_miss > 0)
  3455. entries += tlb_miss;
  3456. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  3457. *plane_wm = entries + display->guard_size;
  3458. if (*plane_wm > (int)display->max_wm)
  3459. *plane_wm = display->max_wm;
  3460. /* Use the large buffer method to calculate cursor watermark */
  3461. line_time_us = ((htotal * 1000) / clock);
  3462. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  3463. entries = line_count * 64 * pixel_size;
  3464. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  3465. if (tlb_miss > 0)
  3466. entries += tlb_miss;
  3467. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3468. *cursor_wm = entries + cursor->guard_size;
  3469. if (*cursor_wm > (int)cursor->max_wm)
  3470. *cursor_wm = (int)cursor->max_wm;
  3471. return true;
  3472. }
  3473. /*
  3474. * Check the wm result.
  3475. *
  3476. * If any calculated watermark values is larger than the maximum value that
  3477. * can be programmed into the associated watermark register, that watermark
  3478. * must be disabled.
  3479. */
  3480. static bool g4x_check_srwm(struct drm_device *dev,
  3481. int display_wm, int cursor_wm,
  3482. const struct intel_watermark_params *display,
  3483. const struct intel_watermark_params *cursor)
  3484. {
  3485. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  3486. display_wm, cursor_wm);
  3487. if (display_wm > display->max_wm) {
  3488. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  3489. display_wm, display->max_wm);
  3490. return false;
  3491. }
  3492. if (cursor_wm > cursor->max_wm) {
  3493. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  3494. cursor_wm, cursor->max_wm);
  3495. return false;
  3496. }
  3497. if (!(display_wm || cursor_wm)) {
  3498. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  3499. return false;
  3500. }
  3501. return true;
  3502. }
  3503. static bool g4x_compute_srwm(struct drm_device *dev,
  3504. int plane,
  3505. int latency_ns,
  3506. const struct intel_watermark_params *display,
  3507. const struct intel_watermark_params *cursor,
  3508. int *display_wm, int *cursor_wm)
  3509. {
  3510. struct drm_crtc *crtc;
  3511. int hdisplay, htotal, pixel_size, clock;
  3512. unsigned long line_time_us;
  3513. int line_count, line_size;
  3514. int small, large;
  3515. int entries;
  3516. if (!latency_ns) {
  3517. *display_wm = *cursor_wm = 0;
  3518. return false;
  3519. }
  3520. crtc = intel_get_crtc_for_plane(dev, plane);
  3521. hdisplay = crtc->mode.hdisplay;
  3522. htotal = crtc->mode.htotal;
  3523. clock = crtc->mode.clock;
  3524. pixel_size = crtc->fb->bits_per_pixel / 8;
  3525. line_time_us = (htotal * 1000) / clock;
  3526. line_count = (latency_ns / line_time_us + 1000) / 1000;
  3527. line_size = hdisplay * pixel_size;
  3528. /* Use the minimum of the small and large buffer method for primary */
  3529. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  3530. large = line_count * line_size;
  3531. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  3532. *display_wm = entries + display->guard_size;
  3533. /* calculate the self-refresh watermark for display cursor */
  3534. entries = line_count * pixel_size * 64;
  3535. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3536. *cursor_wm = entries + cursor->guard_size;
  3537. return g4x_check_srwm(dev,
  3538. *display_wm, *cursor_wm,
  3539. display, cursor);
  3540. }
  3541. #define single_plane_enabled(mask) is_power_of_2(mask)
  3542. static void g4x_update_wm(struct drm_device *dev)
  3543. {
  3544. static const int sr_latency_ns = 12000;
  3545. struct drm_i915_private *dev_priv = dev->dev_private;
  3546. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  3547. int plane_sr, cursor_sr;
  3548. unsigned int enabled = 0;
  3549. if (g4x_compute_wm0(dev, 0,
  3550. &g4x_wm_info, latency_ns,
  3551. &g4x_cursor_wm_info, latency_ns,
  3552. &planea_wm, &cursora_wm))
  3553. enabled |= 1;
  3554. if (g4x_compute_wm0(dev, 1,
  3555. &g4x_wm_info, latency_ns,
  3556. &g4x_cursor_wm_info, latency_ns,
  3557. &planeb_wm, &cursorb_wm))
  3558. enabled |= 2;
  3559. plane_sr = cursor_sr = 0;
  3560. if (single_plane_enabled(enabled) &&
  3561. g4x_compute_srwm(dev, ffs(enabled) - 1,
  3562. sr_latency_ns,
  3563. &g4x_wm_info,
  3564. &g4x_cursor_wm_info,
  3565. &plane_sr, &cursor_sr))
  3566. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  3567. else
  3568. I915_WRITE(FW_BLC_SELF,
  3569. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  3570. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  3571. planea_wm, cursora_wm,
  3572. planeb_wm, cursorb_wm,
  3573. plane_sr, cursor_sr);
  3574. I915_WRITE(DSPFW1,
  3575. (plane_sr << DSPFW_SR_SHIFT) |
  3576. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  3577. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  3578. planea_wm);
  3579. I915_WRITE(DSPFW2,
  3580. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  3581. (cursora_wm << DSPFW_CURSORA_SHIFT));
  3582. /* HPLL off in SR has some issues on G4x... disable it */
  3583. I915_WRITE(DSPFW3,
  3584. (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  3585. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  3586. }
  3587. static void i965_update_wm(struct drm_device *dev)
  3588. {
  3589. struct drm_i915_private *dev_priv = dev->dev_private;
  3590. struct drm_crtc *crtc;
  3591. int srwm = 1;
  3592. int cursor_sr = 16;
  3593. /* Calc sr entries for one plane configs */
  3594. crtc = single_enabled_crtc(dev);
  3595. if (crtc) {
  3596. /* self-refresh has much higher latency */
  3597. static const int sr_latency_ns = 12000;
  3598. int clock = crtc->mode.clock;
  3599. int htotal = crtc->mode.htotal;
  3600. int hdisplay = crtc->mode.hdisplay;
  3601. int pixel_size = crtc->fb->bits_per_pixel / 8;
  3602. unsigned long line_time_us;
  3603. int entries;
  3604. line_time_us = ((htotal * 1000) / clock);
  3605. /* Use ns/us then divide to preserve precision */
  3606. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3607. pixel_size * hdisplay;
  3608. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  3609. srwm = I965_FIFO_SIZE - entries;
  3610. if (srwm < 0)
  3611. srwm = 1;
  3612. srwm &= 0x1ff;
  3613. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  3614. entries, srwm);
  3615. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3616. pixel_size * 64;
  3617. entries = DIV_ROUND_UP(entries,
  3618. i965_cursor_wm_info.cacheline_size);
  3619. cursor_sr = i965_cursor_wm_info.fifo_size -
  3620. (entries + i965_cursor_wm_info.guard_size);
  3621. if (cursor_sr > i965_cursor_wm_info.max_wm)
  3622. cursor_sr = i965_cursor_wm_info.max_wm;
  3623. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  3624. "cursor %d\n", srwm, cursor_sr);
  3625. if (IS_CRESTLINE(dev))
  3626. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  3627. } else {
  3628. /* Turn off self refresh if both pipes are enabled */
  3629. if (IS_CRESTLINE(dev))
  3630. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  3631. & ~FW_BLC_SELF_EN);
  3632. }
  3633. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  3634. srwm);
  3635. /* 965 has limitations... */
  3636. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  3637. (8 << 16) | (8 << 8) | (8 << 0));
  3638. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  3639. /* update cursor SR watermark */
  3640. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  3641. }
  3642. static void i9xx_update_wm(struct drm_device *dev)
  3643. {
  3644. struct drm_i915_private *dev_priv = dev->dev_private;
  3645. const struct intel_watermark_params *wm_info;
  3646. uint32_t fwater_lo;
  3647. uint32_t fwater_hi;
  3648. int cwm, srwm = 1;
  3649. int fifo_size;
  3650. int planea_wm, planeb_wm;
  3651. struct drm_crtc *crtc, *enabled = NULL;
  3652. if (IS_I945GM(dev))
  3653. wm_info = &i945_wm_info;
  3654. else if (!IS_GEN2(dev))
  3655. wm_info = &i915_wm_info;
  3656. else
  3657. wm_info = &i855_wm_info;
  3658. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  3659. crtc = intel_get_crtc_for_plane(dev, 0);
  3660. if (crtc->enabled && crtc->fb) {
  3661. planea_wm = intel_calculate_wm(crtc->mode.clock,
  3662. wm_info, fifo_size,
  3663. crtc->fb->bits_per_pixel / 8,
  3664. latency_ns);
  3665. enabled = crtc;
  3666. } else
  3667. planea_wm = fifo_size - wm_info->guard_size;
  3668. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  3669. crtc = intel_get_crtc_for_plane(dev, 1);
  3670. if (crtc->enabled && crtc->fb) {
  3671. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  3672. wm_info, fifo_size,
  3673. crtc->fb->bits_per_pixel / 8,
  3674. latency_ns);
  3675. if (enabled == NULL)
  3676. enabled = crtc;
  3677. else
  3678. enabled = NULL;
  3679. } else
  3680. planeb_wm = fifo_size - wm_info->guard_size;
  3681. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  3682. /*
  3683. * Overlay gets an aggressive default since video jitter is bad.
  3684. */
  3685. cwm = 2;
  3686. /* Play safe and disable self-refresh before adjusting watermarks. */
  3687. if (IS_I945G(dev) || IS_I945GM(dev))
  3688. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  3689. else if (IS_I915GM(dev))
  3690. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  3691. /* Calc sr entries for one plane configs */
  3692. if (HAS_FW_BLC(dev) && enabled) {
  3693. /* self-refresh has much higher latency */
  3694. static const int sr_latency_ns = 6000;
  3695. int clock = enabled->mode.clock;
  3696. int htotal = enabled->mode.htotal;
  3697. int hdisplay = enabled->mode.hdisplay;
  3698. int pixel_size = enabled->fb->bits_per_pixel / 8;
  3699. unsigned long line_time_us;
  3700. int entries;
  3701. line_time_us = (htotal * 1000) / clock;
  3702. /* Use ns/us then divide to preserve precision */
  3703. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3704. pixel_size * hdisplay;
  3705. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  3706. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  3707. srwm = wm_info->fifo_size - entries;
  3708. if (srwm < 0)
  3709. srwm = 1;
  3710. if (IS_I945G(dev) || IS_I945GM(dev))
  3711. I915_WRITE(FW_BLC_SELF,
  3712. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  3713. else if (IS_I915GM(dev))
  3714. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  3715. }
  3716. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  3717. planea_wm, planeb_wm, cwm, srwm);
  3718. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  3719. fwater_hi = (cwm & 0x1f);
  3720. /* Set request length to 8 cachelines per fetch */
  3721. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  3722. fwater_hi = fwater_hi | (1 << 8);
  3723. I915_WRITE(FW_BLC, fwater_lo);
  3724. I915_WRITE(FW_BLC2, fwater_hi);
  3725. if (HAS_FW_BLC(dev)) {
  3726. if (enabled) {
  3727. if (IS_I945G(dev) || IS_I945GM(dev))
  3728. I915_WRITE(FW_BLC_SELF,
  3729. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  3730. else if (IS_I915GM(dev))
  3731. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  3732. DRM_DEBUG_KMS("memory self refresh enabled\n");
  3733. } else
  3734. DRM_DEBUG_KMS("memory self refresh disabled\n");
  3735. }
  3736. }
  3737. static void i830_update_wm(struct drm_device *dev)
  3738. {
  3739. struct drm_i915_private *dev_priv = dev->dev_private;
  3740. struct drm_crtc *crtc;
  3741. uint32_t fwater_lo;
  3742. int planea_wm;
  3743. crtc = single_enabled_crtc(dev);
  3744. if (crtc == NULL)
  3745. return;
  3746. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  3747. dev_priv->display.get_fifo_size(dev, 0),
  3748. crtc->fb->bits_per_pixel / 8,
  3749. latency_ns);
  3750. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  3751. fwater_lo |= (3<<8) | planea_wm;
  3752. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  3753. I915_WRITE(FW_BLC, fwater_lo);
  3754. }
  3755. #define ILK_LP0_PLANE_LATENCY 700
  3756. #define ILK_LP0_CURSOR_LATENCY 1300
  3757. /*
  3758. * Check the wm result.
  3759. *
  3760. * If any calculated watermark values is larger than the maximum value that
  3761. * can be programmed into the associated watermark register, that watermark
  3762. * must be disabled.
  3763. */
  3764. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  3765. int fbc_wm, int display_wm, int cursor_wm,
  3766. const struct intel_watermark_params *display,
  3767. const struct intel_watermark_params *cursor)
  3768. {
  3769. struct drm_i915_private *dev_priv = dev->dev_private;
  3770. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  3771. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  3772. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  3773. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  3774. fbc_wm, SNB_FBC_MAX_SRWM, level);
  3775. /* fbc has it's own way to disable FBC WM */
  3776. I915_WRITE(DISP_ARB_CTL,
  3777. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  3778. return false;
  3779. }
  3780. if (display_wm > display->max_wm) {
  3781. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  3782. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  3783. return false;
  3784. }
  3785. if (cursor_wm > cursor->max_wm) {
  3786. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  3787. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  3788. return false;
  3789. }
  3790. if (!(fbc_wm || display_wm || cursor_wm)) {
  3791. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  3792. return false;
  3793. }
  3794. return true;
  3795. }
  3796. /*
  3797. * Compute watermark values of WM[1-3],
  3798. */
  3799. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  3800. int latency_ns,
  3801. const struct intel_watermark_params *display,
  3802. const struct intel_watermark_params *cursor,
  3803. int *fbc_wm, int *display_wm, int *cursor_wm)
  3804. {
  3805. struct drm_crtc *crtc;
  3806. unsigned long line_time_us;
  3807. int hdisplay, htotal, pixel_size, clock;
  3808. int line_count, line_size;
  3809. int small, large;
  3810. int entries;
  3811. if (!latency_ns) {
  3812. *fbc_wm = *display_wm = *cursor_wm = 0;
  3813. return false;
  3814. }
  3815. crtc = intel_get_crtc_for_plane(dev, plane);
  3816. hdisplay = crtc->mode.hdisplay;
  3817. htotal = crtc->mode.htotal;
  3818. clock = crtc->mode.clock;
  3819. pixel_size = crtc->fb->bits_per_pixel / 8;
  3820. line_time_us = (htotal * 1000) / clock;
  3821. line_count = (latency_ns / line_time_us + 1000) / 1000;
  3822. line_size = hdisplay * pixel_size;
  3823. /* Use the minimum of the small and large buffer method for primary */
  3824. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  3825. large = line_count * line_size;
  3826. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  3827. *display_wm = entries + display->guard_size;
  3828. /*
  3829. * Spec says:
  3830. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  3831. */
  3832. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  3833. /* calculate the self-refresh watermark for display cursor */
  3834. entries = line_count * pixel_size * 64;
  3835. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3836. *cursor_wm = entries + cursor->guard_size;
  3837. return ironlake_check_srwm(dev, level,
  3838. *fbc_wm, *display_wm, *cursor_wm,
  3839. display, cursor);
  3840. }
  3841. static void ironlake_update_wm(struct drm_device *dev)
  3842. {
  3843. struct drm_i915_private *dev_priv = dev->dev_private;
  3844. int fbc_wm, plane_wm, cursor_wm;
  3845. unsigned int enabled;
  3846. enabled = 0;
  3847. if (g4x_compute_wm0(dev, 0,
  3848. &ironlake_display_wm_info,
  3849. ILK_LP0_PLANE_LATENCY,
  3850. &ironlake_cursor_wm_info,
  3851. ILK_LP0_CURSOR_LATENCY,
  3852. &plane_wm, &cursor_wm)) {
  3853. I915_WRITE(WM0_PIPEA_ILK,
  3854. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3855. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  3856. " plane %d, " "cursor: %d\n",
  3857. plane_wm, cursor_wm);
  3858. enabled |= 1;
  3859. }
  3860. if (g4x_compute_wm0(dev, 1,
  3861. &ironlake_display_wm_info,
  3862. ILK_LP0_PLANE_LATENCY,
  3863. &ironlake_cursor_wm_info,
  3864. ILK_LP0_CURSOR_LATENCY,
  3865. &plane_wm, &cursor_wm)) {
  3866. I915_WRITE(WM0_PIPEB_ILK,
  3867. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3868. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  3869. " plane %d, cursor: %d\n",
  3870. plane_wm, cursor_wm);
  3871. enabled |= 2;
  3872. }
  3873. /*
  3874. * Calculate and update the self-refresh watermark only when one
  3875. * display plane is used.
  3876. */
  3877. I915_WRITE(WM3_LP_ILK, 0);
  3878. I915_WRITE(WM2_LP_ILK, 0);
  3879. I915_WRITE(WM1_LP_ILK, 0);
  3880. if (!single_plane_enabled(enabled))
  3881. return;
  3882. enabled = ffs(enabled) - 1;
  3883. /* WM1 */
  3884. if (!ironlake_compute_srwm(dev, 1, enabled,
  3885. ILK_READ_WM1_LATENCY() * 500,
  3886. &ironlake_display_srwm_info,
  3887. &ironlake_cursor_srwm_info,
  3888. &fbc_wm, &plane_wm, &cursor_wm))
  3889. return;
  3890. I915_WRITE(WM1_LP_ILK,
  3891. WM1_LP_SR_EN |
  3892. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3893. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3894. (plane_wm << WM1_LP_SR_SHIFT) |
  3895. cursor_wm);
  3896. /* WM2 */
  3897. if (!ironlake_compute_srwm(dev, 2, enabled,
  3898. ILK_READ_WM2_LATENCY() * 500,
  3899. &ironlake_display_srwm_info,
  3900. &ironlake_cursor_srwm_info,
  3901. &fbc_wm, &plane_wm, &cursor_wm))
  3902. return;
  3903. I915_WRITE(WM2_LP_ILK,
  3904. WM2_LP_EN |
  3905. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3906. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3907. (plane_wm << WM1_LP_SR_SHIFT) |
  3908. cursor_wm);
  3909. /*
  3910. * WM3 is unsupported on ILK, probably because we don't have latency
  3911. * data for that power state
  3912. */
  3913. }
  3914. void sandybridge_update_wm(struct drm_device *dev)
  3915. {
  3916. struct drm_i915_private *dev_priv = dev->dev_private;
  3917. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  3918. u32 val;
  3919. int fbc_wm, plane_wm, cursor_wm;
  3920. unsigned int enabled;
  3921. enabled = 0;
  3922. if (g4x_compute_wm0(dev, 0,
  3923. &sandybridge_display_wm_info, latency,
  3924. &sandybridge_cursor_wm_info, latency,
  3925. &plane_wm, &cursor_wm)) {
  3926. val = I915_READ(WM0_PIPEA_ILK);
  3927. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  3928. I915_WRITE(WM0_PIPEA_ILK, val |
  3929. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  3930. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  3931. " plane %d, " "cursor: %d\n",
  3932. plane_wm, cursor_wm);
  3933. enabled |= 1;
  3934. }
  3935. if (g4x_compute_wm0(dev, 1,
  3936. &sandybridge_display_wm_info, latency,
  3937. &sandybridge_cursor_wm_info, latency,
  3938. &plane_wm, &cursor_wm)) {
  3939. val = I915_READ(WM0_PIPEB_ILK);
  3940. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  3941. I915_WRITE(WM0_PIPEB_ILK, val |
  3942. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  3943. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  3944. " plane %d, cursor: %d\n",
  3945. plane_wm, cursor_wm);
  3946. enabled |= 2;
  3947. }
  3948. /* IVB has 3 pipes */
  3949. if (IS_IVYBRIDGE(dev) &&
  3950. g4x_compute_wm0(dev, 2,
  3951. &sandybridge_display_wm_info, latency,
  3952. &sandybridge_cursor_wm_info, latency,
  3953. &plane_wm, &cursor_wm)) {
  3954. val = I915_READ(WM0_PIPEC_IVB);
  3955. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  3956. I915_WRITE(WM0_PIPEC_IVB, val |
  3957. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  3958. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  3959. " plane %d, cursor: %d\n",
  3960. plane_wm, cursor_wm);
  3961. enabled |= 3;
  3962. }
  3963. /*
  3964. * Calculate and update the self-refresh watermark only when one
  3965. * display plane is used.
  3966. *
  3967. * SNB support 3 levels of watermark.
  3968. *
  3969. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  3970. * and disabled in the descending order
  3971. *
  3972. */
  3973. I915_WRITE(WM3_LP_ILK, 0);
  3974. I915_WRITE(WM2_LP_ILK, 0);
  3975. I915_WRITE(WM1_LP_ILK, 0);
  3976. if (!single_plane_enabled(enabled) ||
  3977. dev_priv->sprite_scaling_enabled)
  3978. return;
  3979. enabled = ffs(enabled) - 1;
  3980. /* WM1 */
  3981. if (!ironlake_compute_srwm(dev, 1, enabled,
  3982. SNB_READ_WM1_LATENCY() * 500,
  3983. &sandybridge_display_srwm_info,
  3984. &sandybridge_cursor_srwm_info,
  3985. &fbc_wm, &plane_wm, &cursor_wm))
  3986. return;
  3987. I915_WRITE(WM1_LP_ILK,
  3988. WM1_LP_SR_EN |
  3989. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3990. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3991. (plane_wm << WM1_LP_SR_SHIFT) |
  3992. cursor_wm);
  3993. /* WM2 */
  3994. if (!ironlake_compute_srwm(dev, 2, enabled,
  3995. SNB_READ_WM2_LATENCY() * 500,
  3996. &sandybridge_display_srwm_info,
  3997. &sandybridge_cursor_srwm_info,
  3998. &fbc_wm, &plane_wm, &cursor_wm))
  3999. return;
  4000. I915_WRITE(WM2_LP_ILK,
  4001. WM2_LP_EN |
  4002. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  4003. (fbc_wm << WM1_LP_FBC_SHIFT) |
  4004. (plane_wm << WM1_LP_SR_SHIFT) |
  4005. cursor_wm);
  4006. /* WM3 */
  4007. if (!ironlake_compute_srwm(dev, 3, enabled,
  4008. SNB_READ_WM3_LATENCY() * 500,
  4009. &sandybridge_display_srwm_info,
  4010. &sandybridge_cursor_srwm_info,
  4011. &fbc_wm, &plane_wm, &cursor_wm))
  4012. return;
  4013. I915_WRITE(WM3_LP_ILK,
  4014. WM3_LP_EN |
  4015. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  4016. (fbc_wm << WM1_LP_FBC_SHIFT) |
  4017. (plane_wm << WM1_LP_SR_SHIFT) |
  4018. cursor_wm);
  4019. }
  4020. static bool
  4021. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  4022. uint32_t sprite_width, int pixel_size,
  4023. const struct intel_watermark_params *display,
  4024. int display_latency_ns, int *sprite_wm)
  4025. {
  4026. struct drm_crtc *crtc;
  4027. int clock;
  4028. int entries, tlb_miss;
  4029. crtc = intel_get_crtc_for_plane(dev, plane);
  4030. if (crtc->fb == NULL || !crtc->enabled) {
  4031. *sprite_wm = display->guard_size;
  4032. return false;
  4033. }
  4034. clock = crtc->mode.clock;
  4035. /* Use the small buffer method to calculate the sprite watermark */
  4036. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  4037. tlb_miss = display->fifo_size*display->cacheline_size -
  4038. sprite_width * 8;
  4039. if (tlb_miss > 0)
  4040. entries += tlb_miss;
  4041. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  4042. *sprite_wm = entries + display->guard_size;
  4043. if (*sprite_wm > (int)display->max_wm)
  4044. *sprite_wm = display->max_wm;
  4045. return true;
  4046. }
  4047. static bool
  4048. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  4049. uint32_t sprite_width, int pixel_size,
  4050. const struct intel_watermark_params *display,
  4051. int latency_ns, int *sprite_wm)
  4052. {
  4053. struct drm_crtc *crtc;
  4054. unsigned long line_time_us;
  4055. int clock;
  4056. int line_count, line_size;
  4057. int small, large;
  4058. int entries;
  4059. if (!latency_ns) {
  4060. *sprite_wm = 0;
  4061. return false;
  4062. }
  4063. crtc = intel_get_crtc_for_plane(dev, plane);
  4064. clock = crtc->mode.clock;
  4065. line_time_us = (sprite_width * 1000) / clock;
  4066. line_count = (latency_ns / line_time_us + 1000) / 1000;
  4067. line_size = sprite_width * pixel_size;
  4068. /* Use the minimum of the small and large buffer method for primary */
  4069. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  4070. large = line_count * line_size;
  4071. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  4072. *sprite_wm = entries + display->guard_size;
  4073. return *sprite_wm > 0x3ff ? false : true;
  4074. }
  4075. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  4076. uint32_t sprite_width, int pixel_size)
  4077. {
  4078. struct drm_i915_private *dev_priv = dev->dev_private;
  4079. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  4080. u32 val;
  4081. int sprite_wm, reg;
  4082. int ret;
  4083. switch (pipe) {
  4084. case 0:
  4085. reg = WM0_PIPEA_ILK;
  4086. break;
  4087. case 1:
  4088. reg = WM0_PIPEB_ILK;
  4089. break;
  4090. case 2:
  4091. reg = WM0_PIPEC_IVB;
  4092. break;
  4093. default:
  4094. return; /* bad pipe */
  4095. }
  4096. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  4097. &sandybridge_display_wm_info,
  4098. latency, &sprite_wm);
  4099. if (!ret) {
  4100. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
  4101. pipe);
  4102. return;
  4103. }
  4104. val = I915_READ(reg);
  4105. val &= ~WM0_PIPE_SPRITE_MASK;
  4106. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  4107. DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
  4108. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  4109. pixel_size,
  4110. &sandybridge_display_srwm_info,
  4111. SNB_READ_WM1_LATENCY() * 500,
  4112. &sprite_wm);
  4113. if (!ret) {
  4114. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
  4115. pipe);
  4116. return;
  4117. }
  4118. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  4119. /* Only IVB has two more LP watermarks for sprite */
  4120. if (!IS_IVYBRIDGE(dev))
  4121. return;
  4122. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  4123. pixel_size,
  4124. &sandybridge_display_srwm_info,
  4125. SNB_READ_WM2_LATENCY() * 500,
  4126. &sprite_wm);
  4127. if (!ret) {
  4128. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
  4129. pipe);
  4130. return;
  4131. }
  4132. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  4133. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  4134. pixel_size,
  4135. &sandybridge_display_srwm_info,
  4136. SNB_READ_WM3_LATENCY() * 500,
  4137. &sprite_wm);
  4138. if (!ret) {
  4139. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
  4140. pipe);
  4141. return;
  4142. }
  4143. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  4144. }
  4145. /**
  4146. * intel_update_watermarks - update FIFO watermark values based on current modes
  4147. *
  4148. * Calculate watermark values for the various WM regs based on current mode
  4149. * and plane configuration.
  4150. *
  4151. * There are several cases to deal with here:
  4152. * - normal (i.e. non-self-refresh)
  4153. * - self-refresh (SR) mode
  4154. * - lines are large relative to FIFO size (buffer can hold up to 2)
  4155. * - lines are small relative to FIFO size (buffer can hold more than 2
  4156. * lines), so need to account for TLB latency
  4157. *
  4158. * The normal calculation is:
  4159. * watermark = dotclock * bytes per pixel * latency
  4160. * where latency is platform & configuration dependent (we assume pessimal
  4161. * values here).
  4162. *
  4163. * The SR calculation is:
  4164. * watermark = (trunc(latency/line time)+1) * surface width *
  4165. * bytes per pixel
  4166. * where
  4167. * line time = htotal / dotclock
  4168. * surface width = hdisplay for normal plane and 64 for cursor
  4169. * and latency is assumed to be high, as above.
  4170. *
  4171. * The final value programmed to the register should always be rounded up,
  4172. * and include an extra 2 entries to account for clock crossings.
  4173. *
  4174. * We don't use the sprite, so we can ignore that. And on Crestline we have
  4175. * to set the non-SR watermarks to 8.
  4176. */
  4177. static void intel_update_watermarks(struct drm_device *dev)
  4178. {
  4179. struct drm_i915_private *dev_priv = dev->dev_private;
  4180. if (dev_priv->display.update_wm)
  4181. dev_priv->display.update_wm(dev);
  4182. }
  4183. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  4184. uint32_t sprite_width, int pixel_size)
  4185. {
  4186. struct drm_i915_private *dev_priv = dev->dev_private;
  4187. if (dev_priv->display.update_sprite_wm)
  4188. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  4189. pixel_size);
  4190. }
  4191. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  4192. {
  4193. if (i915_panel_use_ssc >= 0)
  4194. return i915_panel_use_ssc != 0;
  4195. return dev_priv->lvds_use_ssc
  4196. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  4197. }
  4198. /**
  4199. * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
  4200. * @crtc: CRTC structure
  4201. * @mode: requested mode
  4202. *
  4203. * A pipe may be connected to one or more outputs. Based on the depth of the
  4204. * attached framebuffer, choose a good color depth to use on the pipe.
  4205. *
  4206. * If possible, match the pipe depth to the fb depth. In some cases, this
  4207. * isn't ideal, because the connected output supports a lesser or restricted
  4208. * set of depths. Resolve that here:
  4209. * LVDS typically supports only 6bpc, so clamp down in that case
  4210. * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
  4211. * Displays may support a restricted set as well, check EDID and clamp as
  4212. * appropriate.
  4213. * DP may want to dither down to 6bpc to fit larger modes
  4214. *
  4215. * RETURNS:
  4216. * Dithering requirement (i.e. false if display bpc and pipe bpc match,
  4217. * true if they don't match).
  4218. */
  4219. static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
  4220. unsigned int *pipe_bpp,
  4221. struct drm_display_mode *mode)
  4222. {
  4223. struct drm_device *dev = crtc->dev;
  4224. struct drm_i915_private *dev_priv = dev->dev_private;
  4225. struct drm_encoder *encoder;
  4226. struct drm_connector *connector;
  4227. unsigned int display_bpc = UINT_MAX, bpc;
  4228. /* Walk the encoders & connectors on this crtc, get min bpc */
  4229. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4230. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  4231. if (encoder->crtc != crtc)
  4232. continue;
  4233. if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
  4234. unsigned int lvds_bpc;
  4235. if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
  4236. LVDS_A3_POWER_UP)
  4237. lvds_bpc = 8;
  4238. else
  4239. lvds_bpc = 6;
  4240. if (lvds_bpc < display_bpc) {
  4241. DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
  4242. display_bpc = lvds_bpc;
  4243. }
  4244. continue;
  4245. }
  4246. if (intel_encoder->type == INTEL_OUTPUT_EDP) {
  4247. /* Use VBT settings if we have an eDP panel */
  4248. unsigned int edp_bpc = dev_priv->edp.bpp / 3;
  4249. if (edp_bpc < display_bpc) {
  4250. DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
  4251. display_bpc = edp_bpc;
  4252. }
  4253. continue;
  4254. }
  4255. /* Not one of the known troublemakers, check the EDID */
  4256. list_for_each_entry(connector, &dev->mode_config.connector_list,
  4257. head) {
  4258. if (connector->encoder != encoder)
  4259. continue;
  4260. /* Don't use an invalid EDID bpc value */
  4261. if (connector->display_info.bpc &&
  4262. connector->display_info.bpc < display_bpc) {
  4263. DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
  4264. display_bpc = connector->display_info.bpc;
  4265. }
  4266. }
  4267. /*
  4268. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  4269. * through, clamp it down. (Note: >12bpc will be caught below.)
  4270. */
  4271. if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
  4272. if (display_bpc > 8 && display_bpc < 12) {
  4273. DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
  4274. display_bpc = 12;
  4275. } else {
  4276. DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
  4277. display_bpc = 8;
  4278. }
  4279. }
  4280. }
  4281. if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  4282. DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
  4283. display_bpc = 6;
  4284. }
  4285. /*
  4286. * We could just drive the pipe at the highest bpc all the time and
  4287. * enable dithering as needed, but that costs bandwidth. So choose
  4288. * the minimum value that expresses the full color range of the fb but
  4289. * also stays within the max display bpc discovered above.
  4290. */
  4291. switch (crtc->fb->depth) {
  4292. case 8:
  4293. bpc = 8; /* since we go through a colormap */
  4294. break;
  4295. case 15:
  4296. case 16:
  4297. bpc = 6; /* min is 18bpp */
  4298. break;
  4299. case 24:
  4300. bpc = 8;
  4301. break;
  4302. case 30:
  4303. bpc = 10;
  4304. break;
  4305. case 48:
  4306. bpc = 12;
  4307. break;
  4308. default:
  4309. DRM_DEBUG("unsupported depth, assuming 24 bits\n");
  4310. bpc = min((unsigned int)8, display_bpc);
  4311. break;
  4312. }
  4313. display_bpc = min(display_bpc, bpc);
  4314. DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
  4315. bpc, display_bpc);
  4316. *pipe_bpp = display_bpc * 3;
  4317. return display_bpc != bpc;
  4318. }
  4319. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  4320. {
  4321. struct drm_device *dev = crtc->dev;
  4322. struct drm_i915_private *dev_priv = dev->dev_private;
  4323. int refclk;
  4324. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  4325. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4326. refclk = dev_priv->lvds_ssc_freq * 1000;
  4327. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4328. refclk / 1000);
  4329. } else if (!IS_GEN2(dev)) {
  4330. refclk = 96000;
  4331. } else {
  4332. refclk = 48000;
  4333. }
  4334. return refclk;
  4335. }
  4336. static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
  4337. intel_clock_t *clock)
  4338. {
  4339. /* SDVO TV has fixed PLL values depend on its clock range,
  4340. this mirrors vbios setting. */
  4341. if (adjusted_mode->clock >= 100000
  4342. && adjusted_mode->clock < 140500) {
  4343. clock->p1 = 2;
  4344. clock->p2 = 10;
  4345. clock->n = 3;
  4346. clock->m1 = 16;
  4347. clock->m2 = 8;
  4348. } else if (adjusted_mode->clock >= 140500
  4349. && adjusted_mode->clock <= 200000) {
  4350. clock->p1 = 1;
  4351. clock->p2 = 10;
  4352. clock->n = 6;
  4353. clock->m1 = 12;
  4354. clock->m2 = 8;
  4355. }
  4356. }
  4357. static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
  4358. intel_clock_t *clock,
  4359. intel_clock_t *reduced_clock)
  4360. {
  4361. struct drm_device *dev = crtc->dev;
  4362. struct drm_i915_private *dev_priv = dev->dev_private;
  4363. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4364. int pipe = intel_crtc->pipe;
  4365. u32 fp, fp2 = 0;
  4366. if (IS_PINEVIEW(dev)) {
  4367. fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
  4368. if (reduced_clock)
  4369. fp2 = (1 << reduced_clock->n) << 16 |
  4370. reduced_clock->m1 << 8 | reduced_clock->m2;
  4371. } else {
  4372. fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
  4373. if (reduced_clock)
  4374. fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
  4375. reduced_clock->m2;
  4376. }
  4377. I915_WRITE(FP0(pipe), fp);
  4378. intel_crtc->lowfreq_avail = false;
  4379. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  4380. reduced_clock && i915_powersave) {
  4381. I915_WRITE(FP1(pipe), fp2);
  4382. intel_crtc->lowfreq_avail = true;
  4383. } else {
  4384. I915_WRITE(FP1(pipe), fp);
  4385. }
  4386. }
  4387. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4388. struct drm_display_mode *mode,
  4389. struct drm_display_mode *adjusted_mode,
  4390. int x, int y,
  4391. struct drm_framebuffer *old_fb)
  4392. {
  4393. struct drm_device *dev = crtc->dev;
  4394. struct drm_i915_private *dev_priv = dev->dev_private;
  4395. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4396. int pipe = intel_crtc->pipe;
  4397. int plane = intel_crtc->plane;
  4398. int refclk, num_connectors = 0;
  4399. intel_clock_t clock, reduced_clock;
  4400. u32 dpll, dspcntr, pipeconf;
  4401. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  4402. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  4403. struct drm_mode_config *mode_config = &dev->mode_config;
  4404. struct intel_encoder *encoder;
  4405. const intel_limit_t *limit;
  4406. int ret;
  4407. u32 temp;
  4408. u32 lvds_sync = 0;
  4409. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4410. if (encoder->base.crtc != crtc)
  4411. continue;
  4412. switch (encoder->type) {
  4413. case INTEL_OUTPUT_LVDS:
  4414. is_lvds = true;
  4415. break;
  4416. case INTEL_OUTPUT_SDVO:
  4417. case INTEL_OUTPUT_HDMI:
  4418. is_sdvo = true;
  4419. if (encoder->needs_tv_clock)
  4420. is_tv = true;
  4421. break;
  4422. case INTEL_OUTPUT_DVO:
  4423. is_dvo = true;
  4424. break;
  4425. case INTEL_OUTPUT_TVOUT:
  4426. is_tv = true;
  4427. break;
  4428. case INTEL_OUTPUT_ANALOG:
  4429. is_crt = true;
  4430. break;
  4431. case INTEL_OUTPUT_DISPLAYPORT:
  4432. is_dp = true;
  4433. break;
  4434. }
  4435. num_connectors++;
  4436. }
  4437. refclk = i9xx_get_refclk(crtc, num_connectors);
  4438. /*
  4439. * Returns a set of divisors for the desired target clock with the given
  4440. * refclk, or FALSE. The returned values represent the clock equation:
  4441. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4442. */
  4443. limit = intel_limit(crtc, refclk);
  4444. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4445. &clock);
  4446. if (!ok) {
  4447. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4448. return -EINVAL;
  4449. }
  4450. /* Ensure that the cursor is valid for the new mode before changing... */
  4451. intel_crtc_update_cursor(crtc, true);
  4452. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4453. /*
  4454. * Ensure we match the reduced clock's P to the target clock.
  4455. * If the clocks don't match, we can't switch the display clock
  4456. * by using the FP0/FP1. In such case we will disable the LVDS
  4457. * downclock feature.
  4458. */
  4459. has_reduced_clock = limit->find_pll(limit, crtc,
  4460. dev_priv->lvds_downclock,
  4461. refclk,
  4462. &clock,
  4463. &reduced_clock);
  4464. }
  4465. if (is_sdvo && is_tv)
  4466. i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
  4467. i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
  4468. &reduced_clock : NULL);
  4469. dpll = DPLL_VGA_MODE_DIS;
  4470. if (!IS_GEN2(dev)) {
  4471. if (is_lvds)
  4472. dpll |= DPLLB_MODE_LVDS;
  4473. else
  4474. dpll |= DPLLB_MODE_DAC_SERIAL;
  4475. if (is_sdvo) {
  4476. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4477. if (pixel_multiplier > 1) {
  4478. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4479. dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  4480. }
  4481. dpll |= DPLL_DVO_HIGH_SPEED;
  4482. }
  4483. if (is_dp)
  4484. dpll |= DPLL_DVO_HIGH_SPEED;
  4485. /* compute bitmask from p1 value */
  4486. if (IS_PINEVIEW(dev))
  4487. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  4488. else {
  4489. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4490. if (IS_G4X(dev) && has_reduced_clock)
  4491. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4492. }
  4493. switch (clock.p2) {
  4494. case 5:
  4495. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4496. break;
  4497. case 7:
  4498. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4499. break;
  4500. case 10:
  4501. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4502. break;
  4503. case 14:
  4504. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4505. break;
  4506. }
  4507. if (INTEL_INFO(dev)->gen >= 4)
  4508. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  4509. } else {
  4510. if (is_lvds) {
  4511. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4512. } else {
  4513. if (clock.p1 == 2)
  4514. dpll |= PLL_P1_DIVIDE_BY_TWO;
  4515. else
  4516. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4517. if (clock.p2 == 4)
  4518. dpll |= PLL_P2_DIVIDE_BY_4;
  4519. }
  4520. }
  4521. if (is_sdvo && is_tv)
  4522. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4523. else if (is_tv)
  4524. /* XXX: just matching BIOS for now */
  4525. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  4526. dpll |= 3;
  4527. else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4528. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4529. else
  4530. dpll |= PLL_REF_INPUT_DREFCLK;
  4531. /* setup pipeconf */
  4532. pipeconf = I915_READ(PIPECONF(pipe));
  4533. /* Set up the display plane register */
  4534. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4535. if (pipe == 0)
  4536. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4537. else
  4538. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4539. if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4540. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4541. * core speed.
  4542. *
  4543. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4544. * pipe == 0 check?
  4545. */
  4546. if (mode->clock >
  4547. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4548. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4549. else
  4550. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  4551. }
  4552. /* default to 8bpc */
  4553. pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
  4554. if (is_dp) {
  4555. if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
  4556. pipeconf |= PIPECONF_BPP_6 |
  4557. PIPECONF_DITHER_EN |
  4558. PIPECONF_DITHER_TYPE_SP;
  4559. }
  4560. }
  4561. dpll |= DPLL_VCO_ENABLE;
  4562. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  4563. drm_mode_debug_printmodeline(mode);
  4564. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  4565. POSTING_READ(DPLL(pipe));
  4566. udelay(150);
  4567. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  4568. * This is an exception to the general rule that mode_set doesn't turn
  4569. * things on.
  4570. */
  4571. if (is_lvds) {
  4572. temp = I915_READ(LVDS);
  4573. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  4574. if (pipe == 1) {
  4575. temp |= LVDS_PIPEB_SELECT;
  4576. } else {
  4577. temp &= ~LVDS_PIPEB_SELECT;
  4578. }
  4579. /* set the corresponsding LVDS_BORDER bit */
  4580. temp |= dev_priv->lvds_border_bits;
  4581. /* Set the B0-B3 data pairs corresponding to whether we're going to
  4582. * set the DPLLs for dual-channel mode or not.
  4583. */
  4584. if (clock.p2 == 7)
  4585. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  4586. else
  4587. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  4588. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  4589. * appropriately here, but we need to look more thoroughly into how
  4590. * panels behave in the two modes.
  4591. */
  4592. /* set the dithering flag on LVDS as needed */
  4593. if (INTEL_INFO(dev)->gen >= 4) {
  4594. if (dev_priv->lvds_dither)
  4595. temp |= LVDS_ENABLE_DITHER;
  4596. else
  4597. temp &= ~LVDS_ENABLE_DITHER;
  4598. }
  4599. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  4600. lvds_sync |= LVDS_HSYNC_POLARITY;
  4601. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  4602. lvds_sync |= LVDS_VSYNC_POLARITY;
  4603. if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
  4604. != lvds_sync) {
  4605. char flags[2] = "-+";
  4606. DRM_INFO("Changing LVDS panel from "
  4607. "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
  4608. flags[!(temp & LVDS_HSYNC_POLARITY)],
  4609. flags[!(temp & LVDS_VSYNC_POLARITY)],
  4610. flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
  4611. flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
  4612. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  4613. temp |= lvds_sync;
  4614. }
  4615. I915_WRITE(LVDS, temp);
  4616. }
  4617. if (is_dp) {
  4618. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  4619. }
  4620. I915_WRITE(DPLL(pipe), dpll);
  4621. /* Wait for the clocks to stabilize. */
  4622. POSTING_READ(DPLL(pipe));
  4623. udelay(150);
  4624. if (INTEL_INFO(dev)->gen >= 4) {
  4625. temp = 0;
  4626. if (is_sdvo) {
  4627. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  4628. if (temp > 1)
  4629. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4630. else
  4631. temp = 0;
  4632. }
  4633. I915_WRITE(DPLL_MD(pipe), temp);
  4634. } else {
  4635. /* The pixel multiplier can only be updated once the
  4636. * DPLL is enabled and the clocks are stable.
  4637. *
  4638. * So write it again.
  4639. */
  4640. I915_WRITE(DPLL(pipe), dpll);
  4641. }
  4642. if (HAS_PIPE_CXSR(dev)) {
  4643. if (intel_crtc->lowfreq_avail) {
  4644. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4645. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4646. } else {
  4647. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4648. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4649. }
  4650. }
  4651. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4652. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4653. /* the chip adds 2 halflines automatically */
  4654. adjusted_mode->crtc_vdisplay -= 1;
  4655. adjusted_mode->crtc_vtotal -= 1;
  4656. adjusted_mode->crtc_vblank_start -= 1;
  4657. adjusted_mode->crtc_vblank_end -= 1;
  4658. adjusted_mode->crtc_vsync_end -= 1;
  4659. adjusted_mode->crtc_vsync_start -= 1;
  4660. } else
  4661. pipeconf &= ~PIPECONF_INTERLACE_MASK; /* progressive */
  4662. I915_WRITE(HTOTAL(pipe),
  4663. (adjusted_mode->crtc_hdisplay - 1) |
  4664. ((adjusted_mode->crtc_htotal - 1) << 16));
  4665. I915_WRITE(HBLANK(pipe),
  4666. (adjusted_mode->crtc_hblank_start - 1) |
  4667. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4668. I915_WRITE(HSYNC(pipe),
  4669. (adjusted_mode->crtc_hsync_start - 1) |
  4670. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4671. I915_WRITE(VTOTAL(pipe),
  4672. (adjusted_mode->crtc_vdisplay - 1) |
  4673. ((adjusted_mode->crtc_vtotal - 1) << 16));
  4674. I915_WRITE(VBLANK(pipe),
  4675. (adjusted_mode->crtc_vblank_start - 1) |
  4676. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  4677. I915_WRITE(VSYNC(pipe),
  4678. (adjusted_mode->crtc_vsync_start - 1) |
  4679. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4680. /* pipesrc and dspsize control the size that is scaled from,
  4681. * which should always be the user's requested size.
  4682. */
  4683. I915_WRITE(DSPSIZE(plane),
  4684. ((mode->vdisplay - 1) << 16) |
  4685. (mode->hdisplay - 1));
  4686. I915_WRITE(DSPPOS(plane), 0);
  4687. I915_WRITE(PIPESRC(pipe),
  4688. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4689. I915_WRITE(PIPECONF(pipe), pipeconf);
  4690. POSTING_READ(PIPECONF(pipe));
  4691. intel_enable_pipe(dev_priv, pipe, false);
  4692. intel_wait_for_vblank(dev, pipe);
  4693. I915_WRITE(DSPCNTR(plane), dspcntr);
  4694. POSTING_READ(DSPCNTR(plane));
  4695. intel_enable_plane(dev_priv, plane, pipe);
  4696. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  4697. intel_update_watermarks(dev);
  4698. return ret;
  4699. }
  4700. /*
  4701. * Initialize reference clocks when the driver loads
  4702. */
  4703. void ironlake_init_pch_refclk(struct drm_device *dev)
  4704. {
  4705. struct drm_i915_private *dev_priv = dev->dev_private;
  4706. struct drm_mode_config *mode_config = &dev->mode_config;
  4707. struct intel_encoder *encoder;
  4708. u32 temp;
  4709. bool has_lvds = false;
  4710. bool has_cpu_edp = false;
  4711. bool has_pch_edp = false;
  4712. bool has_panel = false;
  4713. bool has_ck505 = false;
  4714. bool can_ssc = false;
  4715. /* We need to take the global config into account */
  4716. list_for_each_entry(encoder, &mode_config->encoder_list,
  4717. base.head) {
  4718. switch (encoder->type) {
  4719. case INTEL_OUTPUT_LVDS:
  4720. has_panel = true;
  4721. has_lvds = true;
  4722. break;
  4723. case INTEL_OUTPUT_EDP:
  4724. has_panel = true;
  4725. if (intel_encoder_is_pch_edp(&encoder->base))
  4726. has_pch_edp = true;
  4727. else
  4728. has_cpu_edp = true;
  4729. break;
  4730. }
  4731. }
  4732. if (HAS_PCH_IBX(dev)) {
  4733. has_ck505 = dev_priv->display_clock_mode;
  4734. can_ssc = has_ck505;
  4735. } else {
  4736. has_ck505 = false;
  4737. can_ssc = true;
  4738. }
  4739. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
  4740. has_panel, has_lvds, has_pch_edp, has_cpu_edp,
  4741. has_ck505);
  4742. /* Ironlake: try to setup display ref clock before DPLL
  4743. * enabling. This is only under driver's control after
  4744. * PCH B stepping, previous chipset stepping should be
  4745. * ignoring this setting.
  4746. */
  4747. temp = I915_READ(PCH_DREF_CONTROL);
  4748. /* Always enable nonspread source */
  4749. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  4750. if (has_ck505)
  4751. temp |= DREF_NONSPREAD_CK505_ENABLE;
  4752. else
  4753. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  4754. if (has_panel) {
  4755. temp &= ~DREF_SSC_SOURCE_MASK;
  4756. temp |= DREF_SSC_SOURCE_ENABLE;
  4757. /* SSC must be turned on before enabling the CPU output */
  4758. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4759. DRM_DEBUG_KMS("Using SSC on panel\n");
  4760. temp |= DREF_SSC1_ENABLE;
  4761. }
  4762. /* Get SSC going before enabling the outputs */
  4763. I915_WRITE(PCH_DREF_CONTROL, temp);
  4764. POSTING_READ(PCH_DREF_CONTROL);
  4765. udelay(200);
  4766. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4767. /* Enable CPU source on CPU attached eDP */
  4768. if (has_cpu_edp) {
  4769. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4770. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4771. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4772. }
  4773. else
  4774. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4775. } else
  4776. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4777. I915_WRITE(PCH_DREF_CONTROL, temp);
  4778. POSTING_READ(PCH_DREF_CONTROL);
  4779. udelay(200);
  4780. } else {
  4781. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4782. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4783. /* Turn off CPU output */
  4784. temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4785. I915_WRITE(PCH_DREF_CONTROL, temp);
  4786. POSTING_READ(PCH_DREF_CONTROL);
  4787. udelay(200);
  4788. /* Turn off the SSC source */
  4789. temp &= ~DREF_SSC_SOURCE_MASK;
  4790. temp |= DREF_SSC_SOURCE_DISABLE;
  4791. /* Turn off SSC1 */
  4792. temp &= ~ DREF_SSC1_ENABLE;
  4793. I915_WRITE(PCH_DREF_CONTROL, temp);
  4794. POSTING_READ(PCH_DREF_CONTROL);
  4795. udelay(200);
  4796. }
  4797. }
  4798. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4799. {
  4800. struct drm_device *dev = crtc->dev;
  4801. struct drm_i915_private *dev_priv = dev->dev_private;
  4802. struct intel_encoder *encoder;
  4803. struct drm_mode_config *mode_config = &dev->mode_config;
  4804. struct intel_encoder *edp_encoder = NULL;
  4805. int num_connectors = 0;
  4806. bool is_lvds = false;
  4807. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4808. if (encoder->base.crtc != crtc)
  4809. continue;
  4810. switch (encoder->type) {
  4811. case INTEL_OUTPUT_LVDS:
  4812. is_lvds = true;
  4813. break;
  4814. case INTEL_OUTPUT_EDP:
  4815. edp_encoder = encoder;
  4816. break;
  4817. }
  4818. num_connectors++;
  4819. }
  4820. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4821. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4822. dev_priv->lvds_ssc_freq);
  4823. return dev_priv->lvds_ssc_freq * 1000;
  4824. }
  4825. return 120000;
  4826. }
  4827. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4828. struct drm_display_mode *mode,
  4829. struct drm_display_mode *adjusted_mode,
  4830. int x, int y,
  4831. struct drm_framebuffer *old_fb)
  4832. {
  4833. struct drm_device *dev = crtc->dev;
  4834. struct drm_i915_private *dev_priv = dev->dev_private;
  4835. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4836. int pipe = intel_crtc->pipe;
  4837. int plane = intel_crtc->plane;
  4838. int refclk, num_connectors = 0;
  4839. intel_clock_t clock, reduced_clock;
  4840. u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
  4841. bool ok, has_reduced_clock = false, is_sdvo = false;
  4842. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  4843. struct intel_encoder *has_edp_encoder = NULL;
  4844. struct drm_mode_config *mode_config = &dev->mode_config;
  4845. struct intel_encoder *encoder;
  4846. const intel_limit_t *limit;
  4847. int ret;
  4848. struct fdi_m_n m_n = {0};
  4849. u32 temp;
  4850. u32 lvds_sync = 0;
  4851. int target_clock, pixel_multiplier, lane, link_bw, factor;
  4852. unsigned int pipe_bpp;
  4853. bool dither;
  4854. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4855. if (encoder->base.crtc != crtc)
  4856. continue;
  4857. switch (encoder->type) {
  4858. case INTEL_OUTPUT_LVDS:
  4859. is_lvds = true;
  4860. break;
  4861. case INTEL_OUTPUT_SDVO:
  4862. case INTEL_OUTPUT_HDMI:
  4863. is_sdvo = true;
  4864. if (encoder->needs_tv_clock)
  4865. is_tv = true;
  4866. break;
  4867. case INTEL_OUTPUT_TVOUT:
  4868. is_tv = true;
  4869. break;
  4870. case INTEL_OUTPUT_ANALOG:
  4871. is_crt = true;
  4872. break;
  4873. case INTEL_OUTPUT_DISPLAYPORT:
  4874. is_dp = true;
  4875. break;
  4876. case INTEL_OUTPUT_EDP:
  4877. has_edp_encoder = encoder;
  4878. break;
  4879. }
  4880. num_connectors++;
  4881. }
  4882. refclk = ironlake_get_refclk(crtc);
  4883. /*
  4884. * Returns a set of divisors for the desired target clock with the given
  4885. * refclk, or FALSE. The returned values represent the clock equation:
  4886. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4887. */
  4888. limit = intel_limit(crtc, refclk);
  4889. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4890. &clock);
  4891. if (!ok) {
  4892. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4893. return -EINVAL;
  4894. }
  4895. /* Ensure that the cursor is valid for the new mode before changing... */
  4896. intel_crtc_update_cursor(crtc, true);
  4897. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4898. /*
  4899. * Ensure we match the reduced clock's P to the target clock.
  4900. * If the clocks don't match, we can't switch the display clock
  4901. * by using the FP0/FP1. In such case we will disable the LVDS
  4902. * downclock feature.
  4903. */
  4904. has_reduced_clock = limit->find_pll(limit, crtc,
  4905. dev_priv->lvds_downclock,
  4906. refclk,
  4907. &clock,
  4908. &reduced_clock);
  4909. }
  4910. /* SDVO TV has fixed PLL values depend on its clock range,
  4911. this mirrors vbios setting. */
  4912. if (is_sdvo && is_tv) {
  4913. if (adjusted_mode->clock >= 100000
  4914. && adjusted_mode->clock < 140500) {
  4915. clock.p1 = 2;
  4916. clock.p2 = 10;
  4917. clock.n = 3;
  4918. clock.m1 = 16;
  4919. clock.m2 = 8;
  4920. } else if (adjusted_mode->clock >= 140500
  4921. && adjusted_mode->clock <= 200000) {
  4922. clock.p1 = 1;
  4923. clock.p2 = 10;
  4924. clock.n = 6;
  4925. clock.m1 = 12;
  4926. clock.m2 = 8;
  4927. }
  4928. }
  4929. /* FDI link */
  4930. pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4931. lane = 0;
  4932. /* CPU eDP doesn't require FDI link, so just set DP M/N
  4933. according to current link config */
  4934. if (has_edp_encoder &&
  4935. !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4936. target_clock = mode->clock;
  4937. intel_edp_link_config(has_edp_encoder,
  4938. &lane, &link_bw);
  4939. } else {
  4940. /* [e]DP over FDI requires target mode clock
  4941. instead of link clock */
  4942. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  4943. target_clock = mode->clock;
  4944. else
  4945. target_clock = adjusted_mode->clock;
  4946. /* FDI is a binary signal running at ~2.7GHz, encoding
  4947. * each output octet as 10 bits. The actual frequency
  4948. * is stored as a divider into a 100MHz clock, and the
  4949. * mode pixel clock is stored in units of 1KHz.
  4950. * Hence the bw of each lane in terms of the mode signal
  4951. * is:
  4952. */
  4953. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  4954. }
  4955. /* determine panel color depth */
  4956. temp = I915_READ(PIPECONF(pipe));
  4957. temp &= ~PIPE_BPC_MASK;
  4958. dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
  4959. switch (pipe_bpp) {
  4960. case 18:
  4961. temp |= PIPE_6BPC;
  4962. break;
  4963. case 24:
  4964. temp |= PIPE_8BPC;
  4965. break;
  4966. case 30:
  4967. temp |= PIPE_10BPC;
  4968. break;
  4969. case 36:
  4970. temp |= PIPE_12BPC;
  4971. break;
  4972. default:
  4973. WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
  4974. pipe_bpp);
  4975. temp |= PIPE_8BPC;
  4976. pipe_bpp = 24;
  4977. break;
  4978. }
  4979. intel_crtc->bpp = pipe_bpp;
  4980. I915_WRITE(PIPECONF(pipe), temp);
  4981. if (!lane) {
  4982. /*
  4983. * Account for spread spectrum to avoid
  4984. * oversubscribing the link. Max center spread
  4985. * is 2.5%; use 5% for safety's sake.
  4986. */
  4987. u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
  4988. lane = bps / (link_bw * 8) + 1;
  4989. }
  4990. intel_crtc->fdi_lanes = lane;
  4991. if (pixel_multiplier > 1)
  4992. link_bw *= pixel_multiplier;
  4993. ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
  4994. &m_n);
  4995. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  4996. if (has_reduced_clock)
  4997. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  4998. reduced_clock.m2;
  4999. /* Enable autotuning of the PLL clock (if permissible) */
  5000. factor = 21;
  5001. if (is_lvds) {
  5002. if ((intel_panel_use_ssc(dev_priv) &&
  5003. dev_priv->lvds_ssc_freq == 100) ||
  5004. (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
  5005. factor = 25;
  5006. } else if (is_sdvo && is_tv)
  5007. factor = 20;
  5008. if (clock.m < factor * clock.n)
  5009. fp |= FP_CB_TUNE;
  5010. dpll = 0;
  5011. if (is_lvds)
  5012. dpll |= DPLLB_MODE_LVDS;
  5013. else
  5014. dpll |= DPLLB_MODE_DAC_SERIAL;
  5015. if (is_sdvo) {
  5016. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  5017. if (pixel_multiplier > 1) {
  5018. dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  5019. }
  5020. dpll |= DPLL_DVO_HIGH_SPEED;
  5021. }
  5022. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  5023. dpll |= DPLL_DVO_HIGH_SPEED;
  5024. /* compute bitmask from p1 value */
  5025. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  5026. /* also FPA1 */
  5027. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  5028. switch (clock.p2) {
  5029. case 5:
  5030. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  5031. break;
  5032. case 7:
  5033. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  5034. break;
  5035. case 10:
  5036. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  5037. break;
  5038. case 14:
  5039. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  5040. break;
  5041. }
  5042. if (is_sdvo && is_tv)
  5043. dpll |= PLL_REF_INPUT_TVCLKINBC;
  5044. else if (is_tv)
  5045. /* XXX: just matching BIOS for now */
  5046. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  5047. dpll |= 3;
  5048. else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  5049. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  5050. else
  5051. dpll |= PLL_REF_INPUT_DREFCLK;
  5052. /* setup pipeconf */
  5053. pipeconf = I915_READ(PIPECONF(pipe));
  5054. /* Set up the display plane register */
  5055. dspcntr = DISPPLANE_GAMMA_ENABLE;
  5056. DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
  5057. drm_mode_debug_printmodeline(mode);
  5058. /* PCH eDP needs FDI, but CPU eDP does not */
  5059. if (!intel_crtc->no_pll) {
  5060. if (!has_edp_encoder ||
  5061. intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  5062. I915_WRITE(PCH_FP0(pipe), fp);
  5063. I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  5064. POSTING_READ(PCH_DPLL(pipe));
  5065. udelay(150);
  5066. }
  5067. } else {
  5068. if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
  5069. fp == I915_READ(PCH_FP0(0))) {
  5070. intel_crtc->use_pll_a = true;
  5071. DRM_DEBUG_KMS("using pipe a dpll\n");
  5072. } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
  5073. fp == I915_READ(PCH_FP0(1))) {
  5074. intel_crtc->use_pll_a = false;
  5075. DRM_DEBUG_KMS("using pipe b dpll\n");
  5076. } else {
  5077. DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
  5078. return -EINVAL;
  5079. }
  5080. }
  5081. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  5082. * This is an exception to the general rule that mode_set doesn't turn
  5083. * things on.
  5084. */
  5085. if (is_lvds) {
  5086. temp = I915_READ(PCH_LVDS);
  5087. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  5088. if (HAS_PCH_CPT(dev))
  5089. temp |= PORT_TRANS_SEL_CPT(pipe);
  5090. else if (pipe == 1)
  5091. temp |= LVDS_PIPEB_SELECT;
  5092. else
  5093. temp &= ~LVDS_PIPEB_SELECT;
  5094. /* set the corresponsding LVDS_BORDER bit */
  5095. temp |= dev_priv->lvds_border_bits;
  5096. /* Set the B0-B3 data pairs corresponding to whether we're going to
  5097. * set the DPLLs for dual-channel mode or not.
  5098. */
  5099. if (clock.p2 == 7)
  5100. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  5101. else
  5102. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  5103. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  5104. * appropriately here, but we need to look more thoroughly into how
  5105. * panels behave in the two modes.
  5106. */
  5107. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  5108. lvds_sync |= LVDS_HSYNC_POLARITY;
  5109. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  5110. lvds_sync |= LVDS_VSYNC_POLARITY;
  5111. if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
  5112. != lvds_sync) {
  5113. char flags[2] = "-+";
  5114. DRM_INFO("Changing LVDS panel from "
  5115. "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
  5116. flags[!(temp & LVDS_HSYNC_POLARITY)],
  5117. flags[!(temp & LVDS_VSYNC_POLARITY)],
  5118. flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
  5119. flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
  5120. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  5121. temp |= lvds_sync;
  5122. }
  5123. I915_WRITE(PCH_LVDS, temp);
  5124. }
  5125. pipeconf &= ~PIPECONF_DITHER_EN;
  5126. pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
  5127. if ((is_lvds && dev_priv->lvds_dither) || dither) {
  5128. pipeconf |= PIPECONF_DITHER_EN;
  5129. pipeconf |= PIPECONF_DITHER_TYPE_SP;
  5130. }
  5131. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  5132. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  5133. } else {
  5134. /* For non-DP output, clear any trans DP clock recovery setting.*/
  5135. I915_WRITE(TRANSDATA_M1(pipe), 0);
  5136. I915_WRITE(TRANSDATA_N1(pipe), 0);
  5137. I915_WRITE(TRANSDPLINK_M1(pipe), 0);
  5138. I915_WRITE(TRANSDPLINK_N1(pipe), 0);
  5139. }
  5140. if (!intel_crtc->no_pll &&
  5141. (!has_edp_encoder ||
  5142. intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
  5143. I915_WRITE(PCH_DPLL(pipe), dpll);
  5144. /* Wait for the clocks to stabilize. */
  5145. POSTING_READ(PCH_DPLL(pipe));
  5146. udelay(150);
  5147. /* The pixel multiplier can only be updated once the
  5148. * DPLL is enabled and the clocks are stable.
  5149. *
  5150. * So write it again.
  5151. */
  5152. I915_WRITE(PCH_DPLL(pipe), dpll);
  5153. }
  5154. intel_crtc->lowfreq_avail = false;
  5155. if (!intel_crtc->no_pll) {
  5156. if (is_lvds && has_reduced_clock && i915_powersave) {
  5157. I915_WRITE(PCH_FP1(pipe), fp2);
  5158. intel_crtc->lowfreq_avail = true;
  5159. if (HAS_PIPE_CXSR(dev)) {
  5160. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  5161. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  5162. }
  5163. } else {
  5164. I915_WRITE(PCH_FP1(pipe), fp);
  5165. if (HAS_PIPE_CXSR(dev)) {
  5166. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  5167. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  5168. }
  5169. }
  5170. }
  5171. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  5172. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  5173. /* the chip adds 2 halflines automatically */
  5174. adjusted_mode->crtc_vdisplay -= 1;
  5175. adjusted_mode->crtc_vtotal -= 1;
  5176. adjusted_mode->crtc_vblank_start -= 1;
  5177. adjusted_mode->crtc_vblank_end -= 1;
  5178. adjusted_mode->crtc_vsync_end -= 1;
  5179. adjusted_mode->crtc_vsync_start -= 1;
  5180. } else
  5181. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  5182. I915_WRITE(HTOTAL(pipe),
  5183. (adjusted_mode->crtc_hdisplay - 1) |
  5184. ((adjusted_mode->crtc_htotal - 1) << 16));
  5185. I915_WRITE(HBLANK(pipe),
  5186. (adjusted_mode->crtc_hblank_start - 1) |
  5187. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  5188. I915_WRITE(HSYNC(pipe),
  5189. (adjusted_mode->crtc_hsync_start - 1) |
  5190. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  5191. I915_WRITE(VTOTAL(pipe),
  5192. (adjusted_mode->crtc_vdisplay - 1) |
  5193. ((adjusted_mode->crtc_vtotal - 1) << 16));
  5194. I915_WRITE(VBLANK(pipe),
  5195. (adjusted_mode->crtc_vblank_start - 1) |
  5196. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  5197. I915_WRITE(VSYNC(pipe),
  5198. (adjusted_mode->crtc_vsync_start - 1) |
  5199. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  5200. /* pipesrc controls the size that is scaled from, which should
  5201. * always be the user's requested size.
  5202. */
  5203. I915_WRITE(PIPESRC(pipe),
  5204. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  5205. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  5206. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  5207. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  5208. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  5209. if (has_edp_encoder &&
  5210. !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  5211. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  5212. }
  5213. I915_WRITE(PIPECONF(pipe), pipeconf);
  5214. POSTING_READ(PIPECONF(pipe));
  5215. intel_wait_for_vblank(dev, pipe);
  5216. if (IS_GEN5(dev)) {
  5217. /* enable address swizzle for tiling buffer */
  5218. temp = I915_READ(DISP_ARB_CTL);
  5219. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  5220. }
  5221. I915_WRITE(DSPCNTR(plane), dspcntr);
  5222. POSTING_READ(DSPCNTR(plane));
  5223. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  5224. intel_update_watermarks(dev);
  5225. return ret;
  5226. }
  5227. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5228. struct drm_display_mode *mode,
  5229. struct drm_display_mode *adjusted_mode,
  5230. int x, int y,
  5231. struct drm_framebuffer *old_fb)
  5232. {
  5233. struct drm_device *dev = crtc->dev;
  5234. struct drm_i915_private *dev_priv = dev->dev_private;
  5235. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5236. int pipe = intel_crtc->pipe;
  5237. int ret;
  5238. drm_vblank_pre_modeset(dev, pipe);
  5239. ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
  5240. x, y, old_fb);
  5241. drm_vblank_post_modeset(dev, pipe);
  5242. if (ret)
  5243. intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
  5244. else
  5245. intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
  5246. return ret;
  5247. }
  5248. static bool intel_eld_uptodate(struct drm_connector *connector,
  5249. int reg_eldv, uint32_t bits_eldv,
  5250. int reg_elda, uint32_t bits_elda,
  5251. int reg_edid)
  5252. {
  5253. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5254. uint8_t *eld = connector->eld;
  5255. uint32_t i;
  5256. i = I915_READ(reg_eldv);
  5257. i &= bits_eldv;
  5258. if (!eld[0])
  5259. return !i;
  5260. if (!i)
  5261. return false;
  5262. i = I915_READ(reg_elda);
  5263. i &= ~bits_elda;
  5264. I915_WRITE(reg_elda, i);
  5265. for (i = 0; i < eld[2]; i++)
  5266. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5267. return false;
  5268. return true;
  5269. }
  5270. static void g4x_write_eld(struct drm_connector *connector,
  5271. struct drm_crtc *crtc)
  5272. {
  5273. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5274. uint8_t *eld = connector->eld;
  5275. uint32_t eldv;
  5276. uint32_t len;
  5277. uint32_t i;
  5278. i = I915_READ(G4X_AUD_VID_DID);
  5279. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5280. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5281. else
  5282. eldv = G4X_ELDV_DEVCTG;
  5283. if (intel_eld_uptodate(connector,
  5284. G4X_AUD_CNTL_ST, eldv,
  5285. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5286. G4X_HDMIW_HDMIEDID))
  5287. return;
  5288. i = I915_READ(G4X_AUD_CNTL_ST);
  5289. i &= ~(eldv | G4X_ELD_ADDR);
  5290. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5291. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5292. if (!eld[0])
  5293. return;
  5294. len = min_t(uint8_t, eld[2], len);
  5295. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5296. for (i = 0; i < len; i++)
  5297. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5298. i = I915_READ(G4X_AUD_CNTL_ST);
  5299. i |= eldv;
  5300. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5301. }
  5302. static void ironlake_write_eld(struct drm_connector *connector,
  5303. struct drm_crtc *crtc)
  5304. {
  5305. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5306. uint8_t *eld = connector->eld;
  5307. uint32_t eldv;
  5308. uint32_t i;
  5309. int len;
  5310. int hdmiw_hdmiedid;
  5311. int aud_cntl_st;
  5312. int aud_cntrl_st2;
  5313. if (HAS_PCH_IBX(connector->dev)) {
  5314. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
  5315. aud_cntl_st = IBX_AUD_CNTL_ST_A;
  5316. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5317. } else {
  5318. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
  5319. aud_cntl_st = CPT_AUD_CNTL_ST_A;
  5320. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5321. }
  5322. i = to_intel_crtc(crtc)->pipe;
  5323. hdmiw_hdmiedid += i * 0x100;
  5324. aud_cntl_st += i * 0x100;
  5325. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
  5326. i = I915_READ(aud_cntl_st);
  5327. i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
  5328. if (!i) {
  5329. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5330. /* operate blindly on all ports */
  5331. eldv = IBX_ELD_VALIDB;
  5332. eldv |= IBX_ELD_VALIDB << 4;
  5333. eldv |= IBX_ELD_VALIDB << 8;
  5334. } else {
  5335. DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
  5336. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5337. }
  5338. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5339. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5340. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5341. }
  5342. if (intel_eld_uptodate(connector,
  5343. aud_cntrl_st2, eldv,
  5344. aud_cntl_st, IBX_ELD_ADDRESS,
  5345. hdmiw_hdmiedid))
  5346. return;
  5347. i = I915_READ(aud_cntrl_st2);
  5348. i &= ~eldv;
  5349. I915_WRITE(aud_cntrl_st2, i);
  5350. if (!eld[0])
  5351. return;
  5352. i = I915_READ(aud_cntl_st);
  5353. i &= ~IBX_ELD_ADDRESS;
  5354. I915_WRITE(aud_cntl_st, i);
  5355. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5356. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5357. for (i = 0; i < len; i++)
  5358. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5359. i = I915_READ(aud_cntrl_st2);
  5360. i |= eldv;
  5361. I915_WRITE(aud_cntrl_st2, i);
  5362. }
  5363. void intel_write_eld(struct drm_encoder *encoder,
  5364. struct drm_display_mode *mode)
  5365. {
  5366. struct drm_crtc *crtc = encoder->crtc;
  5367. struct drm_connector *connector;
  5368. struct drm_device *dev = encoder->dev;
  5369. struct drm_i915_private *dev_priv = dev->dev_private;
  5370. connector = drm_select_eld(encoder, mode);
  5371. if (!connector)
  5372. return;
  5373. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5374. connector->base.id,
  5375. drm_get_connector_name(connector),
  5376. connector->encoder->base.id,
  5377. drm_get_encoder_name(connector->encoder));
  5378. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5379. if (dev_priv->display.write_eld)
  5380. dev_priv->display.write_eld(connector, crtc);
  5381. }
  5382. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5383. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5384. {
  5385. struct drm_device *dev = crtc->dev;
  5386. struct drm_i915_private *dev_priv = dev->dev_private;
  5387. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5388. int palreg = PALETTE(intel_crtc->pipe);
  5389. int i;
  5390. /* The clocks have to be on to load the palette. */
  5391. if (!crtc->enabled)
  5392. return;
  5393. /* use legacy palette for Ironlake */
  5394. if (HAS_PCH_SPLIT(dev))
  5395. palreg = LGC_PALETTE(intel_crtc->pipe);
  5396. for (i = 0; i < 256; i++) {
  5397. I915_WRITE(palreg + 4 * i,
  5398. (intel_crtc->lut_r[i] << 16) |
  5399. (intel_crtc->lut_g[i] << 8) |
  5400. intel_crtc->lut_b[i]);
  5401. }
  5402. }
  5403. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5404. {
  5405. struct drm_device *dev = crtc->dev;
  5406. struct drm_i915_private *dev_priv = dev->dev_private;
  5407. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5408. bool visible = base != 0;
  5409. u32 cntl;
  5410. if (intel_crtc->cursor_visible == visible)
  5411. return;
  5412. cntl = I915_READ(_CURACNTR);
  5413. if (visible) {
  5414. /* On these chipsets we can only modify the base whilst
  5415. * the cursor is disabled.
  5416. */
  5417. I915_WRITE(_CURABASE, base);
  5418. cntl &= ~(CURSOR_FORMAT_MASK);
  5419. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5420. cntl |= CURSOR_ENABLE |
  5421. CURSOR_GAMMA_ENABLE |
  5422. CURSOR_FORMAT_ARGB;
  5423. } else
  5424. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5425. I915_WRITE(_CURACNTR, cntl);
  5426. intel_crtc->cursor_visible = visible;
  5427. }
  5428. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5429. {
  5430. struct drm_device *dev = crtc->dev;
  5431. struct drm_i915_private *dev_priv = dev->dev_private;
  5432. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5433. int pipe = intel_crtc->pipe;
  5434. bool visible = base != 0;
  5435. if (intel_crtc->cursor_visible != visible) {
  5436. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5437. if (base) {
  5438. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5439. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5440. cntl |= pipe << 28; /* Connect to correct pipe */
  5441. } else {
  5442. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5443. cntl |= CURSOR_MODE_DISABLE;
  5444. }
  5445. I915_WRITE(CURCNTR(pipe), cntl);
  5446. intel_crtc->cursor_visible = visible;
  5447. }
  5448. /* and commit changes on next vblank */
  5449. I915_WRITE(CURBASE(pipe), base);
  5450. }
  5451. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5452. {
  5453. struct drm_device *dev = crtc->dev;
  5454. struct drm_i915_private *dev_priv = dev->dev_private;
  5455. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5456. int pipe = intel_crtc->pipe;
  5457. bool visible = base != 0;
  5458. if (intel_crtc->cursor_visible != visible) {
  5459. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5460. if (base) {
  5461. cntl &= ~CURSOR_MODE;
  5462. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5463. } else {
  5464. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5465. cntl |= CURSOR_MODE_DISABLE;
  5466. }
  5467. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5468. intel_crtc->cursor_visible = visible;
  5469. }
  5470. /* and commit changes on next vblank */
  5471. I915_WRITE(CURBASE_IVB(pipe), base);
  5472. }
  5473. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5474. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5475. bool on)
  5476. {
  5477. struct drm_device *dev = crtc->dev;
  5478. struct drm_i915_private *dev_priv = dev->dev_private;
  5479. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5480. int pipe = intel_crtc->pipe;
  5481. int x = intel_crtc->cursor_x;
  5482. int y = intel_crtc->cursor_y;
  5483. u32 base, pos;
  5484. bool visible;
  5485. pos = 0;
  5486. if (on && crtc->enabled && crtc->fb) {
  5487. base = intel_crtc->cursor_addr;
  5488. if (x > (int) crtc->fb->width)
  5489. base = 0;
  5490. if (y > (int) crtc->fb->height)
  5491. base = 0;
  5492. } else
  5493. base = 0;
  5494. if (x < 0) {
  5495. if (x + intel_crtc->cursor_width < 0)
  5496. base = 0;
  5497. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5498. x = -x;
  5499. }
  5500. pos |= x << CURSOR_X_SHIFT;
  5501. if (y < 0) {
  5502. if (y + intel_crtc->cursor_height < 0)
  5503. base = 0;
  5504. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5505. y = -y;
  5506. }
  5507. pos |= y << CURSOR_Y_SHIFT;
  5508. visible = base != 0;
  5509. if (!visible && !intel_crtc->cursor_visible)
  5510. return;
  5511. if (IS_IVYBRIDGE(dev)) {
  5512. I915_WRITE(CURPOS_IVB(pipe), pos);
  5513. ivb_update_cursor(crtc, base);
  5514. } else {
  5515. I915_WRITE(CURPOS(pipe), pos);
  5516. if (IS_845G(dev) || IS_I865G(dev))
  5517. i845_update_cursor(crtc, base);
  5518. else
  5519. i9xx_update_cursor(crtc, base);
  5520. }
  5521. if (visible)
  5522. intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
  5523. }
  5524. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5525. struct drm_file *file,
  5526. uint32_t handle,
  5527. uint32_t width, uint32_t height)
  5528. {
  5529. struct drm_device *dev = crtc->dev;
  5530. struct drm_i915_private *dev_priv = dev->dev_private;
  5531. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5532. struct drm_i915_gem_object *obj;
  5533. uint32_t addr;
  5534. int ret;
  5535. DRM_DEBUG_KMS("\n");
  5536. /* if we want to turn off the cursor ignore width and height */
  5537. if (!handle) {
  5538. DRM_DEBUG_KMS("cursor off\n");
  5539. addr = 0;
  5540. obj = NULL;
  5541. mutex_lock(&dev->struct_mutex);
  5542. goto finish;
  5543. }
  5544. /* Currently we only support 64x64 cursors */
  5545. if (width != 64 || height != 64) {
  5546. DRM_ERROR("we currently only support 64x64 cursors\n");
  5547. return -EINVAL;
  5548. }
  5549. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5550. if (&obj->base == NULL)
  5551. return -ENOENT;
  5552. if (obj->base.size < width * height * 4) {
  5553. DRM_ERROR("buffer is to small\n");
  5554. ret = -ENOMEM;
  5555. goto fail;
  5556. }
  5557. /* we only need to pin inside GTT if cursor is non-phy */
  5558. mutex_lock(&dev->struct_mutex);
  5559. if (!dev_priv->info->cursor_needs_physical) {
  5560. if (obj->tiling_mode) {
  5561. DRM_ERROR("cursor cannot be tiled\n");
  5562. ret = -EINVAL;
  5563. goto fail_locked;
  5564. }
  5565. ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
  5566. if (ret) {
  5567. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5568. goto fail_locked;
  5569. }
  5570. ret = i915_gem_object_put_fence(obj);
  5571. if (ret) {
  5572. DRM_ERROR("failed to release fence for cursor");
  5573. goto fail_unpin;
  5574. }
  5575. addr = obj->gtt_offset;
  5576. } else {
  5577. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5578. ret = i915_gem_attach_phys_object(dev, obj,
  5579. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5580. align);
  5581. if (ret) {
  5582. DRM_ERROR("failed to attach phys object\n");
  5583. goto fail_locked;
  5584. }
  5585. addr = obj->phys_obj->handle->busaddr;
  5586. }
  5587. if (IS_GEN2(dev))
  5588. I915_WRITE(CURSIZE, (height << 12) | width);
  5589. finish:
  5590. if (intel_crtc->cursor_bo) {
  5591. if (dev_priv->info->cursor_needs_physical) {
  5592. if (intel_crtc->cursor_bo != obj)
  5593. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5594. } else
  5595. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5596. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5597. }
  5598. mutex_unlock(&dev->struct_mutex);
  5599. intel_crtc->cursor_addr = addr;
  5600. intel_crtc->cursor_bo = obj;
  5601. intel_crtc->cursor_width = width;
  5602. intel_crtc->cursor_height = height;
  5603. intel_crtc_update_cursor(crtc, true);
  5604. return 0;
  5605. fail_unpin:
  5606. i915_gem_object_unpin(obj);
  5607. fail_locked:
  5608. mutex_unlock(&dev->struct_mutex);
  5609. fail:
  5610. drm_gem_object_unreference_unlocked(&obj->base);
  5611. return ret;
  5612. }
  5613. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5614. {
  5615. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5616. intel_crtc->cursor_x = x;
  5617. intel_crtc->cursor_y = y;
  5618. intel_crtc_update_cursor(crtc, true);
  5619. return 0;
  5620. }
  5621. /** Sets the color ramps on behalf of RandR */
  5622. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5623. u16 blue, int regno)
  5624. {
  5625. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5626. intel_crtc->lut_r[regno] = red >> 8;
  5627. intel_crtc->lut_g[regno] = green >> 8;
  5628. intel_crtc->lut_b[regno] = blue >> 8;
  5629. }
  5630. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5631. u16 *blue, int regno)
  5632. {
  5633. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5634. *red = intel_crtc->lut_r[regno] << 8;
  5635. *green = intel_crtc->lut_g[regno] << 8;
  5636. *blue = intel_crtc->lut_b[regno] << 8;
  5637. }
  5638. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5639. u16 *blue, uint32_t start, uint32_t size)
  5640. {
  5641. int end = (start + size > 256) ? 256 : start + size, i;
  5642. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5643. for (i = start; i < end; i++) {
  5644. intel_crtc->lut_r[i] = red[i] >> 8;
  5645. intel_crtc->lut_g[i] = green[i] >> 8;
  5646. intel_crtc->lut_b[i] = blue[i] >> 8;
  5647. }
  5648. intel_crtc_load_lut(crtc);
  5649. }
  5650. /**
  5651. * Get a pipe with a simple mode set on it for doing load-based monitor
  5652. * detection.
  5653. *
  5654. * It will be up to the load-detect code to adjust the pipe as appropriate for
  5655. * its requirements. The pipe will be connected to no other encoders.
  5656. *
  5657. * Currently this code will only succeed if there is a pipe with no encoders
  5658. * configured for it. In the future, it could choose to temporarily disable
  5659. * some outputs to free up a pipe for its use.
  5660. *
  5661. * \return crtc, or NULL if no pipes are available.
  5662. */
  5663. /* VESA 640x480x72Hz mode to set on the pipe */
  5664. static struct drm_display_mode load_detect_mode = {
  5665. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5666. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5667. };
  5668. static struct drm_framebuffer *
  5669. intel_framebuffer_create(struct drm_device *dev,
  5670. struct drm_mode_fb_cmd2 *mode_cmd,
  5671. struct drm_i915_gem_object *obj)
  5672. {
  5673. struct intel_framebuffer *intel_fb;
  5674. int ret;
  5675. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5676. if (!intel_fb) {
  5677. drm_gem_object_unreference_unlocked(&obj->base);
  5678. return ERR_PTR(-ENOMEM);
  5679. }
  5680. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5681. if (ret) {
  5682. drm_gem_object_unreference_unlocked(&obj->base);
  5683. kfree(intel_fb);
  5684. return ERR_PTR(ret);
  5685. }
  5686. return &intel_fb->base;
  5687. }
  5688. static u32
  5689. intel_framebuffer_pitch_for_width(int width, int bpp)
  5690. {
  5691. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5692. return ALIGN(pitch, 64);
  5693. }
  5694. static u32
  5695. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5696. {
  5697. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5698. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5699. }
  5700. static struct drm_framebuffer *
  5701. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5702. struct drm_display_mode *mode,
  5703. int depth, int bpp)
  5704. {
  5705. struct drm_i915_gem_object *obj;
  5706. struct drm_mode_fb_cmd2 mode_cmd;
  5707. obj = i915_gem_alloc_object(dev,
  5708. intel_framebuffer_size_for_mode(mode, bpp));
  5709. if (obj == NULL)
  5710. return ERR_PTR(-ENOMEM);
  5711. mode_cmd.width = mode->hdisplay;
  5712. mode_cmd.height = mode->vdisplay;
  5713. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5714. bpp);
  5715. mode_cmd.pixel_format = 0;
  5716. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5717. }
  5718. static struct drm_framebuffer *
  5719. mode_fits_in_fbdev(struct drm_device *dev,
  5720. struct drm_display_mode *mode)
  5721. {
  5722. struct drm_i915_private *dev_priv = dev->dev_private;
  5723. struct drm_i915_gem_object *obj;
  5724. struct drm_framebuffer *fb;
  5725. if (dev_priv->fbdev == NULL)
  5726. return NULL;
  5727. obj = dev_priv->fbdev->ifb.obj;
  5728. if (obj == NULL)
  5729. return NULL;
  5730. fb = &dev_priv->fbdev->ifb.base;
  5731. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5732. fb->bits_per_pixel))
  5733. return NULL;
  5734. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5735. return NULL;
  5736. return fb;
  5737. }
  5738. bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  5739. struct drm_connector *connector,
  5740. struct drm_display_mode *mode,
  5741. struct intel_load_detect_pipe *old)
  5742. {
  5743. struct intel_crtc *intel_crtc;
  5744. struct drm_crtc *possible_crtc;
  5745. struct drm_encoder *encoder = &intel_encoder->base;
  5746. struct drm_crtc *crtc = NULL;
  5747. struct drm_device *dev = encoder->dev;
  5748. struct drm_framebuffer *old_fb;
  5749. int i = -1;
  5750. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5751. connector->base.id, drm_get_connector_name(connector),
  5752. encoder->base.id, drm_get_encoder_name(encoder));
  5753. /*
  5754. * Algorithm gets a little messy:
  5755. *
  5756. * - if the connector already has an assigned crtc, use it (but make
  5757. * sure it's on first)
  5758. *
  5759. * - try to find the first unused crtc that can drive this connector,
  5760. * and use that if we find one
  5761. */
  5762. /* See if we already have a CRTC for this connector */
  5763. if (encoder->crtc) {
  5764. crtc = encoder->crtc;
  5765. intel_crtc = to_intel_crtc(crtc);
  5766. old->dpms_mode = intel_crtc->dpms_mode;
  5767. old->load_detect_temp = false;
  5768. /* Make sure the crtc and connector are running */
  5769. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  5770. struct drm_encoder_helper_funcs *encoder_funcs;
  5771. struct drm_crtc_helper_funcs *crtc_funcs;
  5772. crtc_funcs = crtc->helper_private;
  5773. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  5774. encoder_funcs = encoder->helper_private;
  5775. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  5776. }
  5777. return true;
  5778. }
  5779. /* Find an unused one (if possible) */
  5780. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5781. i++;
  5782. if (!(encoder->possible_crtcs & (1 << i)))
  5783. continue;
  5784. if (!possible_crtc->enabled) {
  5785. crtc = possible_crtc;
  5786. break;
  5787. }
  5788. }
  5789. /*
  5790. * If we didn't find an unused CRTC, don't use any.
  5791. */
  5792. if (!crtc) {
  5793. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5794. return false;
  5795. }
  5796. encoder->crtc = crtc;
  5797. connector->encoder = encoder;
  5798. intel_crtc = to_intel_crtc(crtc);
  5799. old->dpms_mode = intel_crtc->dpms_mode;
  5800. old->load_detect_temp = true;
  5801. old->release_fb = NULL;
  5802. if (!mode)
  5803. mode = &load_detect_mode;
  5804. old_fb = crtc->fb;
  5805. /* We need a framebuffer large enough to accommodate all accesses
  5806. * that the plane may generate whilst we perform load detection.
  5807. * We can not rely on the fbcon either being present (we get called
  5808. * during its initialisation to detect all boot displays, or it may
  5809. * not even exist) or that it is large enough to satisfy the
  5810. * requested mode.
  5811. */
  5812. crtc->fb = mode_fits_in_fbdev(dev, mode);
  5813. if (crtc->fb == NULL) {
  5814. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5815. crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5816. old->release_fb = crtc->fb;
  5817. } else
  5818. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5819. if (IS_ERR(crtc->fb)) {
  5820. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5821. crtc->fb = old_fb;
  5822. return false;
  5823. }
  5824. if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
  5825. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5826. if (old->release_fb)
  5827. old->release_fb->funcs->destroy(old->release_fb);
  5828. crtc->fb = old_fb;
  5829. return false;
  5830. }
  5831. /* let the connector get through one full cycle before testing */
  5832. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5833. return true;
  5834. }
  5835. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  5836. struct drm_connector *connector,
  5837. struct intel_load_detect_pipe *old)
  5838. {
  5839. struct drm_encoder *encoder = &intel_encoder->base;
  5840. struct drm_device *dev = encoder->dev;
  5841. struct drm_crtc *crtc = encoder->crtc;
  5842. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  5843. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  5844. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5845. connector->base.id, drm_get_connector_name(connector),
  5846. encoder->base.id, drm_get_encoder_name(encoder));
  5847. if (old->load_detect_temp) {
  5848. connector->encoder = NULL;
  5849. drm_helper_disable_unused_functions(dev);
  5850. if (old->release_fb)
  5851. old->release_fb->funcs->destroy(old->release_fb);
  5852. return;
  5853. }
  5854. /* Switch crtc and encoder back off if necessary */
  5855. if (old->dpms_mode != DRM_MODE_DPMS_ON) {
  5856. encoder_funcs->dpms(encoder, old->dpms_mode);
  5857. crtc_funcs->dpms(crtc, old->dpms_mode);
  5858. }
  5859. }
  5860. /* Returns the clock of the currently programmed mode of the given pipe. */
  5861. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5862. {
  5863. struct drm_i915_private *dev_priv = dev->dev_private;
  5864. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5865. int pipe = intel_crtc->pipe;
  5866. u32 dpll = I915_READ(DPLL(pipe));
  5867. u32 fp;
  5868. intel_clock_t clock;
  5869. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5870. fp = I915_READ(FP0(pipe));
  5871. else
  5872. fp = I915_READ(FP1(pipe));
  5873. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5874. if (IS_PINEVIEW(dev)) {
  5875. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5876. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5877. } else {
  5878. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5879. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5880. }
  5881. if (!IS_GEN2(dev)) {
  5882. if (IS_PINEVIEW(dev))
  5883. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5884. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5885. else
  5886. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5887. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5888. switch (dpll & DPLL_MODE_MASK) {
  5889. case DPLLB_MODE_DAC_SERIAL:
  5890. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5891. 5 : 10;
  5892. break;
  5893. case DPLLB_MODE_LVDS:
  5894. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5895. 7 : 14;
  5896. break;
  5897. default:
  5898. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5899. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5900. return 0;
  5901. }
  5902. /* XXX: Handle the 100Mhz refclk */
  5903. intel_clock(dev, 96000, &clock);
  5904. } else {
  5905. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5906. if (is_lvds) {
  5907. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5908. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5909. clock.p2 = 14;
  5910. if ((dpll & PLL_REF_INPUT_MASK) ==
  5911. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5912. /* XXX: might not be 66MHz */
  5913. intel_clock(dev, 66000, &clock);
  5914. } else
  5915. intel_clock(dev, 48000, &clock);
  5916. } else {
  5917. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5918. clock.p1 = 2;
  5919. else {
  5920. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5921. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5922. }
  5923. if (dpll & PLL_P2_DIVIDE_BY_4)
  5924. clock.p2 = 4;
  5925. else
  5926. clock.p2 = 2;
  5927. intel_clock(dev, 48000, &clock);
  5928. }
  5929. }
  5930. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5931. * i830PllIsValid() because it relies on the xf86_config connector
  5932. * configuration being accurate, which it isn't necessarily.
  5933. */
  5934. return clock.dot;
  5935. }
  5936. /** Returns the currently programmed mode of the given pipe. */
  5937. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5938. struct drm_crtc *crtc)
  5939. {
  5940. struct drm_i915_private *dev_priv = dev->dev_private;
  5941. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5942. int pipe = intel_crtc->pipe;
  5943. struct drm_display_mode *mode;
  5944. int htot = I915_READ(HTOTAL(pipe));
  5945. int hsync = I915_READ(HSYNC(pipe));
  5946. int vtot = I915_READ(VTOTAL(pipe));
  5947. int vsync = I915_READ(VSYNC(pipe));
  5948. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5949. if (!mode)
  5950. return NULL;
  5951. mode->clock = intel_crtc_clock_get(dev, crtc);
  5952. mode->hdisplay = (htot & 0xffff) + 1;
  5953. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5954. mode->hsync_start = (hsync & 0xffff) + 1;
  5955. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5956. mode->vdisplay = (vtot & 0xffff) + 1;
  5957. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5958. mode->vsync_start = (vsync & 0xffff) + 1;
  5959. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5960. drm_mode_set_name(mode);
  5961. drm_mode_set_crtcinfo(mode, 0);
  5962. return mode;
  5963. }
  5964. #define GPU_IDLE_TIMEOUT 500 /* ms */
  5965. /* When this timer fires, we've been idle for awhile */
  5966. static void intel_gpu_idle_timer(unsigned long arg)
  5967. {
  5968. struct drm_device *dev = (struct drm_device *)arg;
  5969. drm_i915_private_t *dev_priv = dev->dev_private;
  5970. if (!list_empty(&dev_priv->mm.active_list)) {
  5971. /* Still processing requests, so just re-arm the timer. */
  5972. mod_timer(&dev_priv->idle_timer, jiffies +
  5973. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  5974. return;
  5975. }
  5976. dev_priv->busy = false;
  5977. queue_work(dev_priv->wq, &dev_priv->idle_work);
  5978. }
  5979. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  5980. static void intel_crtc_idle_timer(unsigned long arg)
  5981. {
  5982. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  5983. struct drm_crtc *crtc = &intel_crtc->base;
  5984. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  5985. struct intel_framebuffer *intel_fb;
  5986. intel_fb = to_intel_framebuffer(crtc->fb);
  5987. if (intel_fb && intel_fb->obj->active) {
  5988. /* The framebuffer is still being accessed by the GPU. */
  5989. mod_timer(&intel_crtc->idle_timer, jiffies +
  5990. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  5991. return;
  5992. }
  5993. intel_crtc->busy = false;
  5994. queue_work(dev_priv->wq, &dev_priv->idle_work);
  5995. }
  5996. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5997. {
  5998. struct drm_device *dev = crtc->dev;
  5999. drm_i915_private_t *dev_priv = dev->dev_private;
  6000. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6001. int pipe = intel_crtc->pipe;
  6002. int dpll_reg = DPLL(pipe);
  6003. int dpll;
  6004. if (HAS_PCH_SPLIT(dev))
  6005. return;
  6006. if (!dev_priv->lvds_downclock_avail)
  6007. return;
  6008. dpll = I915_READ(dpll_reg);
  6009. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6010. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6011. /* Unlock panel regs */
  6012. I915_WRITE(PP_CONTROL,
  6013. I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
  6014. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6015. I915_WRITE(dpll_reg, dpll);
  6016. intel_wait_for_vblank(dev, pipe);
  6017. dpll = I915_READ(dpll_reg);
  6018. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6019. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6020. /* ...and lock them again */
  6021. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  6022. }
  6023. /* Schedule downclock */
  6024. mod_timer(&intel_crtc->idle_timer, jiffies +
  6025. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  6026. }
  6027. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6028. {
  6029. struct drm_device *dev = crtc->dev;
  6030. drm_i915_private_t *dev_priv = dev->dev_private;
  6031. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6032. int pipe = intel_crtc->pipe;
  6033. int dpll_reg = DPLL(pipe);
  6034. int dpll = I915_READ(dpll_reg);
  6035. if (HAS_PCH_SPLIT(dev))
  6036. return;
  6037. if (!dev_priv->lvds_downclock_avail)
  6038. return;
  6039. /*
  6040. * Since this is called by a timer, we should never get here in
  6041. * the manual case.
  6042. */
  6043. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6044. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6045. /* Unlock panel regs */
  6046. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  6047. PANEL_UNLOCK_REGS);
  6048. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6049. I915_WRITE(dpll_reg, dpll);
  6050. intel_wait_for_vblank(dev, pipe);
  6051. dpll = I915_READ(dpll_reg);
  6052. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6053. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6054. /* ...and lock them again */
  6055. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  6056. }
  6057. }
  6058. /**
  6059. * intel_idle_update - adjust clocks for idleness
  6060. * @work: work struct
  6061. *
  6062. * Either the GPU or display (or both) went idle. Check the busy status
  6063. * here and adjust the CRTC and GPU clocks as necessary.
  6064. */
  6065. static void intel_idle_update(struct work_struct *work)
  6066. {
  6067. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  6068. idle_work);
  6069. struct drm_device *dev = dev_priv->dev;
  6070. struct drm_crtc *crtc;
  6071. struct intel_crtc *intel_crtc;
  6072. if (!i915_powersave)
  6073. return;
  6074. mutex_lock(&dev->struct_mutex);
  6075. i915_update_gfx_val(dev_priv);
  6076. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6077. /* Skip inactive CRTCs */
  6078. if (!crtc->fb)
  6079. continue;
  6080. intel_crtc = to_intel_crtc(crtc);
  6081. if (!intel_crtc->busy)
  6082. intel_decrease_pllclock(crtc);
  6083. }
  6084. mutex_unlock(&dev->struct_mutex);
  6085. }
  6086. /**
  6087. * intel_mark_busy - mark the GPU and possibly the display busy
  6088. * @dev: drm device
  6089. * @obj: object we're operating on
  6090. *
  6091. * Callers can use this function to indicate that the GPU is busy processing
  6092. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  6093. * buffer), we'll also mark the display as busy, so we know to increase its
  6094. * clock frequency.
  6095. */
  6096. void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
  6097. {
  6098. drm_i915_private_t *dev_priv = dev->dev_private;
  6099. struct drm_crtc *crtc = NULL;
  6100. struct intel_framebuffer *intel_fb;
  6101. struct intel_crtc *intel_crtc;
  6102. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  6103. return;
  6104. if (!dev_priv->busy)
  6105. dev_priv->busy = true;
  6106. else
  6107. mod_timer(&dev_priv->idle_timer, jiffies +
  6108. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  6109. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6110. if (!crtc->fb)
  6111. continue;
  6112. intel_crtc = to_intel_crtc(crtc);
  6113. intel_fb = to_intel_framebuffer(crtc->fb);
  6114. if (intel_fb->obj == obj) {
  6115. if (!intel_crtc->busy) {
  6116. /* Non-busy -> busy, upclock */
  6117. intel_increase_pllclock(crtc);
  6118. intel_crtc->busy = true;
  6119. } else {
  6120. /* Busy -> busy, put off timer */
  6121. mod_timer(&intel_crtc->idle_timer, jiffies +
  6122. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  6123. }
  6124. }
  6125. }
  6126. }
  6127. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6128. {
  6129. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6130. struct drm_device *dev = crtc->dev;
  6131. struct intel_unpin_work *work;
  6132. unsigned long flags;
  6133. spin_lock_irqsave(&dev->event_lock, flags);
  6134. work = intel_crtc->unpin_work;
  6135. intel_crtc->unpin_work = NULL;
  6136. spin_unlock_irqrestore(&dev->event_lock, flags);
  6137. if (work) {
  6138. cancel_work_sync(&work->work);
  6139. kfree(work);
  6140. }
  6141. drm_crtc_cleanup(crtc);
  6142. kfree(intel_crtc);
  6143. }
  6144. static void intel_unpin_work_fn(struct work_struct *__work)
  6145. {
  6146. struct intel_unpin_work *work =
  6147. container_of(__work, struct intel_unpin_work, work);
  6148. mutex_lock(&work->dev->struct_mutex);
  6149. i915_gem_object_unpin(work->old_fb_obj);
  6150. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6151. drm_gem_object_unreference(&work->old_fb_obj->base);
  6152. intel_update_fbc(work->dev);
  6153. mutex_unlock(&work->dev->struct_mutex);
  6154. kfree(work);
  6155. }
  6156. static void do_intel_finish_page_flip(struct drm_device *dev,
  6157. struct drm_crtc *crtc)
  6158. {
  6159. drm_i915_private_t *dev_priv = dev->dev_private;
  6160. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6161. struct intel_unpin_work *work;
  6162. struct drm_i915_gem_object *obj;
  6163. struct drm_pending_vblank_event *e;
  6164. struct timeval tnow, tvbl;
  6165. unsigned long flags;
  6166. /* Ignore early vblank irqs */
  6167. if (intel_crtc == NULL)
  6168. return;
  6169. do_gettimeofday(&tnow);
  6170. spin_lock_irqsave(&dev->event_lock, flags);
  6171. work = intel_crtc->unpin_work;
  6172. if (work == NULL || !work->pending) {
  6173. spin_unlock_irqrestore(&dev->event_lock, flags);
  6174. return;
  6175. }
  6176. intel_crtc->unpin_work = NULL;
  6177. if (work->event) {
  6178. e = work->event;
  6179. e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
  6180. /* Called before vblank count and timestamps have
  6181. * been updated for the vblank interval of flip
  6182. * completion? Need to increment vblank count and
  6183. * add one videorefresh duration to returned timestamp
  6184. * to account for this. We assume this happened if we
  6185. * get called over 0.9 frame durations after the last
  6186. * timestamped vblank.
  6187. *
  6188. * This calculation can not be used with vrefresh rates
  6189. * below 5Hz (10Hz to be on the safe side) without
  6190. * promoting to 64 integers.
  6191. */
  6192. if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
  6193. 9 * crtc->framedur_ns) {
  6194. e->event.sequence++;
  6195. tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
  6196. crtc->framedur_ns);
  6197. }
  6198. e->event.tv_sec = tvbl.tv_sec;
  6199. e->event.tv_usec = tvbl.tv_usec;
  6200. list_add_tail(&e->base.link,
  6201. &e->base.file_priv->event_list);
  6202. wake_up_interruptible(&e->base.file_priv->event_wait);
  6203. }
  6204. drm_vblank_put(dev, intel_crtc->pipe);
  6205. spin_unlock_irqrestore(&dev->event_lock, flags);
  6206. obj = work->old_fb_obj;
  6207. atomic_clear_mask(1 << intel_crtc->plane,
  6208. &obj->pending_flip.counter);
  6209. if (atomic_read(&obj->pending_flip) == 0)
  6210. wake_up(&dev_priv->pending_flip_queue);
  6211. schedule_work(&work->work);
  6212. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6213. }
  6214. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6215. {
  6216. drm_i915_private_t *dev_priv = dev->dev_private;
  6217. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6218. do_intel_finish_page_flip(dev, crtc);
  6219. }
  6220. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6221. {
  6222. drm_i915_private_t *dev_priv = dev->dev_private;
  6223. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6224. do_intel_finish_page_flip(dev, crtc);
  6225. }
  6226. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6227. {
  6228. drm_i915_private_t *dev_priv = dev->dev_private;
  6229. struct intel_crtc *intel_crtc =
  6230. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6231. unsigned long flags;
  6232. spin_lock_irqsave(&dev->event_lock, flags);
  6233. if (intel_crtc->unpin_work) {
  6234. if ((++intel_crtc->unpin_work->pending) > 1)
  6235. DRM_ERROR("Prepared flip multiple times\n");
  6236. } else {
  6237. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  6238. }
  6239. spin_unlock_irqrestore(&dev->event_lock, flags);
  6240. }
  6241. static int intel_gen2_queue_flip(struct drm_device *dev,
  6242. struct drm_crtc *crtc,
  6243. struct drm_framebuffer *fb,
  6244. struct drm_i915_gem_object *obj)
  6245. {
  6246. struct drm_i915_private *dev_priv = dev->dev_private;
  6247. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6248. unsigned long offset;
  6249. u32 flip_mask;
  6250. int ret;
  6251. ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
  6252. if (ret)
  6253. goto out;
  6254. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  6255. offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
  6256. ret = BEGIN_LP_RING(6);
  6257. if (ret)
  6258. goto out;
  6259. /* Can't queue multiple flips, so wait for the previous
  6260. * one to finish before executing the next.
  6261. */
  6262. if (intel_crtc->plane)
  6263. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6264. else
  6265. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6266. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  6267. OUT_RING(MI_NOOP);
  6268. OUT_RING(MI_DISPLAY_FLIP |
  6269. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6270. OUT_RING(fb->pitches[0]);
  6271. OUT_RING(obj->gtt_offset + offset);
  6272. OUT_RING(0); /* aux display base address, unused */
  6273. ADVANCE_LP_RING();
  6274. out:
  6275. return ret;
  6276. }
  6277. static int intel_gen3_queue_flip(struct drm_device *dev,
  6278. struct drm_crtc *crtc,
  6279. struct drm_framebuffer *fb,
  6280. struct drm_i915_gem_object *obj)
  6281. {
  6282. struct drm_i915_private *dev_priv = dev->dev_private;
  6283. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6284. unsigned long offset;
  6285. u32 flip_mask;
  6286. int ret;
  6287. ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
  6288. if (ret)
  6289. goto out;
  6290. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  6291. offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
  6292. ret = BEGIN_LP_RING(6);
  6293. if (ret)
  6294. goto out;
  6295. if (intel_crtc->plane)
  6296. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6297. else
  6298. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6299. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  6300. OUT_RING(MI_NOOP);
  6301. OUT_RING(MI_DISPLAY_FLIP_I915 |
  6302. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6303. OUT_RING(fb->pitches[0]);
  6304. OUT_RING(obj->gtt_offset + offset);
  6305. OUT_RING(MI_NOOP);
  6306. ADVANCE_LP_RING();
  6307. out:
  6308. return ret;
  6309. }
  6310. static int intel_gen4_queue_flip(struct drm_device *dev,
  6311. struct drm_crtc *crtc,
  6312. struct drm_framebuffer *fb,
  6313. struct drm_i915_gem_object *obj)
  6314. {
  6315. struct drm_i915_private *dev_priv = dev->dev_private;
  6316. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6317. uint32_t pf, pipesrc;
  6318. int ret;
  6319. ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
  6320. if (ret)
  6321. goto out;
  6322. ret = BEGIN_LP_RING(4);
  6323. if (ret)
  6324. goto out;
  6325. /* i965+ uses the linear or tiled offsets from the
  6326. * Display Registers (which do not change across a page-flip)
  6327. * so we need only reprogram the base address.
  6328. */
  6329. OUT_RING(MI_DISPLAY_FLIP |
  6330. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6331. OUT_RING(fb->pitches[0]);
  6332. OUT_RING(obj->gtt_offset | obj->tiling_mode);
  6333. /* XXX Enabling the panel-fitter across page-flip is so far
  6334. * untested on non-native modes, so ignore it for now.
  6335. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6336. */
  6337. pf = 0;
  6338. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6339. OUT_RING(pf | pipesrc);
  6340. ADVANCE_LP_RING();
  6341. out:
  6342. return ret;
  6343. }
  6344. static int intel_gen6_queue_flip(struct drm_device *dev,
  6345. struct drm_crtc *crtc,
  6346. struct drm_framebuffer *fb,
  6347. struct drm_i915_gem_object *obj)
  6348. {
  6349. struct drm_i915_private *dev_priv = dev->dev_private;
  6350. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6351. uint32_t pf, pipesrc;
  6352. int ret;
  6353. ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
  6354. if (ret)
  6355. goto out;
  6356. ret = BEGIN_LP_RING(4);
  6357. if (ret)
  6358. goto out;
  6359. OUT_RING(MI_DISPLAY_FLIP |
  6360. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6361. OUT_RING(fb->pitches[0] | obj->tiling_mode);
  6362. OUT_RING(obj->gtt_offset);
  6363. pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6364. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6365. OUT_RING(pf | pipesrc);
  6366. ADVANCE_LP_RING();
  6367. out:
  6368. return ret;
  6369. }
  6370. /*
  6371. * On gen7 we currently use the blit ring because (in early silicon at least)
  6372. * the render ring doesn't give us interrpts for page flip completion, which
  6373. * means clients will hang after the first flip is queued. Fortunately the
  6374. * blit ring generates interrupts properly, so use it instead.
  6375. */
  6376. static int intel_gen7_queue_flip(struct drm_device *dev,
  6377. struct drm_crtc *crtc,
  6378. struct drm_framebuffer *fb,
  6379. struct drm_i915_gem_object *obj)
  6380. {
  6381. struct drm_i915_private *dev_priv = dev->dev_private;
  6382. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6383. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6384. int ret;
  6385. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6386. if (ret)
  6387. goto out;
  6388. ret = intel_ring_begin(ring, 4);
  6389. if (ret)
  6390. goto out;
  6391. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
  6392. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6393. intel_ring_emit(ring, (obj->gtt_offset));
  6394. intel_ring_emit(ring, (MI_NOOP));
  6395. intel_ring_advance(ring);
  6396. out:
  6397. return ret;
  6398. }
  6399. static int intel_default_queue_flip(struct drm_device *dev,
  6400. struct drm_crtc *crtc,
  6401. struct drm_framebuffer *fb,
  6402. struct drm_i915_gem_object *obj)
  6403. {
  6404. return -ENODEV;
  6405. }
  6406. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6407. struct drm_framebuffer *fb,
  6408. struct drm_pending_vblank_event *event)
  6409. {
  6410. struct drm_device *dev = crtc->dev;
  6411. struct drm_i915_private *dev_priv = dev->dev_private;
  6412. struct intel_framebuffer *intel_fb;
  6413. struct drm_i915_gem_object *obj;
  6414. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6415. struct intel_unpin_work *work;
  6416. unsigned long flags;
  6417. int ret;
  6418. work = kzalloc(sizeof *work, GFP_KERNEL);
  6419. if (work == NULL)
  6420. return -ENOMEM;
  6421. work->event = event;
  6422. work->dev = crtc->dev;
  6423. intel_fb = to_intel_framebuffer(crtc->fb);
  6424. work->old_fb_obj = intel_fb->obj;
  6425. INIT_WORK(&work->work, intel_unpin_work_fn);
  6426. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6427. if (ret)
  6428. goto free_work;
  6429. /* We borrow the event spin lock for protecting unpin_work */
  6430. spin_lock_irqsave(&dev->event_lock, flags);
  6431. if (intel_crtc->unpin_work) {
  6432. spin_unlock_irqrestore(&dev->event_lock, flags);
  6433. kfree(work);
  6434. drm_vblank_put(dev, intel_crtc->pipe);
  6435. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6436. return -EBUSY;
  6437. }
  6438. intel_crtc->unpin_work = work;
  6439. spin_unlock_irqrestore(&dev->event_lock, flags);
  6440. intel_fb = to_intel_framebuffer(fb);
  6441. obj = intel_fb->obj;
  6442. mutex_lock(&dev->struct_mutex);
  6443. /* Reference the objects for the scheduled work. */
  6444. drm_gem_object_reference(&work->old_fb_obj->base);
  6445. drm_gem_object_reference(&obj->base);
  6446. crtc->fb = fb;
  6447. work->pending_flip_obj = obj;
  6448. work->enable_stall_check = true;
  6449. /* Block clients from rendering to the new back buffer until
  6450. * the flip occurs and the object is no longer visible.
  6451. */
  6452. atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
  6453. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6454. if (ret)
  6455. goto cleanup_pending;
  6456. intel_disable_fbc(dev);
  6457. mutex_unlock(&dev->struct_mutex);
  6458. trace_i915_flip_request(intel_crtc->plane, obj);
  6459. return 0;
  6460. cleanup_pending:
  6461. atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
  6462. drm_gem_object_unreference(&work->old_fb_obj->base);
  6463. drm_gem_object_unreference(&obj->base);
  6464. mutex_unlock(&dev->struct_mutex);
  6465. spin_lock_irqsave(&dev->event_lock, flags);
  6466. intel_crtc->unpin_work = NULL;
  6467. spin_unlock_irqrestore(&dev->event_lock, flags);
  6468. drm_vblank_put(dev, intel_crtc->pipe);
  6469. free_work:
  6470. kfree(work);
  6471. return ret;
  6472. }
  6473. static void intel_sanitize_modesetting(struct drm_device *dev,
  6474. int pipe, int plane)
  6475. {
  6476. struct drm_i915_private *dev_priv = dev->dev_private;
  6477. u32 reg, val;
  6478. if (HAS_PCH_SPLIT(dev))
  6479. return;
  6480. /* Who knows what state these registers were left in by the BIOS or
  6481. * grub?
  6482. *
  6483. * If we leave the registers in a conflicting state (e.g. with the
  6484. * display plane reading from the other pipe than the one we intend
  6485. * to use) then when we attempt to teardown the active mode, we will
  6486. * not disable the pipes and planes in the correct order -- leaving
  6487. * a plane reading from a disabled pipe and possibly leading to
  6488. * undefined behaviour.
  6489. */
  6490. reg = DSPCNTR(plane);
  6491. val = I915_READ(reg);
  6492. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  6493. return;
  6494. if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
  6495. return;
  6496. /* This display plane is active and attached to the other CPU pipe. */
  6497. pipe = !pipe;
  6498. /* Disable the plane and wait for it to stop reading from the pipe. */
  6499. intel_disable_plane(dev_priv, plane, pipe);
  6500. intel_disable_pipe(dev_priv, pipe);
  6501. }
  6502. static void intel_crtc_reset(struct drm_crtc *crtc)
  6503. {
  6504. struct drm_device *dev = crtc->dev;
  6505. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6506. /* Reset flags back to the 'unknown' status so that they
  6507. * will be correctly set on the initial modeset.
  6508. */
  6509. intel_crtc->dpms_mode = -1;
  6510. /* We need to fix up any BIOS configuration that conflicts with
  6511. * our expectations.
  6512. */
  6513. intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
  6514. }
  6515. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6516. .dpms = intel_crtc_dpms,
  6517. .mode_fixup = intel_crtc_mode_fixup,
  6518. .mode_set = intel_crtc_mode_set,
  6519. .mode_set_base = intel_pipe_set_base,
  6520. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6521. .load_lut = intel_crtc_load_lut,
  6522. .disable = intel_crtc_disable,
  6523. };
  6524. static const struct drm_crtc_funcs intel_crtc_funcs = {
  6525. .reset = intel_crtc_reset,
  6526. .cursor_set = intel_crtc_cursor_set,
  6527. .cursor_move = intel_crtc_cursor_move,
  6528. .gamma_set = intel_crtc_gamma_set,
  6529. .set_config = drm_crtc_helper_set_config,
  6530. .destroy = intel_crtc_destroy,
  6531. .page_flip = intel_crtc_page_flip,
  6532. };
  6533. static void intel_crtc_init(struct drm_device *dev, int pipe)
  6534. {
  6535. drm_i915_private_t *dev_priv = dev->dev_private;
  6536. struct intel_crtc *intel_crtc;
  6537. int i;
  6538. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  6539. if (intel_crtc == NULL)
  6540. return;
  6541. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  6542. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  6543. for (i = 0; i < 256; i++) {
  6544. intel_crtc->lut_r[i] = i;
  6545. intel_crtc->lut_g[i] = i;
  6546. intel_crtc->lut_b[i] = i;
  6547. }
  6548. /* Swap pipes & planes for FBC on pre-965 */
  6549. intel_crtc->pipe = pipe;
  6550. intel_crtc->plane = pipe;
  6551. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  6552. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  6553. intel_crtc->plane = !pipe;
  6554. }
  6555. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  6556. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  6557. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  6558. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  6559. intel_crtc_reset(&intel_crtc->base);
  6560. intel_crtc->active = true; /* force the pipe off on setup_init_config */
  6561. intel_crtc->bpp = 24; /* default for pre-Ironlake */
  6562. if (HAS_PCH_SPLIT(dev)) {
  6563. if (pipe == 2 && IS_IVYBRIDGE(dev))
  6564. intel_crtc->no_pll = true;
  6565. intel_helper_funcs.prepare = ironlake_crtc_prepare;
  6566. intel_helper_funcs.commit = ironlake_crtc_commit;
  6567. } else {
  6568. intel_helper_funcs.prepare = i9xx_crtc_prepare;
  6569. intel_helper_funcs.commit = i9xx_crtc_commit;
  6570. }
  6571. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  6572. intel_crtc->busy = false;
  6573. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  6574. (unsigned long)intel_crtc);
  6575. }
  6576. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  6577. struct drm_file *file)
  6578. {
  6579. drm_i915_private_t *dev_priv = dev->dev_private;
  6580. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  6581. struct drm_mode_object *drmmode_obj;
  6582. struct intel_crtc *crtc;
  6583. if (!dev_priv) {
  6584. DRM_ERROR("called with no initialization\n");
  6585. return -EINVAL;
  6586. }
  6587. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  6588. DRM_MODE_OBJECT_CRTC);
  6589. if (!drmmode_obj) {
  6590. DRM_ERROR("no such CRTC id\n");
  6591. return -EINVAL;
  6592. }
  6593. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  6594. pipe_from_crtc_id->pipe = crtc->pipe;
  6595. return 0;
  6596. }
  6597. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  6598. {
  6599. struct intel_encoder *encoder;
  6600. int index_mask = 0;
  6601. int entry = 0;
  6602. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  6603. if (type_mask & encoder->clone_mask)
  6604. index_mask |= (1 << entry);
  6605. entry++;
  6606. }
  6607. return index_mask;
  6608. }
  6609. static bool has_edp_a(struct drm_device *dev)
  6610. {
  6611. struct drm_i915_private *dev_priv = dev->dev_private;
  6612. if (!IS_MOBILE(dev))
  6613. return false;
  6614. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  6615. return false;
  6616. if (IS_GEN5(dev) &&
  6617. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  6618. return false;
  6619. return true;
  6620. }
  6621. static void intel_setup_outputs(struct drm_device *dev)
  6622. {
  6623. struct drm_i915_private *dev_priv = dev->dev_private;
  6624. struct intel_encoder *encoder;
  6625. bool dpd_is_edp = false;
  6626. bool has_lvds = false;
  6627. if (IS_MOBILE(dev) && !IS_I830(dev))
  6628. has_lvds = intel_lvds_init(dev);
  6629. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  6630. /* disable the panel fitter on everything but LVDS */
  6631. I915_WRITE(PFIT_CONTROL, 0);
  6632. }
  6633. if (HAS_PCH_SPLIT(dev)) {
  6634. dpd_is_edp = intel_dpd_is_edp(dev);
  6635. if (has_edp_a(dev))
  6636. intel_dp_init(dev, DP_A);
  6637. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  6638. intel_dp_init(dev, PCH_DP_D);
  6639. }
  6640. intel_crt_init(dev);
  6641. if (HAS_PCH_SPLIT(dev)) {
  6642. int found;
  6643. if (I915_READ(HDMIB) & PORT_DETECTED) {
  6644. /* PCH SDVOB multiplex with HDMIB */
  6645. found = intel_sdvo_init(dev, PCH_SDVOB);
  6646. if (!found)
  6647. intel_hdmi_init(dev, HDMIB);
  6648. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  6649. intel_dp_init(dev, PCH_DP_B);
  6650. }
  6651. if (I915_READ(HDMIC) & PORT_DETECTED)
  6652. intel_hdmi_init(dev, HDMIC);
  6653. if (I915_READ(HDMID) & PORT_DETECTED)
  6654. intel_hdmi_init(dev, HDMID);
  6655. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  6656. intel_dp_init(dev, PCH_DP_C);
  6657. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  6658. intel_dp_init(dev, PCH_DP_D);
  6659. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  6660. bool found = false;
  6661. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  6662. DRM_DEBUG_KMS("probing SDVOB\n");
  6663. found = intel_sdvo_init(dev, SDVOB);
  6664. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  6665. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  6666. intel_hdmi_init(dev, SDVOB);
  6667. }
  6668. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  6669. DRM_DEBUG_KMS("probing DP_B\n");
  6670. intel_dp_init(dev, DP_B);
  6671. }
  6672. }
  6673. /* Before G4X SDVOC doesn't have its own detect register */
  6674. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  6675. DRM_DEBUG_KMS("probing SDVOC\n");
  6676. found = intel_sdvo_init(dev, SDVOC);
  6677. }
  6678. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  6679. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  6680. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  6681. intel_hdmi_init(dev, SDVOC);
  6682. }
  6683. if (SUPPORTS_INTEGRATED_DP(dev)) {
  6684. DRM_DEBUG_KMS("probing DP_C\n");
  6685. intel_dp_init(dev, DP_C);
  6686. }
  6687. }
  6688. if (SUPPORTS_INTEGRATED_DP(dev) &&
  6689. (I915_READ(DP_D) & DP_DETECTED)) {
  6690. DRM_DEBUG_KMS("probing DP_D\n");
  6691. intel_dp_init(dev, DP_D);
  6692. }
  6693. } else if (IS_GEN2(dev))
  6694. intel_dvo_init(dev);
  6695. if (SUPPORTS_TV(dev))
  6696. intel_tv_init(dev);
  6697. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  6698. encoder->base.possible_crtcs = encoder->crtc_mask;
  6699. encoder->base.possible_clones =
  6700. intel_encoder_clones(dev, encoder->clone_mask);
  6701. }
  6702. /* disable all the possible outputs/crtcs before entering KMS mode */
  6703. drm_helper_disable_unused_functions(dev);
  6704. if (HAS_PCH_SPLIT(dev))
  6705. ironlake_init_pch_refclk(dev);
  6706. }
  6707. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  6708. {
  6709. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  6710. drm_framebuffer_cleanup(fb);
  6711. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  6712. kfree(intel_fb);
  6713. }
  6714. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  6715. struct drm_file *file,
  6716. unsigned int *handle)
  6717. {
  6718. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  6719. struct drm_i915_gem_object *obj = intel_fb->obj;
  6720. return drm_gem_handle_create(file, &obj->base, handle);
  6721. }
  6722. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  6723. .destroy = intel_user_framebuffer_destroy,
  6724. .create_handle = intel_user_framebuffer_create_handle,
  6725. };
  6726. int intel_framebuffer_init(struct drm_device *dev,
  6727. struct intel_framebuffer *intel_fb,
  6728. struct drm_mode_fb_cmd2 *mode_cmd,
  6729. struct drm_i915_gem_object *obj)
  6730. {
  6731. int ret;
  6732. if (obj->tiling_mode == I915_TILING_Y)
  6733. return -EINVAL;
  6734. if (mode_cmd->pitches[0] & 63)
  6735. return -EINVAL;
  6736. switch (mode_cmd->pixel_format) {
  6737. case DRM_FORMAT_RGB332:
  6738. case DRM_FORMAT_RGB565:
  6739. case DRM_FORMAT_XRGB8888:
  6740. case DRM_FORMAT_ARGB8888:
  6741. case DRM_FORMAT_XRGB2101010:
  6742. case DRM_FORMAT_ARGB2101010:
  6743. /* RGB formats are common across chipsets */
  6744. break;
  6745. case DRM_FORMAT_YUYV:
  6746. case DRM_FORMAT_UYVY:
  6747. case DRM_FORMAT_YVYU:
  6748. case DRM_FORMAT_VYUY:
  6749. break;
  6750. default:
  6751. DRM_ERROR("unsupported pixel format\n");
  6752. return -EINVAL;
  6753. }
  6754. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  6755. if (ret) {
  6756. DRM_ERROR("framebuffer init failed %d\n", ret);
  6757. return ret;
  6758. }
  6759. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  6760. intel_fb->obj = obj;
  6761. return 0;
  6762. }
  6763. static struct drm_framebuffer *
  6764. intel_user_framebuffer_create(struct drm_device *dev,
  6765. struct drm_file *filp,
  6766. struct drm_mode_fb_cmd2 *mode_cmd)
  6767. {
  6768. struct drm_i915_gem_object *obj;
  6769. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  6770. mode_cmd->handles[0]));
  6771. if (&obj->base == NULL)
  6772. return ERR_PTR(-ENOENT);
  6773. return intel_framebuffer_create(dev, mode_cmd, obj);
  6774. }
  6775. static const struct drm_mode_config_funcs intel_mode_funcs = {
  6776. .fb_create = intel_user_framebuffer_create,
  6777. .output_poll_changed = intel_fb_output_poll_changed,
  6778. };
  6779. static struct drm_i915_gem_object *
  6780. intel_alloc_context_page(struct drm_device *dev)
  6781. {
  6782. struct drm_i915_gem_object *ctx;
  6783. int ret;
  6784. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  6785. ctx = i915_gem_alloc_object(dev, 4096);
  6786. if (!ctx) {
  6787. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  6788. return NULL;
  6789. }
  6790. ret = i915_gem_object_pin(ctx, 4096, true);
  6791. if (ret) {
  6792. DRM_ERROR("failed to pin power context: %d\n", ret);
  6793. goto err_unref;
  6794. }
  6795. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  6796. if (ret) {
  6797. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  6798. goto err_unpin;
  6799. }
  6800. return ctx;
  6801. err_unpin:
  6802. i915_gem_object_unpin(ctx);
  6803. err_unref:
  6804. drm_gem_object_unreference(&ctx->base);
  6805. mutex_unlock(&dev->struct_mutex);
  6806. return NULL;
  6807. }
  6808. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  6809. {
  6810. struct drm_i915_private *dev_priv = dev->dev_private;
  6811. u16 rgvswctl;
  6812. rgvswctl = I915_READ16(MEMSWCTL);
  6813. if (rgvswctl & MEMCTL_CMD_STS) {
  6814. DRM_DEBUG("gpu busy, RCS change rejected\n");
  6815. return false; /* still busy with another command */
  6816. }
  6817. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  6818. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  6819. I915_WRITE16(MEMSWCTL, rgvswctl);
  6820. POSTING_READ16(MEMSWCTL);
  6821. rgvswctl |= MEMCTL_CMD_STS;
  6822. I915_WRITE16(MEMSWCTL, rgvswctl);
  6823. return true;
  6824. }
  6825. void ironlake_enable_drps(struct drm_device *dev)
  6826. {
  6827. struct drm_i915_private *dev_priv = dev->dev_private;
  6828. u32 rgvmodectl = I915_READ(MEMMODECTL);
  6829. u8 fmax, fmin, fstart, vstart;
  6830. /* Enable temp reporting */
  6831. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  6832. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  6833. /* 100ms RC evaluation intervals */
  6834. I915_WRITE(RCUPEI, 100000);
  6835. I915_WRITE(RCDNEI, 100000);
  6836. /* Set max/min thresholds to 90ms and 80ms respectively */
  6837. I915_WRITE(RCBMAXAVG, 90000);
  6838. I915_WRITE(RCBMINAVG, 80000);
  6839. I915_WRITE(MEMIHYST, 1);
  6840. /* Set up min, max, and cur for interrupt handling */
  6841. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  6842. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  6843. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  6844. MEMMODE_FSTART_SHIFT;
  6845. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  6846. PXVFREQ_PX_SHIFT;
  6847. dev_priv->fmax = fmax; /* IPS callback will increase this */
  6848. dev_priv->fstart = fstart;
  6849. dev_priv->max_delay = fstart;
  6850. dev_priv->min_delay = fmin;
  6851. dev_priv->cur_delay = fstart;
  6852. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  6853. fmax, fmin, fstart);
  6854. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  6855. /*
  6856. * Interrupts will be enabled in ironlake_irq_postinstall
  6857. */
  6858. I915_WRITE(VIDSTART, vstart);
  6859. POSTING_READ(VIDSTART);
  6860. rgvmodectl |= MEMMODE_SWMODE_EN;
  6861. I915_WRITE(MEMMODECTL, rgvmodectl);
  6862. if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  6863. DRM_ERROR("stuck trying to change perf mode\n");
  6864. msleep(1);
  6865. ironlake_set_drps(dev, fstart);
  6866. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  6867. I915_READ(0x112e0);
  6868. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  6869. dev_priv->last_count2 = I915_READ(0x112f4);
  6870. getrawmonotonic(&dev_priv->last_time2);
  6871. }
  6872. void ironlake_disable_drps(struct drm_device *dev)
  6873. {
  6874. struct drm_i915_private *dev_priv = dev->dev_private;
  6875. u16 rgvswctl = I915_READ16(MEMSWCTL);
  6876. /* Ack interrupts, disable EFC interrupt */
  6877. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  6878. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  6879. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  6880. I915_WRITE(DEIIR, DE_PCU_EVENT);
  6881. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  6882. /* Go back to the starting frequency */
  6883. ironlake_set_drps(dev, dev_priv->fstart);
  6884. msleep(1);
  6885. rgvswctl |= MEMCTL_CMD_STS;
  6886. I915_WRITE(MEMSWCTL, rgvswctl);
  6887. msleep(1);
  6888. }
  6889. void gen6_set_rps(struct drm_device *dev, u8 val)
  6890. {
  6891. struct drm_i915_private *dev_priv = dev->dev_private;
  6892. u32 swreq;
  6893. swreq = (val & 0x3ff) << 25;
  6894. I915_WRITE(GEN6_RPNSWREQ, swreq);
  6895. }
  6896. void gen6_disable_rps(struct drm_device *dev)
  6897. {
  6898. struct drm_i915_private *dev_priv = dev->dev_private;
  6899. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  6900. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  6901. I915_WRITE(GEN6_PMIER, 0);
  6902. /* Complete PM interrupt masking here doesn't race with the rps work
  6903. * item again unmasking PM interrupts because that is using a different
  6904. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  6905. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  6906. spin_lock_irq(&dev_priv->rps_lock);
  6907. dev_priv->pm_iir = 0;
  6908. spin_unlock_irq(&dev_priv->rps_lock);
  6909. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  6910. }
  6911. static unsigned long intel_pxfreq(u32 vidfreq)
  6912. {
  6913. unsigned long freq;
  6914. int div = (vidfreq & 0x3f0000) >> 16;
  6915. int post = (vidfreq & 0x3000) >> 12;
  6916. int pre = (vidfreq & 0x7);
  6917. if (!pre)
  6918. return 0;
  6919. freq = ((div * 133333) / ((1<<post) * pre));
  6920. return freq;
  6921. }
  6922. void intel_init_emon(struct drm_device *dev)
  6923. {
  6924. struct drm_i915_private *dev_priv = dev->dev_private;
  6925. u32 lcfuse;
  6926. u8 pxw[16];
  6927. int i;
  6928. /* Disable to program */
  6929. I915_WRITE(ECR, 0);
  6930. POSTING_READ(ECR);
  6931. /* Program energy weights for various events */
  6932. I915_WRITE(SDEW, 0x15040d00);
  6933. I915_WRITE(CSIEW0, 0x007f0000);
  6934. I915_WRITE(CSIEW1, 0x1e220004);
  6935. I915_WRITE(CSIEW2, 0x04000004);
  6936. for (i = 0; i < 5; i++)
  6937. I915_WRITE(PEW + (i * 4), 0);
  6938. for (i = 0; i < 3; i++)
  6939. I915_WRITE(DEW + (i * 4), 0);
  6940. /* Program P-state weights to account for frequency power adjustment */
  6941. for (i = 0; i < 16; i++) {
  6942. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  6943. unsigned long freq = intel_pxfreq(pxvidfreq);
  6944. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  6945. PXVFREQ_PX_SHIFT;
  6946. unsigned long val;
  6947. val = vid * vid;
  6948. val *= (freq / 1000);
  6949. val *= 255;
  6950. val /= (127*127*900);
  6951. if (val > 0xff)
  6952. DRM_ERROR("bad pxval: %ld\n", val);
  6953. pxw[i] = val;
  6954. }
  6955. /* Render standby states get 0 weight */
  6956. pxw[14] = 0;
  6957. pxw[15] = 0;
  6958. for (i = 0; i < 4; i++) {
  6959. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  6960. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  6961. I915_WRITE(PXW + (i * 4), val);
  6962. }
  6963. /* Adjust magic regs to magic values (more experimental results) */
  6964. I915_WRITE(OGW0, 0);
  6965. I915_WRITE(OGW1, 0);
  6966. I915_WRITE(EG0, 0x00007f00);
  6967. I915_WRITE(EG1, 0x0000000e);
  6968. I915_WRITE(EG2, 0x000e0000);
  6969. I915_WRITE(EG3, 0x68000300);
  6970. I915_WRITE(EG4, 0x42000000);
  6971. I915_WRITE(EG5, 0x00140031);
  6972. I915_WRITE(EG6, 0);
  6973. I915_WRITE(EG7, 0);
  6974. for (i = 0; i < 8; i++)
  6975. I915_WRITE(PXWL + (i * 4), 0);
  6976. /* Enable PMON + select events */
  6977. I915_WRITE(ECR, 0x80000019);
  6978. lcfuse = I915_READ(LCFUSE02);
  6979. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  6980. }
  6981. static bool intel_enable_rc6(struct drm_device *dev)
  6982. {
  6983. /*
  6984. * Respect the kernel parameter if it is set
  6985. */
  6986. if (i915_enable_rc6 >= 0)
  6987. return i915_enable_rc6;
  6988. /*
  6989. * Disable RC6 on Ironlake
  6990. */
  6991. if (INTEL_INFO(dev)->gen == 5)
  6992. return 0;
  6993. /*
  6994. * Enable rc6 on Sandybridge if DMA remapping is disabled
  6995. */
  6996. if (INTEL_INFO(dev)->gen == 6) {
  6997. DRM_DEBUG_DRIVER("Sandybridge: intel_iommu_enabled %s -- RC6 %sabled\n",
  6998. intel_iommu_enabled ? "true" : "false",
  6999. !intel_iommu_enabled ? "en" : "dis");
  7000. return !intel_iommu_enabled;
  7001. }
  7002. DRM_DEBUG_DRIVER("RC6 enabled\n");
  7003. return 1;
  7004. }
  7005. void gen6_enable_rps(struct drm_i915_private *dev_priv)
  7006. {
  7007. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  7008. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  7009. u32 pcu_mbox, rc6_mask = 0;
  7010. int cur_freq, min_freq, max_freq;
  7011. int i;
  7012. /* Here begins a magic sequence of register writes to enable
  7013. * auto-downclocking.
  7014. *
  7015. * Perhaps there might be some value in exposing these to
  7016. * userspace...
  7017. */
  7018. I915_WRITE(GEN6_RC_STATE, 0);
  7019. mutex_lock(&dev_priv->dev->struct_mutex);
  7020. gen6_gt_force_wake_get(dev_priv);
  7021. /* disable the counters and set deterministic thresholds */
  7022. I915_WRITE(GEN6_RC_CONTROL, 0);
  7023. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  7024. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  7025. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  7026. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  7027. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  7028. for (i = 0; i < I915_NUM_RINGS; i++)
  7029. I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
  7030. I915_WRITE(GEN6_RC_SLEEP, 0);
  7031. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  7032. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  7033. I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
  7034. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  7035. if (intel_enable_rc6(dev_priv->dev))
  7036. rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
  7037. GEN6_RC_CTL_RC6_ENABLE;
  7038. I915_WRITE(GEN6_RC_CONTROL,
  7039. rc6_mask |
  7040. GEN6_RC_CTL_EI_MODE(1) |
  7041. GEN6_RC_CTL_HW_ENABLE);
  7042. I915_WRITE(GEN6_RPNSWREQ,
  7043. GEN6_FREQUENCY(10) |
  7044. GEN6_OFFSET(0) |
  7045. GEN6_AGGRESSIVE_TURBO);
  7046. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  7047. GEN6_FREQUENCY(12));
  7048. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  7049. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  7050. 18 << 24 |
  7051. 6 << 16);
  7052. I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
  7053. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
  7054. I915_WRITE(GEN6_RP_UP_EI, 100000);
  7055. I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
  7056. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  7057. I915_WRITE(GEN6_RP_CONTROL,
  7058. GEN6_RP_MEDIA_TURBO |
  7059. GEN6_RP_MEDIA_HW_MODE |
  7060. GEN6_RP_MEDIA_IS_GFX |
  7061. GEN6_RP_ENABLE |
  7062. GEN6_RP_UP_BUSY_AVG |
  7063. GEN6_RP_DOWN_IDLE_CONT);
  7064. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  7065. 500))
  7066. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  7067. I915_WRITE(GEN6_PCODE_DATA, 0);
  7068. I915_WRITE(GEN6_PCODE_MAILBOX,
  7069. GEN6_PCODE_READY |
  7070. GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
  7071. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  7072. 500))
  7073. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  7074. min_freq = (rp_state_cap & 0xff0000) >> 16;
  7075. max_freq = rp_state_cap & 0xff;
  7076. cur_freq = (gt_perf_status & 0xff00) >> 8;
  7077. /* Check for overclock support */
  7078. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  7079. 500))
  7080. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  7081. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
  7082. pcu_mbox = I915_READ(GEN6_PCODE_DATA);
  7083. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  7084. 500))
  7085. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  7086. if (pcu_mbox & (1<<31)) { /* OC supported */
  7087. max_freq = pcu_mbox & 0xff;
  7088. DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
  7089. }
  7090. /* In units of 100MHz */
  7091. dev_priv->max_delay = max_freq;
  7092. dev_priv->min_delay = min_freq;
  7093. dev_priv->cur_delay = cur_freq;
  7094. /* requires MSI enabled */
  7095. I915_WRITE(GEN6_PMIER,
  7096. GEN6_PM_MBOX_EVENT |
  7097. GEN6_PM_THERMAL_EVENT |
  7098. GEN6_PM_RP_DOWN_TIMEOUT |
  7099. GEN6_PM_RP_UP_THRESHOLD |
  7100. GEN6_PM_RP_DOWN_THRESHOLD |
  7101. GEN6_PM_RP_UP_EI_EXPIRED |
  7102. GEN6_PM_RP_DOWN_EI_EXPIRED);
  7103. spin_lock_irq(&dev_priv->rps_lock);
  7104. WARN_ON(dev_priv->pm_iir != 0);
  7105. I915_WRITE(GEN6_PMIMR, 0);
  7106. spin_unlock_irq(&dev_priv->rps_lock);
  7107. /* enable all PM interrupts */
  7108. I915_WRITE(GEN6_PMINTRMSK, 0);
  7109. gen6_gt_force_wake_put(dev_priv);
  7110. mutex_unlock(&dev_priv->dev->struct_mutex);
  7111. }
  7112. void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
  7113. {
  7114. int min_freq = 15;
  7115. int gpu_freq, ia_freq, max_ia_freq;
  7116. int scaling_factor = 180;
  7117. max_ia_freq = cpufreq_quick_get_max(0);
  7118. /*
  7119. * Default to measured freq if none found, PCU will ensure we don't go
  7120. * over
  7121. */
  7122. if (!max_ia_freq)
  7123. max_ia_freq = tsc_khz;
  7124. /* Convert from kHz to MHz */
  7125. max_ia_freq /= 1000;
  7126. mutex_lock(&dev_priv->dev->struct_mutex);
  7127. /*
  7128. * For each potential GPU frequency, load a ring frequency we'd like
  7129. * to use for memory access. We do this by specifying the IA frequency
  7130. * the PCU should use as a reference to determine the ring frequency.
  7131. */
  7132. for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
  7133. gpu_freq--) {
  7134. int diff = dev_priv->max_delay - gpu_freq;
  7135. /*
  7136. * For GPU frequencies less than 750MHz, just use the lowest
  7137. * ring freq.
  7138. */
  7139. if (gpu_freq < min_freq)
  7140. ia_freq = 800;
  7141. else
  7142. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  7143. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  7144. I915_WRITE(GEN6_PCODE_DATA,
  7145. (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
  7146. gpu_freq);
  7147. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  7148. GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
  7149. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  7150. GEN6_PCODE_READY) == 0, 10)) {
  7151. DRM_ERROR("pcode write of freq table timed out\n");
  7152. continue;
  7153. }
  7154. }
  7155. mutex_unlock(&dev_priv->dev->struct_mutex);
  7156. }
  7157. static void ironlake_init_clock_gating(struct drm_device *dev)
  7158. {
  7159. struct drm_i915_private *dev_priv = dev->dev_private;
  7160. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  7161. /* Required for FBC */
  7162. dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
  7163. DPFCRUNIT_CLOCK_GATE_DISABLE |
  7164. DPFDUNIT_CLOCK_GATE_DISABLE;
  7165. /* Required for CxSR */
  7166. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  7167. I915_WRITE(PCH_3DCGDIS0,
  7168. MARIUNIT_CLOCK_GATE_DISABLE |
  7169. SVSMUNIT_CLOCK_GATE_DISABLE);
  7170. I915_WRITE(PCH_3DCGDIS1,
  7171. VFMUNIT_CLOCK_GATE_DISABLE);
  7172. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  7173. /*
  7174. * According to the spec the following bits should be set in
  7175. * order to enable memory self-refresh
  7176. * The bit 22/21 of 0x42004
  7177. * The bit 5 of 0x42020
  7178. * The bit 15 of 0x45000
  7179. */
  7180. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  7181. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  7182. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  7183. I915_WRITE(ILK_DSPCLK_GATE,
  7184. (I915_READ(ILK_DSPCLK_GATE) |
  7185. ILK_DPARB_CLK_GATE));
  7186. I915_WRITE(DISP_ARB_CTL,
  7187. (I915_READ(DISP_ARB_CTL) |
  7188. DISP_FBC_WM_DIS));
  7189. I915_WRITE(WM3_LP_ILK, 0);
  7190. I915_WRITE(WM2_LP_ILK, 0);
  7191. I915_WRITE(WM1_LP_ILK, 0);
  7192. /*
  7193. * Based on the document from hardware guys the following bits
  7194. * should be set unconditionally in order to enable FBC.
  7195. * The bit 22 of 0x42000
  7196. * The bit 22 of 0x42004
  7197. * The bit 7,8,9 of 0x42020.
  7198. */
  7199. if (IS_IRONLAKE_M(dev)) {
  7200. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  7201. I915_READ(ILK_DISPLAY_CHICKEN1) |
  7202. ILK_FBCQ_DIS);
  7203. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  7204. I915_READ(ILK_DISPLAY_CHICKEN2) |
  7205. ILK_DPARB_GATE);
  7206. I915_WRITE(ILK_DSPCLK_GATE,
  7207. I915_READ(ILK_DSPCLK_GATE) |
  7208. ILK_DPFC_DIS1 |
  7209. ILK_DPFC_DIS2 |
  7210. ILK_CLK_FBC);
  7211. }
  7212. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  7213. I915_READ(ILK_DISPLAY_CHICKEN2) |
  7214. ILK_ELPIN_409_SELECT);
  7215. I915_WRITE(_3D_CHICKEN2,
  7216. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  7217. _3D_CHICKEN2_WM_READ_PIPELINED);
  7218. }
  7219. static void gen6_init_clock_gating(struct drm_device *dev)
  7220. {
  7221. struct drm_i915_private *dev_priv = dev->dev_private;
  7222. int pipe;
  7223. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  7224. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  7225. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  7226. I915_READ(ILK_DISPLAY_CHICKEN2) |
  7227. ILK_ELPIN_409_SELECT);
  7228. I915_WRITE(WM3_LP_ILK, 0);
  7229. I915_WRITE(WM2_LP_ILK, 0);
  7230. I915_WRITE(WM1_LP_ILK, 0);
  7231. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  7232. * gating disable must be set. Failure to set it results in
  7233. * flickering pixels due to Z write ordering failures after
  7234. * some amount of runtime in the Mesa "fire" demo, and Unigine
  7235. * Sanctuary and Tropics, and apparently anything else with
  7236. * alpha test or pixel discard.
  7237. *
  7238. * According to the spec, bit 11 (RCCUNIT) must also be set,
  7239. * but we didn't debug actual testcases to find it out.
  7240. */
  7241. I915_WRITE(GEN6_UCGCTL2,
  7242. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  7243. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  7244. /*
  7245. * According to the spec the following bits should be
  7246. * set in order to enable memory self-refresh and fbc:
  7247. * The bit21 and bit22 of 0x42000
  7248. * The bit21 and bit22 of 0x42004
  7249. * The bit5 and bit7 of 0x42020
  7250. * The bit14 of 0x70180
  7251. * The bit14 of 0x71180
  7252. */
  7253. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  7254. I915_READ(ILK_DISPLAY_CHICKEN1) |
  7255. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  7256. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  7257. I915_READ(ILK_DISPLAY_CHICKEN2) |
  7258. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  7259. I915_WRITE(ILK_DSPCLK_GATE,
  7260. I915_READ(ILK_DSPCLK_GATE) |
  7261. ILK_DPARB_CLK_GATE |
  7262. ILK_DPFD_CLK_GATE);
  7263. for_each_pipe(pipe) {
  7264. I915_WRITE(DSPCNTR(pipe),
  7265. I915_READ(DSPCNTR(pipe)) |
  7266. DISPPLANE_TRICKLE_FEED_DISABLE);
  7267. intel_flush_display_plane(dev_priv, pipe);
  7268. }
  7269. }
  7270. static void ivybridge_init_clock_gating(struct drm_device *dev)
  7271. {
  7272. struct drm_i915_private *dev_priv = dev->dev_private;
  7273. int pipe;
  7274. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  7275. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  7276. I915_WRITE(WM3_LP_ILK, 0);
  7277. I915_WRITE(WM2_LP_ILK, 0);
  7278. I915_WRITE(WM1_LP_ILK, 0);
  7279. I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
  7280. I915_WRITE(IVB_CHICKEN3,
  7281. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  7282. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  7283. for_each_pipe(pipe) {
  7284. I915_WRITE(DSPCNTR(pipe),
  7285. I915_READ(DSPCNTR(pipe)) |
  7286. DISPPLANE_TRICKLE_FEED_DISABLE);
  7287. intel_flush_display_plane(dev_priv, pipe);
  7288. }
  7289. }
  7290. static void g4x_init_clock_gating(struct drm_device *dev)
  7291. {
  7292. struct drm_i915_private *dev_priv = dev->dev_private;
  7293. uint32_t dspclk_gate;
  7294. I915_WRITE(RENCLK_GATE_D1, 0);
  7295. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  7296. GS_UNIT_CLOCK_GATE_DISABLE |
  7297. CL_UNIT_CLOCK_GATE_DISABLE);
  7298. I915_WRITE(RAMCLK_GATE_D, 0);
  7299. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  7300. OVRUNIT_CLOCK_GATE_DISABLE |
  7301. OVCUNIT_CLOCK_GATE_DISABLE;
  7302. if (IS_GM45(dev))
  7303. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  7304. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  7305. }
  7306. static void crestline_init_clock_gating(struct drm_device *dev)
  7307. {
  7308. struct drm_i915_private *dev_priv = dev->dev_private;
  7309. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  7310. I915_WRITE(RENCLK_GATE_D2, 0);
  7311. I915_WRITE(DSPCLK_GATE_D, 0);
  7312. I915_WRITE(RAMCLK_GATE_D, 0);
  7313. I915_WRITE16(DEUC, 0);
  7314. }
  7315. static void broadwater_init_clock_gating(struct drm_device *dev)
  7316. {
  7317. struct drm_i915_private *dev_priv = dev->dev_private;
  7318. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  7319. I965_RCC_CLOCK_GATE_DISABLE |
  7320. I965_RCPB_CLOCK_GATE_DISABLE |
  7321. I965_ISC_CLOCK_GATE_DISABLE |
  7322. I965_FBC_CLOCK_GATE_DISABLE);
  7323. I915_WRITE(RENCLK_GATE_D2, 0);
  7324. }
  7325. static void gen3_init_clock_gating(struct drm_device *dev)
  7326. {
  7327. struct drm_i915_private *dev_priv = dev->dev_private;
  7328. u32 dstate = I915_READ(D_STATE);
  7329. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  7330. DSTATE_DOT_CLOCK_GATING;
  7331. I915_WRITE(D_STATE, dstate);
  7332. }
  7333. static void i85x_init_clock_gating(struct drm_device *dev)
  7334. {
  7335. struct drm_i915_private *dev_priv = dev->dev_private;
  7336. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  7337. }
  7338. static void i830_init_clock_gating(struct drm_device *dev)
  7339. {
  7340. struct drm_i915_private *dev_priv = dev->dev_private;
  7341. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  7342. }
  7343. static void ibx_init_clock_gating(struct drm_device *dev)
  7344. {
  7345. struct drm_i915_private *dev_priv = dev->dev_private;
  7346. /*
  7347. * On Ibex Peak and Cougar Point, we need to disable clock
  7348. * gating for the panel power sequencer or it will fail to
  7349. * start up when no ports are active.
  7350. */
  7351. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  7352. }
  7353. static void cpt_init_clock_gating(struct drm_device *dev)
  7354. {
  7355. struct drm_i915_private *dev_priv = dev->dev_private;
  7356. int pipe;
  7357. /*
  7358. * On Ibex Peak and Cougar Point, we need to disable clock
  7359. * gating for the panel power sequencer or it will fail to
  7360. * start up when no ports are active.
  7361. */
  7362. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  7363. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  7364. DPLS_EDP_PPS_FIX_DIS);
  7365. /* Without this, mode sets may fail silently on FDI */
  7366. for_each_pipe(pipe)
  7367. I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
  7368. }
  7369. static void ironlake_teardown_rc6(struct drm_device *dev)
  7370. {
  7371. struct drm_i915_private *dev_priv = dev->dev_private;
  7372. if (dev_priv->renderctx) {
  7373. i915_gem_object_unpin(dev_priv->renderctx);
  7374. drm_gem_object_unreference(&dev_priv->renderctx->base);
  7375. dev_priv->renderctx = NULL;
  7376. }
  7377. if (dev_priv->pwrctx) {
  7378. i915_gem_object_unpin(dev_priv->pwrctx);
  7379. drm_gem_object_unreference(&dev_priv->pwrctx->base);
  7380. dev_priv->pwrctx = NULL;
  7381. }
  7382. }
  7383. static void ironlake_disable_rc6(struct drm_device *dev)
  7384. {
  7385. struct drm_i915_private *dev_priv = dev->dev_private;
  7386. if (I915_READ(PWRCTXA)) {
  7387. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  7388. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  7389. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  7390. 50);
  7391. I915_WRITE(PWRCTXA, 0);
  7392. POSTING_READ(PWRCTXA);
  7393. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  7394. POSTING_READ(RSTDBYCTL);
  7395. }
  7396. ironlake_teardown_rc6(dev);
  7397. }
  7398. static int ironlake_setup_rc6(struct drm_device *dev)
  7399. {
  7400. struct drm_i915_private *dev_priv = dev->dev_private;
  7401. if (dev_priv->renderctx == NULL)
  7402. dev_priv->renderctx = intel_alloc_context_page(dev);
  7403. if (!dev_priv->renderctx)
  7404. return -ENOMEM;
  7405. if (dev_priv->pwrctx == NULL)
  7406. dev_priv->pwrctx = intel_alloc_context_page(dev);
  7407. if (!dev_priv->pwrctx) {
  7408. ironlake_teardown_rc6(dev);
  7409. return -ENOMEM;
  7410. }
  7411. return 0;
  7412. }
  7413. void ironlake_enable_rc6(struct drm_device *dev)
  7414. {
  7415. struct drm_i915_private *dev_priv = dev->dev_private;
  7416. int ret;
  7417. /* rc6 disabled by default due to repeated reports of hanging during
  7418. * boot and resume.
  7419. */
  7420. if (!intel_enable_rc6(dev))
  7421. return;
  7422. mutex_lock(&dev->struct_mutex);
  7423. ret = ironlake_setup_rc6(dev);
  7424. if (ret) {
  7425. mutex_unlock(&dev->struct_mutex);
  7426. return;
  7427. }
  7428. /*
  7429. * GPU can automatically power down the render unit if given a page
  7430. * to save state.
  7431. */
  7432. ret = BEGIN_LP_RING(6);
  7433. if (ret) {
  7434. ironlake_teardown_rc6(dev);
  7435. mutex_unlock(&dev->struct_mutex);
  7436. return;
  7437. }
  7438. OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  7439. OUT_RING(MI_SET_CONTEXT);
  7440. OUT_RING(dev_priv->renderctx->gtt_offset |
  7441. MI_MM_SPACE_GTT |
  7442. MI_SAVE_EXT_STATE_EN |
  7443. MI_RESTORE_EXT_STATE_EN |
  7444. MI_RESTORE_INHIBIT);
  7445. OUT_RING(MI_SUSPEND_FLUSH);
  7446. OUT_RING(MI_NOOP);
  7447. OUT_RING(MI_FLUSH);
  7448. ADVANCE_LP_RING();
  7449. /*
  7450. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  7451. * does an implicit flush, combined with MI_FLUSH above, it should be
  7452. * safe to assume that renderctx is valid
  7453. */
  7454. ret = intel_wait_ring_idle(LP_RING(dev_priv));
  7455. if (ret) {
  7456. DRM_ERROR("failed to enable ironlake power power savings\n");
  7457. ironlake_teardown_rc6(dev);
  7458. mutex_unlock(&dev->struct_mutex);
  7459. return;
  7460. }
  7461. I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
  7462. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  7463. mutex_unlock(&dev->struct_mutex);
  7464. }
  7465. void intel_init_clock_gating(struct drm_device *dev)
  7466. {
  7467. struct drm_i915_private *dev_priv = dev->dev_private;
  7468. dev_priv->display.init_clock_gating(dev);
  7469. if (dev_priv->display.init_pch_clock_gating)
  7470. dev_priv->display.init_pch_clock_gating(dev);
  7471. }
  7472. /* Set up chip specific display functions */
  7473. static void intel_init_display(struct drm_device *dev)
  7474. {
  7475. struct drm_i915_private *dev_priv = dev->dev_private;
  7476. /* We always want a DPMS function */
  7477. if (HAS_PCH_SPLIT(dev)) {
  7478. dev_priv->display.dpms = ironlake_crtc_dpms;
  7479. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7480. dev_priv->display.update_plane = ironlake_update_plane;
  7481. } else {
  7482. dev_priv->display.dpms = i9xx_crtc_dpms;
  7483. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7484. dev_priv->display.update_plane = i9xx_update_plane;
  7485. }
  7486. if (I915_HAS_FBC(dev)) {
  7487. if (HAS_PCH_SPLIT(dev)) {
  7488. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  7489. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  7490. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  7491. } else if (IS_GM45(dev)) {
  7492. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  7493. dev_priv->display.enable_fbc = g4x_enable_fbc;
  7494. dev_priv->display.disable_fbc = g4x_disable_fbc;
  7495. } else if (IS_CRESTLINE(dev)) {
  7496. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  7497. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  7498. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  7499. }
  7500. /* 855GM needs testing */
  7501. }
  7502. /* Returns the core display clock speed */
  7503. if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7504. dev_priv->display.get_display_clock_speed =
  7505. i945_get_display_clock_speed;
  7506. else if (IS_I915G(dev))
  7507. dev_priv->display.get_display_clock_speed =
  7508. i915_get_display_clock_speed;
  7509. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7510. dev_priv->display.get_display_clock_speed =
  7511. i9xx_misc_get_display_clock_speed;
  7512. else if (IS_I915GM(dev))
  7513. dev_priv->display.get_display_clock_speed =
  7514. i915gm_get_display_clock_speed;
  7515. else if (IS_I865G(dev))
  7516. dev_priv->display.get_display_clock_speed =
  7517. i865_get_display_clock_speed;
  7518. else if (IS_I85X(dev))
  7519. dev_priv->display.get_display_clock_speed =
  7520. i855_get_display_clock_speed;
  7521. else /* 852, 830 */
  7522. dev_priv->display.get_display_clock_speed =
  7523. i830_get_display_clock_speed;
  7524. /* For FIFO watermark updates */
  7525. if (HAS_PCH_SPLIT(dev)) {
  7526. dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
  7527. dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
  7528. /* IVB configs may use multi-threaded forcewake */
  7529. if (IS_IVYBRIDGE(dev)) {
  7530. u32 ecobus;
  7531. /* A small trick here - if the bios hasn't configured MT forcewake,
  7532. * and if the device is in RC6, then force_wake_mt_get will not wake
  7533. * the device and the ECOBUS read will return zero. Which will be
  7534. * (correctly) interpreted by the test below as MT forcewake being
  7535. * disabled.
  7536. */
  7537. mutex_lock(&dev->struct_mutex);
  7538. __gen6_gt_force_wake_mt_get(dev_priv);
  7539. ecobus = I915_READ_NOTRACE(ECOBUS);
  7540. __gen6_gt_force_wake_mt_put(dev_priv);
  7541. mutex_unlock(&dev->struct_mutex);
  7542. if (ecobus & FORCEWAKE_MT_ENABLE) {
  7543. DRM_DEBUG_KMS("Using MT version of forcewake\n");
  7544. dev_priv->display.force_wake_get =
  7545. __gen6_gt_force_wake_mt_get;
  7546. dev_priv->display.force_wake_put =
  7547. __gen6_gt_force_wake_mt_put;
  7548. }
  7549. }
  7550. if (HAS_PCH_IBX(dev))
  7551. dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
  7552. else if (HAS_PCH_CPT(dev))
  7553. dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
  7554. if (IS_GEN5(dev)) {
  7555. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  7556. dev_priv->display.update_wm = ironlake_update_wm;
  7557. else {
  7558. DRM_DEBUG_KMS("Failed to get proper latency. "
  7559. "Disable CxSR\n");
  7560. dev_priv->display.update_wm = NULL;
  7561. }
  7562. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7563. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  7564. dev_priv->display.write_eld = ironlake_write_eld;
  7565. } else if (IS_GEN6(dev)) {
  7566. if (SNB_READ_WM0_LATENCY()) {
  7567. dev_priv->display.update_wm = sandybridge_update_wm;
  7568. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  7569. } else {
  7570. DRM_DEBUG_KMS("Failed to read display plane latency. "
  7571. "Disable CxSR\n");
  7572. dev_priv->display.update_wm = NULL;
  7573. }
  7574. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7575. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  7576. dev_priv->display.write_eld = ironlake_write_eld;
  7577. } else if (IS_IVYBRIDGE(dev)) {
  7578. /* FIXME: detect B0+ stepping and use auto training */
  7579. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7580. if (SNB_READ_WM0_LATENCY()) {
  7581. dev_priv->display.update_wm = sandybridge_update_wm;
  7582. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  7583. } else {
  7584. DRM_DEBUG_KMS("Failed to read display plane latency. "
  7585. "Disable CxSR\n");
  7586. dev_priv->display.update_wm = NULL;
  7587. }
  7588. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  7589. dev_priv->display.write_eld = ironlake_write_eld;
  7590. } else
  7591. dev_priv->display.update_wm = NULL;
  7592. } else if (IS_PINEVIEW(dev)) {
  7593. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  7594. dev_priv->is_ddr3,
  7595. dev_priv->fsb_freq,
  7596. dev_priv->mem_freq)) {
  7597. DRM_INFO("failed to find known CxSR latency "
  7598. "(found ddr%s fsb freq %d, mem freq %d), "
  7599. "disabling CxSR\n",
  7600. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  7601. dev_priv->fsb_freq, dev_priv->mem_freq);
  7602. /* Disable CxSR and never update its watermark again */
  7603. pineview_disable_cxsr(dev);
  7604. dev_priv->display.update_wm = NULL;
  7605. } else
  7606. dev_priv->display.update_wm = pineview_update_wm;
  7607. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  7608. } else if (IS_G4X(dev)) {
  7609. dev_priv->display.write_eld = g4x_write_eld;
  7610. dev_priv->display.update_wm = g4x_update_wm;
  7611. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  7612. } else if (IS_GEN4(dev)) {
  7613. dev_priv->display.update_wm = i965_update_wm;
  7614. if (IS_CRESTLINE(dev))
  7615. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  7616. else if (IS_BROADWATER(dev))
  7617. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  7618. } else if (IS_GEN3(dev)) {
  7619. dev_priv->display.update_wm = i9xx_update_wm;
  7620. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  7621. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  7622. } else if (IS_I865G(dev)) {
  7623. dev_priv->display.update_wm = i830_update_wm;
  7624. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  7625. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  7626. } else if (IS_I85X(dev)) {
  7627. dev_priv->display.update_wm = i9xx_update_wm;
  7628. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  7629. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  7630. } else {
  7631. dev_priv->display.update_wm = i830_update_wm;
  7632. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  7633. if (IS_845G(dev))
  7634. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  7635. else
  7636. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  7637. }
  7638. /* Default just returns -ENODEV to indicate unsupported */
  7639. dev_priv->display.queue_flip = intel_default_queue_flip;
  7640. switch (INTEL_INFO(dev)->gen) {
  7641. case 2:
  7642. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7643. break;
  7644. case 3:
  7645. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7646. break;
  7647. case 4:
  7648. case 5:
  7649. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7650. break;
  7651. case 6:
  7652. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7653. break;
  7654. case 7:
  7655. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7656. break;
  7657. }
  7658. }
  7659. /*
  7660. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7661. * resume, or other times. This quirk makes sure that's the case for
  7662. * affected systems.
  7663. */
  7664. static void quirk_pipea_force(struct drm_device *dev)
  7665. {
  7666. struct drm_i915_private *dev_priv = dev->dev_private;
  7667. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7668. DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
  7669. }
  7670. /*
  7671. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7672. */
  7673. static void quirk_ssc_force_disable(struct drm_device *dev)
  7674. {
  7675. struct drm_i915_private *dev_priv = dev->dev_private;
  7676. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7677. }
  7678. struct intel_quirk {
  7679. int device;
  7680. int subsystem_vendor;
  7681. int subsystem_device;
  7682. void (*hook)(struct drm_device *dev);
  7683. };
  7684. struct intel_quirk intel_quirks[] = {
  7685. /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
  7686. { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
  7687. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7688. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7689. /* Thinkpad R31 needs pipe A force quirk */
  7690. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  7691. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7692. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7693. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  7694. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  7695. /* ThinkPad X40 needs pipe A force quirk */
  7696. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7697. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7698. /* 855 & before need to leave pipe A & dpll A up */
  7699. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7700. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7701. /* Lenovo U160 cannot use SSC on LVDS */
  7702. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7703. /* Sony Vaio Y cannot use SSC on LVDS */
  7704. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7705. };
  7706. static void intel_init_quirks(struct drm_device *dev)
  7707. {
  7708. struct pci_dev *d = dev->pdev;
  7709. int i;
  7710. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7711. struct intel_quirk *q = &intel_quirks[i];
  7712. if (d->device == q->device &&
  7713. (d->subsystem_vendor == q->subsystem_vendor ||
  7714. q->subsystem_vendor == PCI_ANY_ID) &&
  7715. (d->subsystem_device == q->subsystem_device ||
  7716. q->subsystem_device == PCI_ANY_ID))
  7717. q->hook(dev);
  7718. }
  7719. }
  7720. /* Disable the VGA plane that we never use */
  7721. static void i915_disable_vga(struct drm_device *dev)
  7722. {
  7723. struct drm_i915_private *dev_priv = dev->dev_private;
  7724. u8 sr1;
  7725. u32 vga_reg;
  7726. if (HAS_PCH_SPLIT(dev))
  7727. vga_reg = CPU_VGACNTRL;
  7728. else
  7729. vga_reg = VGACNTRL;
  7730. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7731. outb(1, VGA_SR_INDEX);
  7732. sr1 = inb(VGA_SR_DATA);
  7733. outb(sr1 | 1<<5, VGA_SR_DATA);
  7734. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7735. udelay(300);
  7736. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7737. POSTING_READ(vga_reg);
  7738. }
  7739. void intel_modeset_init(struct drm_device *dev)
  7740. {
  7741. struct drm_i915_private *dev_priv = dev->dev_private;
  7742. int i, ret;
  7743. drm_mode_config_init(dev);
  7744. dev->mode_config.min_width = 0;
  7745. dev->mode_config.min_height = 0;
  7746. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  7747. intel_init_quirks(dev);
  7748. intel_init_display(dev);
  7749. if (IS_GEN2(dev)) {
  7750. dev->mode_config.max_width = 2048;
  7751. dev->mode_config.max_height = 2048;
  7752. } else if (IS_GEN3(dev)) {
  7753. dev->mode_config.max_width = 4096;
  7754. dev->mode_config.max_height = 4096;
  7755. } else {
  7756. dev->mode_config.max_width = 8192;
  7757. dev->mode_config.max_height = 8192;
  7758. }
  7759. dev->mode_config.fb_base = dev->agp->base;
  7760. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7761. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  7762. for (i = 0; i < dev_priv->num_pipe; i++) {
  7763. intel_crtc_init(dev, i);
  7764. if (HAS_PCH_SPLIT(dev)) {
  7765. ret = intel_plane_init(dev, i);
  7766. if (ret)
  7767. DRM_ERROR("plane %d init failed: %d\n",
  7768. i, ret);
  7769. }
  7770. }
  7771. /* Just disable it once at startup */
  7772. i915_disable_vga(dev);
  7773. intel_setup_outputs(dev);
  7774. intel_init_clock_gating(dev);
  7775. if (IS_IRONLAKE_M(dev)) {
  7776. ironlake_enable_drps(dev);
  7777. intel_init_emon(dev);
  7778. }
  7779. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  7780. gen6_enable_rps(dev_priv);
  7781. gen6_update_ring_freq(dev_priv);
  7782. }
  7783. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  7784. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  7785. (unsigned long)dev);
  7786. }
  7787. void intel_modeset_gem_init(struct drm_device *dev)
  7788. {
  7789. if (IS_IRONLAKE_M(dev))
  7790. ironlake_enable_rc6(dev);
  7791. intel_setup_overlay(dev);
  7792. }
  7793. void intel_modeset_cleanup(struct drm_device *dev)
  7794. {
  7795. struct drm_i915_private *dev_priv = dev->dev_private;
  7796. struct drm_crtc *crtc;
  7797. struct intel_crtc *intel_crtc;
  7798. drm_kms_helper_poll_fini(dev);
  7799. mutex_lock(&dev->struct_mutex);
  7800. intel_unregister_dsm_handler();
  7801. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  7802. /* Skip inactive CRTCs */
  7803. if (!crtc->fb)
  7804. continue;
  7805. intel_crtc = to_intel_crtc(crtc);
  7806. intel_increase_pllclock(crtc);
  7807. }
  7808. intel_disable_fbc(dev);
  7809. if (IS_IRONLAKE_M(dev))
  7810. ironlake_disable_drps(dev);
  7811. if (IS_GEN6(dev) || IS_GEN7(dev))
  7812. gen6_disable_rps(dev);
  7813. if (IS_IRONLAKE_M(dev))
  7814. ironlake_disable_rc6(dev);
  7815. mutex_unlock(&dev->struct_mutex);
  7816. /* Disable the irq before mode object teardown, for the irq might
  7817. * enqueue unpin/hotplug work. */
  7818. drm_irq_uninstall(dev);
  7819. cancel_work_sync(&dev_priv->hotplug_work);
  7820. cancel_work_sync(&dev_priv->rps_work);
  7821. /* flush any delayed tasks or pending work */
  7822. flush_scheduled_work();
  7823. /* Shut off idle work before the crtcs get freed. */
  7824. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  7825. intel_crtc = to_intel_crtc(crtc);
  7826. del_timer_sync(&intel_crtc->idle_timer);
  7827. }
  7828. del_timer_sync(&dev_priv->idle_timer);
  7829. cancel_work_sync(&dev_priv->idle_work);
  7830. drm_mode_config_cleanup(dev);
  7831. }
  7832. /*
  7833. * Return which encoder is currently attached for connector.
  7834. */
  7835. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  7836. {
  7837. return &intel_attached_encoder(connector)->base;
  7838. }
  7839. void intel_connector_attach_encoder(struct intel_connector *connector,
  7840. struct intel_encoder *encoder)
  7841. {
  7842. connector->encoder = encoder;
  7843. drm_mode_connector_attach_encoder(&connector->base,
  7844. &encoder->base);
  7845. }
  7846. /*
  7847. * set vga decode state - true == enable VGA decode
  7848. */
  7849. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  7850. {
  7851. struct drm_i915_private *dev_priv = dev->dev_private;
  7852. u16 gmch_ctrl;
  7853. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  7854. if (state)
  7855. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  7856. else
  7857. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  7858. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  7859. return 0;
  7860. }
  7861. #ifdef CONFIG_DEBUG_FS
  7862. #include <linux/seq_file.h>
  7863. struct intel_display_error_state {
  7864. struct intel_cursor_error_state {
  7865. u32 control;
  7866. u32 position;
  7867. u32 base;
  7868. u32 size;
  7869. } cursor[2];
  7870. struct intel_pipe_error_state {
  7871. u32 conf;
  7872. u32 source;
  7873. u32 htotal;
  7874. u32 hblank;
  7875. u32 hsync;
  7876. u32 vtotal;
  7877. u32 vblank;
  7878. u32 vsync;
  7879. } pipe[2];
  7880. struct intel_plane_error_state {
  7881. u32 control;
  7882. u32 stride;
  7883. u32 size;
  7884. u32 pos;
  7885. u32 addr;
  7886. u32 surface;
  7887. u32 tile_offset;
  7888. } plane[2];
  7889. };
  7890. struct intel_display_error_state *
  7891. intel_display_capture_error_state(struct drm_device *dev)
  7892. {
  7893. drm_i915_private_t *dev_priv = dev->dev_private;
  7894. struct intel_display_error_state *error;
  7895. int i;
  7896. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  7897. if (error == NULL)
  7898. return NULL;
  7899. for (i = 0; i < 2; i++) {
  7900. error->cursor[i].control = I915_READ(CURCNTR(i));
  7901. error->cursor[i].position = I915_READ(CURPOS(i));
  7902. error->cursor[i].base = I915_READ(CURBASE(i));
  7903. error->plane[i].control = I915_READ(DSPCNTR(i));
  7904. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  7905. error->plane[i].size = I915_READ(DSPSIZE(i));
  7906. error->plane[i].pos = I915_READ(DSPPOS(i));
  7907. error->plane[i].addr = I915_READ(DSPADDR(i));
  7908. if (INTEL_INFO(dev)->gen >= 4) {
  7909. error->plane[i].surface = I915_READ(DSPSURF(i));
  7910. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  7911. }
  7912. error->pipe[i].conf = I915_READ(PIPECONF(i));
  7913. error->pipe[i].source = I915_READ(PIPESRC(i));
  7914. error->pipe[i].htotal = I915_READ(HTOTAL(i));
  7915. error->pipe[i].hblank = I915_READ(HBLANK(i));
  7916. error->pipe[i].hsync = I915_READ(HSYNC(i));
  7917. error->pipe[i].vtotal = I915_READ(VTOTAL(i));
  7918. error->pipe[i].vblank = I915_READ(VBLANK(i));
  7919. error->pipe[i].vsync = I915_READ(VSYNC(i));
  7920. }
  7921. return error;
  7922. }
  7923. void
  7924. intel_display_print_error_state(struct seq_file *m,
  7925. struct drm_device *dev,
  7926. struct intel_display_error_state *error)
  7927. {
  7928. int i;
  7929. for (i = 0; i < 2; i++) {
  7930. seq_printf(m, "Pipe [%d]:\n", i);
  7931. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  7932. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  7933. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  7934. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  7935. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  7936. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  7937. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  7938. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  7939. seq_printf(m, "Plane [%d]:\n", i);
  7940. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  7941. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  7942. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  7943. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  7944. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  7945. if (INTEL_INFO(dev)->gen >= 4) {
  7946. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  7947. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  7948. }
  7949. seq_printf(m, "Cursor [%d]:\n", i);
  7950. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  7951. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  7952. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  7953. }
  7954. }
  7955. #endif