clock-sh7366.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7366.c
  3. *
  4. * SH7366 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <asm/clkdev.h>
  25. #include <asm/clock.h>
  26. /* SH7366 registers */
  27. #define FRQCR 0xa4150000
  28. #define VCLKCR 0xa4150004
  29. #define SCLKACR 0xa4150008
  30. #define SCLKBCR 0xa415000c
  31. #define PLLCR 0xa4150024
  32. #define MSTPCR0 0xa4150030
  33. #define MSTPCR1 0xa4150034
  34. #define MSTPCR2 0xa4150038
  35. #define DLLFRQ 0xa4150050
  36. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  37. static struct clk r_clk = {
  38. .name = "rclk",
  39. .id = -1,
  40. .rate = 32768,
  41. };
  42. /*
  43. * Default rate for the root input clock, reset this with clk_set_rate()
  44. * from the platform code.
  45. */
  46. struct clk extal_clk = {
  47. .name = "extal",
  48. .id = -1,
  49. .rate = 33333333,
  50. };
  51. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  52. static unsigned long dll_recalc(struct clk *clk)
  53. {
  54. unsigned long mult;
  55. if (__raw_readl(PLLCR) & 0x1000)
  56. mult = __raw_readl(DLLFRQ);
  57. else
  58. mult = 0;
  59. return clk->parent->rate * mult;
  60. }
  61. static struct clk_ops dll_clk_ops = {
  62. .recalc = dll_recalc,
  63. };
  64. static struct clk dll_clk = {
  65. .name = "dll_clk",
  66. .id = -1,
  67. .ops = &dll_clk_ops,
  68. .parent = &r_clk,
  69. .flags = CLK_ENABLE_ON_INIT,
  70. };
  71. static unsigned long pll_recalc(struct clk *clk)
  72. {
  73. unsigned long mult = 1;
  74. unsigned long div = 1;
  75. if (__raw_readl(PLLCR) & 0x4000)
  76. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  77. else
  78. div = 2;
  79. return (clk->parent->rate * mult) / div;
  80. }
  81. static struct clk_ops pll_clk_ops = {
  82. .recalc = pll_recalc,
  83. };
  84. static struct clk pll_clk = {
  85. .name = "pll_clk",
  86. .id = -1,
  87. .ops = &pll_clk_ops,
  88. .flags = CLK_ENABLE_ON_INIT,
  89. };
  90. struct clk *main_clks[] = {
  91. &r_clk,
  92. &extal_clk,
  93. &dll_clk,
  94. &pll_clk,
  95. };
  96. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  97. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  98. static struct clk_div_mult_table div4_div_mult_table = {
  99. .divisors = divisors,
  100. .nr_divisors = ARRAY_SIZE(divisors),
  101. .multipliers = multipliers,
  102. .nr_multipliers = ARRAY_SIZE(multipliers),
  103. };
  104. static struct clk_div4_table div4_table = {
  105. .div_mult_table = &div4_div_mult_table,
  106. };
  107. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P,
  108. DIV4_SIUA, DIV4_SIUB, DIV4_NR };
  109. #define DIV4(_str, _reg, _bit, _mask, _flags) \
  110. SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
  111. struct clk div4_clks[DIV4_NR] = {
  112. [DIV4_I] = DIV4("cpu_clk", FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
  113. [DIV4_U] = DIV4("umem_clk", FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  114. [DIV4_SH] = DIV4("shyway_clk", FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  115. [DIV4_B] = DIV4("bus_clk", FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  116. [DIV4_B3] = DIV4("b3_clk", FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  117. [DIV4_P] = DIV4("peripheral_clk", FRQCR, 0, 0x1fff, 0),
  118. [DIV4_SIUA] = DIV4("siua_clk", SCLKACR, 0, 0x1fff, 0),
  119. [DIV4_SIUB] = DIV4("siub_clk", SCLKBCR, 0, 0x1fff, 0),
  120. };
  121. enum { DIV6_V, DIV6_NR };
  122. struct clk div6_clks[DIV6_NR] = {
  123. [DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
  124. };
  125. #define MSTP(_str, _parent, _reg, _bit, _flags) \
  126. SH_CLK_MSTP32(_str, -1, _parent, _reg, _bit, _flags)
  127. enum { MSTP031, MSTP030, MSTP029, MSTP028, MSTP026,
  128. MSTP023, MSTP022, MSTP021, MSTP020, MSTP019, MSTP018, MSTP017, MSTP016,
  129. MSTP015, MSTP014, MSTP013, MSTP012, MSTP011, MSTP010,
  130. MSTP007, MSTP006, MSTP005, MSTP002, MSTP001,
  131. MSTP109, MSTP100,
  132. MSTP227, MSTP226, MSTP224, MSTP223, MSTP222, MSTP218, MSTP217,
  133. MSTP211, MSTP207, MSTP205, MSTP204, MSTP203, MSTP202, MSTP201, MSTP200,
  134. MSTP_NR };
  135. static struct clk mstp_clks[MSTP_NR] = {
  136. /* See page 52 of Datasheet V0.40: Overview -> Block Diagram */
  137. [MSTP031] = MSTP("tlb0", &div4_clks[DIV4_I], MSTPCR0, 31, CLK_ENABLE_ON_INIT),
  138. [MSTP030] = MSTP("ic0", &div4_clks[DIV4_I], MSTPCR0, 30, CLK_ENABLE_ON_INIT),
  139. [MSTP029] = MSTP("oc0", &div4_clks[DIV4_I], MSTPCR0, 29, CLK_ENABLE_ON_INIT),
  140. [MSTP028] = MSTP("rsmem0", &div4_clks[DIV4_SH], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
  141. [MSTP026] = MSTP("xymem0", &div4_clks[DIV4_B], MSTPCR0, 26, CLK_ENABLE_ON_INIT),
  142. [MSTP023] = MSTP("intc3", &div4_clks[DIV4_P], MSTPCR0, 23, 0),
  143. [MSTP022] = MSTP("intc0", &div4_clks[DIV4_P], MSTPCR0, 22, 0),
  144. [MSTP021] = MSTP("dmac0", &div4_clks[DIV4_P], MSTPCR0, 21, 0),
  145. [MSTP020] = MSTP("sh0", &div4_clks[DIV4_P], MSTPCR0, 20, 0),
  146. [MSTP019] = MSTP("hudi0", &div4_clks[DIV4_P], MSTPCR0, 19, 0),
  147. [MSTP017] = MSTP("ubc0", &div4_clks[DIV4_P], MSTPCR0, 17, 0),
  148. [MSTP015] = MSTP("tmu_fck", &div4_clks[DIV4_P], MSTPCR0, 15, 0),
  149. [MSTP014] = MSTP("cmt_fck", &r_clk, MSTPCR0, 14, 0),
  150. [MSTP013] = MSTP("rwdt0", &r_clk, MSTPCR0, 13, 0),
  151. [MSTP011] = MSTP("mfi0", &div4_clks[DIV4_P], MSTPCR0, 11, 0),
  152. [MSTP010] = MSTP("flctl0", &div4_clks[DIV4_P], MSTPCR0, 10, 0),
  153. [MSTP007] = SH_CLK_MSTP32("sci_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 7, 0),
  154. [MSTP006] = SH_CLK_MSTP32("sci_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 6, 0),
  155. [MSTP005] = SH_CLK_MSTP32("sci_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 5, 0),
  156. [MSTP002] = MSTP("msiof0", &div4_clks[DIV4_P], MSTPCR0, 2, 0),
  157. [MSTP001] = MSTP("sbr0", &div4_clks[DIV4_P], MSTPCR0, 1, 0),
  158. [MSTP109] = MSTP("i2c0", &div4_clks[DIV4_P], MSTPCR1, 9, 0),
  159. [MSTP227] = MSTP("icb0", &div4_clks[DIV4_P], MSTPCR2, 27, 0),
  160. [MSTP226] = MSTP("meram0", &div4_clks[DIV4_P], MSTPCR2, 26, 0),
  161. [MSTP224] = MSTP("dacy1", &div4_clks[DIV4_P], MSTPCR2, 24, 0),
  162. [MSTP223] = MSTP("dacy0", &div4_clks[DIV4_P], MSTPCR2, 23, 0),
  163. [MSTP222] = MSTP("tsif0", &div4_clks[DIV4_P], MSTPCR2, 22, 0),
  164. [MSTP218] = MSTP("sdhi0", &div4_clks[DIV4_P], MSTPCR2, 18, 0),
  165. [MSTP217] = MSTP("mmcif0", &div4_clks[DIV4_P], MSTPCR2, 17, 0),
  166. [MSTP211] = MSTP("usbf0", &div4_clks[DIV4_P], MSTPCR2, 11, 0),
  167. [MSTP207] = MSTP("veu1", &div4_clks[DIV4_B], MSTPCR2, 7, CLK_ENABLE_ON_INIT),
  168. [MSTP205] = MSTP("vou0", &div4_clks[DIV4_B], MSTPCR2, 5, 0),
  169. [MSTP204] = MSTP("beu0", &div4_clks[DIV4_B], MSTPCR2, 4, 0),
  170. [MSTP203] = MSTP("ceu0", &div4_clks[DIV4_B], MSTPCR2, 3, 0),
  171. [MSTP202] = MSTP("veu0", &div4_clks[DIV4_B], MSTPCR2, 2, CLK_ENABLE_ON_INIT),
  172. [MSTP201] = MSTP("vpu0", &div4_clks[DIV4_B], MSTPCR2, 1, CLK_ENABLE_ON_INIT),
  173. [MSTP200] = MSTP("lcdc0", &div4_clks[DIV4_B], MSTPCR2, 0, 0),
  174. };
  175. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  176. static struct clk_lookup lookups[] = {
  177. /* DIV6 clocks */
  178. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  179. };
  180. int __init arch_clk_init(void)
  181. {
  182. int k, ret = 0;
  183. /* autodetect extal or dll configuration */
  184. if (__raw_readl(PLLCR) & 0x1000)
  185. pll_clk.parent = &dll_clk;
  186. else
  187. pll_clk.parent = &extal_clk;
  188. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  189. ret = clk_register(main_clks[k]);
  190. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  191. if (!ret)
  192. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  193. if (!ret)
  194. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  195. if (!ret)
  196. ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
  197. return ret;
  198. }