device.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #define MAX_MSIX_P_PORT 17
  40. #define MAX_MSIX 64
  41. #define MSIX_LEGACY_SZ 4
  42. #define MIN_MSIX_P_PORT 5
  43. enum {
  44. MLX4_FLAG_MSI_X = 1 << 0,
  45. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  46. MLX4_FLAG_MASTER = 1 << 2,
  47. MLX4_FLAG_SLAVE = 1 << 3,
  48. MLX4_FLAG_SRIOV = 1 << 4,
  49. };
  50. enum {
  51. MLX4_PORT_CAP_IS_SM = 1 << 1,
  52. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  53. };
  54. enum {
  55. MLX4_MAX_PORTS = 2,
  56. MLX4_MAX_PORT_PKEYS = 128
  57. };
  58. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  59. * These qkeys must not be allowed for general use. This is a 64k range,
  60. * and to test for violation, we use the mask (protect against future chg).
  61. */
  62. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  63. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  64. enum {
  65. MLX4_BOARD_ID_LEN = 64
  66. };
  67. enum {
  68. MLX4_MAX_NUM_PF = 16,
  69. MLX4_MAX_NUM_VF = 64,
  70. MLX4_MFUNC_MAX = 80,
  71. MLX4_MAX_EQ_NUM = 1024,
  72. MLX4_MFUNC_EQ_NUM = 4,
  73. MLX4_MFUNC_MAX_EQES = 8,
  74. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  75. };
  76. /* Driver supports 3 diffrent device methods to manage traffic steering:
  77. * -device managed - High level API for ib and eth flow steering. FW is
  78. * managing flow steering tables.
  79. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  80. * - A0 steering mode - Limited low level API for eth. In case of IB,
  81. * B0 mode is in use.
  82. */
  83. enum {
  84. MLX4_STEERING_MODE_A0,
  85. MLX4_STEERING_MODE_B0,
  86. MLX4_STEERING_MODE_DEVICE_MANAGED
  87. };
  88. static inline const char *mlx4_steering_mode_str(int steering_mode)
  89. {
  90. switch (steering_mode) {
  91. case MLX4_STEERING_MODE_A0:
  92. return "A0 steering";
  93. case MLX4_STEERING_MODE_B0:
  94. return "B0 steering";
  95. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  96. return "Device managed flow steering";
  97. default:
  98. return "Unrecognize steering mode";
  99. }
  100. }
  101. enum {
  102. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  103. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  104. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  105. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  106. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  107. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  108. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  109. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  110. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  111. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  112. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  113. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  114. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  115. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  116. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  117. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  118. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  119. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  120. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  121. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  122. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  123. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  124. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  125. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  126. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  127. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  128. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  129. };
  130. enum {
  131. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  132. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  133. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  134. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3
  135. };
  136. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  137. enum {
  138. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  139. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  140. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  141. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  142. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  143. };
  144. enum mlx4_event {
  145. MLX4_EVENT_TYPE_COMP = 0x00,
  146. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  147. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  148. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  149. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  150. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  151. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  152. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  153. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  154. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  155. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  156. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  157. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  158. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  159. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  160. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  161. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  162. MLX4_EVENT_TYPE_CMD = 0x0a,
  163. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  164. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  165. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  166. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  167. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  168. MLX4_EVENT_TYPE_NONE = 0xff,
  169. };
  170. enum {
  171. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  172. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  173. };
  174. enum {
  175. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  176. };
  177. enum slave_port_state {
  178. SLAVE_PORT_DOWN = 0,
  179. SLAVE_PENDING_UP,
  180. SLAVE_PORT_UP,
  181. };
  182. enum slave_port_gen_event {
  183. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  184. SLAVE_PORT_GEN_EVENT_UP,
  185. SLAVE_PORT_GEN_EVENT_NONE,
  186. };
  187. enum slave_port_state_event {
  188. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  189. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  190. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  191. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  192. };
  193. enum {
  194. MLX4_PERM_LOCAL_READ = 1 << 10,
  195. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  196. MLX4_PERM_REMOTE_READ = 1 << 12,
  197. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  198. MLX4_PERM_ATOMIC = 1 << 14
  199. };
  200. enum {
  201. MLX4_OPCODE_NOP = 0x00,
  202. MLX4_OPCODE_SEND_INVAL = 0x01,
  203. MLX4_OPCODE_RDMA_WRITE = 0x08,
  204. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  205. MLX4_OPCODE_SEND = 0x0a,
  206. MLX4_OPCODE_SEND_IMM = 0x0b,
  207. MLX4_OPCODE_LSO = 0x0e,
  208. MLX4_OPCODE_RDMA_READ = 0x10,
  209. MLX4_OPCODE_ATOMIC_CS = 0x11,
  210. MLX4_OPCODE_ATOMIC_FA = 0x12,
  211. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  212. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  213. MLX4_OPCODE_BIND_MW = 0x18,
  214. MLX4_OPCODE_FMR = 0x19,
  215. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  216. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  217. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  218. MLX4_RECV_OPCODE_SEND = 0x01,
  219. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  220. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  221. MLX4_CQE_OPCODE_ERROR = 0x1e,
  222. MLX4_CQE_OPCODE_RESIZE = 0x16,
  223. };
  224. enum {
  225. MLX4_STAT_RATE_OFFSET = 5
  226. };
  227. enum mlx4_protocol {
  228. MLX4_PROT_IB_IPV6 = 0,
  229. MLX4_PROT_ETH,
  230. MLX4_PROT_IB_IPV4,
  231. MLX4_PROT_FCOE
  232. };
  233. enum {
  234. MLX4_MTT_FLAG_PRESENT = 1
  235. };
  236. enum mlx4_qp_region {
  237. MLX4_QP_REGION_FW = 0,
  238. MLX4_QP_REGION_ETH_ADDR,
  239. MLX4_QP_REGION_FC_ADDR,
  240. MLX4_QP_REGION_FC_EXCH,
  241. MLX4_NUM_QP_REGION
  242. };
  243. enum mlx4_port_type {
  244. MLX4_PORT_TYPE_NONE = 0,
  245. MLX4_PORT_TYPE_IB = 1,
  246. MLX4_PORT_TYPE_ETH = 2,
  247. MLX4_PORT_TYPE_AUTO = 3
  248. };
  249. enum mlx4_special_vlan_idx {
  250. MLX4_NO_VLAN_IDX = 0,
  251. MLX4_VLAN_MISS_IDX,
  252. MLX4_VLAN_REGULAR
  253. };
  254. enum mlx4_steer_type {
  255. MLX4_MC_STEER = 0,
  256. MLX4_UC_STEER,
  257. MLX4_NUM_STEERS
  258. };
  259. enum {
  260. MLX4_NUM_FEXCH = 64 * 1024,
  261. };
  262. enum {
  263. MLX4_MAX_FAST_REG_PAGES = 511,
  264. };
  265. enum {
  266. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  267. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  268. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  269. };
  270. /* Port mgmt change event handling */
  271. enum {
  272. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  273. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  274. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  275. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  276. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  277. };
  278. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  279. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  280. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  281. {
  282. return (major << 32) | (minor << 16) | subminor;
  283. }
  284. struct mlx4_phys_caps {
  285. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  286. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  287. u32 num_phys_eqs;
  288. u32 base_sqpn;
  289. u32 base_proxy_sqpn;
  290. u32 base_tunnel_sqpn;
  291. };
  292. struct mlx4_caps {
  293. u64 fw_ver;
  294. u32 function;
  295. int num_ports;
  296. int vl_cap[MLX4_MAX_PORTS + 1];
  297. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  298. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  299. u64 def_mac[MLX4_MAX_PORTS + 1];
  300. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  301. int gid_table_len[MLX4_MAX_PORTS + 1];
  302. int pkey_table_len[MLX4_MAX_PORTS + 1];
  303. int trans_type[MLX4_MAX_PORTS + 1];
  304. int vendor_oui[MLX4_MAX_PORTS + 1];
  305. int wavelength[MLX4_MAX_PORTS + 1];
  306. u64 trans_code[MLX4_MAX_PORTS + 1];
  307. int local_ca_ack_delay;
  308. int num_uars;
  309. u32 uar_page_size;
  310. int bf_reg_size;
  311. int bf_regs_per_page;
  312. int max_sq_sg;
  313. int max_rq_sg;
  314. int num_qps;
  315. int max_wqes;
  316. int max_sq_desc_sz;
  317. int max_rq_desc_sz;
  318. int max_qp_init_rdma;
  319. int max_qp_dest_rdma;
  320. u32 *qp0_proxy;
  321. u32 *qp1_proxy;
  322. u32 *qp0_tunnel;
  323. u32 *qp1_tunnel;
  324. int num_srqs;
  325. int max_srq_wqes;
  326. int max_srq_sge;
  327. int reserved_srqs;
  328. int num_cqs;
  329. int max_cqes;
  330. int reserved_cqs;
  331. int num_eqs;
  332. int reserved_eqs;
  333. int num_comp_vectors;
  334. int comp_pool;
  335. int num_mpts;
  336. int max_fmr_maps;
  337. int num_mtts;
  338. int fmr_reserved_mtts;
  339. int reserved_mtts;
  340. int reserved_mrws;
  341. int reserved_uars;
  342. int num_mgms;
  343. int num_amgms;
  344. int reserved_mcgs;
  345. int num_qp_per_mgm;
  346. int steering_mode;
  347. int fs_log_max_ucast_qp_range_size;
  348. int num_pds;
  349. int reserved_pds;
  350. int max_xrcds;
  351. int reserved_xrcds;
  352. int mtt_entry_sz;
  353. u32 max_msg_sz;
  354. u32 page_size_cap;
  355. u64 flags;
  356. u64 flags2;
  357. u32 bmme_flags;
  358. u32 reserved_lkey;
  359. u16 stat_rate_support;
  360. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  361. int max_gso_sz;
  362. int max_rss_tbl_sz;
  363. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  364. int reserved_qps;
  365. int reserved_qps_base[MLX4_NUM_QP_REGION];
  366. int log_num_macs;
  367. int log_num_vlans;
  368. int log_num_prios;
  369. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  370. u8 supported_type[MLX4_MAX_PORTS + 1];
  371. u8 suggested_type[MLX4_MAX_PORTS + 1];
  372. u8 default_sense[MLX4_MAX_PORTS + 1];
  373. u32 port_mask[MLX4_MAX_PORTS + 1];
  374. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  375. u32 max_counters;
  376. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  377. u16 sqp_demux;
  378. };
  379. struct mlx4_buf_list {
  380. void *buf;
  381. dma_addr_t map;
  382. };
  383. struct mlx4_buf {
  384. struct mlx4_buf_list direct;
  385. struct mlx4_buf_list *page_list;
  386. int nbufs;
  387. int npages;
  388. int page_shift;
  389. };
  390. struct mlx4_mtt {
  391. u32 offset;
  392. int order;
  393. int page_shift;
  394. };
  395. enum {
  396. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  397. };
  398. struct mlx4_db_pgdir {
  399. struct list_head list;
  400. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  401. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  402. unsigned long *bits[2];
  403. __be32 *db_page;
  404. dma_addr_t db_dma;
  405. };
  406. struct mlx4_ib_user_db_page;
  407. struct mlx4_db {
  408. __be32 *db;
  409. union {
  410. struct mlx4_db_pgdir *pgdir;
  411. struct mlx4_ib_user_db_page *user_page;
  412. } u;
  413. dma_addr_t dma;
  414. int index;
  415. int order;
  416. };
  417. struct mlx4_hwq_resources {
  418. struct mlx4_db db;
  419. struct mlx4_mtt mtt;
  420. struct mlx4_buf buf;
  421. };
  422. struct mlx4_mr {
  423. struct mlx4_mtt mtt;
  424. u64 iova;
  425. u64 size;
  426. u32 key;
  427. u32 pd;
  428. u32 access;
  429. int enabled;
  430. };
  431. struct mlx4_fmr {
  432. struct mlx4_mr mr;
  433. struct mlx4_mpt_entry *mpt;
  434. __be64 *mtts;
  435. dma_addr_t dma_handle;
  436. int max_pages;
  437. int max_maps;
  438. int maps;
  439. u8 page_shift;
  440. };
  441. struct mlx4_uar {
  442. unsigned long pfn;
  443. int index;
  444. struct list_head bf_list;
  445. unsigned free_bf_bmap;
  446. void __iomem *map;
  447. void __iomem *bf_map;
  448. };
  449. struct mlx4_bf {
  450. unsigned long offset;
  451. int buf_size;
  452. struct mlx4_uar *uar;
  453. void __iomem *reg;
  454. };
  455. struct mlx4_cq {
  456. void (*comp) (struct mlx4_cq *);
  457. void (*event) (struct mlx4_cq *, enum mlx4_event);
  458. struct mlx4_uar *uar;
  459. u32 cons_index;
  460. __be32 *set_ci_db;
  461. __be32 *arm_db;
  462. int arm_sn;
  463. int cqn;
  464. unsigned vector;
  465. atomic_t refcount;
  466. struct completion free;
  467. };
  468. struct mlx4_qp {
  469. void (*event) (struct mlx4_qp *, enum mlx4_event);
  470. int qpn;
  471. atomic_t refcount;
  472. struct completion free;
  473. };
  474. struct mlx4_srq {
  475. void (*event) (struct mlx4_srq *, enum mlx4_event);
  476. int srqn;
  477. int max;
  478. int max_gs;
  479. int wqe_shift;
  480. atomic_t refcount;
  481. struct completion free;
  482. };
  483. struct mlx4_av {
  484. __be32 port_pd;
  485. u8 reserved1;
  486. u8 g_slid;
  487. __be16 dlid;
  488. u8 reserved2;
  489. u8 gid_index;
  490. u8 stat_rate;
  491. u8 hop_limit;
  492. __be32 sl_tclass_flowlabel;
  493. u8 dgid[16];
  494. };
  495. struct mlx4_eth_av {
  496. __be32 port_pd;
  497. u8 reserved1;
  498. u8 smac_idx;
  499. u16 reserved2;
  500. u8 reserved3;
  501. u8 gid_index;
  502. u8 stat_rate;
  503. u8 hop_limit;
  504. __be32 sl_tclass_flowlabel;
  505. u8 dgid[16];
  506. u32 reserved4[2];
  507. __be16 vlan;
  508. u8 mac[6];
  509. };
  510. union mlx4_ext_av {
  511. struct mlx4_av ib;
  512. struct mlx4_eth_av eth;
  513. };
  514. struct mlx4_counter {
  515. u8 reserved1[3];
  516. u8 counter_mode;
  517. __be32 num_ifc;
  518. u32 reserved2[2];
  519. __be64 rx_frames;
  520. __be64 rx_bytes;
  521. __be64 tx_frames;
  522. __be64 tx_bytes;
  523. };
  524. struct mlx4_dev {
  525. struct pci_dev *pdev;
  526. unsigned long flags;
  527. unsigned long num_slaves;
  528. struct mlx4_caps caps;
  529. struct mlx4_phys_caps phys_caps;
  530. struct radix_tree_root qp_table_tree;
  531. u8 rev_id;
  532. char board_id[MLX4_BOARD_ID_LEN];
  533. int num_vfs;
  534. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  535. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  536. };
  537. struct mlx4_eqe {
  538. u8 reserved1;
  539. u8 type;
  540. u8 reserved2;
  541. u8 subtype;
  542. union {
  543. u32 raw[6];
  544. struct {
  545. __be32 cqn;
  546. } __packed comp;
  547. struct {
  548. u16 reserved1;
  549. __be16 token;
  550. u32 reserved2;
  551. u8 reserved3[3];
  552. u8 status;
  553. __be64 out_param;
  554. } __packed cmd;
  555. struct {
  556. __be32 qpn;
  557. } __packed qp;
  558. struct {
  559. __be32 srqn;
  560. } __packed srq;
  561. struct {
  562. __be32 cqn;
  563. u32 reserved1;
  564. u8 reserved2[3];
  565. u8 syndrome;
  566. } __packed cq_err;
  567. struct {
  568. u32 reserved1[2];
  569. __be32 port;
  570. } __packed port_change;
  571. struct {
  572. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  573. u32 reserved;
  574. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  575. } __packed comm_channel_arm;
  576. struct {
  577. u8 port;
  578. u8 reserved[3];
  579. __be64 mac;
  580. } __packed mac_update;
  581. struct {
  582. __be32 slave_id;
  583. } __packed flr_event;
  584. struct {
  585. __be16 current_temperature;
  586. __be16 warning_threshold;
  587. } __packed warming;
  588. struct {
  589. u8 reserved[3];
  590. u8 port;
  591. union {
  592. struct {
  593. __be16 mstr_sm_lid;
  594. __be16 port_lid;
  595. __be32 changed_attr;
  596. u8 reserved[3];
  597. u8 mstr_sm_sl;
  598. __be64 gid_prefix;
  599. } __packed port_info;
  600. struct {
  601. __be32 block_ptr;
  602. __be32 tbl_entries_mask;
  603. } __packed tbl_change_info;
  604. } params;
  605. } __packed port_mgmt_change;
  606. } event;
  607. u8 slave_id;
  608. u8 reserved3[2];
  609. u8 owner;
  610. } __packed;
  611. struct mlx4_init_port_param {
  612. int set_guid0;
  613. int set_node_guid;
  614. int set_si_guid;
  615. u16 mtu;
  616. int port_width_cap;
  617. u16 vl_cap;
  618. u16 max_gid;
  619. u16 max_pkey;
  620. u64 guid0;
  621. u64 node_guid;
  622. u64 si_guid;
  623. };
  624. #define mlx4_foreach_port(port, dev, type) \
  625. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  626. if ((type) == (dev)->caps.port_mask[(port)])
  627. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  628. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  629. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  630. #define mlx4_foreach_ib_transport_port(port, dev) \
  631. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  632. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  633. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  634. #define MLX4_INVALID_SLAVE_ID 0xFF
  635. void handle_port_mgmt_change_event(struct work_struct *work);
  636. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  637. {
  638. return dev->caps.function;
  639. }
  640. static inline int mlx4_is_master(struct mlx4_dev *dev)
  641. {
  642. return dev->flags & MLX4_FLAG_MASTER;
  643. }
  644. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  645. {
  646. return (qpn < dev->phys_caps.base_sqpn + 8 +
  647. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  648. }
  649. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  650. {
  651. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  652. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  653. return 1;
  654. return 0;
  655. }
  656. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  657. {
  658. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  659. }
  660. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  661. {
  662. return dev->flags & MLX4_FLAG_SLAVE;
  663. }
  664. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  665. struct mlx4_buf *buf);
  666. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  667. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  668. {
  669. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  670. return buf->direct.buf + offset;
  671. else
  672. return buf->page_list[offset >> PAGE_SHIFT].buf +
  673. (offset & (PAGE_SIZE - 1));
  674. }
  675. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  676. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  677. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  678. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  679. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  680. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  681. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  682. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  683. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  684. struct mlx4_mtt *mtt);
  685. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  686. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  687. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  688. int npages, int page_shift, struct mlx4_mr *mr);
  689. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  690. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  691. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  692. int start_index, int npages, u64 *page_list);
  693. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  694. struct mlx4_buf *buf);
  695. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  696. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  697. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  698. int size, int max_direct);
  699. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  700. int size);
  701. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  702. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  703. unsigned vector, int collapsed);
  704. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  705. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  706. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  707. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  708. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  709. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  710. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  711. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  712. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  713. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  714. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  715. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  716. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  717. int block_mcast_loopback, enum mlx4_protocol prot);
  718. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  719. enum mlx4_protocol prot);
  720. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  721. u8 port, int block_mcast_loopback,
  722. enum mlx4_protocol protocol, u64 *reg_id);
  723. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  724. enum mlx4_protocol protocol, u64 reg_id);
  725. enum {
  726. MLX4_DOMAIN_UVERBS = 0x1000,
  727. MLX4_DOMAIN_ETHTOOL = 0x2000,
  728. MLX4_DOMAIN_RFS = 0x3000,
  729. MLX4_DOMAIN_NIC = 0x5000,
  730. };
  731. enum mlx4_net_trans_rule_id {
  732. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  733. MLX4_NET_TRANS_RULE_ID_IB,
  734. MLX4_NET_TRANS_RULE_ID_IPV6,
  735. MLX4_NET_TRANS_RULE_ID_IPV4,
  736. MLX4_NET_TRANS_RULE_ID_TCP,
  737. MLX4_NET_TRANS_RULE_ID_UDP,
  738. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  739. };
  740. extern const u16 __sw_id_hw[];
  741. static inline int map_hw_to_sw_id(u16 header_id)
  742. {
  743. int i;
  744. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  745. if (header_id == __sw_id_hw[i])
  746. return i;
  747. }
  748. return -EINVAL;
  749. }
  750. enum mlx4_net_trans_promisc_mode {
  751. MLX4_FS_PROMISC_NONE = 0,
  752. MLX4_FS_PROMISC_UPLINK,
  753. /* For future use. Not implemented yet */
  754. MLX4_FS_PROMISC_FUNCTION_PORT,
  755. MLX4_FS_PROMISC_ALL_MULTI,
  756. };
  757. struct mlx4_spec_eth {
  758. u8 dst_mac[6];
  759. u8 dst_mac_msk[6];
  760. u8 src_mac[6];
  761. u8 src_mac_msk[6];
  762. u8 ether_type_enable;
  763. __be16 ether_type;
  764. __be16 vlan_id_msk;
  765. __be16 vlan_id;
  766. };
  767. struct mlx4_spec_tcp_udp {
  768. __be16 dst_port;
  769. __be16 dst_port_msk;
  770. __be16 src_port;
  771. __be16 src_port_msk;
  772. };
  773. struct mlx4_spec_ipv4 {
  774. __be32 dst_ip;
  775. __be32 dst_ip_msk;
  776. __be32 src_ip;
  777. __be32 src_ip_msk;
  778. };
  779. struct mlx4_spec_ib {
  780. __be32 r_qpn;
  781. __be32 qpn_msk;
  782. u8 dst_gid[16];
  783. u8 dst_gid_msk[16];
  784. };
  785. struct mlx4_spec_list {
  786. struct list_head list;
  787. enum mlx4_net_trans_rule_id id;
  788. union {
  789. struct mlx4_spec_eth eth;
  790. struct mlx4_spec_ib ib;
  791. struct mlx4_spec_ipv4 ipv4;
  792. struct mlx4_spec_tcp_udp tcp_udp;
  793. };
  794. };
  795. enum mlx4_net_trans_hw_rule_queue {
  796. MLX4_NET_TRANS_Q_FIFO,
  797. MLX4_NET_TRANS_Q_LIFO,
  798. };
  799. struct mlx4_net_trans_rule {
  800. struct list_head list;
  801. enum mlx4_net_trans_hw_rule_queue queue_mode;
  802. bool exclusive;
  803. bool allow_loopback;
  804. enum mlx4_net_trans_promisc_mode promisc_mode;
  805. u8 port;
  806. u16 priority;
  807. u32 qpn;
  808. };
  809. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  810. enum mlx4_net_trans_promisc_mode mode);
  811. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  812. enum mlx4_net_trans_promisc_mode mode);
  813. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  814. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  815. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  816. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  817. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  818. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  819. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  820. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  821. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  822. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  823. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  824. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  825. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  826. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  827. u8 promisc);
  828. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  829. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  830. u8 *pg, u16 *ratelimit);
  831. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  832. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  833. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  834. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  835. int npages, u64 iova, u32 *lkey, u32 *rkey);
  836. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  837. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  838. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  839. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  840. u32 *lkey, u32 *rkey);
  841. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  842. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  843. int mlx4_test_interrupts(struct mlx4_dev *dev);
  844. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  845. int *vector);
  846. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  847. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  848. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  849. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  850. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  851. int mlx4_flow_attach(struct mlx4_dev *dev,
  852. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  853. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  854. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  855. int i, int val);
  856. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  857. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  858. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  859. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  860. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  861. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  862. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  863. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  864. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  865. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  866. #endif /* MLX4_DEVICE_H */