i915_irq.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. static inline u32
  79. i915_pipestat(int pipe)
  80. {
  81. if (pipe == 0)
  82. return PIPEASTAT;
  83. if (pipe == 1)
  84. return PIPEBSTAT;
  85. BUG();
  86. }
  87. void
  88. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  89. {
  90. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  91. u32 reg = i915_pipestat(pipe);
  92. dev_priv->pipestat[pipe] |= mask;
  93. /* Enable the interrupt, clear any pending status */
  94. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  95. POSTING_READ(reg);
  96. }
  97. }
  98. void
  99. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  100. {
  101. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  102. u32 reg = i915_pipestat(pipe);
  103. dev_priv->pipestat[pipe] &= ~mask;
  104. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  105. POSTING_READ(reg);
  106. }
  107. }
  108. /**
  109. * intel_enable_asle - enable ASLE interrupt for OpRegion
  110. */
  111. void intel_enable_asle(struct drm_device *dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. unsigned long irqflags;
  115. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  116. if (HAS_PCH_SPLIT(dev))
  117. ironlake_enable_display_irq(dev_priv, DE_GSE);
  118. else {
  119. i915_enable_pipestat(dev_priv, 1,
  120. PIPE_LEGACY_BLC_EVENT_ENABLE);
  121. if (INTEL_INFO(dev)->gen >= 4)
  122. i915_enable_pipestat(dev_priv, 0,
  123. PIPE_LEGACY_BLC_EVENT_ENABLE);
  124. }
  125. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  126. }
  127. /**
  128. * i915_pipe_enabled - check if a pipe is enabled
  129. * @dev: DRM device
  130. * @pipe: pipe to check
  131. *
  132. * Reading certain registers when the pipe is disabled can hang the chip.
  133. * Use this routine to make sure the PLL is running and the pipe is active
  134. * before reading such registers if unsure.
  135. */
  136. static int
  137. i915_pipe_enabled(struct drm_device *dev, int pipe)
  138. {
  139. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  140. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  141. }
  142. /* Called from drm generic code, passed a 'crtc', which
  143. * we use as a pipe index
  144. */
  145. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. unsigned long high_frame;
  149. unsigned long low_frame;
  150. u32 high1, high2, low;
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %d\n", pipe);
  154. return 0;
  155. }
  156. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  157. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  158. /*
  159. * High & low register fields aren't synchronized, so make sure
  160. * we get a low value that's stable across two reads of the high
  161. * register.
  162. */
  163. do {
  164. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  165. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  166. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  167. } while (high1 != high2);
  168. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  169. low >>= PIPE_FRAME_LOW_SHIFT;
  170. return (high1 << 8) | low;
  171. }
  172. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  176. if (!i915_pipe_enabled(dev, pipe)) {
  177. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  178. "pipe %d\n", pipe);
  179. return 0;
  180. }
  181. return I915_READ(reg);
  182. }
  183. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  184. int *vpos, int *hpos)
  185. {
  186. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  187. u32 vbl = 0, position = 0;
  188. int vbl_start, vbl_end, htotal, vtotal;
  189. bool in_vbl = true;
  190. int ret = 0;
  191. if (!i915_pipe_enabled(dev, pipe)) {
  192. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  193. "pipe %d\n", pipe);
  194. return 0;
  195. }
  196. /* Get vtotal. */
  197. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  198. if (INTEL_INFO(dev)->gen >= 4) {
  199. /* No obvious pixelcount register. Only query vertical
  200. * scanout position from Display scan line register.
  201. */
  202. position = I915_READ(PIPEDSL(pipe));
  203. /* Decode into vertical scanout position. Don't have
  204. * horizontal scanout position.
  205. */
  206. *vpos = position & 0x1fff;
  207. *hpos = 0;
  208. } else {
  209. /* Have access to pixelcount since start of frame.
  210. * We can split this into vertical and horizontal
  211. * scanout position.
  212. */
  213. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  214. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  215. *vpos = position / htotal;
  216. *hpos = position - (*vpos * htotal);
  217. }
  218. /* Query vblank area. */
  219. vbl = I915_READ(VBLANK(pipe));
  220. /* Test position against vblank region. */
  221. vbl_start = vbl & 0x1fff;
  222. vbl_end = (vbl >> 16) & 0x1fff;
  223. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  224. in_vbl = false;
  225. /* Inside "upper part" of vblank area? Apply corrective offset: */
  226. if (in_vbl && (*vpos >= vbl_start))
  227. *vpos = *vpos - vtotal;
  228. /* Readouts valid? */
  229. if (vbl > 0)
  230. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  231. /* In vblank? */
  232. if (in_vbl)
  233. ret |= DRM_SCANOUTPOS_INVBL;
  234. return ret;
  235. }
  236. int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
  237. int *max_error,
  238. struct timeval *vblank_time,
  239. unsigned flags)
  240. {
  241. struct drm_crtc *drmcrtc;
  242. if (crtc < 0 || crtc >= dev->num_crtcs) {
  243. DRM_ERROR("Invalid crtc %d\n", crtc);
  244. return -EINVAL;
  245. }
  246. /* Get drm_crtc to timestamp: */
  247. drmcrtc = intel_get_crtc_for_pipe(dev, crtc);
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  250. vblank_time, flags, drmcrtc);
  251. }
  252. /*
  253. * Handle hotplug events outside the interrupt handler proper.
  254. */
  255. static void i915_hotplug_work_func(struct work_struct *work)
  256. {
  257. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  258. hotplug_work);
  259. struct drm_device *dev = dev_priv->dev;
  260. struct drm_mode_config *mode_config = &dev->mode_config;
  261. struct intel_encoder *encoder;
  262. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  263. if (encoder->hot_plug)
  264. encoder->hot_plug(encoder);
  265. /* Just fire off a uevent and let userspace tell us what to do */
  266. drm_helper_hpd_irq_event(dev);
  267. }
  268. static void i915_handle_rps_change(struct drm_device *dev)
  269. {
  270. drm_i915_private_t *dev_priv = dev->dev_private;
  271. u32 busy_up, busy_down, max_avg, min_avg;
  272. u8 new_delay = dev_priv->cur_delay;
  273. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  274. busy_up = I915_READ(RCPREVBSYTUPAVG);
  275. busy_down = I915_READ(RCPREVBSYTDNAVG);
  276. max_avg = I915_READ(RCBMAXAVG);
  277. min_avg = I915_READ(RCBMINAVG);
  278. /* Handle RCS change request from hw */
  279. if (busy_up > max_avg) {
  280. if (dev_priv->cur_delay != dev_priv->max_delay)
  281. new_delay = dev_priv->cur_delay - 1;
  282. if (new_delay < dev_priv->max_delay)
  283. new_delay = dev_priv->max_delay;
  284. } else if (busy_down < min_avg) {
  285. if (dev_priv->cur_delay != dev_priv->min_delay)
  286. new_delay = dev_priv->cur_delay + 1;
  287. if (new_delay > dev_priv->min_delay)
  288. new_delay = dev_priv->min_delay;
  289. }
  290. if (ironlake_set_drps(dev, new_delay))
  291. dev_priv->cur_delay = new_delay;
  292. return;
  293. }
  294. static void notify_ring(struct drm_device *dev,
  295. struct intel_ring_buffer *ring)
  296. {
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. u32 seqno;
  299. if (ring->obj == NULL)
  300. return;
  301. seqno = ring->get_seqno(ring);
  302. trace_i915_gem_request_complete(dev, seqno);
  303. ring->irq_seqno = seqno;
  304. wake_up_all(&ring->irq_queue);
  305. dev_priv->hangcheck_count = 0;
  306. mod_timer(&dev_priv->hangcheck_timer,
  307. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  308. }
  309. static void gen6_pm_irq_handler(struct drm_device *dev)
  310. {
  311. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  312. u8 new_delay = dev_priv->cur_delay;
  313. u32 pm_iir;
  314. pm_iir = I915_READ(GEN6_PMIIR);
  315. if (!pm_iir)
  316. return;
  317. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  318. if (dev_priv->cur_delay != dev_priv->max_delay)
  319. new_delay = dev_priv->cur_delay + 1;
  320. if (new_delay > dev_priv->max_delay)
  321. new_delay = dev_priv->max_delay;
  322. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  323. if (dev_priv->cur_delay != dev_priv->min_delay)
  324. new_delay = dev_priv->cur_delay - 1;
  325. if (new_delay < dev_priv->min_delay) {
  326. new_delay = dev_priv->min_delay;
  327. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  328. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  329. ((new_delay << 16) & 0x3f0000));
  330. } else {
  331. /* Make sure we continue to get down interrupts
  332. * until we hit the minimum frequency */
  333. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  334. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  335. }
  336. }
  337. gen6_set_rps(dev, new_delay);
  338. dev_priv->cur_delay = new_delay;
  339. I915_WRITE(GEN6_PMIIR, pm_iir);
  340. }
  341. static void pch_irq_handler(struct drm_device *dev)
  342. {
  343. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  344. u32 pch_iir;
  345. pch_iir = I915_READ(SDEIIR);
  346. if (pch_iir & SDE_AUDIO_POWER_MASK)
  347. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  348. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  349. SDE_AUDIO_POWER_SHIFT);
  350. if (pch_iir & SDE_GMBUS)
  351. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  352. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  353. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  354. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  355. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  356. if (pch_iir & SDE_POISON)
  357. DRM_ERROR("PCH poison interrupt\n");
  358. if (pch_iir & SDE_FDI_MASK) {
  359. u32 fdia, fdib;
  360. fdia = I915_READ(FDI_RXA_IIR);
  361. fdib = I915_READ(FDI_RXB_IIR);
  362. DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
  363. }
  364. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  365. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  366. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  367. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  368. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  369. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  370. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  371. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  372. }
  373. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  374. {
  375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  376. int ret = IRQ_NONE;
  377. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  378. u32 hotplug_mask;
  379. struct drm_i915_master_private *master_priv;
  380. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  381. if (IS_GEN6(dev))
  382. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  383. /* disable master interrupt before clearing iir */
  384. de_ier = I915_READ(DEIER);
  385. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  386. POSTING_READ(DEIER);
  387. de_iir = I915_READ(DEIIR);
  388. gt_iir = I915_READ(GTIIR);
  389. pch_iir = I915_READ(SDEIIR);
  390. pm_iir = I915_READ(GEN6_PMIIR);
  391. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  392. (!IS_GEN6(dev) || pm_iir == 0))
  393. goto done;
  394. if (HAS_PCH_CPT(dev))
  395. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  396. else
  397. hotplug_mask = SDE_HOTPLUG_MASK;
  398. ret = IRQ_HANDLED;
  399. if (dev->primary->master) {
  400. master_priv = dev->primary->master->driver_priv;
  401. if (master_priv->sarea_priv)
  402. master_priv->sarea_priv->last_dispatch =
  403. READ_BREADCRUMB(dev_priv);
  404. }
  405. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  406. notify_ring(dev, &dev_priv->ring[RCS]);
  407. if (gt_iir & bsd_usr_interrupt)
  408. notify_ring(dev, &dev_priv->ring[VCS]);
  409. if (gt_iir & GT_BLT_USER_INTERRUPT)
  410. notify_ring(dev, &dev_priv->ring[BCS]);
  411. if (de_iir & DE_GSE)
  412. intel_opregion_gse_intr(dev);
  413. if (de_iir & DE_PLANEA_FLIP_DONE) {
  414. intel_prepare_page_flip(dev, 0);
  415. intel_finish_page_flip_plane(dev, 0);
  416. }
  417. if (de_iir & DE_PLANEB_FLIP_DONE) {
  418. intel_prepare_page_flip(dev, 1);
  419. intel_finish_page_flip_plane(dev, 1);
  420. }
  421. if (de_iir & DE_PIPEA_VBLANK)
  422. drm_handle_vblank(dev, 0);
  423. if (de_iir & DE_PIPEB_VBLANK)
  424. drm_handle_vblank(dev, 1);
  425. /* check event from PCH */
  426. if (de_iir & DE_PCH_EVENT) {
  427. if (pch_iir & hotplug_mask)
  428. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  429. pch_irq_handler(dev);
  430. }
  431. if (de_iir & DE_PCU_EVENT) {
  432. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  433. i915_handle_rps_change(dev);
  434. }
  435. if (IS_GEN6(dev))
  436. gen6_pm_irq_handler(dev);
  437. /* should clear PCH hotplug event before clear CPU irq */
  438. I915_WRITE(SDEIIR, pch_iir);
  439. I915_WRITE(GTIIR, gt_iir);
  440. I915_WRITE(DEIIR, de_iir);
  441. done:
  442. I915_WRITE(DEIER, de_ier);
  443. POSTING_READ(DEIER);
  444. return ret;
  445. }
  446. /**
  447. * i915_error_work_func - do process context error handling work
  448. * @work: work struct
  449. *
  450. * Fire an error uevent so userspace can see that a hang or error
  451. * was detected.
  452. */
  453. static void i915_error_work_func(struct work_struct *work)
  454. {
  455. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  456. error_work);
  457. struct drm_device *dev = dev_priv->dev;
  458. char *error_event[] = { "ERROR=1", NULL };
  459. char *reset_event[] = { "RESET=1", NULL };
  460. char *reset_done_event[] = { "ERROR=0", NULL };
  461. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  462. if (atomic_read(&dev_priv->mm.wedged)) {
  463. DRM_DEBUG_DRIVER("resetting chip\n");
  464. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  465. if (!i915_reset(dev, GRDOM_RENDER)) {
  466. atomic_set(&dev_priv->mm.wedged, 0);
  467. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  468. }
  469. complete_all(&dev_priv->error_completion);
  470. }
  471. }
  472. #ifdef CONFIG_DEBUG_FS
  473. static struct drm_i915_error_object *
  474. i915_error_object_create(struct drm_i915_private *dev_priv,
  475. struct drm_i915_gem_object *src)
  476. {
  477. struct drm_i915_error_object *dst;
  478. int page, page_count;
  479. u32 reloc_offset;
  480. if (src == NULL || src->pages == NULL)
  481. return NULL;
  482. page_count = src->base.size / PAGE_SIZE;
  483. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  484. if (dst == NULL)
  485. return NULL;
  486. reloc_offset = src->gtt_offset;
  487. for (page = 0; page < page_count; page++) {
  488. unsigned long flags;
  489. void __iomem *s;
  490. void *d;
  491. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  492. if (d == NULL)
  493. goto unwind;
  494. local_irq_save(flags);
  495. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  496. reloc_offset);
  497. memcpy_fromio(d, s, PAGE_SIZE);
  498. io_mapping_unmap_atomic(s);
  499. local_irq_restore(flags);
  500. dst->pages[page] = d;
  501. reloc_offset += PAGE_SIZE;
  502. }
  503. dst->page_count = page_count;
  504. dst->gtt_offset = src->gtt_offset;
  505. return dst;
  506. unwind:
  507. while (page--)
  508. kfree(dst->pages[page]);
  509. kfree(dst);
  510. return NULL;
  511. }
  512. static void
  513. i915_error_object_free(struct drm_i915_error_object *obj)
  514. {
  515. int page;
  516. if (obj == NULL)
  517. return;
  518. for (page = 0; page < obj->page_count; page++)
  519. kfree(obj->pages[page]);
  520. kfree(obj);
  521. }
  522. static void
  523. i915_error_state_free(struct drm_device *dev,
  524. struct drm_i915_error_state *error)
  525. {
  526. i915_error_object_free(error->batchbuffer[0]);
  527. i915_error_object_free(error->batchbuffer[1]);
  528. i915_error_object_free(error->ringbuffer);
  529. kfree(error->active_bo);
  530. kfree(error->overlay);
  531. kfree(error);
  532. }
  533. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  534. int count,
  535. struct list_head *head)
  536. {
  537. struct drm_i915_gem_object *obj;
  538. int i = 0;
  539. list_for_each_entry(obj, head, mm_list) {
  540. err->size = obj->base.size;
  541. err->name = obj->base.name;
  542. err->seqno = obj->last_rendering_seqno;
  543. err->gtt_offset = obj->gtt_offset;
  544. err->read_domains = obj->base.read_domains;
  545. err->write_domain = obj->base.write_domain;
  546. err->fence_reg = obj->fence_reg;
  547. err->pinned = 0;
  548. if (obj->pin_count > 0)
  549. err->pinned = 1;
  550. if (obj->user_pin_count > 0)
  551. err->pinned = -1;
  552. err->tiling = obj->tiling_mode;
  553. err->dirty = obj->dirty;
  554. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  555. err->ring = obj->ring ? obj->ring->id : 0;
  556. err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
  557. if (++i == count)
  558. break;
  559. err++;
  560. }
  561. return i;
  562. }
  563. static void i915_gem_record_fences(struct drm_device *dev,
  564. struct drm_i915_error_state *error)
  565. {
  566. struct drm_i915_private *dev_priv = dev->dev_private;
  567. int i;
  568. /* Fences */
  569. switch (INTEL_INFO(dev)->gen) {
  570. case 6:
  571. for (i = 0; i < 16; i++)
  572. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  573. break;
  574. case 5:
  575. case 4:
  576. for (i = 0; i < 16; i++)
  577. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  578. break;
  579. case 3:
  580. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  581. for (i = 0; i < 8; i++)
  582. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  583. case 2:
  584. for (i = 0; i < 8; i++)
  585. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  586. break;
  587. }
  588. }
  589. static struct drm_i915_error_object *
  590. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  591. struct intel_ring_buffer *ring)
  592. {
  593. struct drm_i915_gem_object *obj;
  594. u32 seqno;
  595. if (!ring->get_seqno)
  596. return NULL;
  597. seqno = ring->get_seqno(ring);
  598. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  599. if (obj->ring != ring)
  600. continue;
  601. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  602. continue;
  603. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  604. continue;
  605. /* We need to copy these to an anonymous buffer as the simplest
  606. * method to avoid being overwritten by userspace.
  607. */
  608. return i915_error_object_create(dev_priv, obj);
  609. }
  610. return NULL;
  611. }
  612. /**
  613. * i915_capture_error_state - capture an error record for later analysis
  614. * @dev: drm device
  615. *
  616. * Should be called when an error is detected (either a hang or an error
  617. * interrupt) to capture error state from the time of the error. Fills
  618. * out a structure which becomes available in debugfs for user level tools
  619. * to pick up.
  620. */
  621. static void i915_capture_error_state(struct drm_device *dev)
  622. {
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. struct drm_i915_gem_object *obj;
  625. struct drm_i915_error_state *error;
  626. unsigned long flags;
  627. int i;
  628. spin_lock_irqsave(&dev_priv->error_lock, flags);
  629. error = dev_priv->first_error;
  630. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  631. if (error)
  632. return;
  633. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  634. if (!error) {
  635. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  636. return;
  637. }
  638. DRM_DEBUG_DRIVER("generating error event\n");
  639. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  640. error->eir = I915_READ(EIR);
  641. error->pgtbl_er = I915_READ(PGTBL_ER);
  642. error->pipeastat = I915_READ(PIPEASTAT);
  643. error->pipebstat = I915_READ(PIPEBSTAT);
  644. error->instpm = I915_READ(INSTPM);
  645. error->error = 0;
  646. if (INTEL_INFO(dev)->gen >= 6) {
  647. error->error = I915_READ(ERROR_GEN6);
  648. error->bcs_acthd = I915_READ(BCS_ACTHD);
  649. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  650. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  651. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  652. error->bcs_seqno = 0;
  653. if (dev_priv->ring[BCS].get_seqno)
  654. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  655. error->vcs_acthd = I915_READ(VCS_ACTHD);
  656. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  657. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  658. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  659. error->vcs_seqno = 0;
  660. if (dev_priv->ring[VCS].get_seqno)
  661. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  662. }
  663. if (INTEL_INFO(dev)->gen >= 4) {
  664. error->ipeir = I915_READ(IPEIR_I965);
  665. error->ipehr = I915_READ(IPEHR_I965);
  666. error->instdone = I915_READ(INSTDONE_I965);
  667. error->instps = I915_READ(INSTPS);
  668. error->instdone1 = I915_READ(INSTDONE1);
  669. error->acthd = I915_READ(ACTHD_I965);
  670. error->bbaddr = I915_READ64(BB_ADDR);
  671. } else {
  672. error->ipeir = I915_READ(IPEIR);
  673. error->ipehr = I915_READ(IPEHR);
  674. error->instdone = I915_READ(INSTDONE);
  675. error->acthd = I915_READ(ACTHD);
  676. error->bbaddr = 0;
  677. }
  678. i915_gem_record_fences(dev, error);
  679. /* Record the active batchbuffers */
  680. for (i = 0; i < I915_NUM_RINGS; i++)
  681. error->batchbuffer[i] =
  682. i915_error_first_batchbuffer(dev_priv,
  683. &dev_priv->ring[i]);
  684. /* Record the ringbuffer */
  685. error->ringbuffer = i915_error_object_create(dev_priv,
  686. dev_priv->ring[RCS].obj);
  687. /* Record buffers on the active and pinned lists. */
  688. error->active_bo = NULL;
  689. error->pinned_bo = NULL;
  690. i = 0;
  691. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  692. i++;
  693. error->active_bo_count = i;
  694. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  695. i++;
  696. error->pinned_bo_count = i - error->active_bo_count;
  697. if (i) {
  698. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  699. GFP_ATOMIC);
  700. if (error->active_bo)
  701. error->pinned_bo =
  702. error->active_bo + error->active_bo_count;
  703. }
  704. if (error->active_bo)
  705. error->active_bo_count =
  706. capture_bo_list(error->active_bo,
  707. error->active_bo_count,
  708. &dev_priv->mm.active_list);
  709. if (error->pinned_bo)
  710. error->pinned_bo_count =
  711. capture_bo_list(error->pinned_bo,
  712. error->pinned_bo_count,
  713. &dev_priv->mm.pinned_list);
  714. do_gettimeofday(&error->time);
  715. error->overlay = intel_overlay_capture_error_state(dev);
  716. error->display = intel_display_capture_error_state(dev);
  717. spin_lock_irqsave(&dev_priv->error_lock, flags);
  718. if (dev_priv->first_error == NULL) {
  719. dev_priv->first_error = error;
  720. error = NULL;
  721. }
  722. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  723. if (error)
  724. i915_error_state_free(dev, error);
  725. }
  726. void i915_destroy_error_state(struct drm_device *dev)
  727. {
  728. struct drm_i915_private *dev_priv = dev->dev_private;
  729. struct drm_i915_error_state *error;
  730. spin_lock(&dev_priv->error_lock);
  731. error = dev_priv->first_error;
  732. dev_priv->first_error = NULL;
  733. spin_unlock(&dev_priv->error_lock);
  734. if (error)
  735. i915_error_state_free(dev, error);
  736. }
  737. #else
  738. #define i915_capture_error_state(x)
  739. #endif
  740. static void i915_report_and_clear_eir(struct drm_device *dev)
  741. {
  742. struct drm_i915_private *dev_priv = dev->dev_private;
  743. u32 eir = I915_READ(EIR);
  744. if (!eir)
  745. return;
  746. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  747. eir);
  748. if (IS_G4X(dev)) {
  749. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  750. u32 ipeir = I915_READ(IPEIR_I965);
  751. printk(KERN_ERR " IPEIR: 0x%08x\n",
  752. I915_READ(IPEIR_I965));
  753. printk(KERN_ERR " IPEHR: 0x%08x\n",
  754. I915_READ(IPEHR_I965));
  755. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  756. I915_READ(INSTDONE_I965));
  757. printk(KERN_ERR " INSTPS: 0x%08x\n",
  758. I915_READ(INSTPS));
  759. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  760. I915_READ(INSTDONE1));
  761. printk(KERN_ERR " ACTHD: 0x%08x\n",
  762. I915_READ(ACTHD_I965));
  763. I915_WRITE(IPEIR_I965, ipeir);
  764. POSTING_READ(IPEIR_I965);
  765. }
  766. if (eir & GM45_ERROR_PAGE_TABLE) {
  767. u32 pgtbl_err = I915_READ(PGTBL_ER);
  768. printk(KERN_ERR "page table error\n");
  769. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  770. pgtbl_err);
  771. I915_WRITE(PGTBL_ER, pgtbl_err);
  772. POSTING_READ(PGTBL_ER);
  773. }
  774. }
  775. if (!IS_GEN2(dev)) {
  776. if (eir & I915_ERROR_PAGE_TABLE) {
  777. u32 pgtbl_err = I915_READ(PGTBL_ER);
  778. printk(KERN_ERR "page table error\n");
  779. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  780. pgtbl_err);
  781. I915_WRITE(PGTBL_ER, pgtbl_err);
  782. POSTING_READ(PGTBL_ER);
  783. }
  784. }
  785. if (eir & I915_ERROR_MEMORY_REFRESH) {
  786. u32 pipea_stats = I915_READ(PIPEASTAT);
  787. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  788. printk(KERN_ERR "memory refresh error\n");
  789. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  790. pipea_stats);
  791. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  792. pipeb_stats);
  793. /* pipestat has already been acked */
  794. }
  795. if (eir & I915_ERROR_INSTRUCTION) {
  796. printk(KERN_ERR "instruction error\n");
  797. printk(KERN_ERR " INSTPM: 0x%08x\n",
  798. I915_READ(INSTPM));
  799. if (INTEL_INFO(dev)->gen < 4) {
  800. u32 ipeir = I915_READ(IPEIR);
  801. printk(KERN_ERR " IPEIR: 0x%08x\n",
  802. I915_READ(IPEIR));
  803. printk(KERN_ERR " IPEHR: 0x%08x\n",
  804. I915_READ(IPEHR));
  805. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  806. I915_READ(INSTDONE));
  807. printk(KERN_ERR " ACTHD: 0x%08x\n",
  808. I915_READ(ACTHD));
  809. I915_WRITE(IPEIR, ipeir);
  810. POSTING_READ(IPEIR);
  811. } else {
  812. u32 ipeir = I915_READ(IPEIR_I965);
  813. printk(KERN_ERR " IPEIR: 0x%08x\n",
  814. I915_READ(IPEIR_I965));
  815. printk(KERN_ERR " IPEHR: 0x%08x\n",
  816. I915_READ(IPEHR_I965));
  817. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  818. I915_READ(INSTDONE_I965));
  819. printk(KERN_ERR " INSTPS: 0x%08x\n",
  820. I915_READ(INSTPS));
  821. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  822. I915_READ(INSTDONE1));
  823. printk(KERN_ERR " ACTHD: 0x%08x\n",
  824. I915_READ(ACTHD_I965));
  825. I915_WRITE(IPEIR_I965, ipeir);
  826. POSTING_READ(IPEIR_I965);
  827. }
  828. }
  829. I915_WRITE(EIR, eir);
  830. POSTING_READ(EIR);
  831. eir = I915_READ(EIR);
  832. if (eir) {
  833. /*
  834. * some errors might have become stuck,
  835. * mask them.
  836. */
  837. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  838. I915_WRITE(EMR, I915_READ(EMR) | eir);
  839. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  840. }
  841. }
  842. /**
  843. * i915_handle_error - handle an error interrupt
  844. * @dev: drm device
  845. *
  846. * Do some basic checking of regsiter state at error interrupt time and
  847. * dump it to the syslog. Also call i915_capture_error_state() to make
  848. * sure we get a record and make it available in debugfs. Fire a uevent
  849. * so userspace knows something bad happened (should trigger collection
  850. * of a ring dump etc.).
  851. */
  852. void i915_handle_error(struct drm_device *dev, bool wedged)
  853. {
  854. struct drm_i915_private *dev_priv = dev->dev_private;
  855. i915_capture_error_state(dev);
  856. i915_report_and_clear_eir(dev);
  857. if (wedged) {
  858. INIT_COMPLETION(dev_priv->error_completion);
  859. atomic_set(&dev_priv->mm.wedged, 1);
  860. /*
  861. * Wakeup waiting processes so they don't hang
  862. */
  863. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  864. if (HAS_BSD(dev))
  865. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  866. if (HAS_BLT(dev))
  867. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  868. }
  869. queue_work(dev_priv->wq, &dev_priv->error_work);
  870. }
  871. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  872. {
  873. drm_i915_private_t *dev_priv = dev->dev_private;
  874. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  875. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  876. struct drm_i915_gem_object *obj;
  877. struct intel_unpin_work *work;
  878. unsigned long flags;
  879. bool stall_detected;
  880. /* Ignore early vblank irqs */
  881. if (intel_crtc == NULL)
  882. return;
  883. spin_lock_irqsave(&dev->event_lock, flags);
  884. work = intel_crtc->unpin_work;
  885. if (work == NULL || work->pending || !work->enable_stall_check) {
  886. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  887. spin_unlock_irqrestore(&dev->event_lock, flags);
  888. return;
  889. }
  890. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  891. obj = work->pending_flip_obj;
  892. if (INTEL_INFO(dev)->gen >= 4) {
  893. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  894. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  895. } else {
  896. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  897. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  898. crtc->y * crtc->fb->pitch +
  899. crtc->x * crtc->fb->bits_per_pixel/8);
  900. }
  901. spin_unlock_irqrestore(&dev->event_lock, flags);
  902. if (stall_detected) {
  903. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  904. intel_prepare_page_flip(dev, intel_crtc->plane);
  905. }
  906. }
  907. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  908. {
  909. struct drm_device *dev = (struct drm_device *) arg;
  910. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  911. struct drm_i915_master_private *master_priv;
  912. u32 iir, new_iir;
  913. u32 pipea_stats, pipeb_stats;
  914. u32 vblank_status;
  915. int vblank = 0;
  916. unsigned long irqflags;
  917. int irq_received;
  918. int ret = IRQ_NONE;
  919. atomic_inc(&dev_priv->irq_received);
  920. if (HAS_PCH_SPLIT(dev))
  921. return ironlake_irq_handler(dev);
  922. iir = I915_READ(IIR);
  923. if (INTEL_INFO(dev)->gen >= 4)
  924. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  925. else
  926. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  927. for (;;) {
  928. irq_received = iir != 0;
  929. /* Can't rely on pipestat interrupt bit in iir as it might
  930. * have been cleared after the pipestat interrupt was received.
  931. * It doesn't set the bit in iir again, but it still produces
  932. * interrupts (for non-MSI).
  933. */
  934. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  935. pipea_stats = I915_READ(PIPEASTAT);
  936. pipeb_stats = I915_READ(PIPEBSTAT);
  937. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  938. i915_handle_error(dev, false);
  939. /*
  940. * Clear the PIPE(A|B)STAT regs before the IIR
  941. */
  942. if (pipea_stats & 0x8000ffff) {
  943. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  944. DRM_DEBUG_DRIVER("pipe a underrun\n");
  945. I915_WRITE(PIPEASTAT, pipea_stats);
  946. irq_received = 1;
  947. }
  948. if (pipeb_stats & 0x8000ffff) {
  949. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  950. DRM_DEBUG_DRIVER("pipe b underrun\n");
  951. I915_WRITE(PIPEBSTAT, pipeb_stats);
  952. irq_received = 1;
  953. }
  954. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  955. if (!irq_received)
  956. break;
  957. ret = IRQ_HANDLED;
  958. /* Consume port. Then clear IIR or we'll miss events */
  959. if ((I915_HAS_HOTPLUG(dev)) &&
  960. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  961. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  962. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  963. hotplug_status);
  964. if (hotplug_status & dev_priv->hotplug_supported_mask)
  965. queue_work(dev_priv->wq,
  966. &dev_priv->hotplug_work);
  967. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  968. I915_READ(PORT_HOTPLUG_STAT);
  969. }
  970. I915_WRITE(IIR, iir);
  971. new_iir = I915_READ(IIR); /* Flush posted writes */
  972. if (dev->primary->master) {
  973. master_priv = dev->primary->master->driver_priv;
  974. if (master_priv->sarea_priv)
  975. master_priv->sarea_priv->last_dispatch =
  976. READ_BREADCRUMB(dev_priv);
  977. }
  978. if (iir & I915_USER_INTERRUPT)
  979. notify_ring(dev, &dev_priv->ring[RCS]);
  980. if (iir & I915_BSD_USER_INTERRUPT)
  981. notify_ring(dev, &dev_priv->ring[VCS]);
  982. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  983. intel_prepare_page_flip(dev, 0);
  984. if (dev_priv->flip_pending_is_done)
  985. intel_finish_page_flip_plane(dev, 0);
  986. }
  987. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  988. intel_prepare_page_flip(dev, 1);
  989. if (dev_priv->flip_pending_is_done)
  990. intel_finish_page_flip_plane(dev, 1);
  991. }
  992. if (pipea_stats & vblank_status) {
  993. vblank++;
  994. drm_handle_vblank(dev, 0);
  995. if (!dev_priv->flip_pending_is_done) {
  996. i915_pageflip_stall_check(dev, 0);
  997. intel_finish_page_flip(dev, 0);
  998. }
  999. }
  1000. if (pipeb_stats & vblank_status) {
  1001. vblank++;
  1002. drm_handle_vblank(dev, 1);
  1003. if (!dev_priv->flip_pending_is_done) {
  1004. i915_pageflip_stall_check(dev, 1);
  1005. intel_finish_page_flip(dev, 1);
  1006. }
  1007. }
  1008. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1009. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1010. (iir & I915_ASLE_INTERRUPT))
  1011. intel_opregion_asle_intr(dev);
  1012. /* With MSI, interrupts are only generated when iir
  1013. * transitions from zero to nonzero. If another bit got
  1014. * set while we were handling the existing iir bits, then
  1015. * we would never get another interrupt.
  1016. *
  1017. * This is fine on non-MSI as well, as if we hit this path
  1018. * we avoid exiting the interrupt handler only to generate
  1019. * another one.
  1020. *
  1021. * Note that for MSI this could cause a stray interrupt report
  1022. * if an interrupt landed in the time between writing IIR and
  1023. * the posting read. This should be rare enough to never
  1024. * trigger the 99% of 100,000 interrupts test for disabling
  1025. * stray interrupts.
  1026. */
  1027. iir = new_iir;
  1028. }
  1029. return ret;
  1030. }
  1031. static int i915_emit_irq(struct drm_device * dev)
  1032. {
  1033. drm_i915_private_t *dev_priv = dev->dev_private;
  1034. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1035. i915_kernel_lost_context(dev);
  1036. DRM_DEBUG_DRIVER("\n");
  1037. dev_priv->counter++;
  1038. if (dev_priv->counter > 0x7FFFFFFFUL)
  1039. dev_priv->counter = 1;
  1040. if (master_priv->sarea_priv)
  1041. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1042. if (BEGIN_LP_RING(4) == 0) {
  1043. OUT_RING(MI_STORE_DWORD_INDEX);
  1044. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1045. OUT_RING(dev_priv->counter);
  1046. OUT_RING(MI_USER_INTERRUPT);
  1047. ADVANCE_LP_RING();
  1048. }
  1049. return dev_priv->counter;
  1050. }
  1051. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  1052. {
  1053. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1054. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1055. if (dev_priv->trace_irq_seqno == 0 &&
  1056. ring->irq_get(ring))
  1057. dev_priv->trace_irq_seqno = seqno;
  1058. }
  1059. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1060. {
  1061. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1062. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1063. int ret = 0;
  1064. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1065. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1066. READ_BREADCRUMB(dev_priv));
  1067. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1068. if (master_priv->sarea_priv)
  1069. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1070. return 0;
  1071. }
  1072. if (master_priv->sarea_priv)
  1073. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1074. ret = -ENODEV;
  1075. if (ring->irq_get(ring)) {
  1076. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1077. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1078. ring->irq_put(ring);
  1079. }
  1080. if (ret == -EBUSY) {
  1081. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1082. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1083. }
  1084. return ret;
  1085. }
  1086. /* Needs the lock as it touches the ring.
  1087. */
  1088. int i915_irq_emit(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv)
  1090. {
  1091. drm_i915_private_t *dev_priv = dev->dev_private;
  1092. drm_i915_irq_emit_t *emit = data;
  1093. int result;
  1094. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1095. DRM_ERROR("called with no initialization\n");
  1096. return -EINVAL;
  1097. }
  1098. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1099. mutex_lock(&dev->struct_mutex);
  1100. result = i915_emit_irq(dev);
  1101. mutex_unlock(&dev->struct_mutex);
  1102. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1103. DRM_ERROR("copy_to_user\n");
  1104. return -EFAULT;
  1105. }
  1106. return 0;
  1107. }
  1108. /* Doesn't need the hardware lock.
  1109. */
  1110. int i915_irq_wait(struct drm_device *dev, void *data,
  1111. struct drm_file *file_priv)
  1112. {
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. drm_i915_irq_wait_t *irqwait = data;
  1115. if (!dev_priv) {
  1116. DRM_ERROR("called with no initialization\n");
  1117. return -EINVAL;
  1118. }
  1119. return i915_wait_irq(dev, irqwait->irq_seq);
  1120. }
  1121. /* Called from drm generic code, passed 'crtc' which
  1122. * we use as a pipe index
  1123. */
  1124. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1125. {
  1126. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1127. unsigned long irqflags;
  1128. if (!i915_pipe_enabled(dev, pipe))
  1129. return -EINVAL;
  1130. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1131. if (HAS_PCH_SPLIT(dev))
  1132. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1133. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1134. else if (INTEL_INFO(dev)->gen >= 4)
  1135. i915_enable_pipestat(dev_priv, pipe,
  1136. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1137. else
  1138. i915_enable_pipestat(dev_priv, pipe,
  1139. PIPE_VBLANK_INTERRUPT_ENABLE);
  1140. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1141. return 0;
  1142. }
  1143. /* Called from drm generic code, passed 'crtc' which
  1144. * we use as a pipe index
  1145. */
  1146. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1147. {
  1148. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1149. unsigned long irqflags;
  1150. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1151. if (HAS_PCH_SPLIT(dev))
  1152. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1153. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1154. else
  1155. i915_disable_pipestat(dev_priv, pipe,
  1156. PIPE_VBLANK_INTERRUPT_ENABLE |
  1157. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1158. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1159. }
  1160. void i915_enable_interrupt (struct drm_device *dev)
  1161. {
  1162. struct drm_i915_private *dev_priv = dev->dev_private;
  1163. if (!HAS_PCH_SPLIT(dev))
  1164. intel_opregion_enable_asle(dev);
  1165. dev_priv->irq_enabled = 1;
  1166. }
  1167. /* Set the vblank monitor pipe
  1168. */
  1169. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1170. struct drm_file *file_priv)
  1171. {
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. if (!dev_priv) {
  1174. DRM_ERROR("called with no initialization\n");
  1175. return -EINVAL;
  1176. }
  1177. return 0;
  1178. }
  1179. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1180. struct drm_file *file_priv)
  1181. {
  1182. drm_i915_private_t *dev_priv = dev->dev_private;
  1183. drm_i915_vblank_pipe_t *pipe = data;
  1184. if (!dev_priv) {
  1185. DRM_ERROR("called with no initialization\n");
  1186. return -EINVAL;
  1187. }
  1188. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1189. return 0;
  1190. }
  1191. /**
  1192. * Schedule buffer swap at given vertical blank.
  1193. */
  1194. int i915_vblank_swap(struct drm_device *dev, void *data,
  1195. struct drm_file *file_priv)
  1196. {
  1197. /* The delayed swap mechanism was fundamentally racy, and has been
  1198. * removed. The model was that the client requested a delayed flip/swap
  1199. * from the kernel, then waited for vblank before continuing to perform
  1200. * rendering. The problem was that the kernel might wake the client
  1201. * up before it dispatched the vblank swap (since the lock has to be
  1202. * held while touching the ringbuffer), in which case the client would
  1203. * clear and start the next frame before the swap occurred, and
  1204. * flicker would occur in addition to likely missing the vblank.
  1205. *
  1206. * In the absence of this ioctl, userland falls back to a correct path
  1207. * of waiting for a vblank, then dispatching the swap on its own.
  1208. * Context switching to userland and back is plenty fast enough for
  1209. * meeting the requirements of vblank swapping.
  1210. */
  1211. return -EINVAL;
  1212. }
  1213. static u32
  1214. ring_last_seqno(struct intel_ring_buffer *ring)
  1215. {
  1216. return list_entry(ring->request_list.prev,
  1217. struct drm_i915_gem_request, list)->seqno;
  1218. }
  1219. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1220. {
  1221. if (list_empty(&ring->request_list) ||
  1222. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1223. /* Issue a wake-up to catch stuck h/w. */
  1224. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1225. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1226. ring->name,
  1227. ring->waiting_seqno,
  1228. ring->get_seqno(ring));
  1229. wake_up_all(&ring->irq_queue);
  1230. *err = true;
  1231. }
  1232. return true;
  1233. }
  1234. return false;
  1235. }
  1236. static bool kick_ring(struct intel_ring_buffer *ring)
  1237. {
  1238. struct drm_device *dev = ring->dev;
  1239. struct drm_i915_private *dev_priv = dev->dev_private;
  1240. u32 tmp = I915_READ_CTL(ring);
  1241. if (tmp & RING_WAIT) {
  1242. DRM_ERROR("Kicking stuck wait on %s\n",
  1243. ring->name);
  1244. I915_WRITE_CTL(ring, tmp);
  1245. return true;
  1246. }
  1247. if (IS_GEN6(dev) &&
  1248. (tmp & RING_WAIT_SEMAPHORE)) {
  1249. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1250. ring->name);
  1251. I915_WRITE_CTL(ring, tmp);
  1252. return true;
  1253. }
  1254. return false;
  1255. }
  1256. /**
  1257. * This is called when the chip hasn't reported back with completed
  1258. * batchbuffers in a long time. The first time this is called we simply record
  1259. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1260. * again, we assume the chip is wedged and try to fix it.
  1261. */
  1262. void i915_hangcheck_elapsed(unsigned long data)
  1263. {
  1264. struct drm_device *dev = (struct drm_device *)data;
  1265. drm_i915_private_t *dev_priv = dev->dev_private;
  1266. uint32_t acthd, instdone, instdone1;
  1267. bool err = false;
  1268. /* If all work is done then ACTHD clearly hasn't advanced. */
  1269. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1270. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1271. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1272. dev_priv->hangcheck_count = 0;
  1273. if (err)
  1274. goto repeat;
  1275. return;
  1276. }
  1277. if (INTEL_INFO(dev)->gen < 4) {
  1278. acthd = I915_READ(ACTHD);
  1279. instdone = I915_READ(INSTDONE);
  1280. instdone1 = 0;
  1281. } else {
  1282. acthd = I915_READ(ACTHD_I965);
  1283. instdone = I915_READ(INSTDONE_I965);
  1284. instdone1 = I915_READ(INSTDONE1);
  1285. }
  1286. if (dev_priv->last_acthd == acthd &&
  1287. dev_priv->last_instdone == instdone &&
  1288. dev_priv->last_instdone1 == instdone1) {
  1289. if (dev_priv->hangcheck_count++ > 1) {
  1290. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1291. if (!IS_GEN2(dev)) {
  1292. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1293. * If so we can simply poke the RB_WAIT bit
  1294. * and break the hang. This should work on
  1295. * all but the second generation chipsets.
  1296. */
  1297. if (kick_ring(&dev_priv->ring[RCS]))
  1298. goto repeat;
  1299. if (HAS_BSD(dev) &&
  1300. kick_ring(&dev_priv->ring[VCS]))
  1301. goto repeat;
  1302. if (HAS_BLT(dev) &&
  1303. kick_ring(&dev_priv->ring[BCS]))
  1304. goto repeat;
  1305. }
  1306. i915_handle_error(dev, true);
  1307. return;
  1308. }
  1309. } else {
  1310. dev_priv->hangcheck_count = 0;
  1311. dev_priv->last_acthd = acthd;
  1312. dev_priv->last_instdone = instdone;
  1313. dev_priv->last_instdone1 = instdone1;
  1314. }
  1315. repeat:
  1316. /* Reset timer case chip hangs without another request being added */
  1317. mod_timer(&dev_priv->hangcheck_timer,
  1318. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1319. }
  1320. /* drm_dma.h hooks
  1321. */
  1322. static void ironlake_irq_preinstall(struct drm_device *dev)
  1323. {
  1324. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1325. I915_WRITE(HWSTAM, 0xeffe);
  1326. /* XXX hotplug from PCH */
  1327. I915_WRITE(DEIMR, 0xffffffff);
  1328. I915_WRITE(DEIER, 0x0);
  1329. POSTING_READ(DEIER);
  1330. /* and GT */
  1331. I915_WRITE(GTIMR, 0xffffffff);
  1332. I915_WRITE(GTIER, 0x0);
  1333. POSTING_READ(GTIER);
  1334. /* south display irq */
  1335. I915_WRITE(SDEIMR, 0xffffffff);
  1336. I915_WRITE(SDEIER, 0x0);
  1337. POSTING_READ(SDEIER);
  1338. }
  1339. static int ironlake_irq_postinstall(struct drm_device *dev)
  1340. {
  1341. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1342. /* enable kind of interrupts always enabled */
  1343. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1344. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1345. u32 render_irqs;
  1346. u32 hotplug_mask;
  1347. dev_priv->irq_mask = ~display_mask;
  1348. /* should always can generate irq */
  1349. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1350. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1351. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1352. POSTING_READ(DEIER);
  1353. dev_priv->gt_irq_mask = ~0;
  1354. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1355. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1356. if (IS_GEN6(dev))
  1357. render_irqs =
  1358. GT_USER_INTERRUPT |
  1359. GT_GEN6_BSD_USER_INTERRUPT |
  1360. GT_BLT_USER_INTERRUPT;
  1361. else
  1362. render_irqs =
  1363. GT_USER_INTERRUPT |
  1364. GT_PIPE_NOTIFY |
  1365. GT_BSD_USER_INTERRUPT;
  1366. I915_WRITE(GTIER, render_irqs);
  1367. POSTING_READ(GTIER);
  1368. if (HAS_PCH_CPT(dev)) {
  1369. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1370. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1371. } else {
  1372. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1373. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1374. hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
  1375. I915_WRITE(FDI_RXA_IMR, 0);
  1376. I915_WRITE(FDI_RXB_IMR, 0);
  1377. }
  1378. dev_priv->pch_irq_mask = ~hotplug_mask;
  1379. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1380. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1381. I915_WRITE(SDEIER, hotplug_mask);
  1382. POSTING_READ(SDEIER);
  1383. if (IS_IRONLAKE_M(dev)) {
  1384. /* Clear & enable PCU event interrupts */
  1385. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1386. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1387. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1388. }
  1389. return 0;
  1390. }
  1391. void i915_driver_irq_preinstall(struct drm_device * dev)
  1392. {
  1393. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1394. atomic_set(&dev_priv->irq_received, 0);
  1395. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1396. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1397. if (HAS_PCH_SPLIT(dev)) {
  1398. ironlake_irq_preinstall(dev);
  1399. return;
  1400. }
  1401. if (I915_HAS_HOTPLUG(dev)) {
  1402. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1403. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1404. }
  1405. I915_WRITE(HWSTAM, 0xeffe);
  1406. I915_WRITE(PIPEASTAT, 0);
  1407. I915_WRITE(PIPEBSTAT, 0);
  1408. I915_WRITE(IMR, 0xffffffff);
  1409. I915_WRITE(IER, 0x0);
  1410. POSTING_READ(IER);
  1411. }
  1412. /*
  1413. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1414. * enabled correctly.
  1415. */
  1416. int i915_driver_irq_postinstall(struct drm_device *dev)
  1417. {
  1418. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1419. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1420. u32 error_mask;
  1421. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1422. if (HAS_BSD(dev))
  1423. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1424. if (HAS_BLT(dev))
  1425. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1426. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1427. if (HAS_PCH_SPLIT(dev))
  1428. return ironlake_irq_postinstall(dev);
  1429. /* Unmask the interrupts that we always want on. */
  1430. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1431. dev_priv->pipestat[0] = 0;
  1432. dev_priv->pipestat[1] = 0;
  1433. if (I915_HAS_HOTPLUG(dev)) {
  1434. /* Enable in IER... */
  1435. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1436. /* and unmask in IMR */
  1437. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1438. }
  1439. /*
  1440. * Enable some error detection, note the instruction error mask
  1441. * bit is reserved, so we leave it masked.
  1442. */
  1443. if (IS_G4X(dev)) {
  1444. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1445. GM45_ERROR_MEM_PRIV |
  1446. GM45_ERROR_CP_PRIV |
  1447. I915_ERROR_MEMORY_REFRESH);
  1448. } else {
  1449. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1450. I915_ERROR_MEMORY_REFRESH);
  1451. }
  1452. I915_WRITE(EMR, error_mask);
  1453. I915_WRITE(IMR, dev_priv->irq_mask);
  1454. I915_WRITE(IER, enable_mask);
  1455. POSTING_READ(IER);
  1456. if (I915_HAS_HOTPLUG(dev)) {
  1457. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1458. /* Note HDMI and DP share bits */
  1459. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1460. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1461. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1462. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1463. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1464. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1465. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1466. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1467. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1468. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1469. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1470. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1471. /* Programming the CRT detection parameters tends
  1472. to generate a spurious hotplug event about three
  1473. seconds later. So just do it once.
  1474. */
  1475. if (IS_G4X(dev))
  1476. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1477. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1478. }
  1479. /* Ignore TV since it's buggy */
  1480. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1481. }
  1482. intel_opregion_enable_asle(dev);
  1483. return 0;
  1484. }
  1485. static void ironlake_irq_uninstall(struct drm_device *dev)
  1486. {
  1487. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1488. I915_WRITE(HWSTAM, 0xffffffff);
  1489. I915_WRITE(DEIMR, 0xffffffff);
  1490. I915_WRITE(DEIER, 0x0);
  1491. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1492. I915_WRITE(GTIMR, 0xffffffff);
  1493. I915_WRITE(GTIER, 0x0);
  1494. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1495. }
  1496. void i915_driver_irq_uninstall(struct drm_device * dev)
  1497. {
  1498. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1499. if (!dev_priv)
  1500. return;
  1501. dev_priv->vblank_pipe = 0;
  1502. if (HAS_PCH_SPLIT(dev)) {
  1503. ironlake_irq_uninstall(dev);
  1504. return;
  1505. }
  1506. if (I915_HAS_HOTPLUG(dev)) {
  1507. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1508. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1509. }
  1510. I915_WRITE(HWSTAM, 0xffffffff);
  1511. I915_WRITE(PIPEASTAT, 0);
  1512. I915_WRITE(PIPEBSTAT, 0);
  1513. I915_WRITE(IMR, 0xffffffff);
  1514. I915_WRITE(IER, 0x0);
  1515. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1516. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1517. I915_WRITE(IIR, I915_READ(IIR));
  1518. }