dhd_sdio.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. /* core registers */
  279. struct sdpcmd_regs {
  280. u32 corecontrol; /* 0x00, rev8 */
  281. u32 corestatus; /* rev8 */
  282. u32 PAD[1];
  283. u32 biststatus; /* rev8 */
  284. /* PCMCIA access */
  285. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  286. u16 PAD[1];
  287. u16 pcmciamesportalmask; /* rev8 */
  288. u16 PAD[1];
  289. u16 pcmciawrframebc; /* rev8 */
  290. u16 PAD[1];
  291. u16 pcmciaunderflowtimer; /* rev8 */
  292. u16 PAD[1];
  293. /* interrupt */
  294. u32 intstatus; /* 0x020, rev8 */
  295. u32 hostintmask; /* rev8 */
  296. u32 intmask; /* rev8 */
  297. u32 sbintstatus; /* rev8 */
  298. u32 sbintmask; /* rev8 */
  299. u32 funcintmask; /* rev4 */
  300. u32 PAD[2];
  301. u32 tosbmailbox; /* 0x040, rev8 */
  302. u32 tohostmailbox; /* rev8 */
  303. u32 tosbmailboxdata; /* rev8 */
  304. u32 tohostmailboxdata; /* rev8 */
  305. /* synchronized access to registers in SDIO clock domain */
  306. u32 sdioaccess; /* 0x050, rev8 */
  307. u32 PAD[3];
  308. /* PCMCIA frame control */
  309. u8 pcmciaframectrl; /* 0x060, rev8 */
  310. u8 PAD[3];
  311. u8 pcmciawatermark; /* rev8 */
  312. u8 PAD[155];
  313. /* interrupt batching control */
  314. u32 intrcvlazy; /* 0x100, rev8 */
  315. u32 PAD[3];
  316. /* counters */
  317. u32 cmd52rd; /* 0x110, rev8 */
  318. u32 cmd52wr; /* rev8 */
  319. u32 cmd53rd; /* rev8 */
  320. u32 cmd53wr; /* rev8 */
  321. u32 abort; /* rev8 */
  322. u32 datacrcerror; /* rev8 */
  323. u32 rdoutofsync; /* rev8 */
  324. u32 wroutofsync; /* rev8 */
  325. u32 writebusy; /* rev8 */
  326. u32 readwait; /* rev8 */
  327. u32 readterm; /* rev8 */
  328. u32 writeterm; /* rev8 */
  329. u32 PAD[40];
  330. u32 clockctlstatus; /* rev8 */
  331. u32 PAD[7];
  332. u32 PAD[128]; /* DMA engines */
  333. /* SDIO/PCMCIA CIS region */
  334. char cis[512]; /* 0x400-0x5ff, rev6 */
  335. /* PCMCIA function control registers */
  336. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  337. u16 PAD[55];
  338. /* PCMCIA backplane access */
  339. u16 backplanecsr; /* 0x76E, rev6 */
  340. u16 backplaneaddr0; /* rev6 */
  341. u16 backplaneaddr1; /* rev6 */
  342. u16 backplaneaddr2; /* rev6 */
  343. u16 backplaneaddr3; /* rev6 */
  344. u16 backplanedata0; /* rev6 */
  345. u16 backplanedata1; /* rev6 */
  346. u16 backplanedata2; /* rev6 */
  347. u16 backplanedata3; /* rev6 */
  348. u16 PAD[31];
  349. /* sprom "size" & "blank" info */
  350. u16 spromstatus; /* 0x7BE, rev2 */
  351. u32 PAD[464];
  352. u16 PAD[0x80];
  353. };
  354. #ifdef DEBUG
  355. /* Device console log buffer state */
  356. struct brcmf_console {
  357. uint count; /* Poll interval msec counter */
  358. uint log_addr; /* Log struct address (fixed) */
  359. struct rte_log_le log_le; /* Log struct (host copy) */
  360. uint bufsize; /* Size of log buffer */
  361. u8 *buf; /* Log buffer (host copy) */
  362. uint last; /* Last buffer read index */
  363. };
  364. struct brcmf_trap_info {
  365. __le32 type;
  366. __le32 epc;
  367. __le32 cpsr;
  368. __le32 spsr;
  369. __le32 r0; /* a1 */
  370. __le32 r1; /* a2 */
  371. __le32 r2; /* a3 */
  372. __le32 r3; /* a4 */
  373. __le32 r4; /* v1 */
  374. __le32 r5; /* v2 */
  375. __le32 r6; /* v3 */
  376. __le32 r7; /* v4 */
  377. __le32 r8; /* v5 */
  378. __le32 r9; /* sb/v6 */
  379. __le32 r10; /* sl/v7 */
  380. __le32 r11; /* fp/v8 */
  381. __le32 r12; /* ip */
  382. __le32 r13; /* sp */
  383. __le32 r14; /* lr */
  384. __le32 pc; /* r15 */
  385. };
  386. #endif /* DEBUG */
  387. struct sdpcm_shared {
  388. u32 flags;
  389. u32 trap_addr;
  390. u32 assert_exp_addr;
  391. u32 assert_file_addr;
  392. u32 assert_line;
  393. u32 console_addr; /* Address of struct rte_console */
  394. u32 msgtrace_addr;
  395. u8 tag[32];
  396. u32 brpt_addr;
  397. };
  398. struct sdpcm_shared_le {
  399. __le32 flags;
  400. __le32 trap_addr;
  401. __le32 assert_exp_addr;
  402. __le32 assert_file_addr;
  403. __le32 assert_line;
  404. __le32 console_addr; /* Address of struct rte_console */
  405. __le32 msgtrace_addr;
  406. u8 tag[32];
  407. __le32 brpt_addr;
  408. };
  409. /* SDIO read frame info */
  410. struct brcmf_sdio_read {
  411. u8 seq_num;
  412. u8 channel;
  413. u16 len;
  414. u16 len_left;
  415. u16 len_nxtfrm;
  416. u8 dat_offset;
  417. };
  418. /* misc chip info needed by some of the routines */
  419. /* Private data for SDIO bus interaction */
  420. struct brcmf_sdio {
  421. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  422. struct chip_info *ci; /* Chip info struct */
  423. char *vars; /* Variables (from CIS and/or other) */
  424. uint varsz; /* Size of variables buffer */
  425. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  426. u32 hostintmask; /* Copy of Host Interrupt Mask */
  427. atomic_t intstatus; /* Intstatus bits (events) pending */
  428. atomic_t fcstate; /* State of dongle flow-control */
  429. uint blocksize; /* Block size of SDIO transfers */
  430. uint roundup; /* Max roundup limit */
  431. struct pktq txq; /* Queue length used for flow-control */
  432. u8 flowcontrol; /* per prio flow control bitmask */
  433. u8 tx_seq; /* Transmit sequence number (next) */
  434. u8 tx_max; /* Maximum transmit sequence allowed */
  435. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  436. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  437. u8 rx_seq; /* Receive sequence number (expected) */
  438. struct brcmf_sdio_read cur_read;
  439. /* info of current read frame */
  440. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  441. bool rxpending; /* Data frame pending in dongle */
  442. uint rxbound; /* Rx frames to read before resched */
  443. uint txbound; /* Tx frames to send before resched */
  444. uint txminmax;
  445. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  446. struct sk_buff_head glom; /* Packet list for glommed superframe */
  447. uint glomerr; /* Glom packet read errors */
  448. u8 *rxbuf; /* Buffer for receiving control packets */
  449. uint rxblen; /* Allocated length of rxbuf */
  450. u8 *rxctl; /* Aligned pointer into rxbuf */
  451. u8 *databuf; /* Buffer for receiving big glom packet */
  452. u8 *dataptr; /* Aligned pointer into databuf */
  453. uint rxlen; /* Length of valid data in buffer */
  454. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  455. bool intr; /* Use interrupts */
  456. bool poll; /* Use polling */
  457. atomic_t ipend; /* Device interrupt is pending */
  458. uint spurious; /* Count of spurious interrupts */
  459. uint pollrate; /* Ticks between device polls */
  460. uint polltick; /* Tick counter */
  461. #ifdef DEBUG
  462. uint console_interval;
  463. struct brcmf_console console; /* Console output polling support */
  464. uint console_addr; /* Console address from shared struct */
  465. #endif /* DEBUG */
  466. uint clkstate; /* State of sd and backplane clock(s) */
  467. bool activity; /* Activity flag for clock down */
  468. s32 idletime; /* Control for activity timeout */
  469. s32 idlecount; /* Activity timeout counter */
  470. s32 idleclock; /* How to set bus driver when idle */
  471. s32 sd_rxchain;
  472. bool use_rxchain; /* If brcmf should use PKT chains */
  473. bool rxflow_mode; /* Rx flow control mode */
  474. bool rxflow; /* Is rx flow control on */
  475. bool alp_only; /* Don't use HT clock (ALP only) */
  476. u8 *ctrl_frame_buf;
  477. u32 ctrl_frame_len;
  478. bool ctrl_frame_stat;
  479. spinlock_t txqlock;
  480. wait_queue_head_t ctrl_wait;
  481. wait_queue_head_t dcmd_resp_wait;
  482. struct timer_list timer;
  483. struct completion watchdog_wait;
  484. struct task_struct *watchdog_tsk;
  485. bool wd_timer_valid;
  486. uint save_ms;
  487. struct workqueue_struct *brcmf_wq;
  488. struct work_struct datawork;
  489. struct list_head dpc_tsklst;
  490. spinlock_t dpc_tl_lock;
  491. struct semaphore sdsem;
  492. const struct firmware *firmware;
  493. u32 fw_ptr;
  494. bool txoff; /* Transmit flow-controlled */
  495. struct brcmf_sdio_count sdcnt;
  496. };
  497. /* clkstate */
  498. #define CLK_NONE 0
  499. #define CLK_SDONLY 1
  500. #define CLK_PENDING 2 /* Not used yet */
  501. #define CLK_AVAIL 3
  502. #ifdef DEBUG
  503. static int qcount[NUMPRIO];
  504. static int tx_packets[NUMPRIO];
  505. #endif /* DEBUG */
  506. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  507. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  508. /* Retry count for register access failures */
  509. static const uint retry_limit = 2;
  510. /* Limit on rounding up frames */
  511. static const uint max_roundup = 512;
  512. #define ALIGNMENT 4
  513. static void pkt_align(struct sk_buff *p, int len, int align)
  514. {
  515. uint datalign;
  516. datalign = (unsigned long)(p->data);
  517. datalign = roundup(datalign, (align)) - datalign;
  518. if (datalign)
  519. skb_pull(p, datalign);
  520. __skb_trim(p, len);
  521. }
  522. /* To check if there's window offered */
  523. static bool data_ok(struct brcmf_sdio *bus)
  524. {
  525. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  526. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  527. }
  528. /*
  529. * Reads a register in the SDIO hardware block. This block occupies a series of
  530. * adresses on the 32 bit backplane bus.
  531. */
  532. static int
  533. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  534. {
  535. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  536. int ret;
  537. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  538. bus->ci->c_inf[idx].base + offset, &ret);
  539. return ret;
  540. }
  541. static int
  542. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  543. {
  544. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  545. int ret;
  546. brcmf_sdio_regwl(bus->sdiodev,
  547. bus->ci->c_inf[idx].base + reg_offset,
  548. regval, &ret);
  549. return ret;
  550. }
  551. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  552. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  553. /* Turn backplane clock on or off */
  554. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  555. {
  556. int err;
  557. u8 clkctl, clkreq, devctl;
  558. unsigned long timeout;
  559. brcmf_dbg(TRACE, "Enter\n");
  560. clkctl = 0;
  561. if (on) {
  562. /* Request HT Avail */
  563. clkreq =
  564. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  565. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  566. clkreq, &err);
  567. if (err) {
  568. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  569. return -EBADE;
  570. }
  571. /* Check current status */
  572. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  573. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  574. if (err) {
  575. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  576. return -EBADE;
  577. }
  578. /* Go to pending and await interrupt if appropriate */
  579. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  580. /* Allow only clock-available interrupt */
  581. devctl = brcmf_sdio_regrb(bus->sdiodev,
  582. SBSDIO_DEVICE_CTL, &err);
  583. if (err) {
  584. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  585. err);
  586. return -EBADE;
  587. }
  588. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  589. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  590. devctl, &err);
  591. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  592. bus->clkstate = CLK_PENDING;
  593. return 0;
  594. } else if (bus->clkstate == CLK_PENDING) {
  595. /* Cancel CA-only interrupt filter */
  596. devctl = brcmf_sdio_regrb(bus->sdiodev,
  597. SBSDIO_DEVICE_CTL, &err);
  598. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  599. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  600. devctl, &err);
  601. }
  602. /* Otherwise, wait here (polling) for HT Avail */
  603. timeout = jiffies +
  604. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  605. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  606. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  607. SBSDIO_FUNC1_CHIPCLKCSR,
  608. &err);
  609. if (time_after(jiffies, timeout))
  610. break;
  611. else
  612. usleep_range(5000, 10000);
  613. }
  614. if (err) {
  615. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  616. return -EBADE;
  617. }
  618. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  619. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  620. PMU_MAX_TRANSITION_DLY, clkctl);
  621. return -EBADE;
  622. }
  623. /* Mark clock available */
  624. bus->clkstate = CLK_AVAIL;
  625. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  626. #if defined(DEBUG)
  627. if (!bus->alp_only) {
  628. if (SBSDIO_ALPONLY(clkctl))
  629. brcmf_dbg(ERROR, "HT Clock should be on\n");
  630. }
  631. #endif /* defined (DEBUG) */
  632. bus->activity = true;
  633. } else {
  634. clkreq = 0;
  635. if (bus->clkstate == CLK_PENDING) {
  636. /* Cancel CA-only interrupt filter */
  637. devctl = brcmf_sdio_regrb(bus->sdiodev,
  638. SBSDIO_DEVICE_CTL, &err);
  639. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  640. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  641. devctl, &err);
  642. }
  643. bus->clkstate = CLK_SDONLY;
  644. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  645. clkreq, &err);
  646. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  647. if (err) {
  648. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  649. err);
  650. return -EBADE;
  651. }
  652. }
  653. return 0;
  654. }
  655. /* Change idle/active SD state */
  656. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  657. {
  658. brcmf_dbg(TRACE, "Enter\n");
  659. if (on)
  660. bus->clkstate = CLK_SDONLY;
  661. else
  662. bus->clkstate = CLK_NONE;
  663. return 0;
  664. }
  665. /* Transition SD and backplane clock readiness */
  666. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  667. {
  668. #ifdef DEBUG
  669. uint oldstate = bus->clkstate;
  670. #endif /* DEBUG */
  671. brcmf_dbg(TRACE, "Enter\n");
  672. /* Early exit if we're already there */
  673. if (bus->clkstate == target) {
  674. if (target == CLK_AVAIL) {
  675. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  676. bus->activity = true;
  677. }
  678. return 0;
  679. }
  680. switch (target) {
  681. case CLK_AVAIL:
  682. /* Make sure SD clock is available */
  683. if (bus->clkstate == CLK_NONE)
  684. brcmf_sdbrcm_sdclk(bus, true);
  685. /* Now request HT Avail on the backplane */
  686. brcmf_sdbrcm_htclk(bus, true, pendok);
  687. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  688. bus->activity = true;
  689. break;
  690. case CLK_SDONLY:
  691. /* Remove HT request, or bring up SD clock */
  692. if (bus->clkstate == CLK_NONE)
  693. brcmf_sdbrcm_sdclk(bus, true);
  694. else if (bus->clkstate == CLK_AVAIL)
  695. brcmf_sdbrcm_htclk(bus, false, false);
  696. else
  697. brcmf_dbg(ERROR, "request for %d -> %d\n",
  698. bus->clkstate, target);
  699. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  700. break;
  701. case CLK_NONE:
  702. /* Make sure to remove HT request */
  703. if (bus->clkstate == CLK_AVAIL)
  704. brcmf_sdbrcm_htclk(bus, false, false);
  705. /* Now remove the SD clock */
  706. brcmf_sdbrcm_sdclk(bus, false);
  707. brcmf_sdbrcm_wd_timer(bus, 0);
  708. break;
  709. }
  710. #ifdef DEBUG
  711. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  712. #endif /* DEBUG */
  713. return 0;
  714. }
  715. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  716. {
  717. u32 intstatus = 0;
  718. u32 hmb_data;
  719. u8 fcbits;
  720. int ret;
  721. brcmf_dbg(TRACE, "Enter\n");
  722. /* Read mailbox data and ack that we did so */
  723. ret = r_sdreg32(bus, &hmb_data,
  724. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  725. if (ret == 0)
  726. w_sdreg32(bus, SMB_INT_ACK,
  727. offsetof(struct sdpcmd_regs, tosbmailbox));
  728. bus->sdcnt.f1regdata += 2;
  729. /* Dongle recomposed rx frames, accept them again */
  730. if (hmb_data & HMB_DATA_NAKHANDLED) {
  731. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  732. bus->rx_seq);
  733. if (!bus->rxskip)
  734. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  735. bus->rxskip = false;
  736. intstatus |= I_HMB_FRAME_IND;
  737. }
  738. /*
  739. * DEVREADY does not occur with gSPI.
  740. */
  741. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  742. bus->sdpcm_ver =
  743. (hmb_data & HMB_DATA_VERSION_MASK) >>
  744. HMB_DATA_VERSION_SHIFT;
  745. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  746. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  747. "expecting %d\n",
  748. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  749. else
  750. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  751. bus->sdpcm_ver);
  752. }
  753. /*
  754. * Flow Control has been moved into the RX headers and this out of band
  755. * method isn't used any more.
  756. * remaining backward compatible with older dongles.
  757. */
  758. if (hmb_data & HMB_DATA_FC) {
  759. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  760. HMB_DATA_FCDATA_SHIFT;
  761. if (fcbits & ~bus->flowcontrol)
  762. bus->sdcnt.fc_xoff++;
  763. if (bus->flowcontrol & ~fcbits)
  764. bus->sdcnt.fc_xon++;
  765. bus->sdcnt.fc_rcvd++;
  766. bus->flowcontrol = fcbits;
  767. }
  768. /* Shouldn't be any others */
  769. if (hmb_data & ~(HMB_DATA_DEVREADY |
  770. HMB_DATA_NAKHANDLED |
  771. HMB_DATA_FC |
  772. HMB_DATA_FWREADY |
  773. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  774. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  775. hmb_data);
  776. return intstatus;
  777. }
  778. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  779. {
  780. uint retries = 0;
  781. u16 lastrbc;
  782. u8 hi, lo;
  783. int err;
  784. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  785. abort ? "abort command, " : "",
  786. rtx ? ", send NAK" : "");
  787. if (abort)
  788. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  789. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  790. SFC_RF_TERM, &err);
  791. bus->sdcnt.f1regdata++;
  792. /* Wait until the packet has been flushed (device/FIFO stable) */
  793. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  794. hi = brcmf_sdio_regrb(bus->sdiodev,
  795. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  796. lo = brcmf_sdio_regrb(bus->sdiodev,
  797. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  798. bus->sdcnt.f1regdata += 2;
  799. if ((hi == 0) && (lo == 0))
  800. break;
  801. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  802. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  803. lastrbc, (hi << 8) + lo);
  804. }
  805. lastrbc = (hi << 8) + lo;
  806. }
  807. if (!retries)
  808. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  809. else
  810. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  811. if (rtx) {
  812. bus->sdcnt.rxrtx++;
  813. err = w_sdreg32(bus, SMB_NAK,
  814. offsetof(struct sdpcmd_regs, tosbmailbox));
  815. bus->sdcnt.f1regdata++;
  816. if (err == 0)
  817. bus->rxskip = true;
  818. }
  819. /* Clear partial in any case */
  820. bus->cur_read.len = 0;
  821. /* If we can't reach the device, signal failure */
  822. if (err)
  823. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  824. }
  825. /* copy a buffer into a pkt buffer chain */
  826. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  827. {
  828. uint n, ret = 0;
  829. struct sk_buff *p;
  830. u8 *buf;
  831. buf = bus->dataptr;
  832. /* copy the data */
  833. skb_queue_walk(&bus->glom, p) {
  834. n = min_t(uint, p->len, len);
  835. memcpy(p->data, buf, n);
  836. buf += n;
  837. len -= n;
  838. ret += n;
  839. if (!len)
  840. break;
  841. }
  842. return ret;
  843. }
  844. /* return total length of buffer chain */
  845. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  846. {
  847. struct sk_buff *p;
  848. uint total;
  849. total = 0;
  850. skb_queue_walk(&bus->glom, p)
  851. total += p->len;
  852. return total;
  853. }
  854. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  855. {
  856. struct sk_buff *cur, *next;
  857. skb_queue_walk_safe(&bus->glom, cur, next) {
  858. skb_unlink(cur, &bus->glom);
  859. brcmu_pkt_buf_free_skb(cur);
  860. }
  861. }
  862. static bool brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  863. struct brcmf_sdio_read *rd)
  864. {
  865. u16 len, checksum;
  866. u8 rx_seq, fc, tx_seq_max;
  867. /*
  868. * 4 bytes hardware header (frame tag)
  869. * Byte 0~1: Frame length
  870. * Byte 2~3: Checksum, bit-wise inverse of frame length
  871. */
  872. len = get_unaligned_le16(header);
  873. checksum = get_unaligned_le16(header + sizeof(u16));
  874. /* All zero means no more to read */
  875. if (!(len | checksum)) {
  876. bus->rxpending = false;
  877. return false;
  878. }
  879. if ((u16)(~(len ^ checksum))) {
  880. brcmf_dbg(ERROR, "HW header checksum error\n");
  881. bus->sdcnt.rx_badhdr++;
  882. brcmf_sdbrcm_rxfail(bus, false, false);
  883. return false;
  884. }
  885. if (len < SDPCM_HDRLEN) {
  886. brcmf_dbg(ERROR, "HW header length error\n");
  887. return false;
  888. }
  889. rd->len = len;
  890. /*
  891. * 8 bytes hardware header
  892. * Byte 0: Rx sequence number
  893. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  894. * Byte 2: Length of next data frame
  895. * Byte 3: Data offset
  896. * Byte 4: Flow control bits
  897. * Byte 5: Maximum Sequence number allow for Tx
  898. * Byte 6~7: Reserved
  899. */
  900. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  901. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  902. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL) {
  903. brcmf_dbg(ERROR, "HW header length too long\n");
  904. bus->sdiodev->bus_if->dstats.rx_errors++;
  905. bus->sdcnt.rx_toolong++;
  906. brcmf_sdbrcm_rxfail(bus, false, false);
  907. rd->len = 0;
  908. return false;
  909. }
  910. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  911. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  912. brcmf_dbg(ERROR, "seq %d: bad data offset\n", rx_seq);
  913. bus->sdcnt.rx_badhdr++;
  914. brcmf_sdbrcm_rxfail(bus, false, false);
  915. rd->len = 0;
  916. return false;
  917. }
  918. if (rd->seq_num != rx_seq) {
  919. brcmf_dbg(ERROR, "seq %d: sequence number error, expect %d\n",
  920. rx_seq, rd->seq_num);
  921. bus->sdcnt.rx_badseq++;
  922. rd->seq_num = rx_seq;
  923. }
  924. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  925. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  926. /* only warm for NON glom packet */
  927. if (rd->channel != SDPCM_GLOM_CHANNEL)
  928. brcmf_dbg(ERROR, "seq %d: next length error\n", rx_seq);
  929. rd->len_nxtfrm = 0;
  930. }
  931. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  932. if (bus->flowcontrol != fc) {
  933. if (~bus->flowcontrol & fc)
  934. bus->sdcnt.fc_xoff++;
  935. if (bus->flowcontrol & ~fc)
  936. bus->sdcnt.fc_xon++;
  937. bus->sdcnt.fc_rcvd++;
  938. bus->flowcontrol = fc;
  939. }
  940. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  941. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  942. brcmf_dbg(ERROR, "seq %d: max tx seq number error\n", rx_seq);
  943. tx_seq_max = bus->tx_seq + 2;
  944. }
  945. bus->tx_max = tx_seq_max;
  946. return true;
  947. }
  948. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  949. {
  950. u16 dlen, totlen;
  951. u8 *dptr, num = 0;
  952. u16 sublen, check;
  953. struct sk_buff *pfirst, *pnext;
  954. int errcode;
  955. u8 chan, seq, doff, sfdoff;
  956. u8 txmax;
  957. int ifidx = 0;
  958. bool usechain = bus->use_rxchain;
  959. u16 next_len;
  960. /* If packets, issue read(s) and send up packet chain */
  961. /* Return sequence numbers consumed? */
  962. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  963. bus->glomd, skb_peek(&bus->glom));
  964. /* If there's a descriptor, generate the packet chain */
  965. if (bus->glomd) {
  966. pfirst = pnext = NULL;
  967. dlen = (u16) (bus->glomd->len);
  968. dptr = bus->glomd->data;
  969. if (!dlen || (dlen & 1)) {
  970. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  971. dlen);
  972. dlen = 0;
  973. }
  974. for (totlen = num = 0; dlen; num++) {
  975. /* Get (and move past) next length */
  976. sublen = get_unaligned_le16(dptr);
  977. dlen -= sizeof(u16);
  978. dptr += sizeof(u16);
  979. if ((sublen < SDPCM_HDRLEN) ||
  980. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  981. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  982. num, sublen);
  983. pnext = NULL;
  984. break;
  985. }
  986. if (sublen % BRCMF_SDALIGN) {
  987. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  988. sublen, BRCMF_SDALIGN);
  989. usechain = false;
  990. }
  991. totlen += sublen;
  992. /* For last frame, adjust read len so total
  993. is a block multiple */
  994. if (!dlen) {
  995. sublen +=
  996. (roundup(totlen, bus->blocksize) - totlen);
  997. totlen = roundup(totlen, bus->blocksize);
  998. }
  999. /* Allocate/chain packet for next subframe */
  1000. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1001. if (pnext == NULL) {
  1002. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1003. num, sublen);
  1004. break;
  1005. }
  1006. skb_queue_tail(&bus->glom, pnext);
  1007. /* Adhere to start alignment requirements */
  1008. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1009. }
  1010. /* If all allocations succeeded, save packet chain
  1011. in bus structure */
  1012. if (pnext) {
  1013. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1014. totlen, num);
  1015. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1016. totlen != bus->cur_read.len) {
  1017. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1018. bus->cur_read.len, totlen, rxseq);
  1019. }
  1020. pfirst = pnext = NULL;
  1021. } else {
  1022. brcmf_sdbrcm_free_glom(bus);
  1023. num = 0;
  1024. }
  1025. /* Done with descriptor packet */
  1026. brcmu_pkt_buf_free_skb(bus->glomd);
  1027. bus->glomd = NULL;
  1028. bus->cur_read.len = 0;
  1029. }
  1030. /* Ok -- either we just generated a packet chain,
  1031. or had one from before */
  1032. if (!skb_queue_empty(&bus->glom)) {
  1033. if (BRCMF_GLOM_ON()) {
  1034. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1035. skb_queue_walk(&bus->glom, pnext) {
  1036. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1037. pnext, (u8 *) (pnext->data),
  1038. pnext->len, pnext->len);
  1039. }
  1040. }
  1041. pfirst = skb_peek(&bus->glom);
  1042. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1043. /* Do an SDIO read for the superframe. Configurable iovar to
  1044. * read directly into the chained packet, or allocate a large
  1045. * packet and and copy into the chain.
  1046. */
  1047. if (usechain) {
  1048. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1049. bus->sdiodev->sbwad,
  1050. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1051. } else if (bus->dataptr) {
  1052. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1053. bus->sdiodev->sbwad,
  1054. SDIO_FUNC_2, F2SYNC,
  1055. bus->dataptr, dlen);
  1056. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1057. if (sublen != dlen) {
  1058. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1059. dlen, sublen);
  1060. errcode = -1;
  1061. }
  1062. pnext = NULL;
  1063. } else {
  1064. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1065. dlen);
  1066. errcode = -1;
  1067. }
  1068. bus->sdcnt.f2rxdata++;
  1069. /* On failure, kill the superframe, allow a couple retries */
  1070. if (errcode < 0) {
  1071. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1072. dlen, errcode);
  1073. bus->sdiodev->bus_if->dstats.rx_errors++;
  1074. if (bus->glomerr++ < 3) {
  1075. brcmf_sdbrcm_rxfail(bus, true, true);
  1076. } else {
  1077. bus->glomerr = 0;
  1078. brcmf_sdbrcm_rxfail(bus, true, false);
  1079. bus->sdcnt.rxglomfail++;
  1080. brcmf_sdbrcm_free_glom(bus);
  1081. }
  1082. return 0;
  1083. }
  1084. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1085. pfirst->data, min_t(int, pfirst->len, 48),
  1086. "SUPERFRAME:\n");
  1087. /* Validate the superframe header */
  1088. dptr = (u8 *) (pfirst->data);
  1089. sublen = get_unaligned_le16(dptr);
  1090. check = get_unaligned_le16(dptr + sizeof(u16));
  1091. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1092. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1093. next_len = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1094. if ((next_len << 4) > MAX_RX_DATASZ) {
  1095. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1096. next_len, seq);
  1097. next_len = 0;
  1098. }
  1099. bus->cur_read.len = next_len << 4;
  1100. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1101. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1102. errcode = 0;
  1103. if ((u16)~(sublen ^ check)) {
  1104. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1105. sublen, check);
  1106. errcode = -1;
  1107. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1108. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1109. sublen, roundup(sublen, bus->blocksize),
  1110. dlen);
  1111. errcode = -1;
  1112. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1113. SDPCM_GLOM_CHANNEL) {
  1114. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1115. SDPCM_PACKET_CHANNEL(
  1116. &dptr[SDPCM_FRAMETAG_LEN]));
  1117. errcode = -1;
  1118. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1119. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1120. errcode = -1;
  1121. } else if ((doff < SDPCM_HDRLEN) ||
  1122. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1123. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1124. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1125. errcode = -1;
  1126. }
  1127. /* Check sequence number of superframe SW header */
  1128. if (rxseq != seq) {
  1129. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1130. seq, rxseq);
  1131. bus->sdcnt.rx_badseq++;
  1132. rxseq = seq;
  1133. }
  1134. /* Check window for sanity */
  1135. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1136. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1137. txmax, bus->tx_seq);
  1138. txmax = bus->tx_seq + 2;
  1139. }
  1140. bus->tx_max = txmax;
  1141. /* Remove superframe header, remember offset */
  1142. skb_pull(pfirst, doff);
  1143. sfdoff = doff;
  1144. num = 0;
  1145. /* Validate all the subframe headers */
  1146. skb_queue_walk(&bus->glom, pnext) {
  1147. /* leave when invalid subframe is found */
  1148. if (errcode)
  1149. break;
  1150. dptr = (u8 *) (pnext->data);
  1151. dlen = (u16) (pnext->len);
  1152. sublen = get_unaligned_le16(dptr);
  1153. check = get_unaligned_le16(dptr + sizeof(u16));
  1154. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1155. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1156. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1157. dptr, 32, "subframe:\n");
  1158. if ((u16)~(sublen ^ check)) {
  1159. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1160. num, sublen, check);
  1161. errcode = -1;
  1162. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1163. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1164. num, sublen, dlen);
  1165. errcode = -1;
  1166. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1167. (chan != SDPCM_EVENT_CHANNEL)) {
  1168. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1169. num, chan);
  1170. errcode = -1;
  1171. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1172. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1173. num, doff, sublen, SDPCM_HDRLEN);
  1174. errcode = -1;
  1175. }
  1176. /* increase the subframe count */
  1177. num++;
  1178. }
  1179. if (errcode) {
  1180. /* Terminate frame on error, request
  1181. a couple retries */
  1182. if (bus->glomerr++ < 3) {
  1183. /* Restore superframe header space */
  1184. skb_push(pfirst, sfdoff);
  1185. brcmf_sdbrcm_rxfail(bus, true, true);
  1186. } else {
  1187. bus->glomerr = 0;
  1188. brcmf_sdbrcm_rxfail(bus, true, false);
  1189. bus->sdcnt.rxglomfail++;
  1190. brcmf_sdbrcm_free_glom(bus);
  1191. }
  1192. bus->cur_read.len = 0;
  1193. return 0;
  1194. }
  1195. /* Basic SD framing looks ok - process each packet (header) */
  1196. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1197. dptr = (u8 *) (pfirst->data);
  1198. sublen = get_unaligned_le16(dptr);
  1199. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1200. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1201. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1202. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1203. num, pfirst, pfirst->data,
  1204. pfirst->len, sublen, chan, seq);
  1205. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1206. chan == SDPCM_EVENT_CHANNEL */
  1207. if (rxseq != seq) {
  1208. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1209. seq, rxseq);
  1210. bus->sdcnt.rx_badseq++;
  1211. rxseq = seq;
  1212. }
  1213. rxseq++;
  1214. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1215. dptr, dlen, "Rx Subframe Data:\n");
  1216. __skb_trim(pfirst, sublen);
  1217. skb_pull(pfirst, doff);
  1218. if (pfirst->len == 0) {
  1219. skb_unlink(pfirst, &bus->glom);
  1220. brcmu_pkt_buf_free_skb(pfirst);
  1221. continue;
  1222. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1223. &ifidx, pfirst) != 0) {
  1224. brcmf_dbg(ERROR, "rx protocol error\n");
  1225. bus->sdiodev->bus_if->dstats.rx_errors++;
  1226. skb_unlink(pfirst, &bus->glom);
  1227. brcmu_pkt_buf_free_skb(pfirst);
  1228. continue;
  1229. }
  1230. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1231. pfirst->data,
  1232. min_t(int, pfirst->len, 32),
  1233. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1234. bus->glom.qlen, pfirst, pfirst->data,
  1235. pfirst->len, pfirst->next,
  1236. pfirst->prev);
  1237. }
  1238. /* sent any remaining packets up */
  1239. if (bus->glom.qlen) {
  1240. up(&bus->sdsem);
  1241. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1242. down(&bus->sdsem);
  1243. }
  1244. bus->sdcnt.rxglomframes++;
  1245. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1246. }
  1247. return num;
  1248. }
  1249. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1250. bool *pending)
  1251. {
  1252. DECLARE_WAITQUEUE(wait, current);
  1253. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1254. /* Wait until control frame is available */
  1255. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1256. set_current_state(TASK_INTERRUPTIBLE);
  1257. while (!(*condition) && (!signal_pending(current) && timeout))
  1258. timeout = schedule_timeout(timeout);
  1259. if (signal_pending(current))
  1260. *pending = true;
  1261. set_current_state(TASK_RUNNING);
  1262. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1263. return timeout;
  1264. }
  1265. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1266. {
  1267. if (waitqueue_active(&bus->dcmd_resp_wait))
  1268. wake_up_interruptible(&bus->dcmd_resp_wait);
  1269. return 0;
  1270. }
  1271. static void
  1272. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1273. {
  1274. uint rdlen, pad;
  1275. int sdret;
  1276. brcmf_dbg(TRACE, "Enter\n");
  1277. /* Set rxctl for frame (w/optional alignment) */
  1278. bus->rxctl = bus->rxbuf;
  1279. bus->rxctl += BRCMF_FIRSTREAD;
  1280. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1281. if (pad)
  1282. bus->rxctl += (BRCMF_SDALIGN - pad);
  1283. bus->rxctl -= BRCMF_FIRSTREAD;
  1284. /* Copy the already-read portion over */
  1285. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1286. if (len <= BRCMF_FIRSTREAD)
  1287. goto gotpkt;
  1288. /* Raise rdlen to next SDIO block to avoid tail command */
  1289. rdlen = len - BRCMF_FIRSTREAD;
  1290. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1291. pad = bus->blocksize - (rdlen % bus->blocksize);
  1292. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1293. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1294. rdlen += pad;
  1295. } else if (rdlen % BRCMF_SDALIGN) {
  1296. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1297. }
  1298. /* Satisfy length-alignment requirements */
  1299. if (rdlen & (ALIGNMENT - 1))
  1300. rdlen = roundup(rdlen, ALIGNMENT);
  1301. /* Drop if the read is too big or it exceeds our maximum */
  1302. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1303. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1304. rdlen, bus->sdiodev->bus_if->maxctl);
  1305. bus->sdiodev->bus_if->dstats.rx_errors++;
  1306. brcmf_sdbrcm_rxfail(bus, false, false);
  1307. goto done;
  1308. }
  1309. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1310. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1311. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1312. bus->sdiodev->bus_if->dstats.rx_errors++;
  1313. bus->sdcnt.rx_toolong++;
  1314. brcmf_sdbrcm_rxfail(bus, false, false);
  1315. goto done;
  1316. }
  1317. /* Read remainder of frame body into the rxctl buffer */
  1318. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1319. bus->sdiodev->sbwad,
  1320. SDIO_FUNC_2,
  1321. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1322. bus->sdcnt.f2rxdata++;
  1323. /* Control frame failures need retransmission */
  1324. if (sdret < 0) {
  1325. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1326. rdlen, sdret);
  1327. bus->sdcnt.rxc_errors++;
  1328. brcmf_sdbrcm_rxfail(bus, true, true);
  1329. goto done;
  1330. }
  1331. gotpkt:
  1332. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1333. bus->rxctl, len, "RxCtrl:\n");
  1334. /* Point to valid data and indicate its length */
  1335. bus->rxctl += doff;
  1336. bus->rxlen = len - doff;
  1337. done:
  1338. /* Awake any waiters */
  1339. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1340. }
  1341. /* Pad read to blocksize for efficiency */
  1342. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1343. {
  1344. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1345. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1346. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1347. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1348. *rdlen += *pad;
  1349. } else if (*rdlen % BRCMF_SDALIGN) {
  1350. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1351. }
  1352. }
  1353. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1354. {
  1355. struct sk_buff *pkt; /* Packet for event or data frames */
  1356. u16 pad; /* Number of pad bytes to read */
  1357. uint rxleft = 0; /* Remaining number of frames allowed */
  1358. int sdret; /* Return code from calls */
  1359. int ifidx = 0;
  1360. uint rxcount = 0; /* Total frames read */
  1361. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1362. u8 head_read = 0;
  1363. brcmf_dbg(TRACE, "Enter\n");
  1364. /* Not finished unless we encounter no more frames indication */
  1365. bus->rxpending = true;
  1366. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1367. !bus->rxskip && rxleft &&
  1368. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1369. rd->seq_num++, rxleft--) {
  1370. /* Handle glomming separately */
  1371. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1372. u8 cnt;
  1373. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1374. bus->glomd, skb_peek(&bus->glom));
  1375. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1376. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1377. rd->seq_num += cnt - 1;
  1378. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1379. continue;
  1380. }
  1381. rd->len_left = rd->len;
  1382. /* read header first for unknow frame length */
  1383. if (!rd->len) {
  1384. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1385. bus->sdiodev->sbwad,
  1386. SDIO_FUNC_2, F2SYNC,
  1387. bus->rxhdr,
  1388. BRCMF_FIRSTREAD);
  1389. bus->sdcnt.f2rxhdrs++;
  1390. if (sdret < 0) {
  1391. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n",
  1392. sdret);
  1393. bus->sdcnt.rx_hdrfail++;
  1394. brcmf_sdbrcm_rxfail(bus, true, true);
  1395. continue;
  1396. }
  1397. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1398. bus->rxhdr, SDPCM_HDRLEN,
  1399. "RxHdr:\n");
  1400. if (!brcmf_sdio_hdparser(bus, bus->rxhdr, rd)) {
  1401. if (!bus->rxpending)
  1402. break;
  1403. else
  1404. continue;
  1405. }
  1406. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1407. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1408. rd->len,
  1409. rd->dat_offset);
  1410. /* prepare the descriptor for the next read */
  1411. rd->len = rd->len_nxtfrm << 4;
  1412. rd->len_nxtfrm = 0;
  1413. /* treat all packet as event if we don't know */
  1414. rd->channel = SDPCM_EVENT_CHANNEL;
  1415. continue;
  1416. }
  1417. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1418. rd->len - BRCMF_FIRSTREAD : 0;
  1419. head_read = BRCMF_FIRSTREAD;
  1420. }
  1421. brcmf_pad(bus, &pad, &rd->len_left);
  1422. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1423. BRCMF_SDALIGN);
  1424. if (!pkt) {
  1425. /* Give up on data, request rtx of events */
  1426. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed\n");
  1427. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1428. brcmf_sdbrcm_rxfail(bus, false,
  1429. RETRYCHAN(rd->channel));
  1430. continue;
  1431. }
  1432. skb_pull(pkt, head_read);
  1433. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1434. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1435. SDIO_FUNC_2, F2SYNC, pkt);
  1436. bus->sdcnt.f2rxdata++;
  1437. if (sdret < 0) {
  1438. brcmf_dbg(ERROR, "read %d bytes from channel %d failed: %d\n",
  1439. rd->len, rd->channel, sdret);
  1440. brcmu_pkt_buf_free_skb(pkt);
  1441. bus->sdiodev->bus_if->dstats.rx_errors++;
  1442. brcmf_sdbrcm_rxfail(bus, true,
  1443. RETRYCHAN(rd->channel));
  1444. continue;
  1445. }
  1446. if (head_read) {
  1447. skb_push(pkt, head_read);
  1448. memcpy(pkt->data, bus->rxhdr, head_read);
  1449. head_read = 0;
  1450. } else {
  1451. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1452. rd_new.seq_num = rd->seq_num;
  1453. if (!brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new)) {
  1454. rd->len = 0;
  1455. brcmu_pkt_buf_free_skb(pkt);
  1456. }
  1457. bus->sdcnt.rx_readahead_cnt++;
  1458. if (rd->len != roundup(rd_new.len, 16)) {
  1459. brcmf_dbg(ERROR, "frame length mismatch:read %d, should be %d\n",
  1460. rd->len,
  1461. roundup(rd_new.len, 16) >> 4);
  1462. rd->len = 0;
  1463. brcmf_sdbrcm_rxfail(bus, true, true);
  1464. brcmu_pkt_buf_free_skb(pkt);
  1465. continue;
  1466. }
  1467. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1468. rd->channel = rd_new.channel;
  1469. rd->dat_offset = rd_new.dat_offset;
  1470. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1471. BRCMF_DATA_ON()) &&
  1472. BRCMF_HDRS_ON(),
  1473. bus->rxhdr, SDPCM_HDRLEN,
  1474. "RxHdr:\n");
  1475. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1476. brcmf_dbg(ERROR, "readahead on control packet %d?\n",
  1477. rd_new.seq_num);
  1478. /* Force retry w/normal header read */
  1479. rd->len = 0;
  1480. brcmf_sdbrcm_rxfail(bus, false, true);
  1481. brcmu_pkt_buf_free_skb(pkt);
  1482. continue;
  1483. }
  1484. }
  1485. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1486. pkt->data, rd->len, "Rx Data:\n");
  1487. /* Save superframe descriptor and allocate packet frame */
  1488. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1489. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1490. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1491. rd->len);
  1492. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1493. pkt->data, rd->len,
  1494. "Glom Data:\n");
  1495. __skb_trim(pkt, rd->len);
  1496. skb_pull(pkt, SDPCM_HDRLEN);
  1497. bus->glomd = pkt;
  1498. } else {
  1499. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1500. "descriptor!\n", __func__);
  1501. brcmf_sdbrcm_rxfail(bus, false, false);
  1502. }
  1503. /* prepare the descriptor for the next read */
  1504. rd->len = rd->len_nxtfrm << 4;
  1505. rd->len_nxtfrm = 0;
  1506. /* treat all packet as event if we don't know */
  1507. rd->channel = SDPCM_EVENT_CHANNEL;
  1508. continue;
  1509. }
  1510. /* Fill in packet len and prio, deliver upward */
  1511. __skb_trim(pkt, rd->len);
  1512. skb_pull(pkt, rd->dat_offset);
  1513. /* prepare the descriptor for the next read */
  1514. rd->len = rd->len_nxtfrm << 4;
  1515. rd->len_nxtfrm = 0;
  1516. /* treat all packet as event if we don't know */
  1517. rd->channel = SDPCM_EVENT_CHANNEL;
  1518. if (pkt->len == 0) {
  1519. brcmu_pkt_buf_free_skb(pkt);
  1520. continue;
  1521. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1522. pkt) != 0) {
  1523. brcmf_dbg(ERROR, "rx protocol error\n");
  1524. brcmu_pkt_buf_free_skb(pkt);
  1525. bus->sdiodev->bus_if->dstats.rx_errors++;
  1526. continue;
  1527. }
  1528. /* Unlock during rx call */
  1529. up(&bus->sdsem);
  1530. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1531. down(&bus->sdsem);
  1532. }
  1533. rxcount = maxframes - rxleft;
  1534. /* Message if we hit the limit */
  1535. if (!rxleft)
  1536. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1537. else
  1538. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1539. /* Back off rxseq if awaiting rtx, update rx_seq */
  1540. if (bus->rxskip)
  1541. rd->seq_num--;
  1542. bus->rx_seq = rd->seq_num;
  1543. return rxcount;
  1544. }
  1545. static void
  1546. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1547. {
  1548. up(&bus->sdsem);
  1549. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1550. down(&bus->sdsem);
  1551. return;
  1552. }
  1553. static void
  1554. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1555. {
  1556. if (waitqueue_active(&bus->ctrl_wait))
  1557. wake_up_interruptible(&bus->ctrl_wait);
  1558. return;
  1559. }
  1560. /* Writes a HW/SW header into the packet and sends it. */
  1561. /* Assumes: (a) header space already there, (b) caller holds lock */
  1562. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1563. uint chan, bool free_pkt)
  1564. {
  1565. int ret;
  1566. u8 *frame;
  1567. u16 len, pad = 0;
  1568. u32 swheader;
  1569. struct sk_buff *new;
  1570. int i;
  1571. brcmf_dbg(TRACE, "Enter\n");
  1572. frame = (u8 *) (pkt->data);
  1573. /* Add alignment padding, allocate new packet if needed */
  1574. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1575. if (pad) {
  1576. if (skb_headroom(pkt) < pad) {
  1577. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1578. skb_headroom(pkt), pad);
  1579. bus->sdiodev->bus_if->tx_realloc++;
  1580. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1581. if (!new) {
  1582. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1583. pkt->len + BRCMF_SDALIGN);
  1584. ret = -ENOMEM;
  1585. goto done;
  1586. }
  1587. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1588. memcpy(new->data, pkt->data, pkt->len);
  1589. if (free_pkt)
  1590. brcmu_pkt_buf_free_skb(pkt);
  1591. /* free the pkt if canned one is not used */
  1592. free_pkt = true;
  1593. pkt = new;
  1594. frame = (u8 *) (pkt->data);
  1595. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1596. pad = 0;
  1597. } else {
  1598. skb_push(pkt, pad);
  1599. frame = (u8 *) (pkt->data);
  1600. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1601. memset(frame, 0, pad + SDPCM_HDRLEN);
  1602. }
  1603. }
  1604. /* precondition: pad < BRCMF_SDALIGN */
  1605. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1606. len = (u16) (pkt->len);
  1607. *(__le16 *) frame = cpu_to_le16(len);
  1608. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1609. /* Software tag: channel, sequence number, data offset */
  1610. swheader =
  1611. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1612. (((pad +
  1613. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1614. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1615. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1616. #ifdef DEBUG
  1617. tx_packets[pkt->priority]++;
  1618. #endif
  1619. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1620. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1621. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1622. frame, len, "Tx Frame:\n");
  1623. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1624. ((BRCMF_CTL_ON() &&
  1625. chan == SDPCM_CONTROL_CHANNEL) ||
  1626. (BRCMF_DATA_ON() &&
  1627. chan != SDPCM_CONTROL_CHANNEL))) &&
  1628. BRCMF_HDRS_ON(),
  1629. frame, min_t(u16, len, 16), "TxHdr:\n");
  1630. /* Raise len to next SDIO block to eliminate tail command */
  1631. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1632. u16 pad = bus->blocksize - (len % bus->blocksize);
  1633. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1634. len += pad;
  1635. } else if (len % BRCMF_SDALIGN) {
  1636. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1637. }
  1638. /* Some controllers have trouble with odd bytes -- round to even */
  1639. if (len & (ALIGNMENT - 1))
  1640. len = roundup(len, ALIGNMENT);
  1641. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1642. SDIO_FUNC_2, F2SYNC, pkt);
  1643. bus->sdcnt.f2txdata++;
  1644. if (ret < 0) {
  1645. /* On failure, abort the command and terminate the frame */
  1646. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1647. ret);
  1648. bus->sdcnt.tx_sderrs++;
  1649. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1650. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1651. SFC_WF_TERM, NULL);
  1652. bus->sdcnt.f1regdata++;
  1653. for (i = 0; i < 3; i++) {
  1654. u8 hi, lo;
  1655. hi = brcmf_sdio_regrb(bus->sdiodev,
  1656. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1657. lo = brcmf_sdio_regrb(bus->sdiodev,
  1658. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1659. bus->sdcnt.f1regdata += 2;
  1660. if ((hi == 0) && (lo == 0))
  1661. break;
  1662. }
  1663. }
  1664. if (ret == 0)
  1665. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1666. done:
  1667. /* restore pkt buffer pointer before calling tx complete routine */
  1668. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1669. up(&bus->sdsem);
  1670. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1671. down(&bus->sdsem);
  1672. if (free_pkt)
  1673. brcmu_pkt_buf_free_skb(pkt);
  1674. return ret;
  1675. }
  1676. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1677. {
  1678. struct sk_buff *pkt;
  1679. u32 intstatus = 0;
  1680. int ret = 0, prec_out;
  1681. uint cnt = 0;
  1682. uint datalen;
  1683. u8 tx_prec_map;
  1684. brcmf_dbg(TRACE, "Enter\n");
  1685. tx_prec_map = ~bus->flowcontrol;
  1686. /* Send frames until the limit or some other event */
  1687. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1688. spin_lock_bh(&bus->txqlock);
  1689. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1690. if (pkt == NULL) {
  1691. spin_unlock_bh(&bus->txqlock);
  1692. break;
  1693. }
  1694. spin_unlock_bh(&bus->txqlock);
  1695. datalen = pkt->len - SDPCM_HDRLEN;
  1696. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1697. if (ret)
  1698. bus->sdiodev->bus_if->dstats.tx_errors++;
  1699. else
  1700. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1701. /* In poll mode, need to check for other events */
  1702. if (!bus->intr && cnt) {
  1703. /* Check device status, signal pending interrupt */
  1704. ret = r_sdreg32(bus, &intstatus,
  1705. offsetof(struct sdpcmd_regs,
  1706. intstatus));
  1707. bus->sdcnt.f2txdata++;
  1708. if (ret != 0)
  1709. break;
  1710. if (intstatus & bus->hostintmask)
  1711. atomic_set(&bus->ipend, 1);
  1712. }
  1713. }
  1714. /* Deflow-control stack if needed */
  1715. if (bus->sdiodev->bus_if->drvr_up &&
  1716. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1717. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1718. bus->txoff = false;
  1719. brcmf_txflowblock(bus->sdiodev->dev, false);
  1720. }
  1721. return cnt;
  1722. }
  1723. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1724. {
  1725. u32 local_hostintmask;
  1726. u8 saveclk;
  1727. int err;
  1728. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1729. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1730. struct brcmf_sdio *bus = sdiodev->bus;
  1731. brcmf_dbg(TRACE, "Enter\n");
  1732. if (bus->watchdog_tsk) {
  1733. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1734. kthread_stop(bus->watchdog_tsk);
  1735. bus->watchdog_tsk = NULL;
  1736. }
  1737. down(&bus->sdsem);
  1738. /* Enable clock for device interrupts */
  1739. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1740. /* Disable and clear interrupts at the chip level also */
  1741. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1742. local_hostintmask = bus->hostintmask;
  1743. bus->hostintmask = 0;
  1744. /* Change our idea of bus state */
  1745. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1746. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1747. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1748. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1749. if (!err) {
  1750. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1751. (saveclk | SBSDIO_FORCE_HT), &err);
  1752. }
  1753. if (err)
  1754. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1755. /* Turn off the bus (F2), free any pending packets */
  1756. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1757. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1758. NULL);
  1759. /* Clear any pending interrupts now that F2 is disabled */
  1760. w_sdreg32(bus, local_hostintmask,
  1761. offsetof(struct sdpcmd_regs, intstatus));
  1762. /* Turn off the backplane clock (only) */
  1763. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1764. /* Clear the data packet queues */
  1765. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1766. /* Clear any held glomming stuff */
  1767. if (bus->glomd)
  1768. brcmu_pkt_buf_free_skb(bus->glomd);
  1769. brcmf_sdbrcm_free_glom(bus);
  1770. /* Clear rx control and wake any waiters */
  1771. bus->rxlen = 0;
  1772. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1773. /* Reset some F2 state stuff */
  1774. bus->rxskip = false;
  1775. bus->tx_seq = bus->rx_seq = 0;
  1776. up(&bus->sdsem);
  1777. }
  1778. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1779. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1780. {
  1781. unsigned long flags;
  1782. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1783. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1784. enable_irq(bus->sdiodev->irq);
  1785. bus->sdiodev->irq_en = true;
  1786. }
  1787. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1788. }
  1789. #else
  1790. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1791. {
  1792. }
  1793. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1794. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  1795. {
  1796. struct list_head *new_hd;
  1797. unsigned long flags;
  1798. if (in_interrupt())
  1799. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  1800. else
  1801. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1802. if (new_hd == NULL)
  1803. return;
  1804. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  1805. list_add_tail(new_hd, &bus->dpc_tsklst);
  1806. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  1807. }
  1808. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1809. {
  1810. u8 idx;
  1811. u32 addr;
  1812. unsigned long val;
  1813. int n, ret;
  1814. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1815. addr = bus->ci->c_inf[idx].base +
  1816. offsetof(struct sdpcmd_regs, intstatus);
  1817. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1818. bus->sdcnt.f1regdata++;
  1819. if (ret != 0)
  1820. val = 0;
  1821. val &= bus->hostintmask;
  1822. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1823. /* Clear interrupts */
  1824. if (val) {
  1825. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1826. bus->sdcnt.f1regdata++;
  1827. }
  1828. if (ret) {
  1829. atomic_set(&bus->intstatus, 0);
  1830. } else if (val) {
  1831. for_each_set_bit(n, &val, 32)
  1832. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1833. }
  1834. return ret;
  1835. }
  1836. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1837. {
  1838. u32 newstatus = 0;
  1839. unsigned long intstatus;
  1840. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1841. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1842. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1843. int err = 0, n;
  1844. brcmf_dbg(TRACE, "Enter\n");
  1845. down(&bus->sdsem);
  1846. /* If waiting for HTAVAIL, check status */
  1847. if (bus->clkstate == CLK_PENDING) {
  1848. u8 clkctl, devctl = 0;
  1849. #ifdef DEBUG
  1850. /* Check for inconsistent device control */
  1851. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1852. SBSDIO_DEVICE_CTL, &err);
  1853. if (err) {
  1854. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1855. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1856. }
  1857. #endif /* DEBUG */
  1858. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1859. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1860. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1861. if (err) {
  1862. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  1863. err);
  1864. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1865. }
  1866. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1867. devctl, clkctl);
  1868. if (SBSDIO_HTAV(clkctl)) {
  1869. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1870. SBSDIO_DEVICE_CTL, &err);
  1871. if (err) {
  1872. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  1873. err);
  1874. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1875. }
  1876. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1877. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1878. devctl, &err);
  1879. if (err) {
  1880. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  1881. err);
  1882. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1883. }
  1884. bus->clkstate = CLK_AVAIL;
  1885. }
  1886. }
  1887. /* Make sure backplane clock is on */
  1888. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  1889. /* Pending interrupt indicates new device status */
  1890. if (atomic_read(&bus->ipend) > 0) {
  1891. atomic_set(&bus->ipend, 0);
  1892. sdio_claim_host(bus->sdiodev->func[1]);
  1893. err = brcmf_sdio_intr_rstatus(bus);
  1894. sdio_release_host(bus->sdiodev->func[1]);
  1895. }
  1896. /* Start with leftover status bits */
  1897. intstatus = atomic_xchg(&bus->intstatus, 0);
  1898. /* Handle flow-control change: read new state in case our ack
  1899. * crossed another change interrupt. If change still set, assume
  1900. * FC ON for safety, let next loop through do the debounce.
  1901. */
  1902. if (intstatus & I_HMB_FC_CHANGE) {
  1903. intstatus &= ~I_HMB_FC_CHANGE;
  1904. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1905. offsetof(struct sdpcmd_regs, intstatus));
  1906. err = r_sdreg32(bus, &newstatus,
  1907. offsetof(struct sdpcmd_regs, intstatus));
  1908. bus->sdcnt.f1regdata += 2;
  1909. atomic_set(&bus->fcstate,
  1910. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1911. intstatus |= (newstatus & bus->hostintmask);
  1912. }
  1913. /* Handle host mailbox indication */
  1914. if (intstatus & I_HMB_HOST_INT) {
  1915. intstatus &= ~I_HMB_HOST_INT;
  1916. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1917. }
  1918. /* Generally don't ask for these, can get CRC errors... */
  1919. if (intstatus & I_WR_OOSYNC) {
  1920. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  1921. intstatus &= ~I_WR_OOSYNC;
  1922. }
  1923. if (intstatus & I_RD_OOSYNC) {
  1924. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  1925. intstatus &= ~I_RD_OOSYNC;
  1926. }
  1927. if (intstatus & I_SBINT) {
  1928. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  1929. intstatus &= ~I_SBINT;
  1930. }
  1931. /* Would be active due to wake-wlan in gSPI */
  1932. if (intstatus & I_CHIPACTIVE) {
  1933. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1934. intstatus &= ~I_CHIPACTIVE;
  1935. }
  1936. /* Ignore frame indications if rxskip is set */
  1937. if (bus->rxskip)
  1938. intstatus &= ~I_HMB_FRAME_IND;
  1939. /* On frame indication, read available frames */
  1940. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1941. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1942. if (!bus->rxpending)
  1943. intstatus &= ~I_HMB_FRAME_IND;
  1944. rxlimit -= min(framecnt, rxlimit);
  1945. }
  1946. /* Keep still-pending events for next scheduling */
  1947. if (intstatus) {
  1948. for_each_set_bit(n, &intstatus, 32)
  1949. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1950. }
  1951. brcmf_sdbrcm_clrintr(bus);
  1952. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1953. (bus->clkstate == CLK_AVAIL)) {
  1954. int i;
  1955. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1956. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1957. (u32) bus->ctrl_frame_len);
  1958. if (err < 0) {
  1959. /* On failure, abort the command and
  1960. terminate the frame */
  1961. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1962. err);
  1963. bus->sdcnt.tx_sderrs++;
  1964. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1965. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1966. SFC_WF_TERM, &err);
  1967. bus->sdcnt.f1regdata++;
  1968. for (i = 0; i < 3; i++) {
  1969. u8 hi, lo;
  1970. hi = brcmf_sdio_regrb(bus->sdiodev,
  1971. SBSDIO_FUNC1_WFRAMEBCHI,
  1972. &err);
  1973. lo = brcmf_sdio_regrb(bus->sdiodev,
  1974. SBSDIO_FUNC1_WFRAMEBCLO,
  1975. &err);
  1976. bus->sdcnt.f1regdata += 2;
  1977. if ((hi == 0) && (lo == 0))
  1978. break;
  1979. }
  1980. } else {
  1981. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1982. }
  1983. bus->ctrl_frame_stat = false;
  1984. brcmf_sdbrcm_wait_event_wakeup(bus);
  1985. }
  1986. /* Send queued frames (limit 1 if rx may still be pending) */
  1987. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1988. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1989. && data_ok(bus)) {
  1990. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1991. txlimit;
  1992. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1993. txlimit -= framecnt;
  1994. }
  1995. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1996. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation\n");
  1997. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1998. atomic_set(&bus->intstatus, 0);
  1999. } else if (atomic_read(&bus->intstatus) ||
  2000. atomic_read(&bus->ipend) > 0 ||
  2001. (!atomic_read(&bus->fcstate) &&
  2002. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2003. data_ok(bus)) || PKT_AVAILABLE()) {
  2004. brcmf_sdbrcm_adddpctsk(bus);
  2005. }
  2006. /* If we're done for now, turn off clock request. */
  2007. if ((bus->clkstate != CLK_PENDING)
  2008. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2009. bus->activity = false;
  2010. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2011. }
  2012. up(&bus->sdsem);
  2013. }
  2014. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2015. {
  2016. int ret = -EBADE;
  2017. uint datalen, prec;
  2018. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2019. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2020. struct brcmf_sdio *bus = sdiodev->bus;
  2021. unsigned long flags;
  2022. brcmf_dbg(TRACE, "Enter\n");
  2023. datalen = pkt->len;
  2024. /* Add space for the header */
  2025. skb_push(pkt, SDPCM_HDRLEN);
  2026. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2027. prec = prio2prec((pkt->priority & PRIOMASK));
  2028. /* Check for existing queue, current flow-control,
  2029. pending event, or pending clock */
  2030. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2031. bus->sdcnt.fcqueued++;
  2032. /* Priority based enq */
  2033. spin_lock_bh(&bus->txqlock);
  2034. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2035. skb_pull(pkt, SDPCM_HDRLEN);
  2036. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2037. brcmu_pkt_buf_free_skb(pkt);
  2038. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2039. ret = -ENOSR;
  2040. } else {
  2041. ret = 0;
  2042. }
  2043. spin_unlock_bh(&bus->txqlock);
  2044. if (pktq_len(&bus->txq) >= TXHI) {
  2045. bus->txoff = true;
  2046. brcmf_txflowblock(bus->sdiodev->dev, true);
  2047. }
  2048. #ifdef DEBUG
  2049. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2050. qcount[prec] = pktq_plen(&bus->txq, prec);
  2051. #endif
  2052. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2053. if (list_empty(&bus->dpc_tsklst)) {
  2054. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2055. brcmf_sdbrcm_adddpctsk(bus);
  2056. queue_work(bus->brcmf_wq, &bus->datawork);
  2057. } else {
  2058. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2059. }
  2060. return ret;
  2061. }
  2062. static int
  2063. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2064. uint size)
  2065. {
  2066. int bcmerror = 0;
  2067. u32 sdaddr;
  2068. uint dsize;
  2069. /* Determine initial transfer parameters */
  2070. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2071. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2072. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2073. else
  2074. dsize = size;
  2075. sdio_claim_host(bus->sdiodev->func[1]);
  2076. /* Set the backplane window to include the start address */
  2077. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2078. if (bcmerror) {
  2079. brcmf_dbg(ERROR, "window change failed\n");
  2080. goto xfer_done;
  2081. }
  2082. /* Do the transfer(s) */
  2083. while (size) {
  2084. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2085. write ? "write" : "read", dsize,
  2086. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2087. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2088. sdaddr, data, dsize);
  2089. if (bcmerror) {
  2090. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2091. break;
  2092. }
  2093. /* Adjust for next transfer (if any) */
  2094. size -= dsize;
  2095. if (size) {
  2096. data += dsize;
  2097. address += dsize;
  2098. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2099. address);
  2100. if (bcmerror) {
  2101. brcmf_dbg(ERROR, "window change failed\n");
  2102. break;
  2103. }
  2104. sdaddr = 0;
  2105. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2106. }
  2107. }
  2108. xfer_done:
  2109. /* Return the window to backplane enumeration space for core access */
  2110. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2111. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2112. bus->sdiodev->sbwad);
  2113. sdio_release_host(bus->sdiodev->func[1]);
  2114. return bcmerror;
  2115. }
  2116. #ifdef DEBUG
  2117. #define CONSOLE_LINE_MAX 192
  2118. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2119. {
  2120. struct brcmf_console *c = &bus->console;
  2121. u8 line[CONSOLE_LINE_MAX], ch;
  2122. u32 n, idx, addr;
  2123. int rv;
  2124. /* Don't do anything until FWREADY updates console address */
  2125. if (bus->console_addr == 0)
  2126. return 0;
  2127. /* Read console log struct */
  2128. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2129. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2130. sizeof(c->log_le));
  2131. if (rv < 0)
  2132. return rv;
  2133. /* Allocate console buffer (one time only) */
  2134. if (c->buf == NULL) {
  2135. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2136. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2137. if (c->buf == NULL)
  2138. return -ENOMEM;
  2139. }
  2140. idx = le32_to_cpu(c->log_le.idx);
  2141. /* Protect against corrupt value */
  2142. if (idx > c->bufsize)
  2143. return -EBADE;
  2144. /* Skip reading the console buffer if the index pointer
  2145. has not moved */
  2146. if (idx == c->last)
  2147. return 0;
  2148. /* Read the console buffer */
  2149. addr = le32_to_cpu(c->log_le.buf);
  2150. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2151. if (rv < 0)
  2152. return rv;
  2153. while (c->last != idx) {
  2154. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2155. if (c->last == idx) {
  2156. /* This would output a partial line.
  2157. * Instead, back up
  2158. * the buffer pointer and output this
  2159. * line next time around.
  2160. */
  2161. if (c->last >= n)
  2162. c->last -= n;
  2163. else
  2164. c->last = c->bufsize - n;
  2165. goto break2;
  2166. }
  2167. ch = c->buf[c->last];
  2168. c->last = (c->last + 1) % c->bufsize;
  2169. if (ch == '\n')
  2170. break;
  2171. line[n] = ch;
  2172. }
  2173. if (n > 0) {
  2174. if (line[n - 1] == '\r')
  2175. n--;
  2176. line[n] = 0;
  2177. pr_debug("CONSOLE: %s\n", line);
  2178. }
  2179. }
  2180. break2:
  2181. return 0;
  2182. }
  2183. #endif /* DEBUG */
  2184. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2185. {
  2186. int i;
  2187. int ret;
  2188. bus->ctrl_frame_stat = false;
  2189. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2190. SDIO_FUNC_2, F2SYNC, frame, len);
  2191. if (ret < 0) {
  2192. /* On failure, abort the command and terminate the frame */
  2193. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2194. ret);
  2195. bus->sdcnt.tx_sderrs++;
  2196. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2197. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2198. SFC_WF_TERM, NULL);
  2199. bus->sdcnt.f1regdata++;
  2200. for (i = 0; i < 3; i++) {
  2201. u8 hi, lo;
  2202. hi = brcmf_sdio_regrb(bus->sdiodev,
  2203. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2204. lo = brcmf_sdio_regrb(bus->sdiodev,
  2205. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2206. bus->sdcnt.f1regdata += 2;
  2207. if (hi == 0 && lo == 0)
  2208. break;
  2209. }
  2210. return ret;
  2211. }
  2212. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2213. return ret;
  2214. }
  2215. static int
  2216. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2217. {
  2218. u8 *frame;
  2219. u16 len;
  2220. u32 swheader;
  2221. uint retries = 0;
  2222. u8 doff = 0;
  2223. int ret = -1;
  2224. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2225. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2226. struct brcmf_sdio *bus = sdiodev->bus;
  2227. unsigned long flags;
  2228. brcmf_dbg(TRACE, "Enter\n");
  2229. /* Back the pointer to make a room for bus header */
  2230. frame = msg - SDPCM_HDRLEN;
  2231. len = (msglen += SDPCM_HDRLEN);
  2232. /* Add alignment padding (optional for ctl frames) */
  2233. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2234. if (doff) {
  2235. frame -= doff;
  2236. len += doff;
  2237. msglen += doff;
  2238. memset(frame, 0, doff + SDPCM_HDRLEN);
  2239. }
  2240. /* precondition: doff < BRCMF_SDALIGN */
  2241. doff += SDPCM_HDRLEN;
  2242. /* Round send length to next SDIO block */
  2243. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2244. u16 pad = bus->blocksize - (len % bus->blocksize);
  2245. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2246. len += pad;
  2247. } else if (len % BRCMF_SDALIGN) {
  2248. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2249. }
  2250. /* Satisfy length-alignment requirements */
  2251. if (len & (ALIGNMENT - 1))
  2252. len = roundup(len, ALIGNMENT);
  2253. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2254. /* Need to lock here to protect txseq and SDIO tx calls */
  2255. down(&bus->sdsem);
  2256. /* Make sure backplane clock is on */
  2257. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2258. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2259. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2260. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2261. /* Software tag: channel, sequence number, data offset */
  2262. swheader =
  2263. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2264. SDPCM_CHANNEL_MASK)
  2265. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2266. SDPCM_DOFFSET_MASK);
  2267. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2268. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2269. if (!data_ok(bus)) {
  2270. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2271. bus->tx_max, bus->tx_seq);
  2272. bus->ctrl_frame_stat = true;
  2273. /* Send from dpc */
  2274. bus->ctrl_frame_buf = frame;
  2275. bus->ctrl_frame_len = len;
  2276. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2277. if (!bus->ctrl_frame_stat) {
  2278. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2279. ret = 0;
  2280. } else {
  2281. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2282. ret = -1;
  2283. }
  2284. }
  2285. if (ret == -1) {
  2286. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2287. frame, len, "Tx Frame:\n");
  2288. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2289. BRCMF_HDRS_ON(),
  2290. frame, min_t(u16, len, 16), "TxHdr:\n");
  2291. do {
  2292. ret = brcmf_tx_frame(bus, frame, len);
  2293. } while (ret < 0 && retries++ < TXRETRIES);
  2294. }
  2295. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2296. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2297. list_empty(&bus->dpc_tsklst)) {
  2298. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2299. bus->activity = false;
  2300. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2301. } else {
  2302. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2303. }
  2304. up(&bus->sdsem);
  2305. if (ret)
  2306. bus->sdcnt.tx_ctlerrs++;
  2307. else
  2308. bus->sdcnt.tx_ctlpkts++;
  2309. return ret ? -EIO : 0;
  2310. }
  2311. #ifdef DEBUG
  2312. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2313. {
  2314. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2315. }
  2316. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2317. struct sdpcm_shared *sh)
  2318. {
  2319. u32 addr;
  2320. int rv;
  2321. u32 shaddr = 0;
  2322. struct sdpcm_shared_le sh_le;
  2323. __le32 addr_le;
  2324. shaddr = bus->ramsize - 4;
  2325. /*
  2326. * Read last word in socram to determine
  2327. * address of sdpcm_shared structure
  2328. */
  2329. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2330. (u8 *)&addr_le, 4);
  2331. if (rv < 0)
  2332. return rv;
  2333. addr = le32_to_cpu(addr_le);
  2334. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2335. /*
  2336. * Check if addr is valid.
  2337. * NVRAM length at the end of memory should have been overwritten.
  2338. */
  2339. if (!brcmf_sdio_valid_shared_address(addr)) {
  2340. brcmf_dbg(ERROR, "invalid sdpcm_shared address 0x%08X\n",
  2341. addr);
  2342. return -EINVAL;
  2343. }
  2344. /* Read hndrte_shared structure */
  2345. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2346. sizeof(struct sdpcm_shared_le));
  2347. if (rv < 0)
  2348. return rv;
  2349. /* Endianness */
  2350. sh->flags = le32_to_cpu(sh_le.flags);
  2351. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2352. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2353. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2354. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2355. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2356. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2357. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2358. brcmf_dbg(ERROR,
  2359. "sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2360. SDPCM_SHARED_VERSION,
  2361. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2362. return -EPROTO;
  2363. }
  2364. return 0;
  2365. }
  2366. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2367. struct sdpcm_shared *sh, char __user *data,
  2368. size_t count)
  2369. {
  2370. u32 addr, console_ptr, console_size, console_index;
  2371. char *conbuf = NULL;
  2372. __le32 sh_val;
  2373. int rv;
  2374. loff_t pos = 0;
  2375. int nbytes = 0;
  2376. /* obtain console information from device memory */
  2377. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2378. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2379. (u8 *)&sh_val, sizeof(u32));
  2380. if (rv < 0)
  2381. return rv;
  2382. console_ptr = le32_to_cpu(sh_val);
  2383. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2384. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2385. (u8 *)&sh_val, sizeof(u32));
  2386. if (rv < 0)
  2387. return rv;
  2388. console_size = le32_to_cpu(sh_val);
  2389. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2390. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2391. (u8 *)&sh_val, sizeof(u32));
  2392. if (rv < 0)
  2393. return rv;
  2394. console_index = le32_to_cpu(sh_val);
  2395. /* allocate buffer for console data */
  2396. if (console_size <= CONSOLE_BUFFER_MAX)
  2397. conbuf = vzalloc(console_size+1);
  2398. if (!conbuf)
  2399. return -ENOMEM;
  2400. /* obtain the console data from device */
  2401. conbuf[console_size] = '\0';
  2402. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2403. console_size);
  2404. if (rv < 0)
  2405. goto done;
  2406. rv = simple_read_from_buffer(data, count, &pos,
  2407. conbuf + console_index,
  2408. console_size - console_index);
  2409. if (rv < 0)
  2410. goto done;
  2411. nbytes = rv;
  2412. if (console_index > 0) {
  2413. pos = 0;
  2414. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2415. conbuf, console_index - 1);
  2416. if (rv < 0)
  2417. goto done;
  2418. rv += nbytes;
  2419. }
  2420. done:
  2421. vfree(conbuf);
  2422. return rv;
  2423. }
  2424. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2425. char __user *data, size_t count)
  2426. {
  2427. int error, res;
  2428. char buf[350];
  2429. struct brcmf_trap_info tr;
  2430. int nbytes;
  2431. loff_t pos = 0;
  2432. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2433. return 0;
  2434. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2435. sizeof(struct brcmf_trap_info));
  2436. if (error < 0)
  2437. return error;
  2438. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2439. if (nbytes < 0)
  2440. return nbytes;
  2441. res = scnprintf(buf, sizeof(buf),
  2442. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2443. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2444. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2445. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2446. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2447. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2448. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2449. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2450. le32_to_cpu(tr.pc), sh->trap_addr,
  2451. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2452. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2453. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2454. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2455. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2456. if (error < 0)
  2457. return error;
  2458. nbytes += error;
  2459. return nbytes;
  2460. }
  2461. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2462. struct sdpcm_shared *sh, char __user *data,
  2463. size_t count)
  2464. {
  2465. int error = 0;
  2466. char buf[200];
  2467. char file[80] = "?";
  2468. char expr[80] = "<???>";
  2469. int res;
  2470. loff_t pos = 0;
  2471. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2472. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2473. return 0;
  2474. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2475. brcmf_dbg(INFO, "no assert in dongle\n");
  2476. return 0;
  2477. }
  2478. if (sh->assert_file_addr != 0) {
  2479. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2480. (u8 *)file, 80);
  2481. if (error < 0)
  2482. return error;
  2483. }
  2484. if (sh->assert_exp_addr != 0) {
  2485. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2486. (u8 *)expr, 80);
  2487. if (error < 0)
  2488. return error;
  2489. }
  2490. res = scnprintf(buf, sizeof(buf),
  2491. "dongle assert: %s:%d: assert(%s)\n",
  2492. file, sh->assert_line, expr);
  2493. return simple_read_from_buffer(data, count, &pos, buf, res);
  2494. }
  2495. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2496. {
  2497. int error;
  2498. struct sdpcm_shared sh;
  2499. down(&bus->sdsem);
  2500. error = brcmf_sdio_readshared(bus, &sh);
  2501. up(&bus->sdsem);
  2502. if (error < 0)
  2503. return error;
  2504. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2505. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2506. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2507. brcmf_dbg(ERROR, "assertion in dongle\n");
  2508. if (sh.flags & SDPCM_SHARED_TRAP)
  2509. brcmf_dbg(ERROR, "firmware trap in dongle\n");
  2510. return 0;
  2511. }
  2512. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2513. size_t count, loff_t *ppos)
  2514. {
  2515. int error = 0;
  2516. struct sdpcm_shared sh;
  2517. int nbytes = 0;
  2518. loff_t pos = *ppos;
  2519. if (pos != 0)
  2520. return 0;
  2521. down(&bus->sdsem);
  2522. error = brcmf_sdio_readshared(bus, &sh);
  2523. if (error < 0)
  2524. goto done;
  2525. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2526. if (error < 0)
  2527. goto done;
  2528. nbytes = error;
  2529. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2530. if (error < 0)
  2531. goto done;
  2532. error += nbytes;
  2533. *ppos += error;
  2534. done:
  2535. up(&bus->sdsem);
  2536. return error;
  2537. }
  2538. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2539. size_t count, loff_t *ppos)
  2540. {
  2541. struct brcmf_sdio *bus = f->private_data;
  2542. int res;
  2543. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2544. if (res > 0)
  2545. *ppos += res;
  2546. return (ssize_t)res;
  2547. }
  2548. static const struct file_operations brcmf_sdio_forensic_ops = {
  2549. .owner = THIS_MODULE,
  2550. .open = simple_open,
  2551. .read = brcmf_sdio_forensic_read
  2552. };
  2553. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2554. {
  2555. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2556. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2557. if (IS_ERR_OR_NULL(dentry))
  2558. return;
  2559. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2560. &brcmf_sdio_forensic_ops);
  2561. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2562. }
  2563. #else
  2564. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2565. {
  2566. return 0;
  2567. }
  2568. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2569. {
  2570. }
  2571. #endif /* DEBUG */
  2572. static int
  2573. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2574. {
  2575. int timeleft;
  2576. uint rxlen = 0;
  2577. bool pending;
  2578. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2579. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2580. struct brcmf_sdio *bus = sdiodev->bus;
  2581. brcmf_dbg(TRACE, "Enter\n");
  2582. /* Wait until control frame is available */
  2583. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2584. down(&bus->sdsem);
  2585. rxlen = bus->rxlen;
  2586. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2587. bus->rxlen = 0;
  2588. up(&bus->sdsem);
  2589. if (rxlen) {
  2590. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2591. rxlen, msglen);
  2592. } else if (timeleft == 0) {
  2593. brcmf_dbg(ERROR, "resumed on timeout\n");
  2594. brcmf_sdbrcm_checkdied(bus);
  2595. } else if (pending) {
  2596. brcmf_dbg(CTL, "cancelled\n");
  2597. return -ERESTARTSYS;
  2598. } else {
  2599. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2600. brcmf_sdbrcm_checkdied(bus);
  2601. }
  2602. if (rxlen)
  2603. bus->sdcnt.rx_ctlpkts++;
  2604. else
  2605. bus->sdcnt.rx_ctlerrs++;
  2606. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2607. }
  2608. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2609. {
  2610. int bcmerror = 0;
  2611. u32 varaddr;
  2612. u32 varsizew;
  2613. __le32 varsizew_le;
  2614. #ifdef DEBUG
  2615. char *nvram_ularray;
  2616. #endif /* DEBUG */
  2617. /* Even if there are no vars are to be written, we still
  2618. need to set the ramsize. */
  2619. varaddr = (bus->ramsize - 4) - bus->varsz;
  2620. if (bus->vars) {
  2621. /* Write the vars list */
  2622. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2623. bus->vars, bus->varsz);
  2624. #ifdef DEBUG
  2625. /* Verify NVRAM bytes */
  2626. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2627. bus->varsz);
  2628. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2629. if (!nvram_ularray)
  2630. return -ENOMEM;
  2631. /* Upload image to verify downloaded contents. */
  2632. memset(nvram_ularray, 0xaa, bus->varsz);
  2633. /* Read the vars list to temp buffer for comparison */
  2634. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2635. nvram_ularray, bus->varsz);
  2636. if (bcmerror) {
  2637. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2638. bcmerror, bus->varsz, varaddr);
  2639. }
  2640. /* Compare the org NVRAM with the one read from RAM */
  2641. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2642. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2643. else
  2644. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2645. kfree(nvram_ularray);
  2646. #endif /* DEBUG */
  2647. }
  2648. /* adjust to the user specified RAM */
  2649. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2650. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2651. varaddr, bus->varsz);
  2652. /*
  2653. * Determine the length token:
  2654. * Varsize, converted to words, in lower 16-bits, checksum
  2655. * in upper 16-bits.
  2656. */
  2657. if (bcmerror) {
  2658. varsizew = 0;
  2659. varsizew_le = cpu_to_le32(0);
  2660. } else {
  2661. varsizew = bus->varsz / 4;
  2662. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2663. varsizew_le = cpu_to_le32(varsizew);
  2664. }
  2665. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2666. bus->varsz, varsizew);
  2667. /* Write the length token to the last word */
  2668. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2669. (u8 *)&varsizew_le, 4);
  2670. return bcmerror;
  2671. }
  2672. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2673. {
  2674. int bcmerror = 0;
  2675. struct chip_info *ci = bus->ci;
  2676. /* To enter download state, disable ARM and reset SOCRAM.
  2677. * To exit download state, simply reset ARM (default is RAM boot).
  2678. */
  2679. if (enter) {
  2680. bus->alp_only = true;
  2681. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2682. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2683. /* Clear the top bit of memory */
  2684. if (bus->ramsize) {
  2685. u32 zeros = 0;
  2686. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2687. (u8 *)&zeros, 4);
  2688. }
  2689. } else {
  2690. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2691. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2692. bcmerror = -EBADE;
  2693. goto fail;
  2694. }
  2695. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2696. if (bcmerror) {
  2697. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2698. bcmerror = 0;
  2699. }
  2700. w_sdreg32(bus, 0xFFFFFFFF,
  2701. offsetof(struct sdpcmd_regs, intstatus));
  2702. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2703. /* Allow HT Clock now that the ARM is running. */
  2704. bus->alp_only = false;
  2705. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2706. }
  2707. fail:
  2708. return bcmerror;
  2709. }
  2710. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2711. {
  2712. if (bus->firmware->size < bus->fw_ptr + len)
  2713. len = bus->firmware->size - bus->fw_ptr;
  2714. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2715. bus->fw_ptr += len;
  2716. return len;
  2717. }
  2718. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2719. {
  2720. int offset = 0;
  2721. uint len;
  2722. u8 *memblock = NULL, *memptr;
  2723. int ret;
  2724. brcmf_dbg(INFO, "Enter\n");
  2725. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2726. &bus->sdiodev->func[2]->dev);
  2727. if (ret) {
  2728. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2729. return ret;
  2730. }
  2731. bus->fw_ptr = 0;
  2732. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2733. if (memblock == NULL) {
  2734. ret = -ENOMEM;
  2735. goto err;
  2736. }
  2737. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2738. memptr += (BRCMF_SDALIGN -
  2739. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2740. /* Download image */
  2741. while ((len =
  2742. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2743. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2744. if (ret) {
  2745. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2746. ret, MEMBLOCK, offset);
  2747. goto err;
  2748. }
  2749. offset += MEMBLOCK;
  2750. }
  2751. err:
  2752. kfree(memblock);
  2753. release_firmware(bus->firmware);
  2754. bus->fw_ptr = 0;
  2755. return ret;
  2756. }
  2757. /*
  2758. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2759. * and ending in a NUL.
  2760. * Removes carriage returns, empty lines, comment lines, and converts
  2761. * newlines to NULs.
  2762. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2763. * by two NULs.
  2764. */
  2765. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2766. {
  2767. char *varbuf;
  2768. char *dp;
  2769. bool findNewline;
  2770. int column;
  2771. int ret = 0;
  2772. uint buf_len, n, len;
  2773. len = bus->firmware->size;
  2774. varbuf = vmalloc(len);
  2775. if (!varbuf)
  2776. return -ENOMEM;
  2777. memcpy(varbuf, bus->firmware->data, len);
  2778. dp = varbuf;
  2779. findNewline = false;
  2780. column = 0;
  2781. for (n = 0; n < len; n++) {
  2782. if (varbuf[n] == 0)
  2783. break;
  2784. if (varbuf[n] == '\r')
  2785. continue;
  2786. if (findNewline && varbuf[n] != '\n')
  2787. continue;
  2788. findNewline = false;
  2789. if (varbuf[n] == '#') {
  2790. findNewline = true;
  2791. continue;
  2792. }
  2793. if (varbuf[n] == '\n') {
  2794. if (column == 0)
  2795. continue;
  2796. *dp++ = 0;
  2797. column = 0;
  2798. continue;
  2799. }
  2800. *dp++ = varbuf[n];
  2801. column++;
  2802. }
  2803. buf_len = dp - varbuf;
  2804. while (dp < varbuf + n)
  2805. *dp++ = 0;
  2806. kfree(bus->vars);
  2807. /* roundup needed for download to device */
  2808. bus->varsz = roundup(buf_len + 1, 4);
  2809. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2810. if (bus->vars == NULL) {
  2811. bus->varsz = 0;
  2812. ret = -ENOMEM;
  2813. goto err;
  2814. }
  2815. /* copy the processed variables and add null termination */
  2816. memcpy(bus->vars, varbuf, buf_len);
  2817. bus->vars[buf_len] = 0;
  2818. err:
  2819. vfree(varbuf);
  2820. return ret;
  2821. }
  2822. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2823. {
  2824. int ret;
  2825. if (bus->sdiodev->bus_if->drvr_up)
  2826. return -EISCONN;
  2827. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2828. &bus->sdiodev->func[2]->dev);
  2829. if (ret) {
  2830. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2831. return ret;
  2832. }
  2833. ret = brcmf_process_nvram_vars(bus);
  2834. release_firmware(bus->firmware);
  2835. return ret;
  2836. }
  2837. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2838. {
  2839. int bcmerror = -1;
  2840. /* Keep arm in reset */
  2841. if (brcmf_sdbrcm_download_state(bus, true)) {
  2842. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2843. goto err;
  2844. }
  2845. /* External image takes precedence if specified */
  2846. if (brcmf_sdbrcm_download_code_file(bus)) {
  2847. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2848. goto err;
  2849. }
  2850. /* External nvram takes precedence if specified */
  2851. if (brcmf_sdbrcm_download_nvram(bus))
  2852. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2853. /* Take arm out of reset */
  2854. if (brcmf_sdbrcm_download_state(bus, false)) {
  2855. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2856. goto err;
  2857. }
  2858. bcmerror = 0;
  2859. err:
  2860. return bcmerror;
  2861. }
  2862. static bool
  2863. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2864. {
  2865. bool ret;
  2866. /* Download the firmware */
  2867. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2868. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2869. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2870. return ret;
  2871. }
  2872. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2873. {
  2874. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2875. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2876. struct brcmf_sdio *bus = sdiodev->bus;
  2877. unsigned long timeout;
  2878. u8 ready, enable;
  2879. int err, ret = 0;
  2880. u8 saveclk;
  2881. brcmf_dbg(TRACE, "Enter\n");
  2882. /* try to download image and nvram to the dongle */
  2883. if (bus_if->state == BRCMF_BUS_DOWN) {
  2884. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2885. return -1;
  2886. }
  2887. if (!bus->sdiodev->bus_if->drvr)
  2888. return 0;
  2889. /* Start the watchdog timer */
  2890. bus->sdcnt.tickcnt = 0;
  2891. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2892. down(&bus->sdsem);
  2893. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2894. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2895. if (bus->clkstate != CLK_AVAIL)
  2896. goto exit;
  2897. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2898. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2899. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2900. if (!err) {
  2901. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2902. (saveclk | SBSDIO_FORCE_HT), &err);
  2903. }
  2904. if (err) {
  2905. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2906. goto exit;
  2907. }
  2908. /* Enable function 2 (frame transfers) */
  2909. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2910. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2911. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2912. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2913. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2914. ready = 0;
  2915. while (enable != ready) {
  2916. ready = brcmf_sdio_regrb(bus->sdiodev,
  2917. SDIO_CCCR_IORx, NULL);
  2918. if (time_after(jiffies, timeout))
  2919. break;
  2920. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2921. /* prevent busy waiting if it takes too long */
  2922. msleep_interruptible(20);
  2923. }
  2924. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2925. /* If F2 successfully enabled, set core and enable interrupts */
  2926. if (ready == enable) {
  2927. /* Set up the interrupt mask and enable interrupts */
  2928. bus->hostintmask = HOSTINTMASK;
  2929. w_sdreg32(bus, bus->hostintmask,
  2930. offsetof(struct sdpcmd_regs, hostintmask));
  2931. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2932. } else {
  2933. /* Disable F2 again */
  2934. enable = SDIO_FUNC_ENABLE_1;
  2935. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2936. ret = -ENODEV;
  2937. }
  2938. /* Restore previous clock setting */
  2939. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2940. if (ret == 0) {
  2941. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2942. if (ret != 0)
  2943. brcmf_dbg(ERROR, "intr register failed:%d\n", ret);
  2944. }
  2945. /* If we didn't come up, turn off backplane clock */
  2946. if (bus_if->state != BRCMF_BUS_DATA)
  2947. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2948. exit:
  2949. up(&bus->sdsem);
  2950. return ret;
  2951. }
  2952. void brcmf_sdbrcm_isr(void *arg)
  2953. {
  2954. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2955. brcmf_dbg(TRACE, "Enter\n");
  2956. if (!bus) {
  2957. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2958. return;
  2959. }
  2960. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2961. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2962. return;
  2963. }
  2964. /* Count the interrupt call */
  2965. bus->sdcnt.intrcount++;
  2966. if (in_interrupt())
  2967. atomic_set(&bus->ipend, 1);
  2968. else
  2969. if (brcmf_sdio_intr_rstatus(bus)) {
  2970. brcmf_dbg(ERROR, "failed backplane access\n");
  2971. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2972. }
  2973. /* Disable additional interrupts (is this needed now)? */
  2974. if (!bus->intr)
  2975. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2976. brcmf_sdbrcm_adddpctsk(bus);
  2977. queue_work(bus->brcmf_wq, &bus->datawork);
  2978. }
  2979. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2980. {
  2981. #ifdef DEBUG
  2982. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2983. #endif /* DEBUG */
  2984. unsigned long flags;
  2985. brcmf_dbg(TIMER, "Enter\n");
  2986. down(&bus->sdsem);
  2987. /* Poll period: check device if appropriate. */
  2988. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2989. u32 intstatus = 0;
  2990. /* Reset poll tick */
  2991. bus->polltick = 0;
  2992. /* Check device if no interrupts */
  2993. if (!bus->intr ||
  2994. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2995. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2996. if (list_empty(&bus->dpc_tsklst)) {
  2997. u8 devpend;
  2998. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2999. flags);
  3000. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3001. SDIO_CCCR_INTx,
  3002. NULL);
  3003. intstatus =
  3004. devpend & (INTR_STATUS_FUNC1 |
  3005. INTR_STATUS_FUNC2);
  3006. } else {
  3007. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  3008. flags);
  3009. }
  3010. /* If there is something, make like the ISR and
  3011. schedule the DPC */
  3012. if (intstatus) {
  3013. bus->sdcnt.pollcnt++;
  3014. atomic_set(&bus->ipend, 1);
  3015. brcmf_sdbrcm_adddpctsk(bus);
  3016. queue_work(bus->brcmf_wq, &bus->datawork);
  3017. }
  3018. }
  3019. /* Update interrupt tracking */
  3020. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3021. }
  3022. #ifdef DEBUG
  3023. /* Poll for console output periodically */
  3024. if (bus_if->state == BRCMF_BUS_DATA &&
  3025. bus->console_interval != 0) {
  3026. bus->console.count += BRCMF_WD_POLL_MS;
  3027. if (bus->console.count >= bus->console_interval) {
  3028. bus->console.count -= bus->console_interval;
  3029. /* Make sure backplane clock is on */
  3030. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3031. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3032. /* stop on error */
  3033. bus->console_interval = 0;
  3034. }
  3035. }
  3036. #endif /* DEBUG */
  3037. /* On idle timeout clear activity flag and/or turn off clock */
  3038. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3039. if (++bus->idlecount >= bus->idletime) {
  3040. bus->idlecount = 0;
  3041. if (bus->activity) {
  3042. bus->activity = false;
  3043. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3044. } else {
  3045. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3046. }
  3047. }
  3048. }
  3049. up(&bus->sdsem);
  3050. return (atomic_read(&bus->ipend) > 0);
  3051. }
  3052. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3053. {
  3054. if (chipid == BCM43241_CHIP_ID)
  3055. return true;
  3056. if (chipid == BCM4329_CHIP_ID)
  3057. return true;
  3058. if (chipid == BCM4330_CHIP_ID)
  3059. return true;
  3060. if (chipid == BCM4334_CHIP_ID)
  3061. return true;
  3062. return false;
  3063. }
  3064. static void brcmf_sdio_dataworker(struct work_struct *work)
  3065. {
  3066. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3067. datawork);
  3068. struct list_head *cur_hd, *tmp_hd;
  3069. unsigned long flags;
  3070. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3071. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  3072. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3073. brcmf_sdbrcm_dpc(bus);
  3074. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3075. list_del(cur_hd);
  3076. kfree(cur_hd);
  3077. }
  3078. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3079. }
  3080. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3081. {
  3082. brcmf_dbg(TRACE, "Enter\n");
  3083. kfree(bus->rxbuf);
  3084. bus->rxctl = bus->rxbuf = NULL;
  3085. bus->rxlen = 0;
  3086. kfree(bus->databuf);
  3087. bus->databuf = NULL;
  3088. }
  3089. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3090. {
  3091. brcmf_dbg(TRACE, "Enter\n");
  3092. if (bus->sdiodev->bus_if->maxctl) {
  3093. bus->rxblen =
  3094. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3095. ALIGNMENT) + BRCMF_SDALIGN;
  3096. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3097. if (!(bus->rxbuf))
  3098. goto fail;
  3099. }
  3100. /* Allocate buffer to receive glomed packet */
  3101. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3102. if (!(bus->databuf)) {
  3103. /* release rxbuf which was already located as above */
  3104. if (!bus->rxblen)
  3105. kfree(bus->rxbuf);
  3106. goto fail;
  3107. }
  3108. /* Align the buffer */
  3109. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3110. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3111. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3112. else
  3113. bus->dataptr = bus->databuf;
  3114. return true;
  3115. fail:
  3116. return false;
  3117. }
  3118. static bool
  3119. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3120. {
  3121. u8 clkctl = 0;
  3122. int err = 0;
  3123. int reg_addr;
  3124. u32 reg_val;
  3125. u8 idx;
  3126. bus->alp_only = true;
  3127. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3128. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3129. /*
  3130. * Force PLL off until brcmf_sdio_chip_attach()
  3131. * programs PLL control regs
  3132. */
  3133. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3134. BRCMF_INIT_CLKCTL1, &err);
  3135. if (!err)
  3136. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3137. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3138. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3139. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3140. err, BRCMF_INIT_CLKCTL1, clkctl);
  3141. goto fail;
  3142. }
  3143. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3144. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3145. goto fail;
  3146. }
  3147. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3148. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3149. goto fail;
  3150. }
  3151. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3152. SDIO_DRIVE_STRENGTH);
  3153. /* Get info on the SOCRAM cores... */
  3154. bus->ramsize = bus->ci->ramsize;
  3155. if (!(bus->ramsize)) {
  3156. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3157. goto fail;
  3158. }
  3159. /* Set core control so an SDIO reset does a backplane reset */
  3160. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3161. reg_addr = bus->ci->c_inf[idx].base +
  3162. offsetof(struct sdpcmd_regs, corecontrol);
  3163. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3164. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3165. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3166. /* Locate an appropriately-aligned portion of hdrbuf */
  3167. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3168. BRCMF_SDALIGN);
  3169. /* Set the poll and/or interrupt flags */
  3170. bus->intr = true;
  3171. bus->poll = false;
  3172. if (bus->poll)
  3173. bus->pollrate = 1;
  3174. return true;
  3175. fail:
  3176. return false;
  3177. }
  3178. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3179. {
  3180. brcmf_dbg(TRACE, "Enter\n");
  3181. /* Disable F2 to clear any intermediate frame state on the dongle */
  3182. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3183. SDIO_FUNC_ENABLE_1, NULL);
  3184. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3185. bus->rxflow = false;
  3186. /* Done with backplane-dependent accesses, can drop clock... */
  3187. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3188. /* ...and initialize clock/power states */
  3189. bus->clkstate = CLK_SDONLY;
  3190. bus->idletime = BRCMF_IDLE_INTERVAL;
  3191. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3192. /* Query the F2 block size, set roundup accordingly */
  3193. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3194. bus->roundup = min(max_roundup, bus->blocksize);
  3195. /* bus module does not support packet chaining */
  3196. bus->use_rxchain = false;
  3197. bus->sd_rxchain = false;
  3198. return true;
  3199. }
  3200. static int
  3201. brcmf_sdbrcm_watchdog_thread(void *data)
  3202. {
  3203. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3204. allow_signal(SIGTERM);
  3205. /* Run until signal received */
  3206. while (1) {
  3207. if (kthread_should_stop())
  3208. break;
  3209. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3210. brcmf_sdbrcm_bus_watchdog(bus);
  3211. /* Count the tick for reference */
  3212. bus->sdcnt.tickcnt++;
  3213. } else
  3214. break;
  3215. }
  3216. return 0;
  3217. }
  3218. static void
  3219. brcmf_sdbrcm_watchdog(unsigned long data)
  3220. {
  3221. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3222. if (bus->watchdog_tsk) {
  3223. complete(&bus->watchdog_wait);
  3224. /* Reschedule the watchdog */
  3225. if (bus->wd_timer_valid)
  3226. mod_timer(&bus->timer,
  3227. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3228. }
  3229. }
  3230. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3231. {
  3232. brcmf_dbg(TRACE, "Enter\n");
  3233. if (bus->ci) {
  3234. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3235. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3236. brcmf_sdio_chip_detach(&bus->ci);
  3237. if (bus->vars && bus->varsz)
  3238. kfree(bus->vars);
  3239. bus->vars = NULL;
  3240. }
  3241. brcmf_dbg(TRACE, "Disconnected\n");
  3242. }
  3243. /* Detach and free everything */
  3244. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3245. {
  3246. brcmf_dbg(TRACE, "Enter\n");
  3247. if (bus) {
  3248. /* De-register interrupt handler */
  3249. brcmf_sdio_intr_unregister(bus->sdiodev);
  3250. cancel_work_sync(&bus->datawork);
  3251. destroy_workqueue(bus->brcmf_wq);
  3252. if (bus->sdiodev->bus_if->drvr) {
  3253. brcmf_detach(bus->sdiodev->dev);
  3254. brcmf_sdbrcm_release_dongle(bus);
  3255. }
  3256. brcmf_sdbrcm_release_malloc(bus);
  3257. kfree(bus);
  3258. }
  3259. brcmf_dbg(TRACE, "Disconnected\n");
  3260. }
  3261. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3262. {
  3263. int ret;
  3264. struct brcmf_sdio *bus;
  3265. struct brcmf_bus_dcmd *dlst;
  3266. u32 dngl_txglom;
  3267. u32 dngl_txglomalign;
  3268. u8 idx;
  3269. brcmf_dbg(TRACE, "Enter\n");
  3270. /* We make an assumption about address window mappings:
  3271. * regsva == SI_ENUM_BASE*/
  3272. /* Allocate private bus interface state */
  3273. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3274. if (!bus)
  3275. goto fail;
  3276. bus->sdiodev = sdiodev;
  3277. sdiodev->bus = bus;
  3278. skb_queue_head_init(&bus->glom);
  3279. bus->txbound = BRCMF_TXBOUND;
  3280. bus->rxbound = BRCMF_RXBOUND;
  3281. bus->txminmax = BRCMF_TXMINMAX;
  3282. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3283. /* attempt to attach to the dongle */
  3284. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3285. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3286. goto fail;
  3287. }
  3288. spin_lock_init(&bus->txqlock);
  3289. init_waitqueue_head(&bus->ctrl_wait);
  3290. init_waitqueue_head(&bus->dcmd_resp_wait);
  3291. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3292. if (bus->brcmf_wq == NULL) {
  3293. brcmf_dbg(ERROR, "insufficient memory to create txworkqueue\n");
  3294. goto fail;
  3295. }
  3296. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3297. /* Set up the watchdog timer */
  3298. init_timer(&bus->timer);
  3299. bus->timer.data = (unsigned long)bus;
  3300. bus->timer.function = brcmf_sdbrcm_watchdog;
  3301. /* Initialize thread based operation and lock */
  3302. sema_init(&bus->sdsem, 1);
  3303. /* Initialize watchdog thread */
  3304. init_completion(&bus->watchdog_wait);
  3305. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3306. bus, "brcmf_watchdog");
  3307. if (IS_ERR(bus->watchdog_tsk)) {
  3308. pr_warn("brcmf_watchdog thread failed to start\n");
  3309. bus->watchdog_tsk = NULL;
  3310. }
  3311. /* Initialize DPC thread */
  3312. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3313. spin_lock_init(&bus->dpc_tl_lock);
  3314. /* Assign bus interface call back */
  3315. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3316. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3317. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3318. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3319. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3320. /* Attach to the brcmf/OS/network interface */
  3321. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3322. if (ret != 0) {
  3323. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3324. goto fail;
  3325. }
  3326. /* Allocate buffers */
  3327. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3328. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3329. goto fail;
  3330. }
  3331. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3332. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3333. goto fail;
  3334. }
  3335. brcmf_sdio_debugfs_create(bus);
  3336. brcmf_dbg(INFO, "completed!!\n");
  3337. /* sdio bus core specific dcmd */
  3338. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3339. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3340. if (dlst) {
  3341. if (bus->ci->c_inf[idx].rev < 12) {
  3342. /* for sdio core rev < 12, disable txgloming */
  3343. dngl_txglom = 0;
  3344. dlst->name = "bus:txglom";
  3345. dlst->param = (char *)&dngl_txglom;
  3346. dlst->param_len = sizeof(u32);
  3347. } else {
  3348. /* otherwise, set txglomalign */
  3349. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3350. dlst->name = "bus:txglomalign";
  3351. dlst->param = (char *)&dngl_txglomalign;
  3352. dlst->param_len = sizeof(u32);
  3353. }
  3354. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3355. }
  3356. /* if firmware path present try to download and bring up bus */
  3357. ret = brcmf_bus_start(bus->sdiodev->dev);
  3358. if (ret != 0) {
  3359. if (ret == -ENOLINK) {
  3360. brcmf_dbg(ERROR, "dongle is not responding\n");
  3361. goto fail;
  3362. }
  3363. }
  3364. return bus;
  3365. fail:
  3366. brcmf_sdbrcm_release(bus);
  3367. return NULL;
  3368. }
  3369. void brcmf_sdbrcm_disconnect(void *ptr)
  3370. {
  3371. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3372. brcmf_dbg(TRACE, "Enter\n");
  3373. if (bus)
  3374. brcmf_sdbrcm_release(bus);
  3375. brcmf_dbg(TRACE, "Disconnected\n");
  3376. }
  3377. void
  3378. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3379. {
  3380. /* Totally stop the timer */
  3381. if (!wdtick && bus->wd_timer_valid) {
  3382. del_timer_sync(&bus->timer);
  3383. bus->wd_timer_valid = false;
  3384. bus->save_ms = wdtick;
  3385. return;
  3386. }
  3387. /* don't start the wd until fw is loaded */
  3388. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3389. return;
  3390. if (wdtick) {
  3391. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3392. if (bus->wd_timer_valid)
  3393. /* Stop timer and restart at new value */
  3394. del_timer_sync(&bus->timer);
  3395. /* Create timer again when watchdog period is
  3396. dynamically changed or in the first instance
  3397. */
  3398. bus->timer.expires =
  3399. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3400. add_timer(&bus->timer);
  3401. } else {
  3402. /* Re arm the timer, at last watchdog period */
  3403. mod_timer(&bus->timer,
  3404. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3405. }
  3406. bus->wd_timer_valid = true;
  3407. bus->save_ms = wdtick;
  3408. }
  3409. }