radeon_fence.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/list.h>
  35. #include <linux/kref.h>
  36. #include <linux/slab.h>
  37. #include "drmP.h"
  38. #include "drm.h"
  39. #include "radeon_reg.h"
  40. #include "radeon.h"
  41. #include "radeon_trace.h"
  42. static void radeon_fence_write(struct radeon_device *rdev, u32 seq, int ring)
  43. {
  44. u32 scratch_index;
  45. if (rdev->wb.enabled) {
  46. if (rdev->wb.use_event)
  47. scratch_index = R600_WB_EVENT_OFFSET +
  48. rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base;
  49. else
  50. scratch_index = RADEON_WB_SCRATCH_OFFSET +
  51. rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base;
  52. rdev->wb.wb[scratch_index/4] = cpu_to_le32(seq);
  53. } else
  54. WREG32(rdev->fence_drv[ring].scratch_reg, seq);
  55. }
  56. static u32 radeon_fence_read(struct radeon_device *rdev, int ring)
  57. {
  58. u32 seq = 0;
  59. u32 scratch_index;
  60. if (rdev->wb.enabled) {
  61. if (rdev->wb.use_event)
  62. scratch_index = R600_WB_EVENT_OFFSET +
  63. rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base;
  64. else
  65. scratch_index = RADEON_WB_SCRATCH_OFFSET +
  66. rdev->fence_drv[ring].scratch_reg - rdev->scratch.reg_base;
  67. seq = le32_to_cpu(rdev->wb.wb[scratch_index/4]);
  68. } else
  69. seq = RREG32(rdev->fence_drv[ring].scratch_reg);
  70. return seq;
  71. }
  72. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence)
  73. {
  74. unsigned long irq_flags;
  75. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  76. if (fence->emitted) {
  77. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  78. return 0;
  79. }
  80. fence->seq = atomic_add_return(1, &rdev->fence_drv[fence->ring].seq);
  81. if (!rdev->cp[fence->ring].ready)
  82. /* FIXME: cp is not running assume everythings is done right
  83. * away
  84. */
  85. radeon_fence_write(rdev, fence->seq, fence->ring);
  86. else
  87. radeon_fence_ring_emit(rdev, fence->ring, fence);
  88. trace_radeon_fence_emit(rdev->ddev, fence->seq);
  89. fence->emitted = true;
  90. list_move_tail(&fence->list, &rdev->fence_drv[fence->ring].emitted);
  91. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  92. return 0;
  93. }
  94. static bool radeon_fence_poll_locked(struct radeon_device *rdev, int ring)
  95. {
  96. struct radeon_fence *fence;
  97. struct list_head *i, *n;
  98. uint32_t seq;
  99. bool wake = false;
  100. unsigned long cjiffies;
  101. seq = radeon_fence_read(rdev, ring);
  102. if (seq != rdev->fence_drv[ring].last_seq) {
  103. rdev->fence_drv[ring].last_seq = seq;
  104. rdev->fence_drv[ring].last_jiffies = jiffies;
  105. rdev->fence_drv[ring].last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  106. } else {
  107. cjiffies = jiffies;
  108. if (time_after(cjiffies, rdev->fence_drv[ring].last_jiffies)) {
  109. cjiffies -= rdev->fence_drv[ring].last_jiffies;
  110. if (time_after(rdev->fence_drv[ring].last_timeout, cjiffies)) {
  111. /* update the timeout */
  112. rdev->fence_drv[ring].last_timeout -= cjiffies;
  113. } else {
  114. /* the 500ms timeout is elapsed we should test
  115. * for GPU lockup
  116. */
  117. rdev->fence_drv[ring].last_timeout = 1;
  118. }
  119. } else {
  120. /* wrap around update last jiffies, we will just wait
  121. * a little longer
  122. */
  123. rdev->fence_drv[ring].last_jiffies = cjiffies;
  124. }
  125. return false;
  126. }
  127. n = NULL;
  128. list_for_each(i, &rdev->fence_drv[ring].emitted) {
  129. fence = list_entry(i, struct radeon_fence, list);
  130. if (fence->seq == seq) {
  131. n = i;
  132. break;
  133. }
  134. }
  135. /* all fence previous to this one are considered as signaled */
  136. if (n) {
  137. i = n;
  138. do {
  139. n = i->prev;
  140. list_move_tail(i, &rdev->fence_drv[ring].signaled);
  141. fence = list_entry(i, struct radeon_fence, list);
  142. fence->signaled = true;
  143. i = n;
  144. } while (i != &rdev->fence_drv[ring].emitted);
  145. wake = true;
  146. }
  147. return wake;
  148. }
  149. static void radeon_fence_destroy(struct kref *kref)
  150. {
  151. unsigned long irq_flags;
  152. struct radeon_fence *fence;
  153. fence = container_of(kref, struct radeon_fence, kref);
  154. write_lock_irqsave(&fence->rdev->fence_lock, irq_flags);
  155. list_del(&fence->list);
  156. fence->emitted = false;
  157. write_unlock_irqrestore(&fence->rdev->fence_lock, irq_flags);
  158. kfree(fence);
  159. }
  160. int radeon_fence_create(struct radeon_device *rdev,
  161. struct radeon_fence **fence,
  162. int ring)
  163. {
  164. unsigned long irq_flags;
  165. *fence = kmalloc(sizeof(struct radeon_fence), GFP_KERNEL);
  166. if ((*fence) == NULL) {
  167. return -ENOMEM;
  168. }
  169. kref_init(&((*fence)->kref));
  170. (*fence)->rdev = rdev;
  171. (*fence)->emitted = false;
  172. (*fence)->signaled = false;
  173. (*fence)->seq = 0;
  174. (*fence)->ring = ring;
  175. INIT_LIST_HEAD(&(*fence)->list);
  176. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  177. list_add_tail(&(*fence)->list, &rdev->fence_drv[ring].created);
  178. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  179. return 0;
  180. }
  181. bool radeon_fence_signaled(struct radeon_fence *fence)
  182. {
  183. unsigned long irq_flags;
  184. bool signaled = false;
  185. if (!fence)
  186. return true;
  187. if (fence->rdev->gpu_lockup)
  188. return true;
  189. write_lock_irqsave(&fence->rdev->fence_lock, irq_flags);
  190. signaled = fence->signaled;
  191. /* if we are shuting down report all fence as signaled */
  192. if (fence->rdev->shutdown) {
  193. signaled = true;
  194. }
  195. if (!fence->emitted) {
  196. WARN(1, "Querying an unemitted fence : %p !\n", fence);
  197. signaled = true;
  198. }
  199. if (!signaled) {
  200. radeon_fence_poll_locked(fence->rdev, fence->ring);
  201. signaled = fence->signaled;
  202. }
  203. write_unlock_irqrestore(&fence->rdev->fence_lock, irq_flags);
  204. return signaled;
  205. }
  206. int radeon_fence_wait(struct radeon_fence *fence, bool intr)
  207. {
  208. struct radeon_device *rdev;
  209. unsigned long irq_flags, timeout;
  210. u32 seq;
  211. int r;
  212. if (fence == NULL) {
  213. WARN(1, "Querying an invalid fence : %p !\n", fence);
  214. return 0;
  215. }
  216. rdev = fence->rdev;
  217. if (radeon_fence_signaled(fence)) {
  218. return 0;
  219. }
  220. timeout = rdev->fence_drv[fence->ring].last_timeout;
  221. retry:
  222. /* save current sequence used to check for GPU lockup */
  223. seq = rdev->fence_drv[fence->ring].last_seq;
  224. trace_radeon_fence_wait_begin(rdev->ddev, seq);
  225. if (intr) {
  226. radeon_irq_kms_sw_irq_get(rdev);
  227. r = wait_event_interruptible_timeout(rdev->fence_drv[fence->ring].queue,
  228. radeon_fence_signaled(fence), timeout);
  229. radeon_irq_kms_sw_irq_put(rdev);
  230. if (unlikely(r < 0)) {
  231. return r;
  232. }
  233. } else {
  234. radeon_irq_kms_sw_irq_get(rdev);
  235. r = wait_event_timeout(rdev->fence_drv[fence->ring].queue,
  236. radeon_fence_signaled(fence), timeout);
  237. radeon_irq_kms_sw_irq_put(rdev);
  238. }
  239. trace_radeon_fence_wait_end(rdev->ddev, seq);
  240. if (unlikely(!radeon_fence_signaled(fence))) {
  241. /* we were interrupted for some reason and fence isn't
  242. * isn't signaled yet, resume wait
  243. */
  244. if (r) {
  245. timeout = r;
  246. goto retry;
  247. }
  248. /* don't protect read access to rdev->fence_drv[t].last_seq
  249. * if we experiencing a lockup the value doesn't change
  250. */
  251. if (seq == rdev->fence_drv[fence->ring].last_seq &&
  252. radeon_gpu_is_lockup(rdev, &rdev->cp[fence->ring])) {
  253. /* good news we believe it's a lockup */
  254. printk(KERN_WARNING "GPU lockup (waiting for 0x%08X last fence id 0x%08X)\n",
  255. fence->seq, seq);
  256. /* FIXME: what should we do ? marking everyone
  257. * as signaled for now
  258. */
  259. rdev->gpu_lockup = true;
  260. r = radeon_gpu_reset(rdev);
  261. if (r)
  262. return r;
  263. radeon_fence_write(rdev, fence->seq, fence->ring);
  264. rdev->gpu_lockup = false;
  265. }
  266. timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  267. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  268. rdev->fence_drv[fence->ring].last_timeout = RADEON_FENCE_JIFFIES_TIMEOUT;
  269. rdev->fence_drv[fence->ring].last_jiffies = jiffies;
  270. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  271. goto retry;
  272. }
  273. return 0;
  274. }
  275. int radeon_fence_wait_next(struct radeon_device *rdev, int ring)
  276. {
  277. unsigned long irq_flags;
  278. struct radeon_fence *fence;
  279. int r;
  280. if (rdev->gpu_lockup) {
  281. return 0;
  282. }
  283. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  284. if (list_empty(&rdev->fence_drv[ring].emitted)) {
  285. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  286. return 0;
  287. }
  288. fence = list_entry(rdev->fence_drv[ring].emitted.next,
  289. struct radeon_fence, list);
  290. radeon_fence_ref(fence);
  291. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  292. r = radeon_fence_wait(fence, false);
  293. radeon_fence_unref(&fence);
  294. return r;
  295. }
  296. int radeon_fence_wait_last(struct radeon_device *rdev, int ring)
  297. {
  298. unsigned long irq_flags;
  299. struct radeon_fence *fence;
  300. int r;
  301. if (rdev->gpu_lockup) {
  302. return 0;
  303. }
  304. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  305. if (list_empty(&rdev->fence_drv[ring].emitted)) {
  306. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  307. return 0;
  308. }
  309. fence = list_entry(rdev->fence_drv[ring].emitted.prev,
  310. struct radeon_fence, list);
  311. radeon_fence_ref(fence);
  312. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  313. r = radeon_fence_wait(fence, false);
  314. radeon_fence_unref(&fence);
  315. return r;
  316. }
  317. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence)
  318. {
  319. kref_get(&fence->kref);
  320. return fence;
  321. }
  322. void radeon_fence_unref(struct radeon_fence **fence)
  323. {
  324. struct radeon_fence *tmp = *fence;
  325. *fence = NULL;
  326. if (tmp) {
  327. kref_put(&tmp->kref, radeon_fence_destroy);
  328. }
  329. }
  330. void radeon_fence_process(struct radeon_device *rdev, int ring)
  331. {
  332. unsigned long irq_flags;
  333. bool wake;
  334. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  335. wake = radeon_fence_poll_locked(rdev, ring);
  336. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  337. if (wake) {
  338. wake_up_all(&rdev->fence_drv[ring].queue);
  339. }
  340. }
  341. int radeon_fence_count_emitted(struct radeon_device *rdev, int ring)
  342. {
  343. unsigned long irq_flags;
  344. int not_processed = 0;
  345. read_lock_irqsave(&rdev->fence_lock, irq_flags);
  346. if (!rdev->fence_drv[ring].initialized)
  347. return 0;
  348. if (!list_empty(&rdev->fence_drv[ring].emitted)) {
  349. struct list_head *ptr;
  350. list_for_each(ptr, &rdev->fence_drv[ring].emitted) {
  351. /* count up to 3, that's enought info */
  352. if (++not_processed >= 3)
  353. break;
  354. }
  355. }
  356. read_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  357. return not_processed;
  358. }
  359. int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings)
  360. {
  361. unsigned long irq_flags;
  362. int r, ring;
  363. for (ring = 0; ring < num_rings; ring++) {
  364. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  365. r = radeon_scratch_get(rdev, &rdev->fence_drv[ring].scratch_reg);
  366. if (r) {
  367. dev_err(rdev->dev, "fence failed to get scratch register\n");
  368. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  369. return r;
  370. }
  371. radeon_fence_write(rdev, 0, ring);
  372. atomic_set(&rdev->fence_drv[ring].seq, 0);
  373. INIT_LIST_HEAD(&rdev->fence_drv[ring].created);
  374. INIT_LIST_HEAD(&rdev->fence_drv[ring].emitted);
  375. INIT_LIST_HEAD(&rdev->fence_drv[ring].signaled);
  376. init_waitqueue_head(&rdev->fence_drv[ring].queue);
  377. rdev->fence_drv[ring].initialized = true;
  378. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  379. }
  380. for (ring = num_rings; ring < RADEON_NUM_RINGS; ring++) {
  381. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  382. INIT_LIST_HEAD(&rdev->fence_drv[ring].created);
  383. INIT_LIST_HEAD(&rdev->fence_drv[ring].emitted);
  384. INIT_LIST_HEAD(&rdev->fence_drv[ring].signaled);
  385. rdev->fence_drv[ring].initialized = false;
  386. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  387. }
  388. if (radeon_debugfs_fence_init(rdev)) {
  389. dev_err(rdev->dev, "fence debugfs file creation failed\n");
  390. }
  391. return 0;
  392. }
  393. void radeon_fence_driver_fini(struct radeon_device *rdev)
  394. {
  395. unsigned long irq_flags;
  396. int ring;
  397. for (ring = 0; ring < RADEON_NUM_RINGS; ring++) {
  398. if (!rdev->fence_drv[ring].initialized)
  399. continue;
  400. wake_up_all(&rdev->fence_drv[ring].queue);
  401. write_lock_irqsave(&rdev->fence_lock, irq_flags);
  402. radeon_scratch_free(rdev, rdev->fence_drv[ring].scratch_reg);
  403. write_unlock_irqrestore(&rdev->fence_lock, irq_flags);
  404. rdev->fence_drv[ring].initialized = false;
  405. }
  406. }
  407. /*
  408. * Fence debugfs
  409. */
  410. #if defined(CONFIG_DEBUG_FS)
  411. static int radeon_debugfs_fence_info(struct seq_file *m, void *data)
  412. {
  413. struct drm_info_node *node = (struct drm_info_node *)m->private;
  414. struct drm_device *dev = node->minor->dev;
  415. struct radeon_device *rdev = dev->dev_private;
  416. struct radeon_fence *fence;
  417. int i;
  418. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  419. if (!rdev->fence_drv[i].initialized)
  420. continue;
  421. seq_printf(m, "--- ring %d ---\n", i);
  422. seq_printf(m, "Last signaled fence 0x%08X\n",
  423. radeon_fence_read(rdev, i));
  424. if (!list_empty(&rdev->fence_drv[i].emitted)) {
  425. fence = list_entry(rdev->fence_drv[i].emitted.prev,
  426. struct radeon_fence, list);
  427. seq_printf(m, "Last emitted fence %p with 0x%08X\n",
  428. fence, fence->seq);
  429. }
  430. }
  431. return 0;
  432. }
  433. static struct drm_info_list radeon_debugfs_fence_list[] = {
  434. {"radeon_fence_info", &radeon_debugfs_fence_info, 0, NULL},
  435. };
  436. #endif
  437. int radeon_debugfs_fence_init(struct radeon_device *rdev)
  438. {
  439. #if defined(CONFIG_DEBUG_FS)
  440. return radeon_debugfs_add_files(rdev, radeon_debugfs_fence_list, 1);
  441. #else
  442. return 0;
  443. #endif
  444. }