cik.c 227 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. /* get temperature in millidegrees */
  79. int ci_get_temp(struct radeon_device *rdev)
  80. {
  81. u32 temp;
  82. int actual_temp = 0;
  83. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  84. CTF_TEMP_SHIFT;
  85. if (temp & 0x200)
  86. actual_temp = 255;
  87. else
  88. actual_temp = temp & 0x1ff;
  89. actual_temp = actual_temp * 1000;
  90. return actual_temp;
  91. }
  92. /* get temperature in millidegrees */
  93. int kv_get_temp(struct radeon_device *rdev)
  94. {
  95. u32 temp;
  96. int actual_temp = 0;
  97. temp = RREG32_SMC(0xC0300E0C);
  98. if (temp)
  99. actual_temp = (temp / 8) - 49;
  100. else
  101. actual_temp = 0;
  102. actual_temp = actual_temp * 1000;
  103. return actual_temp;
  104. }
  105. /*
  106. * Indirect registers accessor
  107. */
  108. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  109. {
  110. u32 r;
  111. WREG32(PCIE_INDEX, reg);
  112. (void)RREG32(PCIE_INDEX);
  113. r = RREG32(PCIE_DATA);
  114. return r;
  115. }
  116. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  117. {
  118. WREG32(PCIE_INDEX, reg);
  119. (void)RREG32(PCIE_INDEX);
  120. WREG32(PCIE_DATA, v);
  121. (void)RREG32(PCIE_DATA);
  122. }
  123. static const u32 spectre_rlc_save_restore_register_list[] =
  124. {
  125. (0x0e00 << 16) | (0xc12c >> 2),
  126. 0x00000000,
  127. (0x0e00 << 16) | (0xc140 >> 2),
  128. 0x00000000,
  129. (0x0e00 << 16) | (0xc150 >> 2),
  130. 0x00000000,
  131. (0x0e00 << 16) | (0xc15c >> 2),
  132. 0x00000000,
  133. (0x0e00 << 16) | (0xc168 >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0xc170 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc178 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc204 >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc2b4 >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc2b8 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc2bc >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc2c0 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0x8228 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0x829c >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0x869c >> 2),
  154. 0x00000000,
  155. (0x0600 << 16) | (0x98f4 >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0x98f8 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x9900 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0xc260 >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x90e8 >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x3c000 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x3c00c >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x8c1c >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0x9700 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xcd20 >> 2),
  174. 0x00000000,
  175. (0x4e00 << 16) | (0xcd20 >> 2),
  176. 0x00000000,
  177. (0x5e00 << 16) | (0xcd20 >> 2),
  178. 0x00000000,
  179. (0x6e00 << 16) | (0xcd20 >> 2),
  180. 0x00000000,
  181. (0x7e00 << 16) | (0xcd20 >> 2),
  182. 0x00000000,
  183. (0x8e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x9e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0xae00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0xbe00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0x89bc >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0x8900 >> 2),
  194. 0x00000000,
  195. 0x3,
  196. (0x0e00 << 16) | (0xc130 >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc134 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc1fc >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc208 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc264 >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc268 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc26c >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc270 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc274 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc278 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc27c >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc280 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc284 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc288 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc28c >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc290 >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc294 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc298 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc29c >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc2a0 >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc2a4 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc2a8 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc2ac >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc2b0 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0x301d0 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0x30238 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0x30250 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0x30254 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0x30258 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x3025c >> 2),
  255. 0x00000000,
  256. (0x4e00 << 16) | (0xc900 >> 2),
  257. 0x00000000,
  258. (0x5e00 << 16) | (0xc900 >> 2),
  259. 0x00000000,
  260. (0x6e00 << 16) | (0xc900 >> 2),
  261. 0x00000000,
  262. (0x7e00 << 16) | (0xc900 >> 2),
  263. 0x00000000,
  264. (0x8e00 << 16) | (0xc900 >> 2),
  265. 0x00000000,
  266. (0x9e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0xae00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0xbe00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x4e00 << 16) | (0xc904 >> 2),
  273. 0x00000000,
  274. (0x5e00 << 16) | (0xc904 >> 2),
  275. 0x00000000,
  276. (0x6e00 << 16) | (0xc904 >> 2),
  277. 0x00000000,
  278. (0x7e00 << 16) | (0xc904 >> 2),
  279. 0x00000000,
  280. (0x8e00 << 16) | (0xc904 >> 2),
  281. 0x00000000,
  282. (0x9e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0xae00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0xbe00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x4e00 << 16) | (0xc908 >> 2),
  289. 0x00000000,
  290. (0x5e00 << 16) | (0xc908 >> 2),
  291. 0x00000000,
  292. (0x6e00 << 16) | (0xc908 >> 2),
  293. 0x00000000,
  294. (0x7e00 << 16) | (0xc908 >> 2),
  295. 0x00000000,
  296. (0x8e00 << 16) | (0xc908 >> 2),
  297. 0x00000000,
  298. (0x9e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0xae00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0xbe00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x4e00 << 16) | (0xc90c >> 2),
  305. 0x00000000,
  306. (0x5e00 << 16) | (0xc90c >> 2),
  307. 0x00000000,
  308. (0x6e00 << 16) | (0xc90c >> 2),
  309. 0x00000000,
  310. (0x7e00 << 16) | (0xc90c >> 2),
  311. 0x00000000,
  312. (0x8e00 << 16) | (0xc90c >> 2),
  313. 0x00000000,
  314. (0x9e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0xae00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0xbe00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x4e00 << 16) | (0xc910 >> 2),
  321. 0x00000000,
  322. (0x5e00 << 16) | (0xc910 >> 2),
  323. 0x00000000,
  324. (0x6e00 << 16) | (0xc910 >> 2),
  325. 0x00000000,
  326. (0x7e00 << 16) | (0xc910 >> 2),
  327. 0x00000000,
  328. (0x8e00 << 16) | (0xc910 >> 2),
  329. 0x00000000,
  330. (0x9e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0xae00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0xbe00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0xc99c >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0x9834 >> 2),
  339. 0x00000000,
  340. (0x0000 << 16) | (0x30f00 >> 2),
  341. 0x00000000,
  342. (0x0001 << 16) | (0x30f00 >> 2),
  343. 0x00000000,
  344. (0x0000 << 16) | (0x30f04 >> 2),
  345. 0x00000000,
  346. (0x0001 << 16) | (0x30f04 >> 2),
  347. 0x00000000,
  348. (0x0000 << 16) | (0x30f08 >> 2),
  349. 0x00000000,
  350. (0x0001 << 16) | (0x30f08 >> 2),
  351. 0x00000000,
  352. (0x0000 << 16) | (0x30f0c >> 2),
  353. 0x00000000,
  354. (0x0001 << 16) | (0x30f0c >> 2),
  355. 0x00000000,
  356. (0x0600 << 16) | (0x9b7c >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0x8a14 >> 2),
  359. 0x00000000,
  360. (0x0e00 << 16) | (0x8a18 >> 2),
  361. 0x00000000,
  362. (0x0600 << 16) | (0x30a00 >> 2),
  363. 0x00000000,
  364. (0x0e00 << 16) | (0x8bf0 >> 2),
  365. 0x00000000,
  366. (0x0e00 << 16) | (0x8bcc >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8b24 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x30a04 >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x30a10 >> 2),
  373. 0x00000000,
  374. (0x0600 << 16) | (0x30a14 >> 2),
  375. 0x00000000,
  376. (0x0600 << 16) | (0x30a18 >> 2),
  377. 0x00000000,
  378. (0x0600 << 16) | (0x30a2c >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0xc700 >> 2),
  381. 0x00000000,
  382. (0x0e00 << 16) | (0xc704 >> 2),
  383. 0x00000000,
  384. (0x0e00 << 16) | (0xc708 >> 2),
  385. 0x00000000,
  386. (0x0e00 << 16) | (0xc768 >> 2),
  387. 0x00000000,
  388. (0x0400 << 16) | (0xc770 >> 2),
  389. 0x00000000,
  390. (0x0400 << 16) | (0xc774 >> 2),
  391. 0x00000000,
  392. (0x0400 << 16) | (0xc778 >> 2),
  393. 0x00000000,
  394. (0x0400 << 16) | (0xc77c >> 2),
  395. 0x00000000,
  396. (0x0400 << 16) | (0xc780 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc784 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc788 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc78c >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc798 >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc79c >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc7a0 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc7a4 >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc7a8 >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc7ac >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc7b0 >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7b4 >> 2),
  419. 0x00000000,
  420. (0x0e00 << 16) | (0x9100 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x3c010 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x92a8 >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0x92ac >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x92b4 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x92b8 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x92bc >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92c0 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92c4 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92c8 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92cc >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92d0 >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x8c00 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x8c04 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x8c20 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x8c38 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x8c3c >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0xae00 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x9604 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0xac08 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0xac0c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0xac10 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0xac14 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0xac58 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac68 >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac6c >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac70 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac74 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac78 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac7c >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac80 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac84 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac88 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac8c >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0x970c >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x9714 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x9718 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x971c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x31068 >> 2),
  497. 0x00000000,
  498. (0x4e00 << 16) | (0x31068 >> 2),
  499. 0x00000000,
  500. (0x5e00 << 16) | (0x31068 >> 2),
  501. 0x00000000,
  502. (0x6e00 << 16) | (0x31068 >> 2),
  503. 0x00000000,
  504. (0x7e00 << 16) | (0x31068 >> 2),
  505. 0x00000000,
  506. (0x8e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x9e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0xae00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0xbe00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0xcd10 >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0xcd14 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0x88b0 >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0x88b4 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0x88b8 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0x88bc >> 2),
  525. 0x00000000,
  526. (0x0400 << 16) | (0x89c0 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88c4 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88c8 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88d0 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88d4 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x88d8 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x8980 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x30938 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x3093c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x30940 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x89a0 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x30900 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x30904 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x89b4 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x3c210 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x3c214 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x3c218 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x8904 >> 2),
  561. 0x00000000,
  562. 0x5,
  563. (0x0e00 << 16) | (0x8c28 >> 2),
  564. (0x0e00 << 16) | (0x8c2c >> 2),
  565. (0x0e00 << 16) | (0x8c30 >> 2),
  566. (0x0e00 << 16) | (0x8c34 >> 2),
  567. (0x0e00 << 16) | (0x9600 >> 2),
  568. };
  569. static const u32 kalindi_rlc_save_restore_register_list[] =
  570. {
  571. (0x0e00 << 16) | (0xc12c >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xc140 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xc150 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xc15c >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0xc168 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xc170 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc204 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc2b4 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc2b8 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc2bc >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc2c0 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0x8228 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0x829c >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0x869c >> 2),
  598. 0x00000000,
  599. (0x0600 << 16) | (0x98f4 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x98f8 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x9900 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc260 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x90e8 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x3c000 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x3c00c >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x8c1c >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0x9700 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xcd20 >> 2),
  618. 0x00000000,
  619. (0x4e00 << 16) | (0xcd20 >> 2),
  620. 0x00000000,
  621. (0x5e00 << 16) | (0xcd20 >> 2),
  622. 0x00000000,
  623. (0x6e00 << 16) | (0xcd20 >> 2),
  624. 0x00000000,
  625. (0x7e00 << 16) | (0xcd20 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0x89bc >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0x8900 >> 2),
  630. 0x00000000,
  631. 0x3,
  632. (0x0e00 << 16) | (0xc130 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc134 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc1fc >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0xc208 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0xc264 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0xc268 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc26c >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc270 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc274 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc28c >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc290 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc294 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc298 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc2a0 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc2a4 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc2a8 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc2ac >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0x301d0 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0x30238 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x30250 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x30254 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x30258 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x3025c >> 2),
  677. 0x00000000,
  678. (0x4e00 << 16) | (0xc900 >> 2),
  679. 0x00000000,
  680. (0x5e00 << 16) | (0xc900 >> 2),
  681. 0x00000000,
  682. (0x6e00 << 16) | (0xc900 >> 2),
  683. 0x00000000,
  684. (0x7e00 << 16) | (0xc900 >> 2),
  685. 0x00000000,
  686. (0x4e00 << 16) | (0xc904 >> 2),
  687. 0x00000000,
  688. (0x5e00 << 16) | (0xc904 >> 2),
  689. 0x00000000,
  690. (0x6e00 << 16) | (0xc904 >> 2),
  691. 0x00000000,
  692. (0x7e00 << 16) | (0xc904 >> 2),
  693. 0x00000000,
  694. (0x4e00 << 16) | (0xc908 >> 2),
  695. 0x00000000,
  696. (0x5e00 << 16) | (0xc908 >> 2),
  697. 0x00000000,
  698. (0x6e00 << 16) | (0xc908 >> 2),
  699. 0x00000000,
  700. (0x7e00 << 16) | (0xc908 >> 2),
  701. 0x00000000,
  702. (0x4e00 << 16) | (0xc90c >> 2),
  703. 0x00000000,
  704. (0x5e00 << 16) | (0xc90c >> 2),
  705. 0x00000000,
  706. (0x6e00 << 16) | (0xc90c >> 2),
  707. 0x00000000,
  708. (0x7e00 << 16) | (0xc90c >> 2),
  709. 0x00000000,
  710. (0x4e00 << 16) | (0xc910 >> 2),
  711. 0x00000000,
  712. (0x5e00 << 16) | (0xc910 >> 2),
  713. 0x00000000,
  714. (0x6e00 << 16) | (0xc910 >> 2),
  715. 0x00000000,
  716. (0x7e00 << 16) | (0xc910 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0xc99c >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0x9834 >> 2),
  721. 0x00000000,
  722. (0x0000 << 16) | (0x30f00 >> 2),
  723. 0x00000000,
  724. (0x0000 << 16) | (0x30f04 >> 2),
  725. 0x00000000,
  726. (0x0000 << 16) | (0x30f08 >> 2),
  727. 0x00000000,
  728. (0x0000 << 16) | (0x30f0c >> 2),
  729. 0x00000000,
  730. (0x0600 << 16) | (0x9b7c >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0x8a14 >> 2),
  733. 0x00000000,
  734. (0x0e00 << 16) | (0x8a18 >> 2),
  735. 0x00000000,
  736. (0x0600 << 16) | (0x30a00 >> 2),
  737. 0x00000000,
  738. (0x0e00 << 16) | (0x8bf0 >> 2),
  739. 0x00000000,
  740. (0x0e00 << 16) | (0x8bcc >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8b24 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x30a04 >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x30a10 >> 2),
  747. 0x00000000,
  748. (0x0600 << 16) | (0x30a14 >> 2),
  749. 0x00000000,
  750. (0x0600 << 16) | (0x30a18 >> 2),
  751. 0x00000000,
  752. (0x0600 << 16) | (0x30a2c >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0xc700 >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xc704 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0xc708 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xc768 >> 2),
  761. 0x00000000,
  762. (0x0400 << 16) | (0xc770 >> 2),
  763. 0x00000000,
  764. (0x0400 << 16) | (0xc774 >> 2),
  765. 0x00000000,
  766. (0x0400 << 16) | (0xc798 >> 2),
  767. 0x00000000,
  768. (0x0400 << 16) | (0xc79c >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0x9100 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0x3c010 >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0x8c00 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0x8c04 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0x8c20 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x8c38 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x8c3c >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0xae00 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x9604 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0xac08 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0xac0c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0xac10 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0xac14 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0xac58 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac68 >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac6c >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac70 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac74 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac78 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac7c >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac80 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac84 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac88 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac8c >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0x970c >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0x9714 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0x9718 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0x971c >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x31068 >> 2),
  827. 0x00000000,
  828. (0x4e00 << 16) | (0x31068 >> 2),
  829. 0x00000000,
  830. (0x5e00 << 16) | (0x31068 >> 2),
  831. 0x00000000,
  832. (0x6e00 << 16) | (0x31068 >> 2),
  833. 0x00000000,
  834. (0x7e00 << 16) | (0x31068 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0xcd10 >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0xcd14 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x88b0 >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x88b4 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x88b8 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0x88bc >> 2),
  847. 0x00000000,
  848. (0x0400 << 16) | (0x89c0 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88c4 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88c8 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88d0 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88d4 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x88d8 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x8980 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x30938 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x3093c >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x30940 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x89a0 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x30900 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x30904 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x89b4 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x3e1fc >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x3c210 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x3c214 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x3c218 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x8904 >> 2),
  885. 0x00000000,
  886. 0x5,
  887. (0x0e00 << 16) | (0x8c28 >> 2),
  888. (0x0e00 << 16) | (0x8c2c >> 2),
  889. (0x0e00 << 16) | (0x8c30 >> 2),
  890. (0x0e00 << 16) | (0x8c34 >> 2),
  891. (0x0e00 << 16) | (0x9600 >> 2),
  892. };
  893. static const u32 bonaire_golden_spm_registers[] =
  894. {
  895. 0x30800, 0xe0ffffff, 0xe0000000
  896. };
  897. static const u32 bonaire_golden_common_registers[] =
  898. {
  899. 0xc770, 0xffffffff, 0x00000800,
  900. 0xc774, 0xffffffff, 0x00000800,
  901. 0xc798, 0xffffffff, 0x00007fbf,
  902. 0xc79c, 0xffffffff, 0x00007faf
  903. };
  904. static const u32 bonaire_golden_registers[] =
  905. {
  906. 0x3354, 0x00000333, 0x00000333,
  907. 0x3350, 0x000c0fc0, 0x00040200,
  908. 0x9a10, 0x00010000, 0x00058208,
  909. 0x3c000, 0xffff1fff, 0x00140000,
  910. 0x3c200, 0xfdfc0fff, 0x00000100,
  911. 0x3c234, 0x40000000, 0x40000200,
  912. 0x9830, 0xffffffff, 0x00000000,
  913. 0x9834, 0xf00fffff, 0x00000400,
  914. 0x9838, 0x0002021c, 0x00020200,
  915. 0xc78, 0x00000080, 0x00000000,
  916. 0x5bb0, 0x000000f0, 0x00000070,
  917. 0x5bc0, 0xf0311fff, 0x80300000,
  918. 0x98f8, 0x73773777, 0x12010001,
  919. 0x350c, 0x00810000, 0x408af000,
  920. 0x7030, 0x31000111, 0x00000011,
  921. 0x2f48, 0x73773777, 0x12010001,
  922. 0x220c, 0x00007fb6, 0x0021a1b1,
  923. 0x2210, 0x00007fb6, 0x002021b1,
  924. 0x2180, 0x00007fb6, 0x00002191,
  925. 0x2218, 0x00007fb6, 0x002121b1,
  926. 0x221c, 0x00007fb6, 0x002021b1,
  927. 0x21dc, 0x00007fb6, 0x00002191,
  928. 0x21e0, 0x00007fb6, 0x00002191,
  929. 0x3628, 0x0000003f, 0x0000000a,
  930. 0x362c, 0x0000003f, 0x0000000a,
  931. 0x2ae4, 0x00073ffe, 0x000022a2,
  932. 0x240c, 0x000007ff, 0x00000000,
  933. 0x8a14, 0xf000003f, 0x00000007,
  934. 0x8bf0, 0x00002001, 0x00000001,
  935. 0x8b24, 0xffffffff, 0x00ffffff,
  936. 0x30a04, 0x0000ff0f, 0x00000000,
  937. 0x28a4c, 0x07ffffff, 0x06000000,
  938. 0x4d8, 0x00000fff, 0x00000100,
  939. 0x3e78, 0x00000001, 0x00000002,
  940. 0x9100, 0x03000000, 0x0362c688,
  941. 0x8c00, 0x000000ff, 0x00000001,
  942. 0xe40, 0x00001fff, 0x00001fff,
  943. 0x9060, 0x0000007f, 0x00000020,
  944. 0x9508, 0x00010000, 0x00010000,
  945. 0xac14, 0x000003ff, 0x000000f3,
  946. 0xac0c, 0xffffffff, 0x00001032
  947. };
  948. static const u32 bonaire_mgcg_cgcg_init[] =
  949. {
  950. 0xc420, 0xffffffff, 0xfffffffc,
  951. 0x30800, 0xffffffff, 0xe0000000,
  952. 0x3c2a0, 0xffffffff, 0x00000100,
  953. 0x3c208, 0xffffffff, 0x00000100,
  954. 0x3c2c0, 0xffffffff, 0xc0000100,
  955. 0x3c2c8, 0xffffffff, 0xc0000100,
  956. 0x3c2c4, 0xffffffff, 0xc0000100,
  957. 0x55e4, 0xffffffff, 0x00600100,
  958. 0x3c280, 0xffffffff, 0x00000100,
  959. 0x3c214, 0xffffffff, 0x06000100,
  960. 0x3c220, 0xffffffff, 0x00000100,
  961. 0x3c218, 0xffffffff, 0x06000100,
  962. 0x3c204, 0xffffffff, 0x00000100,
  963. 0x3c2e0, 0xffffffff, 0x00000100,
  964. 0x3c224, 0xffffffff, 0x00000100,
  965. 0x3c200, 0xffffffff, 0x00000100,
  966. 0x3c230, 0xffffffff, 0x00000100,
  967. 0x3c234, 0xffffffff, 0x00000100,
  968. 0x3c250, 0xffffffff, 0x00000100,
  969. 0x3c254, 0xffffffff, 0x00000100,
  970. 0x3c258, 0xffffffff, 0x00000100,
  971. 0x3c25c, 0xffffffff, 0x00000100,
  972. 0x3c260, 0xffffffff, 0x00000100,
  973. 0x3c27c, 0xffffffff, 0x00000100,
  974. 0x3c278, 0xffffffff, 0x00000100,
  975. 0x3c210, 0xffffffff, 0x06000100,
  976. 0x3c290, 0xffffffff, 0x00000100,
  977. 0x3c274, 0xffffffff, 0x00000100,
  978. 0x3c2b4, 0xffffffff, 0x00000100,
  979. 0x3c2b0, 0xffffffff, 0x00000100,
  980. 0x3c270, 0xffffffff, 0x00000100,
  981. 0x30800, 0xffffffff, 0xe0000000,
  982. 0x3c020, 0xffffffff, 0x00010000,
  983. 0x3c024, 0xffffffff, 0x00030002,
  984. 0x3c028, 0xffffffff, 0x00040007,
  985. 0x3c02c, 0xffffffff, 0x00060005,
  986. 0x3c030, 0xffffffff, 0x00090008,
  987. 0x3c034, 0xffffffff, 0x00010000,
  988. 0x3c038, 0xffffffff, 0x00030002,
  989. 0x3c03c, 0xffffffff, 0x00040007,
  990. 0x3c040, 0xffffffff, 0x00060005,
  991. 0x3c044, 0xffffffff, 0x00090008,
  992. 0x3c048, 0xffffffff, 0x00010000,
  993. 0x3c04c, 0xffffffff, 0x00030002,
  994. 0x3c050, 0xffffffff, 0x00040007,
  995. 0x3c054, 0xffffffff, 0x00060005,
  996. 0x3c058, 0xffffffff, 0x00090008,
  997. 0x3c05c, 0xffffffff, 0x00010000,
  998. 0x3c060, 0xffffffff, 0x00030002,
  999. 0x3c064, 0xffffffff, 0x00040007,
  1000. 0x3c068, 0xffffffff, 0x00060005,
  1001. 0x3c06c, 0xffffffff, 0x00090008,
  1002. 0x3c070, 0xffffffff, 0x00010000,
  1003. 0x3c074, 0xffffffff, 0x00030002,
  1004. 0x3c078, 0xffffffff, 0x00040007,
  1005. 0x3c07c, 0xffffffff, 0x00060005,
  1006. 0x3c080, 0xffffffff, 0x00090008,
  1007. 0x3c084, 0xffffffff, 0x00010000,
  1008. 0x3c088, 0xffffffff, 0x00030002,
  1009. 0x3c08c, 0xffffffff, 0x00040007,
  1010. 0x3c090, 0xffffffff, 0x00060005,
  1011. 0x3c094, 0xffffffff, 0x00090008,
  1012. 0x3c098, 0xffffffff, 0x00010000,
  1013. 0x3c09c, 0xffffffff, 0x00030002,
  1014. 0x3c0a0, 0xffffffff, 0x00040007,
  1015. 0x3c0a4, 0xffffffff, 0x00060005,
  1016. 0x3c0a8, 0xffffffff, 0x00090008,
  1017. 0x3c000, 0xffffffff, 0x96e00200,
  1018. 0x8708, 0xffffffff, 0x00900100,
  1019. 0xc424, 0xffffffff, 0x0020003f,
  1020. 0x38, 0xffffffff, 0x0140001c,
  1021. 0x3c, 0x000f0000, 0x000f0000,
  1022. 0x220, 0xffffffff, 0xC060000C,
  1023. 0x224, 0xc0000fff, 0x00000100,
  1024. 0xf90, 0xffffffff, 0x00000100,
  1025. 0xf98, 0x00000101, 0x00000000,
  1026. 0x20a8, 0xffffffff, 0x00000104,
  1027. 0x55e4, 0xff000fff, 0x00000100,
  1028. 0x30cc, 0xc0000fff, 0x00000104,
  1029. 0xc1e4, 0x00000001, 0x00000001,
  1030. 0xd00c, 0xff000ff0, 0x00000100,
  1031. 0xd80c, 0xff000ff0, 0x00000100
  1032. };
  1033. static const u32 spectre_golden_spm_registers[] =
  1034. {
  1035. 0x30800, 0xe0ffffff, 0xe0000000
  1036. };
  1037. static const u32 spectre_golden_common_registers[] =
  1038. {
  1039. 0xc770, 0xffffffff, 0x00000800,
  1040. 0xc774, 0xffffffff, 0x00000800,
  1041. 0xc798, 0xffffffff, 0x00007fbf,
  1042. 0xc79c, 0xffffffff, 0x00007faf
  1043. };
  1044. static const u32 spectre_golden_registers[] =
  1045. {
  1046. 0x3c000, 0xffff1fff, 0x96940200,
  1047. 0x3c00c, 0xffff0001, 0xff000000,
  1048. 0x3c200, 0xfffc0fff, 0x00000100,
  1049. 0x6ed8, 0x00010101, 0x00010000,
  1050. 0x9834, 0xf00fffff, 0x00000400,
  1051. 0x9838, 0xfffffffc, 0x00020200,
  1052. 0x5bb0, 0x000000f0, 0x00000070,
  1053. 0x5bc0, 0xf0311fff, 0x80300000,
  1054. 0x98f8, 0x73773777, 0x12010001,
  1055. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1056. 0x2f48, 0x73773777, 0x12010001,
  1057. 0x8a14, 0xf000003f, 0x00000007,
  1058. 0x8b24, 0xffffffff, 0x00ffffff,
  1059. 0x28350, 0x3f3f3fff, 0x00000082,
  1060. 0x28355, 0x0000003f, 0x00000000,
  1061. 0x3e78, 0x00000001, 0x00000002,
  1062. 0x913c, 0xffff03df, 0x00000004,
  1063. 0xc768, 0x00000008, 0x00000008,
  1064. 0x8c00, 0x000008ff, 0x00000800,
  1065. 0x9508, 0x00010000, 0x00010000,
  1066. 0xac0c, 0xffffffff, 0x54763210,
  1067. 0x214f8, 0x01ff01ff, 0x00000002,
  1068. 0x21498, 0x007ff800, 0x00200000,
  1069. 0x2015c, 0xffffffff, 0x00000f40,
  1070. 0x30934, 0xffffffff, 0x00000001
  1071. };
  1072. static const u32 spectre_mgcg_cgcg_init[] =
  1073. {
  1074. 0xc420, 0xffffffff, 0xfffffffc,
  1075. 0x30800, 0xffffffff, 0xe0000000,
  1076. 0x3c2a0, 0xffffffff, 0x00000100,
  1077. 0x3c208, 0xffffffff, 0x00000100,
  1078. 0x3c2c0, 0xffffffff, 0x00000100,
  1079. 0x3c2c8, 0xffffffff, 0x00000100,
  1080. 0x3c2c4, 0xffffffff, 0x00000100,
  1081. 0x55e4, 0xffffffff, 0x00600100,
  1082. 0x3c280, 0xffffffff, 0x00000100,
  1083. 0x3c214, 0xffffffff, 0x06000100,
  1084. 0x3c220, 0xffffffff, 0x00000100,
  1085. 0x3c218, 0xffffffff, 0x06000100,
  1086. 0x3c204, 0xffffffff, 0x00000100,
  1087. 0x3c2e0, 0xffffffff, 0x00000100,
  1088. 0x3c224, 0xffffffff, 0x00000100,
  1089. 0x3c200, 0xffffffff, 0x00000100,
  1090. 0x3c230, 0xffffffff, 0x00000100,
  1091. 0x3c234, 0xffffffff, 0x00000100,
  1092. 0x3c250, 0xffffffff, 0x00000100,
  1093. 0x3c254, 0xffffffff, 0x00000100,
  1094. 0x3c258, 0xffffffff, 0x00000100,
  1095. 0x3c25c, 0xffffffff, 0x00000100,
  1096. 0x3c260, 0xffffffff, 0x00000100,
  1097. 0x3c27c, 0xffffffff, 0x00000100,
  1098. 0x3c278, 0xffffffff, 0x00000100,
  1099. 0x3c210, 0xffffffff, 0x06000100,
  1100. 0x3c290, 0xffffffff, 0x00000100,
  1101. 0x3c274, 0xffffffff, 0x00000100,
  1102. 0x3c2b4, 0xffffffff, 0x00000100,
  1103. 0x3c2b0, 0xffffffff, 0x00000100,
  1104. 0x3c270, 0xffffffff, 0x00000100,
  1105. 0x30800, 0xffffffff, 0xe0000000,
  1106. 0x3c020, 0xffffffff, 0x00010000,
  1107. 0x3c024, 0xffffffff, 0x00030002,
  1108. 0x3c028, 0xffffffff, 0x00040007,
  1109. 0x3c02c, 0xffffffff, 0x00060005,
  1110. 0x3c030, 0xffffffff, 0x00090008,
  1111. 0x3c034, 0xffffffff, 0x00010000,
  1112. 0x3c038, 0xffffffff, 0x00030002,
  1113. 0x3c03c, 0xffffffff, 0x00040007,
  1114. 0x3c040, 0xffffffff, 0x00060005,
  1115. 0x3c044, 0xffffffff, 0x00090008,
  1116. 0x3c048, 0xffffffff, 0x00010000,
  1117. 0x3c04c, 0xffffffff, 0x00030002,
  1118. 0x3c050, 0xffffffff, 0x00040007,
  1119. 0x3c054, 0xffffffff, 0x00060005,
  1120. 0x3c058, 0xffffffff, 0x00090008,
  1121. 0x3c05c, 0xffffffff, 0x00010000,
  1122. 0x3c060, 0xffffffff, 0x00030002,
  1123. 0x3c064, 0xffffffff, 0x00040007,
  1124. 0x3c068, 0xffffffff, 0x00060005,
  1125. 0x3c06c, 0xffffffff, 0x00090008,
  1126. 0x3c070, 0xffffffff, 0x00010000,
  1127. 0x3c074, 0xffffffff, 0x00030002,
  1128. 0x3c078, 0xffffffff, 0x00040007,
  1129. 0x3c07c, 0xffffffff, 0x00060005,
  1130. 0x3c080, 0xffffffff, 0x00090008,
  1131. 0x3c084, 0xffffffff, 0x00010000,
  1132. 0x3c088, 0xffffffff, 0x00030002,
  1133. 0x3c08c, 0xffffffff, 0x00040007,
  1134. 0x3c090, 0xffffffff, 0x00060005,
  1135. 0x3c094, 0xffffffff, 0x00090008,
  1136. 0x3c098, 0xffffffff, 0x00010000,
  1137. 0x3c09c, 0xffffffff, 0x00030002,
  1138. 0x3c0a0, 0xffffffff, 0x00040007,
  1139. 0x3c0a4, 0xffffffff, 0x00060005,
  1140. 0x3c0a8, 0xffffffff, 0x00090008,
  1141. 0x3c0ac, 0xffffffff, 0x00010000,
  1142. 0x3c0b0, 0xffffffff, 0x00030002,
  1143. 0x3c0b4, 0xffffffff, 0x00040007,
  1144. 0x3c0b8, 0xffffffff, 0x00060005,
  1145. 0x3c0bc, 0xffffffff, 0x00090008,
  1146. 0x3c000, 0xffffffff, 0x96e00200,
  1147. 0x8708, 0xffffffff, 0x00900100,
  1148. 0xc424, 0xffffffff, 0x0020003f,
  1149. 0x38, 0xffffffff, 0x0140001c,
  1150. 0x3c, 0x000f0000, 0x000f0000,
  1151. 0x220, 0xffffffff, 0xC060000C,
  1152. 0x224, 0xc0000fff, 0x00000100,
  1153. 0xf90, 0xffffffff, 0x00000100,
  1154. 0xf98, 0x00000101, 0x00000000,
  1155. 0x20a8, 0xffffffff, 0x00000104,
  1156. 0x55e4, 0xff000fff, 0x00000100,
  1157. 0x30cc, 0xc0000fff, 0x00000104,
  1158. 0xc1e4, 0x00000001, 0x00000001,
  1159. 0xd00c, 0xff000ff0, 0x00000100,
  1160. 0xd80c, 0xff000ff0, 0x00000100
  1161. };
  1162. static const u32 kalindi_golden_spm_registers[] =
  1163. {
  1164. 0x30800, 0xe0ffffff, 0xe0000000
  1165. };
  1166. static const u32 kalindi_golden_common_registers[] =
  1167. {
  1168. 0xc770, 0xffffffff, 0x00000800,
  1169. 0xc774, 0xffffffff, 0x00000800,
  1170. 0xc798, 0xffffffff, 0x00007fbf,
  1171. 0xc79c, 0xffffffff, 0x00007faf
  1172. };
  1173. static const u32 kalindi_golden_registers[] =
  1174. {
  1175. 0x3c000, 0xffffdfff, 0x6e944040,
  1176. 0x55e4, 0xff607fff, 0xfc000100,
  1177. 0x3c220, 0xff000fff, 0x00000100,
  1178. 0x3c224, 0xff000fff, 0x00000100,
  1179. 0x3c200, 0xfffc0fff, 0x00000100,
  1180. 0x6ed8, 0x00010101, 0x00010000,
  1181. 0x9830, 0xffffffff, 0x00000000,
  1182. 0x9834, 0xf00fffff, 0x00000400,
  1183. 0x5bb0, 0x000000f0, 0x00000070,
  1184. 0x5bc0, 0xf0311fff, 0x80300000,
  1185. 0x98f8, 0x73773777, 0x12010001,
  1186. 0x98fc, 0xffffffff, 0x00000010,
  1187. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1188. 0x8030, 0x00001f0f, 0x0000100a,
  1189. 0x2f48, 0x73773777, 0x12010001,
  1190. 0x2408, 0x000fffff, 0x000c007f,
  1191. 0x8a14, 0xf000003f, 0x00000007,
  1192. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1193. 0x30a04, 0x0000ff0f, 0x00000000,
  1194. 0x28a4c, 0x07ffffff, 0x06000000,
  1195. 0x4d8, 0x00000fff, 0x00000100,
  1196. 0x3e78, 0x00000001, 0x00000002,
  1197. 0xc768, 0x00000008, 0x00000008,
  1198. 0x8c00, 0x000000ff, 0x00000003,
  1199. 0x214f8, 0x01ff01ff, 0x00000002,
  1200. 0x21498, 0x007ff800, 0x00200000,
  1201. 0x2015c, 0xffffffff, 0x00000f40,
  1202. 0x88c4, 0x001f3ae3, 0x00000082,
  1203. 0x88d4, 0x0000001f, 0x00000010,
  1204. 0x30934, 0xffffffff, 0x00000000
  1205. };
  1206. static const u32 kalindi_mgcg_cgcg_init[] =
  1207. {
  1208. 0xc420, 0xffffffff, 0xfffffffc,
  1209. 0x30800, 0xffffffff, 0xe0000000,
  1210. 0x3c2a0, 0xffffffff, 0x00000100,
  1211. 0x3c208, 0xffffffff, 0x00000100,
  1212. 0x3c2c0, 0xffffffff, 0x00000100,
  1213. 0x3c2c8, 0xffffffff, 0x00000100,
  1214. 0x3c2c4, 0xffffffff, 0x00000100,
  1215. 0x55e4, 0xffffffff, 0x00600100,
  1216. 0x3c280, 0xffffffff, 0x00000100,
  1217. 0x3c214, 0xffffffff, 0x06000100,
  1218. 0x3c220, 0xffffffff, 0x00000100,
  1219. 0x3c218, 0xffffffff, 0x06000100,
  1220. 0x3c204, 0xffffffff, 0x00000100,
  1221. 0x3c2e0, 0xffffffff, 0x00000100,
  1222. 0x3c224, 0xffffffff, 0x00000100,
  1223. 0x3c200, 0xffffffff, 0x00000100,
  1224. 0x3c230, 0xffffffff, 0x00000100,
  1225. 0x3c234, 0xffffffff, 0x00000100,
  1226. 0x3c250, 0xffffffff, 0x00000100,
  1227. 0x3c254, 0xffffffff, 0x00000100,
  1228. 0x3c258, 0xffffffff, 0x00000100,
  1229. 0x3c25c, 0xffffffff, 0x00000100,
  1230. 0x3c260, 0xffffffff, 0x00000100,
  1231. 0x3c27c, 0xffffffff, 0x00000100,
  1232. 0x3c278, 0xffffffff, 0x00000100,
  1233. 0x3c210, 0xffffffff, 0x06000100,
  1234. 0x3c290, 0xffffffff, 0x00000100,
  1235. 0x3c274, 0xffffffff, 0x00000100,
  1236. 0x3c2b4, 0xffffffff, 0x00000100,
  1237. 0x3c2b0, 0xffffffff, 0x00000100,
  1238. 0x3c270, 0xffffffff, 0x00000100,
  1239. 0x30800, 0xffffffff, 0xe0000000,
  1240. 0x3c020, 0xffffffff, 0x00010000,
  1241. 0x3c024, 0xffffffff, 0x00030002,
  1242. 0x3c028, 0xffffffff, 0x00040007,
  1243. 0x3c02c, 0xffffffff, 0x00060005,
  1244. 0x3c030, 0xffffffff, 0x00090008,
  1245. 0x3c034, 0xffffffff, 0x00010000,
  1246. 0x3c038, 0xffffffff, 0x00030002,
  1247. 0x3c03c, 0xffffffff, 0x00040007,
  1248. 0x3c040, 0xffffffff, 0x00060005,
  1249. 0x3c044, 0xffffffff, 0x00090008,
  1250. 0x3c000, 0xffffffff, 0x96e00200,
  1251. 0x8708, 0xffffffff, 0x00900100,
  1252. 0xc424, 0xffffffff, 0x0020003f,
  1253. 0x38, 0xffffffff, 0x0140001c,
  1254. 0x3c, 0x000f0000, 0x000f0000,
  1255. 0x220, 0xffffffff, 0xC060000C,
  1256. 0x224, 0xc0000fff, 0x00000100,
  1257. 0x20a8, 0xffffffff, 0x00000104,
  1258. 0x55e4, 0xff000fff, 0x00000100,
  1259. 0x30cc, 0xc0000fff, 0x00000104,
  1260. 0xc1e4, 0x00000001, 0x00000001,
  1261. 0xd00c, 0xff000ff0, 0x00000100,
  1262. 0xd80c, 0xff000ff0, 0x00000100
  1263. };
  1264. static void cik_init_golden_registers(struct radeon_device *rdev)
  1265. {
  1266. switch (rdev->family) {
  1267. case CHIP_BONAIRE:
  1268. radeon_program_register_sequence(rdev,
  1269. bonaire_mgcg_cgcg_init,
  1270. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1271. radeon_program_register_sequence(rdev,
  1272. bonaire_golden_registers,
  1273. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1274. radeon_program_register_sequence(rdev,
  1275. bonaire_golden_common_registers,
  1276. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1277. radeon_program_register_sequence(rdev,
  1278. bonaire_golden_spm_registers,
  1279. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1280. break;
  1281. case CHIP_KABINI:
  1282. radeon_program_register_sequence(rdev,
  1283. kalindi_mgcg_cgcg_init,
  1284. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1285. radeon_program_register_sequence(rdev,
  1286. kalindi_golden_registers,
  1287. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1288. radeon_program_register_sequence(rdev,
  1289. kalindi_golden_common_registers,
  1290. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1291. radeon_program_register_sequence(rdev,
  1292. kalindi_golden_spm_registers,
  1293. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1294. break;
  1295. case CHIP_KAVERI:
  1296. radeon_program_register_sequence(rdev,
  1297. spectre_mgcg_cgcg_init,
  1298. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1299. radeon_program_register_sequence(rdev,
  1300. spectre_golden_registers,
  1301. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1302. radeon_program_register_sequence(rdev,
  1303. spectre_golden_common_registers,
  1304. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1305. radeon_program_register_sequence(rdev,
  1306. spectre_golden_spm_registers,
  1307. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1308. break;
  1309. default:
  1310. break;
  1311. }
  1312. }
  1313. /**
  1314. * cik_get_xclk - get the xclk
  1315. *
  1316. * @rdev: radeon_device pointer
  1317. *
  1318. * Returns the reference clock used by the gfx engine
  1319. * (CIK).
  1320. */
  1321. u32 cik_get_xclk(struct radeon_device *rdev)
  1322. {
  1323. u32 reference_clock = rdev->clock.spll.reference_freq;
  1324. if (rdev->flags & RADEON_IS_IGP) {
  1325. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1326. return reference_clock / 2;
  1327. } else {
  1328. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1329. return reference_clock / 4;
  1330. }
  1331. return reference_clock;
  1332. }
  1333. /**
  1334. * cik_mm_rdoorbell - read a doorbell dword
  1335. *
  1336. * @rdev: radeon_device pointer
  1337. * @offset: byte offset into the aperture
  1338. *
  1339. * Returns the value in the doorbell aperture at the
  1340. * requested offset (CIK).
  1341. */
  1342. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1343. {
  1344. if (offset < rdev->doorbell.size) {
  1345. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1346. } else {
  1347. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1348. return 0;
  1349. }
  1350. }
  1351. /**
  1352. * cik_mm_wdoorbell - write a doorbell dword
  1353. *
  1354. * @rdev: radeon_device pointer
  1355. * @offset: byte offset into the aperture
  1356. * @v: value to write
  1357. *
  1358. * Writes @v to the doorbell aperture at the
  1359. * requested offset (CIK).
  1360. */
  1361. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1362. {
  1363. if (offset < rdev->doorbell.size) {
  1364. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1365. } else {
  1366. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1367. }
  1368. }
  1369. #define BONAIRE_IO_MC_REGS_SIZE 36
  1370. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1371. {
  1372. {0x00000070, 0x04400000},
  1373. {0x00000071, 0x80c01803},
  1374. {0x00000072, 0x00004004},
  1375. {0x00000073, 0x00000100},
  1376. {0x00000074, 0x00ff0000},
  1377. {0x00000075, 0x34000000},
  1378. {0x00000076, 0x08000014},
  1379. {0x00000077, 0x00cc08ec},
  1380. {0x00000078, 0x00000400},
  1381. {0x00000079, 0x00000000},
  1382. {0x0000007a, 0x04090000},
  1383. {0x0000007c, 0x00000000},
  1384. {0x0000007e, 0x4408a8e8},
  1385. {0x0000007f, 0x00000304},
  1386. {0x00000080, 0x00000000},
  1387. {0x00000082, 0x00000001},
  1388. {0x00000083, 0x00000002},
  1389. {0x00000084, 0xf3e4f400},
  1390. {0x00000085, 0x052024e3},
  1391. {0x00000087, 0x00000000},
  1392. {0x00000088, 0x01000000},
  1393. {0x0000008a, 0x1c0a0000},
  1394. {0x0000008b, 0xff010000},
  1395. {0x0000008d, 0xffffefff},
  1396. {0x0000008e, 0xfff3efff},
  1397. {0x0000008f, 0xfff3efbf},
  1398. {0x00000092, 0xf7ffffff},
  1399. {0x00000093, 0xffffff7f},
  1400. {0x00000095, 0x00101101},
  1401. {0x00000096, 0x00000fff},
  1402. {0x00000097, 0x00116fff},
  1403. {0x00000098, 0x60010000},
  1404. {0x00000099, 0x10010000},
  1405. {0x0000009a, 0x00006000},
  1406. {0x0000009b, 0x00001000},
  1407. {0x0000009f, 0x00b48000}
  1408. };
  1409. /**
  1410. * cik_srbm_select - select specific register instances
  1411. *
  1412. * @rdev: radeon_device pointer
  1413. * @me: selected ME (micro engine)
  1414. * @pipe: pipe
  1415. * @queue: queue
  1416. * @vmid: VMID
  1417. *
  1418. * Switches the currently active registers instances. Some
  1419. * registers are instanced per VMID, others are instanced per
  1420. * me/pipe/queue combination.
  1421. */
  1422. static void cik_srbm_select(struct radeon_device *rdev,
  1423. u32 me, u32 pipe, u32 queue, u32 vmid)
  1424. {
  1425. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1426. MEID(me & 0x3) |
  1427. VMID(vmid & 0xf) |
  1428. QUEUEID(queue & 0x7));
  1429. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1430. }
  1431. /* ucode loading */
  1432. /**
  1433. * ci_mc_load_microcode - load MC ucode into the hw
  1434. *
  1435. * @rdev: radeon_device pointer
  1436. *
  1437. * Load the GDDR MC ucode into the hw (CIK).
  1438. * Returns 0 on success, error on failure.
  1439. */
  1440. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1441. {
  1442. const __be32 *fw_data;
  1443. u32 running, blackout = 0;
  1444. u32 *io_mc_regs;
  1445. int i, ucode_size, regs_size;
  1446. if (!rdev->mc_fw)
  1447. return -EINVAL;
  1448. switch (rdev->family) {
  1449. case CHIP_BONAIRE:
  1450. default:
  1451. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1452. ucode_size = CIK_MC_UCODE_SIZE;
  1453. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1454. break;
  1455. }
  1456. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1457. if (running == 0) {
  1458. if (running) {
  1459. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1460. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1461. }
  1462. /* reset the engine and set to writable */
  1463. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1464. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1465. /* load mc io regs */
  1466. for (i = 0; i < regs_size; i++) {
  1467. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1468. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1469. }
  1470. /* load the MC ucode */
  1471. fw_data = (const __be32 *)rdev->mc_fw->data;
  1472. for (i = 0; i < ucode_size; i++)
  1473. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1474. /* put the engine back into the active state */
  1475. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1476. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1477. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1478. /* wait for training to complete */
  1479. for (i = 0; i < rdev->usec_timeout; i++) {
  1480. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1481. break;
  1482. udelay(1);
  1483. }
  1484. for (i = 0; i < rdev->usec_timeout; i++) {
  1485. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1486. break;
  1487. udelay(1);
  1488. }
  1489. if (running)
  1490. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1491. }
  1492. return 0;
  1493. }
  1494. /**
  1495. * cik_init_microcode - load ucode images from disk
  1496. *
  1497. * @rdev: radeon_device pointer
  1498. *
  1499. * Use the firmware interface to load the ucode images into
  1500. * the driver (not loaded into hw).
  1501. * Returns 0 on success, error on failure.
  1502. */
  1503. static int cik_init_microcode(struct radeon_device *rdev)
  1504. {
  1505. const char *chip_name;
  1506. size_t pfp_req_size, me_req_size, ce_req_size,
  1507. mec_req_size, rlc_req_size, mc_req_size,
  1508. sdma_req_size, smc_req_size;
  1509. char fw_name[30];
  1510. int err;
  1511. DRM_DEBUG("\n");
  1512. switch (rdev->family) {
  1513. case CHIP_BONAIRE:
  1514. chip_name = "BONAIRE";
  1515. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1516. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1517. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1518. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1519. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1520. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1521. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1522. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1523. break;
  1524. case CHIP_KAVERI:
  1525. chip_name = "KAVERI";
  1526. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1527. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1528. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1529. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1530. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1531. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1532. break;
  1533. case CHIP_KABINI:
  1534. chip_name = "KABINI";
  1535. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1536. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1537. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1538. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1539. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1540. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1541. break;
  1542. default: BUG();
  1543. }
  1544. DRM_INFO("Loading %s Microcode\n", chip_name);
  1545. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1546. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1547. if (err)
  1548. goto out;
  1549. if (rdev->pfp_fw->size != pfp_req_size) {
  1550. printk(KERN_ERR
  1551. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1552. rdev->pfp_fw->size, fw_name);
  1553. err = -EINVAL;
  1554. goto out;
  1555. }
  1556. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1557. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1558. if (err)
  1559. goto out;
  1560. if (rdev->me_fw->size != me_req_size) {
  1561. printk(KERN_ERR
  1562. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1563. rdev->me_fw->size, fw_name);
  1564. err = -EINVAL;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1567. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->ce_fw->size != ce_req_size) {
  1571. printk(KERN_ERR
  1572. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->ce_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1577. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->mec_fw->size != mec_req_size) {
  1581. printk(KERN_ERR
  1582. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->mec_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1587. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->rlc_fw->size != rlc_req_size) {
  1591. printk(KERN_ERR
  1592. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->rlc_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1597. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->sdma_fw->size != sdma_req_size) {
  1601. printk(KERN_ERR
  1602. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->sdma_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. /* No SMC, MC ucode on APUs */
  1607. if (!(rdev->flags & RADEON_IS_IGP)) {
  1608. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1609. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1610. if (err)
  1611. goto out;
  1612. if (rdev->mc_fw->size != mc_req_size) {
  1613. printk(KERN_ERR
  1614. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1615. rdev->mc_fw->size, fw_name);
  1616. err = -EINVAL;
  1617. }
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1619. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1620. if (err) {
  1621. printk(KERN_ERR
  1622. "smc: error loading firmware \"%s\"\n",
  1623. fw_name);
  1624. release_firmware(rdev->smc_fw);
  1625. rdev->smc_fw = NULL;
  1626. } else if (rdev->smc_fw->size != smc_req_size) {
  1627. printk(KERN_ERR
  1628. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1629. rdev->smc_fw->size, fw_name);
  1630. err = -EINVAL;
  1631. }
  1632. }
  1633. out:
  1634. if (err) {
  1635. if (err != -EINVAL)
  1636. printk(KERN_ERR
  1637. "cik_cp: Failed to load firmware \"%s\"\n",
  1638. fw_name);
  1639. release_firmware(rdev->pfp_fw);
  1640. rdev->pfp_fw = NULL;
  1641. release_firmware(rdev->me_fw);
  1642. rdev->me_fw = NULL;
  1643. release_firmware(rdev->ce_fw);
  1644. rdev->ce_fw = NULL;
  1645. release_firmware(rdev->rlc_fw);
  1646. rdev->rlc_fw = NULL;
  1647. release_firmware(rdev->mc_fw);
  1648. rdev->mc_fw = NULL;
  1649. release_firmware(rdev->smc_fw);
  1650. rdev->smc_fw = NULL;
  1651. }
  1652. return err;
  1653. }
  1654. /*
  1655. * Core functions
  1656. */
  1657. /**
  1658. * cik_tiling_mode_table_init - init the hw tiling table
  1659. *
  1660. * @rdev: radeon_device pointer
  1661. *
  1662. * Starting with SI, the tiling setup is done globally in a
  1663. * set of 32 tiling modes. Rather than selecting each set of
  1664. * parameters per surface as on older asics, we just select
  1665. * which index in the tiling table we want to use, and the
  1666. * surface uses those parameters (CIK).
  1667. */
  1668. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1669. {
  1670. const u32 num_tile_mode_states = 32;
  1671. const u32 num_secondary_tile_mode_states = 16;
  1672. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1673. u32 num_pipe_configs;
  1674. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1675. rdev->config.cik.max_shader_engines;
  1676. switch (rdev->config.cik.mem_row_size_in_kb) {
  1677. case 1:
  1678. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1679. break;
  1680. case 2:
  1681. default:
  1682. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1683. break;
  1684. case 4:
  1685. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1686. break;
  1687. }
  1688. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1689. if (num_pipe_configs > 8)
  1690. num_pipe_configs = 8; /* ??? */
  1691. if (num_pipe_configs == 8) {
  1692. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1693. switch (reg_offset) {
  1694. case 0:
  1695. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1697. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1699. break;
  1700. case 1:
  1701. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1705. break;
  1706. case 2:
  1707. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1710. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1711. break;
  1712. case 3:
  1713. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1717. break;
  1718. case 4:
  1719. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1722. TILE_SPLIT(split_equal_to_row_size));
  1723. break;
  1724. case 5:
  1725. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1727. break;
  1728. case 6:
  1729. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1730. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1733. break;
  1734. case 7:
  1735. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1738. TILE_SPLIT(split_equal_to_row_size));
  1739. break;
  1740. case 8:
  1741. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1743. break;
  1744. case 9:
  1745. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1746. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1747. break;
  1748. case 10:
  1749. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1750. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1752. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1753. break;
  1754. case 11:
  1755. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1756. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1757. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1759. break;
  1760. case 12:
  1761. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1765. break;
  1766. case 13:
  1767. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1768. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1769. break;
  1770. case 14:
  1771. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1772. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1775. break;
  1776. case 16:
  1777. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1779. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1781. break;
  1782. case 17:
  1783. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1787. break;
  1788. case 27:
  1789. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1791. break;
  1792. case 28:
  1793. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1797. break;
  1798. case 29:
  1799. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1801. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1803. break;
  1804. case 30:
  1805. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1809. break;
  1810. default:
  1811. gb_tile_moden = 0;
  1812. break;
  1813. }
  1814. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1815. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1816. }
  1817. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1818. switch (reg_offset) {
  1819. case 0:
  1820. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1823. NUM_BANKS(ADDR_SURF_16_BANK));
  1824. break;
  1825. case 1:
  1826. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1829. NUM_BANKS(ADDR_SURF_16_BANK));
  1830. break;
  1831. case 2:
  1832. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1835. NUM_BANKS(ADDR_SURF_16_BANK));
  1836. break;
  1837. case 3:
  1838. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1841. NUM_BANKS(ADDR_SURF_16_BANK));
  1842. break;
  1843. case 4:
  1844. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1847. NUM_BANKS(ADDR_SURF_8_BANK));
  1848. break;
  1849. case 5:
  1850. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1853. NUM_BANKS(ADDR_SURF_4_BANK));
  1854. break;
  1855. case 6:
  1856. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1859. NUM_BANKS(ADDR_SURF_2_BANK));
  1860. break;
  1861. case 8:
  1862. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1865. NUM_BANKS(ADDR_SURF_16_BANK));
  1866. break;
  1867. case 9:
  1868. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1871. NUM_BANKS(ADDR_SURF_16_BANK));
  1872. break;
  1873. case 10:
  1874. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1877. NUM_BANKS(ADDR_SURF_16_BANK));
  1878. break;
  1879. case 11:
  1880. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1883. NUM_BANKS(ADDR_SURF_16_BANK));
  1884. break;
  1885. case 12:
  1886. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1889. NUM_BANKS(ADDR_SURF_8_BANK));
  1890. break;
  1891. case 13:
  1892. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1895. NUM_BANKS(ADDR_SURF_4_BANK));
  1896. break;
  1897. case 14:
  1898. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1901. NUM_BANKS(ADDR_SURF_2_BANK));
  1902. break;
  1903. default:
  1904. gb_tile_moden = 0;
  1905. break;
  1906. }
  1907. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1908. }
  1909. } else if (num_pipe_configs == 4) {
  1910. if (num_rbs == 4) {
  1911. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1912. switch (reg_offset) {
  1913. case 0:
  1914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1916. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1918. break;
  1919. case 1:
  1920. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1921. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1922. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1924. break;
  1925. case 2:
  1926. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1928. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1930. break;
  1931. case 3:
  1932. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1933. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1934. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1936. break;
  1937. case 4:
  1938. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1940. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1941. TILE_SPLIT(split_equal_to_row_size));
  1942. break;
  1943. case 5:
  1944. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. break;
  1947. case 6:
  1948. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1950. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1952. break;
  1953. case 7:
  1954. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1956. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1957. TILE_SPLIT(split_equal_to_row_size));
  1958. break;
  1959. case 8:
  1960. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1961. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1962. break;
  1963. case 9:
  1964. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1966. break;
  1967. case 10:
  1968. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1970. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1972. break;
  1973. case 11:
  1974. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1976. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1978. break;
  1979. case 12:
  1980. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1982. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1984. break;
  1985. case 13:
  1986. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1988. break;
  1989. case 14:
  1990. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. break;
  1995. case 16:
  1996. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1998. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. break;
  2001. case 17:
  2002. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2006. break;
  2007. case 27:
  2008. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2010. break;
  2011. case 28:
  2012. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2014. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2016. break;
  2017. case 29:
  2018. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2020. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2022. break;
  2023. case 30:
  2024. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2028. break;
  2029. default:
  2030. gb_tile_moden = 0;
  2031. break;
  2032. }
  2033. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2034. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2035. }
  2036. } else if (num_rbs < 4) {
  2037. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2038. switch (reg_offset) {
  2039. case 0:
  2040. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2042. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2044. break;
  2045. case 1:
  2046. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2048. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2050. break;
  2051. case 2:
  2052. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2054. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2056. break;
  2057. case 3:
  2058. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2060. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2062. break;
  2063. case 4:
  2064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2066. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2067. TILE_SPLIT(split_equal_to_row_size));
  2068. break;
  2069. case 5:
  2070. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. break;
  2073. case 6:
  2074. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2076. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2078. break;
  2079. case 7:
  2080. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2082. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2083. TILE_SPLIT(split_equal_to_row_size));
  2084. break;
  2085. case 8:
  2086. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2087. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2088. break;
  2089. case 9:
  2090. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2092. break;
  2093. case 10:
  2094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2096. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. break;
  2099. case 11:
  2100. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2102. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2104. break;
  2105. case 12:
  2106. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. break;
  2111. case 13:
  2112. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2114. break;
  2115. case 14:
  2116. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2118. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. break;
  2121. case 16:
  2122. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2124. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2126. break;
  2127. case 17:
  2128. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2130. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2132. break;
  2133. case 27:
  2134. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2136. break;
  2137. case 28:
  2138. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2140. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. break;
  2143. case 29:
  2144. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. break;
  2149. case 30:
  2150. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2152. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. break;
  2155. default:
  2156. gb_tile_moden = 0;
  2157. break;
  2158. }
  2159. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2160. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2161. }
  2162. }
  2163. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2164. switch (reg_offset) {
  2165. case 0:
  2166. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. break;
  2171. case 1:
  2172. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2175. NUM_BANKS(ADDR_SURF_16_BANK));
  2176. break;
  2177. case 2:
  2178. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_16_BANK));
  2182. break;
  2183. case 3:
  2184. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2187. NUM_BANKS(ADDR_SURF_16_BANK));
  2188. break;
  2189. case 4:
  2190. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. break;
  2195. case 5:
  2196. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2199. NUM_BANKS(ADDR_SURF_8_BANK));
  2200. break;
  2201. case 6:
  2202. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2205. NUM_BANKS(ADDR_SURF_4_BANK));
  2206. break;
  2207. case 8:
  2208. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2211. NUM_BANKS(ADDR_SURF_16_BANK));
  2212. break;
  2213. case 9:
  2214. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2217. NUM_BANKS(ADDR_SURF_16_BANK));
  2218. break;
  2219. case 10:
  2220. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2223. NUM_BANKS(ADDR_SURF_16_BANK));
  2224. break;
  2225. case 11:
  2226. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2229. NUM_BANKS(ADDR_SURF_16_BANK));
  2230. break;
  2231. case 12:
  2232. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_16_BANK));
  2236. break;
  2237. case 13:
  2238. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. break;
  2243. case 14:
  2244. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2247. NUM_BANKS(ADDR_SURF_4_BANK));
  2248. break;
  2249. default:
  2250. gb_tile_moden = 0;
  2251. break;
  2252. }
  2253. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2254. }
  2255. } else if (num_pipe_configs == 2) {
  2256. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2257. switch (reg_offset) {
  2258. case 0:
  2259. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2261. PIPE_CONFIG(ADDR_SURF_P2) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2263. break;
  2264. case 1:
  2265. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2267. PIPE_CONFIG(ADDR_SURF_P2) |
  2268. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2269. break;
  2270. case 2:
  2271. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2273. PIPE_CONFIG(ADDR_SURF_P2) |
  2274. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2275. break;
  2276. case 3:
  2277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2279. PIPE_CONFIG(ADDR_SURF_P2) |
  2280. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2281. break;
  2282. case 4:
  2283. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2285. PIPE_CONFIG(ADDR_SURF_P2) |
  2286. TILE_SPLIT(split_equal_to_row_size));
  2287. break;
  2288. case 5:
  2289. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2290. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2291. break;
  2292. case 6:
  2293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2295. PIPE_CONFIG(ADDR_SURF_P2) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2297. break;
  2298. case 7:
  2299. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2301. PIPE_CONFIG(ADDR_SURF_P2) |
  2302. TILE_SPLIT(split_equal_to_row_size));
  2303. break;
  2304. case 8:
  2305. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2306. break;
  2307. case 9:
  2308. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2310. break;
  2311. case 10:
  2312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2314. PIPE_CONFIG(ADDR_SURF_P2) |
  2315. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2316. break;
  2317. case 11:
  2318. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2320. PIPE_CONFIG(ADDR_SURF_P2) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2322. break;
  2323. case 12:
  2324. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2326. PIPE_CONFIG(ADDR_SURF_P2) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2328. break;
  2329. case 13:
  2330. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2332. break;
  2333. case 14:
  2334. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P2) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. break;
  2339. case 16:
  2340. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P2) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. break;
  2345. case 17:
  2346. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. PIPE_CONFIG(ADDR_SURF_P2) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. break;
  2351. case 27:
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2354. break;
  2355. case 28:
  2356. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2358. PIPE_CONFIG(ADDR_SURF_P2) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. break;
  2361. case 29:
  2362. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P2) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. break;
  2367. case 30:
  2368. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2370. PIPE_CONFIG(ADDR_SURF_P2) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2372. break;
  2373. default:
  2374. gb_tile_moden = 0;
  2375. break;
  2376. }
  2377. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2378. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2379. }
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2381. switch (reg_offset) {
  2382. case 0:
  2383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2386. NUM_BANKS(ADDR_SURF_16_BANK));
  2387. break;
  2388. case 1:
  2389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2392. NUM_BANKS(ADDR_SURF_16_BANK));
  2393. break;
  2394. case 2:
  2395. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2398. NUM_BANKS(ADDR_SURF_16_BANK));
  2399. break;
  2400. case 3:
  2401. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2404. NUM_BANKS(ADDR_SURF_16_BANK));
  2405. break;
  2406. case 4:
  2407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. break;
  2412. case 5:
  2413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2416. NUM_BANKS(ADDR_SURF_16_BANK));
  2417. break;
  2418. case 6:
  2419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2422. NUM_BANKS(ADDR_SURF_8_BANK));
  2423. break;
  2424. case 8:
  2425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. break;
  2430. case 9:
  2431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. break;
  2436. case 10:
  2437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. break;
  2442. case 11:
  2443. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. break;
  2448. case 12:
  2449. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. break;
  2454. case 13:
  2455. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. break;
  2460. case 14:
  2461. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2464. NUM_BANKS(ADDR_SURF_8_BANK));
  2465. break;
  2466. default:
  2467. gb_tile_moden = 0;
  2468. break;
  2469. }
  2470. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2471. }
  2472. } else
  2473. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2474. }
  2475. /**
  2476. * cik_select_se_sh - select which SE, SH to address
  2477. *
  2478. * @rdev: radeon_device pointer
  2479. * @se_num: shader engine to address
  2480. * @sh_num: sh block to address
  2481. *
  2482. * Select which SE, SH combinations to address. Certain
  2483. * registers are instanced per SE or SH. 0xffffffff means
  2484. * broadcast to all SEs or SHs (CIK).
  2485. */
  2486. static void cik_select_se_sh(struct radeon_device *rdev,
  2487. u32 se_num, u32 sh_num)
  2488. {
  2489. u32 data = INSTANCE_BROADCAST_WRITES;
  2490. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2491. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2492. else if (se_num == 0xffffffff)
  2493. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2494. else if (sh_num == 0xffffffff)
  2495. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2496. else
  2497. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2498. WREG32(GRBM_GFX_INDEX, data);
  2499. }
  2500. /**
  2501. * cik_create_bitmask - create a bitmask
  2502. *
  2503. * @bit_width: length of the mask
  2504. *
  2505. * create a variable length bit mask (CIK).
  2506. * Returns the bitmask.
  2507. */
  2508. static u32 cik_create_bitmask(u32 bit_width)
  2509. {
  2510. u32 i, mask = 0;
  2511. for (i = 0; i < bit_width; i++) {
  2512. mask <<= 1;
  2513. mask |= 1;
  2514. }
  2515. return mask;
  2516. }
  2517. /**
  2518. * cik_select_se_sh - select which SE, SH to address
  2519. *
  2520. * @rdev: radeon_device pointer
  2521. * @max_rb_num: max RBs (render backends) for the asic
  2522. * @se_num: number of SEs (shader engines) for the asic
  2523. * @sh_per_se: number of SH blocks per SE for the asic
  2524. *
  2525. * Calculates the bitmask of disabled RBs (CIK).
  2526. * Returns the disabled RB bitmask.
  2527. */
  2528. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2529. u32 max_rb_num, u32 se_num,
  2530. u32 sh_per_se)
  2531. {
  2532. u32 data, mask;
  2533. data = RREG32(CC_RB_BACKEND_DISABLE);
  2534. if (data & 1)
  2535. data &= BACKEND_DISABLE_MASK;
  2536. else
  2537. data = 0;
  2538. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2539. data >>= BACKEND_DISABLE_SHIFT;
  2540. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2541. return data & mask;
  2542. }
  2543. /**
  2544. * cik_setup_rb - setup the RBs on the asic
  2545. *
  2546. * @rdev: radeon_device pointer
  2547. * @se_num: number of SEs (shader engines) for the asic
  2548. * @sh_per_se: number of SH blocks per SE for the asic
  2549. * @max_rb_num: max RBs (render backends) for the asic
  2550. *
  2551. * Configures per-SE/SH RB registers (CIK).
  2552. */
  2553. static void cik_setup_rb(struct radeon_device *rdev,
  2554. u32 se_num, u32 sh_per_se,
  2555. u32 max_rb_num)
  2556. {
  2557. int i, j;
  2558. u32 data, mask;
  2559. u32 disabled_rbs = 0;
  2560. u32 enabled_rbs = 0;
  2561. for (i = 0; i < se_num; i++) {
  2562. for (j = 0; j < sh_per_se; j++) {
  2563. cik_select_se_sh(rdev, i, j);
  2564. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2565. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2566. }
  2567. }
  2568. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2569. mask = 1;
  2570. for (i = 0; i < max_rb_num; i++) {
  2571. if (!(disabled_rbs & mask))
  2572. enabled_rbs |= mask;
  2573. mask <<= 1;
  2574. }
  2575. for (i = 0; i < se_num; i++) {
  2576. cik_select_se_sh(rdev, i, 0xffffffff);
  2577. data = 0;
  2578. for (j = 0; j < sh_per_se; j++) {
  2579. switch (enabled_rbs & 3) {
  2580. case 1:
  2581. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2582. break;
  2583. case 2:
  2584. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2585. break;
  2586. case 3:
  2587. default:
  2588. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2589. break;
  2590. }
  2591. enabled_rbs >>= 2;
  2592. }
  2593. WREG32(PA_SC_RASTER_CONFIG, data);
  2594. }
  2595. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2596. }
  2597. /**
  2598. * cik_gpu_init - setup the 3D engine
  2599. *
  2600. * @rdev: radeon_device pointer
  2601. *
  2602. * Configures the 3D engine and tiling configuration
  2603. * registers so that the 3D engine is usable.
  2604. */
  2605. static void cik_gpu_init(struct radeon_device *rdev)
  2606. {
  2607. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2608. u32 mc_shared_chmap, mc_arb_ramcfg;
  2609. u32 hdp_host_path_cntl;
  2610. u32 tmp;
  2611. int i, j;
  2612. switch (rdev->family) {
  2613. case CHIP_BONAIRE:
  2614. rdev->config.cik.max_shader_engines = 2;
  2615. rdev->config.cik.max_tile_pipes = 4;
  2616. rdev->config.cik.max_cu_per_sh = 7;
  2617. rdev->config.cik.max_sh_per_se = 1;
  2618. rdev->config.cik.max_backends_per_se = 2;
  2619. rdev->config.cik.max_texture_channel_caches = 4;
  2620. rdev->config.cik.max_gprs = 256;
  2621. rdev->config.cik.max_gs_threads = 32;
  2622. rdev->config.cik.max_hw_contexts = 8;
  2623. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2624. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2625. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2626. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2627. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2628. break;
  2629. case CHIP_KAVERI:
  2630. /* TODO */
  2631. break;
  2632. case CHIP_KABINI:
  2633. default:
  2634. rdev->config.cik.max_shader_engines = 1;
  2635. rdev->config.cik.max_tile_pipes = 2;
  2636. rdev->config.cik.max_cu_per_sh = 2;
  2637. rdev->config.cik.max_sh_per_se = 1;
  2638. rdev->config.cik.max_backends_per_se = 1;
  2639. rdev->config.cik.max_texture_channel_caches = 2;
  2640. rdev->config.cik.max_gprs = 256;
  2641. rdev->config.cik.max_gs_threads = 16;
  2642. rdev->config.cik.max_hw_contexts = 8;
  2643. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2644. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2645. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2646. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2647. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2648. break;
  2649. }
  2650. /* Initialize HDP */
  2651. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2652. WREG32((0x2c14 + j), 0x00000000);
  2653. WREG32((0x2c18 + j), 0x00000000);
  2654. WREG32((0x2c1c + j), 0x00000000);
  2655. WREG32((0x2c20 + j), 0x00000000);
  2656. WREG32((0x2c24 + j), 0x00000000);
  2657. }
  2658. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2659. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2660. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2661. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2662. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2663. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2664. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2665. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2666. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2667. rdev->config.cik.mem_row_size_in_kb = 4;
  2668. /* XXX use MC settings? */
  2669. rdev->config.cik.shader_engine_tile_size = 32;
  2670. rdev->config.cik.num_gpus = 1;
  2671. rdev->config.cik.multi_gpu_tile_size = 64;
  2672. /* fix up row size */
  2673. gb_addr_config &= ~ROW_SIZE_MASK;
  2674. switch (rdev->config.cik.mem_row_size_in_kb) {
  2675. case 1:
  2676. default:
  2677. gb_addr_config |= ROW_SIZE(0);
  2678. break;
  2679. case 2:
  2680. gb_addr_config |= ROW_SIZE(1);
  2681. break;
  2682. case 4:
  2683. gb_addr_config |= ROW_SIZE(2);
  2684. break;
  2685. }
  2686. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2687. * not have bank info, so create a custom tiling dword.
  2688. * bits 3:0 num_pipes
  2689. * bits 7:4 num_banks
  2690. * bits 11:8 group_size
  2691. * bits 15:12 row_size
  2692. */
  2693. rdev->config.cik.tile_config = 0;
  2694. switch (rdev->config.cik.num_tile_pipes) {
  2695. case 1:
  2696. rdev->config.cik.tile_config |= (0 << 0);
  2697. break;
  2698. case 2:
  2699. rdev->config.cik.tile_config |= (1 << 0);
  2700. break;
  2701. case 4:
  2702. rdev->config.cik.tile_config |= (2 << 0);
  2703. break;
  2704. case 8:
  2705. default:
  2706. /* XXX what about 12? */
  2707. rdev->config.cik.tile_config |= (3 << 0);
  2708. break;
  2709. }
  2710. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  2711. rdev->config.cik.tile_config |= 1 << 4;
  2712. else
  2713. rdev->config.cik.tile_config |= 0 << 4;
  2714. rdev->config.cik.tile_config |=
  2715. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2716. rdev->config.cik.tile_config |=
  2717. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2718. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2719. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2720. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2721. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2722. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2723. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2724. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2725. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2726. cik_tiling_mode_table_init(rdev);
  2727. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2728. rdev->config.cik.max_sh_per_se,
  2729. rdev->config.cik.max_backends_per_se);
  2730. /* set HW defaults for 3D engine */
  2731. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2732. WREG32(SX_DEBUG_1, 0x20);
  2733. WREG32(TA_CNTL_AUX, 0x00010000);
  2734. tmp = RREG32(SPI_CONFIG_CNTL);
  2735. tmp |= 0x03000000;
  2736. WREG32(SPI_CONFIG_CNTL, tmp);
  2737. WREG32(SQ_CONFIG, 1);
  2738. WREG32(DB_DEBUG, 0);
  2739. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2740. tmp |= 0x00000400;
  2741. WREG32(DB_DEBUG2, tmp);
  2742. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2743. tmp |= 0x00020200;
  2744. WREG32(DB_DEBUG3, tmp);
  2745. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2746. tmp |= 0x00018208;
  2747. WREG32(CB_HW_CONTROL, tmp);
  2748. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2749. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2750. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2751. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2752. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2753. WREG32(VGT_NUM_INSTANCES, 1);
  2754. WREG32(CP_PERFMON_CNTL, 0);
  2755. WREG32(SQ_CONFIG, 0);
  2756. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2757. FORCE_EOV_MAX_REZ_CNT(255)));
  2758. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2759. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2760. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2761. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2762. tmp = RREG32(HDP_MISC_CNTL);
  2763. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2764. WREG32(HDP_MISC_CNTL, tmp);
  2765. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2766. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2767. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2768. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2769. udelay(50);
  2770. }
  2771. /*
  2772. * GPU scratch registers helpers function.
  2773. */
  2774. /**
  2775. * cik_scratch_init - setup driver info for CP scratch regs
  2776. *
  2777. * @rdev: radeon_device pointer
  2778. *
  2779. * Set up the number and offset of the CP scratch registers.
  2780. * NOTE: use of CP scratch registers is a legacy inferface and
  2781. * is not used by default on newer asics (r6xx+). On newer asics,
  2782. * memory buffers are used for fences rather than scratch regs.
  2783. */
  2784. static void cik_scratch_init(struct radeon_device *rdev)
  2785. {
  2786. int i;
  2787. rdev->scratch.num_reg = 7;
  2788. rdev->scratch.reg_base = SCRATCH_REG0;
  2789. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2790. rdev->scratch.free[i] = true;
  2791. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2792. }
  2793. }
  2794. /**
  2795. * cik_ring_test - basic gfx ring test
  2796. *
  2797. * @rdev: radeon_device pointer
  2798. * @ring: radeon_ring structure holding ring information
  2799. *
  2800. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2801. * Provides a basic gfx ring test to verify that the ring is working.
  2802. * Used by cik_cp_gfx_resume();
  2803. * Returns 0 on success, error on failure.
  2804. */
  2805. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2806. {
  2807. uint32_t scratch;
  2808. uint32_t tmp = 0;
  2809. unsigned i;
  2810. int r;
  2811. r = radeon_scratch_get(rdev, &scratch);
  2812. if (r) {
  2813. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2814. return r;
  2815. }
  2816. WREG32(scratch, 0xCAFEDEAD);
  2817. r = radeon_ring_lock(rdev, ring, 3);
  2818. if (r) {
  2819. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2820. radeon_scratch_free(rdev, scratch);
  2821. return r;
  2822. }
  2823. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2824. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2825. radeon_ring_write(ring, 0xDEADBEEF);
  2826. radeon_ring_unlock_commit(rdev, ring);
  2827. for (i = 0; i < rdev->usec_timeout; i++) {
  2828. tmp = RREG32(scratch);
  2829. if (tmp == 0xDEADBEEF)
  2830. break;
  2831. DRM_UDELAY(1);
  2832. }
  2833. if (i < rdev->usec_timeout) {
  2834. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2835. } else {
  2836. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2837. ring->idx, scratch, tmp);
  2838. r = -EINVAL;
  2839. }
  2840. radeon_scratch_free(rdev, scratch);
  2841. return r;
  2842. }
  2843. /**
  2844. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2845. *
  2846. * @rdev: radeon_device pointer
  2847. * @fence: radeon fence object
  2848. *
  2849. * Emits a fence sequnce number on the gfx ring and flushes
  2850. * GPU caches.
  2851. */
  2852. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2853. struct radeon_fence *fence)
  2854. {
  2855. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2856. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2857. /* EVENT_WRITE_EOP - flush caches, send int */
  2858. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2859. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2860. EOP_TC_ACTION_EN |
  2861. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2862. EVENT_INDEX(5)));
  2863. radeon_ring_write(ring, addr & 0xfffffffc);
  2864. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2865. radeon_ring_write(ring, fence->seq);
  2866. radeon_ring_write(ring, 0);
  2867. /* HDP flush */
  2868. /* We should be using the new WAIT_REG_MEM special op packet here
  2869. * but it causes the CP to hang
  2870. */
  2871. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2872. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2873. WRITE_DATA_DST_SEL(0)));
  2874. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2875. radeon_ring_write(ring, 0);
  2876. radeon_ring_write(ring, 0);
  2877. }
  2878. /**
  2879. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2880. *
  2881. * @rdev: radeon_device pointer
  2882. * @fence: radeon fence object
  2883. *
  2884. * Emits a fence sequnce number on the compute ring and flushes
  2885. * GPU caches.
  2886. */
  2887. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2888. struct radeon_fence *fence)
  2889. {
  2890. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2891. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2892. /* RELEASE_MEM - flush caches, send int */
  2893. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2894. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2895. EOP_TC_ACTION_EN |
  2896. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2897. EVENT_INDEX(5)));
  2898. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2899. radeon_ring_write(ring, addr & 0xfffffffc);
  2900. radeon_ring_write(ring, upper_32_bits(addr));
  2901. radeon_ring_write(ring, fence->seq);
  2902. radeon_ring_write(ring, 0);
  2903. /* HDP flush */
  2904. /* We should be using the new WAIT_REG_MEM special op packet here
  2905. * but it causes the CP to hang
  2906. */
  2907. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2908. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2909. WRITE_DATA_DST_SEL(0)));
  2910. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2911. radeon_ring_write(ring, 0);
  2912. radeon_ring_write(ring, 0);
  2913. }
  2914. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2915. struct radeon_ring *ring,
  2916. struct radeon_semaphore *semaphore,
  2917. bool emit_wait)
  2918. {
  2919. uint64_t addr = semaphore->gpu_addr;
  2920. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2921. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2922. radeon_ring_write(ring, addr & 0xffffffff);
  2923. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2924. }
  2925. /*
  2926. * IB stuff
  2927. */
  2928. /**
  2929. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2930. *
  2931. * @rdev: radeon_device pointer
  2932. * @ib: radeon indirect buffer object
  2933. *
  2934. * Emits an DE (drawing engine) or CE (constant engine) IB
  2935. * on the gfx ring. IBs are usually generated by userspace
  2936. * acceleration drivers and submitted to the kernel for
  2937. * sheduling on the ring. This function schedules the IB
  2938. * on the gfx ring for execution by the GPU.
  2939. */
  2940. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2941. {
  2942. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2943. u32 header, control = INDIRECT_BUFFER_VALID;
  2944. if (ib->is_const_ib) {
  2945. /* set switch buffer packet before const IB */
  2946. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2947. radeon_ring_write(ring, 0);
  2948. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2949. } else {
  2950. u32 next_rptr;
  2951. if (ring->rptr_save_reg) {
  2952. next_rptr = ring->wptr + 3 + 4;
  2953. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2954. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2955. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2956. radeon_ring_write(ring, next_rptr);
  2957. } else if (rdev->wb.enabled) {
  2958. next_rptr = ring->wptr + 5 + 4;
  2959. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2960. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2961. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2962. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2963. radeon_ring_write(ring, next_rptr);
  2964. }
  2965. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2966. }
  2967. control |= ib->length_dw |
  2968. (ib->vm ? (ib->vm->id << 24) : 0);
  2969. radeon_ring_write(ring, header);
  2970. radeon_ring_write(ring,
  2971. #ifdef __BIG_ENDIAN
  2972. (2 << 0) |
  2973. #endif
  2974. (ib->gpu_addr & 0xFFFFFFFC));
  2975. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2976. radeon_ring_write(ring, control);
  2977. }
  2978. /**
  2979. * cik_ib_test - basic gfx ring IB test
  2980. *
  2981. * @rdev: radeon_device pointer
  2982. * @ring: radeon_ring structure holding ring information
  2983. *
  2984. * Allocate an IB and execute it on the gfx ring (CIK).
  2985. * Provides a basic gfx ring test to verify that IBs are working.
  2986. * Returns 0 on success, error on failure.
  2987. */
  2988. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2989. {
  2990. struct radeon_ib ib;
  2991. uint32_t scratch;
  2992. uint32_t tmp = 0;
  2993. unsigned i;
  2994. int r;
  2995. r = radeon_scratch_get(rdev, &scratch);
  2996. if (r) {
  2997. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2998. return r;
  2999. }
  3000. WREG32(scratch, 0xCAFEDEAD);
  3001. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3002. if (r) {
  3003. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3004. return r;
  3005. }
  3006. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3007. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3008. ib.ptr[2] = 0xDEADBEEF;
  3009. ib.length_dw = 3;
  3010. r = radeon_ib_schedule(rdev, &ib, NULL);
  3011. if (r) {
  3012. radeon_scratch_free(rdev, scratch);
  3013. radeon_ib_free(rdev, &ib);
  3014. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3015. return r;
  3016. }
  3017. r = radeon_fence_wait(ib.fence, false);
  3018. if (r) {
  3019. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3020. return r;
  3021. }
  3022. for (i = 0; i < rdev->usec_timeout; i++) {
  3023. tmp = RREG32(scratch);
  3024. if (tmp == 0xDEADBEEF)
  3025. break;
  3026. DRM_UDELAY(1);
  3027. }
  3028. if (i < rdev->usec_timeout) {
  3029. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3030. } else {
  3031. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3032. scratch, tmp);
  3033. r = -EINVAL;
  3034. }
  3035. radeon_scratch_free(rdev, scratch);
  3036. radeon_ib_free(rdev, &ib);
  3037. return r;
  3038. }
  3039. /*
  3040. * CP.
  3041. * On CIK, gfx and compute now have independant command processors.
  3042. *
  3043. * GFX
  3044. * Gfx consists of a single ring and can process both gfx jobs and
  3045. * compute jobs. The gfx CP consists of three microengines (ME):
  3046. * PFP - Pre-Fetch Parser
  3047. * ME - Micro Engine
  3048. * CE - Constant Engine
  3049. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3050. * The CE is an asynchronous engine used for updating buffer desciptors
  3051. * used by the DE so that they can be loaded into cache in parallel
  3052. * while the DE is processing state update packets.
  3053. *
  3054. * Compute
  3055. * The compute CP consists of two microengines (ME):
  3056. * MEC1 - Compute MicroEngine 1
  3057. * MEC2 - Compute MicroEngine 2
  3058. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3059. * The queues are exposed to userspace and are programmed directly
  3060. * by the compute runtime.
  3061. */
  3062. /**
  3063. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3064. *
  3065. * @rdev: radeon_device pointer
  3066. * @enable: enable or disable the MEs
  3067. *
  3068. * Halts or unhalts the gfx MEs.
  3069. */
  3070. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3071. {
  3072. if (enable)
  3073. WREG32(CP_ME_CNTL, 0);
  3074. else {
  3075. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3076. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3077. }
  3078. udelay(50);
  3079. }
  3080. /**
  3081. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3082. *
  3083. * @rdev: radeon_device pointer
  3084. *
  3085. * Loads the gfx PFP, ME, and CE ucode.
  3086. * Returns 0 for success, -EINVAL if the ucode is not available.
  3087. */
  3088. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3089. {
  3090. const __be32 *fw_data;
  3091. int i;
  3092. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3093. return -EINVAL;
  3094. cik_cp_gfx_enable(rdev, false);
  3095. /* PFP */
  3096. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3097. WREG32(CP_PFP_UCODE_ADDR, 0);
  3098. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3099. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3100. WREG32(CP_PFP_UCODE_ADDR, 0);
  3101. /* CE */
  3102. fw_data = (const __be32 *)rdev->ce_fw->data;
  3103. WREG32(CP_CE_UCODE_ADDR, 0);
  3104. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3105. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3106. WREG32(CP_CE_UCODE_ADDR, 0);
  3107. /* ME */
  3108. fw_data = (const __be32 *)rdev->me_fw->data;
  3109. WREG32(CP_ME_RAM_WADDR, 0);
  3110. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3111. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3112. WREG32(CP_ME_RAM_WADDR, 0);
  3113. WREG32(CP_PFP_UCODE_ADDR, 0);
  3114. WREG32(CP_CE_UCODE_ADDR, 0);
  3115. WREG32(CP_ME_RAM_WADDR, 0);
  3116. WREG32(CP_ME_RAM_RADDR, 0);
  3117. return 0;
  3118. }
  3119. /**
  3120. * cik_cp_gfx_start - start the gfx ring
  3121. *
  3122. * @rdev: radeon_device pointer
  3123. *
  3124. * Enables the ring and loads the clear state context and other
  3125. * packets required to init the ring.
  3126. * Returns 0 for success, error for failure.
  3127. */
  3128. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3129. {
  3130. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3131. int r, i;
  3132. /* init the CP */
  3133. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3134. WREG32(CP_ENDIAN_SWAP, 0);
  3135. WREG32(CP_DEVICE_ID, 1);
  3136. cik_cp_gfx_enable(rdev, true);
  3137. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3138. if (r) {
  3139. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3140. return r;
  3141. }
  3142. /* init the CE partitions. CE only used for gfx on CIK */
  3143. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3144. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3145. radeon_ring_write(ring, 0xc000);
  3146. radeon_ring_write(ring, 0xc000);
  3147. /* setup clear context state */
  3148. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3149. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3150. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3151. radeon_ring_write(ring, 0x80000000);
  3152. radeon_ring_write(ring, 0x80000000);
  3153. for (i = 0; i < cik_default_size; i++)
  3154. radeon_ring_write(ring, cik_default_state[i]);
  3155. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3156. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3157. /* set clear context state */
  3158. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3159. radeon_ring_write(ring, 0);
  3160. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3161. radeon_ring_write(ring, 0x00000316);
  3162. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3163. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3164. radeon_ring_unlock_commit(rdev, ring);
  3165. return 0;
  3166. }
  3167. /**
  3168. * cik_cp_gfx_fini - stop the gfx ring
  3169. *
  3170. * @rdev: radeon_device pointer
  3171. *
  3172. * Stop the gfx ring and tear down the driver ring
  3173. * info.
  3174. */
  3175. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3176. {
  3177. cik_cp_gfx_enable(rdev, false);
  3178. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3179. }
  3180. /**
  3181. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3182. *
  3183. * @rdev: radeon_device pointer
  3184. *
  3185. * Program the location and size of the gfx ring buffer
  3186. * and test it to make sure it's working.
  3187. * Returns 0 for success, error for failure.
  3188. */
  3189. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3190. {
  3191. struct radeon_ring *ring;
  3192. u32 tmp;
  3193. u32 rb_bufsz;
  3194. u64 rb_addr;
  3195. int r;
  3196. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3197. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3198. /* Set the write pointer delay */
  3199. WREG32(CP_RB_WPTR_DELAY, 0);
  3200. /* set the RB to use vmid 0 */
  3201. WREG32(CP_RB_VMID, 0);
  3202. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3203. /* ring 0 - compute and gfx */
  3204. /* Set ring buffer size */
  3205. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3206. rb_bufsz = drm_order(ring->ring_size / 8);
  3207. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3208. #ifdef __BIG_ENDIAN
  3209. tmp |= BUF_SWAP_32BIT;
  3210. #endif
  3211. WREG32(CP_RB0_CNTL, tmp);
  3212. /* Initialize the ring buffer's read and write pointers */
  3213. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3214. ring->wptr = 0;
  3215. WREG32(CP_RB0_WPTR, ring->wptr);
  3216. /* set the wb address wether it's enabled or not */
  3217. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3218. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3219. /* scratch register shadowing is no longer supported */
  3220. WREG32(SCRATCH_UMSK, 0);
  3221. if (!rdev->wb.enabled)
  3222. tmp |= RB_NO_UPDATE;
  3223. mdelay(1);
  3224. WREG32(CP_RB0_CNTL, tmp);
  3225. rb_addr = ring->gpu_addr >> 8;
  3226. WREG32(CP_RB0_BASE, rb_addr);
  3227. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3228. ring->rptr = RREG32(CP_RB0_RPTR);
  3229. /* start the ring */
  3230. cik_cp_gfx_start(rdev);
  3231. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3232. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3233. if (r) {
  3234. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3235. return r;
  3236. }
  3237. return 0;
  3238. }
  3239. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3240. struct radeon_ring *ring)
  3241. {
  3242. u32 rptr;
  3243. if (rdev->wb.enabled) {
  3244. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3245. } else {
  3246. mutex_lock(&rdev->srbm_mutex);
  3247. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3248. rptr = RREG32(CP_HQD_PQ_RPTR);
  3249. cik_srbm_select(rdev, 0, 0, 0, 0);
  3250. mutex_unlock(&rdev->srbm_mutex);
  3251. }
  3252. return rptr;
  3253. }
  3254. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3255. struct radeon_ring *ring)
  3256. {
  3257. u32 wptr;
  3258. if (rdev->wb.enabled) {
  3259. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3260. } else {
  3261. mutex_lock(&rdev->srbm_mutex);
  3262. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3263. wptr = RREG32(CP_HQD_PQ_WPTR);
  3264. cik_srbm_select(rdev, 0, 0, 0, 0);
  3265. mutex_unlock(&rdev->srbm_mutex);
  3266. }
  3267. return wptr;
  3268. }
  3269. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3270. struct radeon_ring *ring)
  3271. {
  3272. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3273. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3274. }
  3275. /**
  3276. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3277. *
  3278. * @rdev: radeon_device pointer
  3279. * @enable: enable or disable the MEs
  3280. *
  3281. * Halts or unhalts the compute MEs.
  3282. */
  3283. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3284. {
  3285. if (enable)
  3286. WREG32(CP_MEC_CNTL, 0);
  3287. else
  3288. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3289. udelay(50);
  3290. }
  3291. /**
  3292. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3293. *
  3294. * @rdev: radeon_device pointer
  3295. *
  3296. * Loads the compute MEC1&2 ucode.
  3297. * Returns 0 for success, -EINVAL if the ucode is not available.
  3298. */
  3299. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3300. {
  3301. const __be32 *fw_data;
  3302. int i;
  3303. if (!rdev->mec_fw)
  3304. return -EINVAL;
  3305. cik_cp_compute_enable(rdev, false);
  3306. /* MEC1 */
  3307. fw_data = (const __be32 *)rdev->mec_fw->data;
  3308. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3309. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3310. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3311. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3312. if (rdev->family == CHIP_KAVERI) {
  3313. /* MEC2 */
  3314. fw_data = (const __be32 *)rdev->mec_fw->data;
  3315. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3316. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3317. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3318. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3319. }
  3320. return 0;
  3321. }
  3322. /**
  3323. * cik_cp_compute_start - start the compute queues
  3324. *
  3325. * @rdev: radeon_device pointer
  3326. *
  3327. * Enable the compute queues.
  3328. * Returns 0 for success, error for failure.
  3329. */
  3330. static int cik_cp_compute_start(struct radeon_device *rdev)
  3331. {
  3332. cik_cp_compute_enable(rdev, true);
  3333. return 0;
  3334. }
  3335. /**
  3336. * cik_cp_compute_fini - stop the compute queues
  3337. *
  3338. * @rdev: radeon_device pointer
  3339. *
  3340. * Stop the compute queues and tear down the driver queue
  3341. * info.
  3342. */
  3343. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3344. {
  3345. int i, idx, r;
  3346. cik_cp_compute_enable(rdev, false);
  3347. for (i = 0; i < 2; i++) {
  3348. if (i == 0)
  3349. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3350. else
  3351. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3352. if (rdev->ring[idx].mqd_obj) {
  3353. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3354. if (unlikely(r != 0))
  3355. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3356. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3357. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3358. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3359. rdev->ring[idx].mqd_obj = NULL;
  3360. }
  3361. }
  3362. }
  3363. static void cik_mec_fini(struct radeon_device *rdev)
  3364. {
  3365. int r;
  3366. if (rdev->mec.hpd_eop_obj) {
  3367. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3368. if (unlikely(r != 0))
  3369. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3370. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3371. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3372. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3373. rdev->mec.hpd_eop_obj = NULL;
  3374. }
  3375. }
  3376. #define MEC_HPD_SIZE 2048
  3377. static int cik_mec_init(struct radeon_device *rdev)
  3378. {
  3379. int r;
  3380. u32 *hpd;
  3381. /*
  3382. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3383. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3384. */
  3385. if (rdev->family == CHIP_KAVERI)
  3386. rdev->mec.num_mec = 2;
  3387. else
  3388. rdev->mec.num_mec = 1;
  3389. rdev->mec.num_pipe = 4;
  3390. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3391. if (rdev->mec.hpd_eop_obj == NULL) {
  3392. r = radeon_bo_create(rdev,
  3393. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3394. PAGE_SIZE, true,
  3395. RADEON_GEM_DOMAIN_GTT, NULL,
  3396. &rdev->mec.hpd_eop_obj);
  3397. if (r) {
  3398. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3399. return r;
  3400. }
  3401. }
  3402. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3403. if (unlikely(r != 0)) {
  3404. cik_mec_fini(rdev);
  3405. return r;
  3406. }
  3407. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3408. &rdev->mec.hpd_eop_gpu_addr);
  3409. if (r) {
  3410. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3411. cik_mec_fini(rdev);
  3412. return r;
  3413. }
  3414. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3415. if (r) {
  3416. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3417. cik_mec_fini(rdev);
  3418. return r;
  3419. }
  3420. /* clear memory. Not sure if this is required or not */
  3421. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3422. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3423. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3424. return 0;
  3425. }
  3426. struct hqd_registers
  3427. {
  3428. u32 cp_mqd_base_addr;
  3429. u32 cp_mqd_base_addr_hi;
  3430. u32 cp_hqd_active;
  3431. u32 cp_hqd_vmid;
  3432. u32 cp_hqd_persistent_state;
  3433. u32 cp_hqd_pipe_priority;
  3434. u32 cp_hqd_queue_priority;
  3435. u32 cp_hqd_quantum;
  3436. u32 cp_hqd_pq_base;
  3437. u32 cp_hqd_pq_base_hi;
  3438. u32 cp_hqd_pq_rptr;
  3439. u32 cp_hqd_pq_rptr_report_addr;
  3440. u32 cp_hqd_pq_rptr_report_addr_hi;
  3441. u32 cp_hqd_pq_wptr_poll_addr;
  3442. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3443. u32 cp_hqd_pq_doorbell_control;
  3444. u32 cp_hqd_pq_wptr;
  3445. u32 cp_hqd_pq_control;
  3446. u32 cp_hqd_ib_base_addr;
  3447. u32 cp_hqd_ib_base_addr_hi;
  3448. u32 cp_hqd_ib_rptr;
  3449. u32 cp_hqd_ib_control;
  3450. u32 cp_hqd_iq_timer;
  3451. u32 cp_hqd_iq_rptr;
  3452. u32 cp_hqd_dequeue_request;
  3453. u32 cp_hqd_dma_offload;
  3454. u32 cp_hqd_sema_cmd;
  3455. u32 cp_hqd_msg_type;
  3456. u32 cp_hqd_atomic0_preop_lo;
  3457. u32 cp_hqd_atomic0_preop_hi;
  3458. u32 cp_hqd_atomic1_preop_lo;
  3459. u32 cp_hqd_atomic1_preop_hi;
  3460. u32 cp_hqd_hq_scheduler0;
  3461. u32 cp_hqd_hq_scheduler1;
  3462. u32 cp_mqd_control;
  3463. };
  3464. struct bonaire_mqd
  3465. {
  3466. u32 header;
  3467. u32 dispatch_initiator;
  3468. u32 dimensions[3];
  3469. u32 start_idx[3];
  3470. u32 num_threads[3];
  3471. u32 pipeline_stat_enable;
  3472. u32 perf_counter_enable;
  3473. u32 pgm[2];
  3474. u32 tba[2];
  3475. u32 tma[2];
  3476. u32 pgm_rsrc[2];
  3477. u32 vmid;
  3478. u32 resource_limits;
  3479. u32 static_thread_mgmt01[2];
  3480. u32 tmp_ring_size;
  3481. u32 static_thread_mgmt23[2];
  3482. u32 restart[3];
  3483. u32 thread_trace_enable;
  3484. u32 reserved1;
  3485. u32 user_data[16];
  3486. u32 vgtcs_invoke_count[2];
  3487. struct hqd_registers queue_state;
  3488. u32 dequeue_cntr;
  3489. u32 interrupt_queue[64];
  3490. };
  3491. /**
  3492. * cik_cp_compute_resume - setup the compute queue registers
  3493. *
  3494. * @rdev: radeon_device pointer
  3495. *
  3496. * Program the compute queues and test them to make sure they
  3497. * are working.
  3498. * Returns 0 for success, error for failure.
  3499. */
  3500. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3501. {
  3502. int r, i, idx;
  3503. u32 tmp;
  3504. bool use_doorbell = true;
  3505. u64 hqd_gpu_addr;
  3506. u64 mqd_gpu_addr;
  3507. u64 eop_gpu_addr;
  3508. u64 wb_gpu_addr;
  3509. u32 *buf;
  3510. struct bonaire_mqd *mqd;
  3511. r = cik_cp_compute_start(rdev);
  3512. if (r)
  3513. return r;
  3514. /* fix up chicken bits */
  3515. tmp = RREG32(CP_CPF_DEBUG);
  3516. tmp |= (1 << 23);
  3517. WREG32(CP_CPF_DEBUG, tmp);
  3518. /* init the pipes */
  3519. mutex_lock(&rdev->srbm_mutex);
  3520. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3521. int me = (i < 4) ? 1 : 2;
  3522. int pipe = (i < 4) ? i : (i - 4);
  3523. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3524. cik_srbm_select(rdev, me, pipe, 0, 0);
  3525. /* write the EOP addr */
  3526. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3527. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3528. /* set the VMID assigned */
  3529. WREG32(CP_HPD_EOP_VMID, 0);
  3530. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3531. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3532. tmp &= ~EOP_SIZE_MASK;
  3533. tmp |= drm_order(MEC_HPD_SIZE / 8);
  3534. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3535. }
  3536. cik_srbm_select(rdev, 0, 0, 0, 0);
  3537. mutex_unlock(&rdev->srbm_mutex);
  3538. /* init the queues. Just two for now. */
  3539. for (i = 0; i < 2; i++) {
  3540. if (i == 0)
  3541. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3542. else
  3543. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3544. if (rdev->ring[idx].mqd_obj == NULL) {
  3545. r = radeon_bo_create(rdev,
  3546. sizeof(struct bonaire_mqd),
  3547. PAGE_SIZE, true,
  3548. RADEON_GEM_DOMAIN_GTT, NULL,
  3549. &rdev->ring[idx].mqd_obj);
  3550. if (r) {
  3551. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3552. return r;
  3553. }
  3554. }
  3555. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3556. if (unlikely(r != 0)) {
  3557. cik_cp_compute_fini(rdev);
  3558. return r;
  3559. }
  3560. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3561. &mqd_gpu_addr);
  3562. if (r) {
  3563. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3564. cik_cp_compute_fini(rdev);
  3565. return r;
  3566. }
  3567. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3568. if (r) {
  3569. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3570. cik_cp_compute_fini(rdev);
  3571. return r;
  3572. }
  3573. /* doorbell offset */
  3574. rdev->ring[idx].doorbell_offset =
  3575. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3576. /* init the mqd struct */
  3577. memset(buf, 0, sizeof(struct bonaire_mqd));
  3578. mqd = (struct bonaire_mqd *)buf;
  3579. mqd->header = 0xC0310800;
  3580. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3581. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3582. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3583. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3584. mutex_lock(&rdev->srbm_mutex);
  3585. cik_srbm_select(rdev, rdev->ring[idx].me,
  3586. rdev->ring[idx].pipe,
  3587. rdev->ring[idx].queue, 0);
  3588. /* disable wptr polling */
  3589. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3590. tmp &= ~WPTR_POLL_EN;
  3591. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3592. /* enable doorbell? */
  3593. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3594. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3595. if (use_doorbell)
  3596. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3597. else
  3598. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3599. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3600. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3601. /* disable the queue if it's active */
  3602. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3603. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3604. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3605. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3606. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3607. for (i = 0; i < rdev->usec_timeout; i++) {
  3608. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3609. break;
  3610. udelay(1);
  3611. }
  3612. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3613. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3614. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3615. }
  3616. /* set the pointer to the MQD */
  3617. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3618. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3619. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3620. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3621. /* set MQD vmid to 0 */
  3622. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3623. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3624. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3625. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3626. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3627. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3628. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3629. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3630. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3631. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3632. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3633. mqd->queue_state.cp_hqd_pq_control &=
  3634. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3635. mqd->queue_state.cp_hqd_pq_control |=
  3636. drm_order(rdev->ring[idx].ring_size / 8);
  3637. mqd->queue_state.cp_hqd_pq_control |=
  3638. (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8);
  3639. #ifdef __BIG_ENDIAN
  3640. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3641. #endif
  3642. mqd->queue_state.cp_hqd_pq_control &=
  3643. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3644. mqd->queue_state.cp_hqd_pq_control |=
  3645. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3646. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3647. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3648. if (i == 0)
  3649. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3650. else
  3651. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3652. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3653. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3654. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3655. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3656. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3657. /* set the wb address wether it's enabled or not */
  3658. if (i == 0)
  3659. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3660. else
  3661. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3662. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3663. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3664. upper_32_bits(wb_gpu_addr) & 0xffff;
  3665. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3666. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3667. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3668. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3669. /* enable the doorbell if requested */
  3670. if (use_doorbell) {
  3671. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3672. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3673. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3674. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3675. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3676. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3677. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3678. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3679. } else {
  3680. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3681. }
  3682. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3683. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3684. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3685. rdev->ring[idx].wptr = 0;
  3686. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3687. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3688. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3689. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3690. /* set the vmid for the queue */
  3691. mqd->queue_state.cp_hqd_vmid = 0;
  3692. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3693. /* activate the queue */
  3694. mqd->queue_state.cp_hqd_active = 1;
  3695. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3696. cik_srbm_select(rdev, 0, 0, 0, 0);
  3697. mutex_unlock(&rdev->srbm_mutex);
  3698. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3699. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3700. rdev->ring[idx].ready = true;
  3701. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3702. if (r)
  3703. rdev->ring[idx].ready = false;
  3704. }
  3705. return 0;
  3706. }
  3707. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3708. {
  3709. cik_cp_gfx_enable(rdev, enable);
  3710. cik_cp_compute_enable(rdev, enable);
  3711. }
  3712. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3713. {
  3714. int r;
  3715. r = cik_cp_gfx_load_microcode(rdev);
  3716. if (r)
  3717. return r;
  3718. r = cik_cp_compute_load_microcode(rdev);
  3719. if (r)
  3720. return r;
  3721. return 0;
  3722. }
  3723. static void cik_cp_fini(struct radeon_device *rdev)
  3724. {
  3725. cik_cp_gfx_fini(rdev);
  3726. cik_cp_compute_fini(rdev);
  3727. }
  3728. static int cik_cp_resume(struct radeon_device *rdev)
  3729. {
  3730. int r;
  3731. /* Reset all cp blocks */
  3732. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  3733. RREG32(GRBM_SOFT_RESET);
  3734. mdelay(15);
  3735. WREG32(GRBM_SOFT_RESET, 0);
  3736. RREG32(GRBM_SOFT_RESET);
  3737. r = cik_cp_load_microcode(rdev);
  3738. if (r)
  3739. return r;
  3740. r = cik_cp_gfx_resume(rdev);
  3741. if (r)
  3742. return r;
  3743. r = cik_cp_compute_resume(rdev);
  3744. if (r)
  3745. return r;
  3746. return 0;
  3747. }
  3748. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3749. {
  3750. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3751. RREG32(GRBM_STATUS));
  3752. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3753. RREG32(GRBM_STATUS2));
  3754. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3755. RREG32(GRBM_STATUS_SE0));
  3756. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3757. RREG32(GRBM_STATUS_SE1));
  3758. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3759. RREG32(GRBM_STATUS_SE2));
  3760. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3761. RREG32(GRBM_STATUS_SE3));
  3762. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3763. RREG32(SRBM_STATUS));
  3764. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3765. RREG32(SRBM_STATUS2));
  3766. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3767. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3768. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3769. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3770. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3771. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3772. RREG32(CP_STALLED_STAT1));
  3773. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3774. RREG32(CP_STALLED_STAT2));
  3775. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3776. RREG32(CP_STALLED_STAT3));
  3777. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3778. RREG32(CP_CPF_BUSY_STAT));
  3779. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3780. RREG32(CP_CPF_STALLED_STAT1));
  3781. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3782. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3783. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3784. RREG32(CP_CPC_STALLED_STAT1));
  3785. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3786. }
  3787. /**
  3788. * cik_gpu_check_soft_reset - check which blocks are busy
  3789. *
  3790. * @rdev: radeon_device pointer
  3791. *
  3792. * Check which blocks are busy and return the relevant reset
  3793. * mask to be used by cik_gpu_soft_reset().
  3794. * Returns a mask of the blocks to be reset.
  3795. */
  3796. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3797. {
  3798. u32 reset_mask = 0;
  3799. u32 tmp;
  3800. /* GRBM_STATUS */
  3801. tmp = RREG32(GRBM_STATUS);
  3802. if (tmp & (PA_BUSY | SC_BUSY |
  3803. BCI_BUSY | SX_BUSY |
  3804. TA_BUSY | VGT_BUSY |
  3805. DB_BUSY | CB_BUSY |
  3806. GDS_BUSY | SPI_BUSY |
  3807. IA_BUSY | IA_BUSY_NO_DMA))
  3808. reset_mask |= RADEON_RESET_GFX;
  3809. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3810. reset_mask |= RADEON_RESET_CP;
  3811. /* GRBM_STATUS2 */
  3812. tmp = RREG32(GRBM_STATUS2);
  3813. if (tmp & RLC_BUSY)
  3814. reset_mask |= RADEON_RESET_RLC;
  3815. /* SDMA0_STATUS_REG */
  3816. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3817. if (!(tmp & SDMA_IDLE))
  3818. reset_mask |= RADEON_RESET_DMA;
  3819. /* SDMA1_STATUS_REG */
  3820. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3821. if (!(tmp & SDMA_IDLE))
  3822. reset_mask |= RADEON_RESET_DMA1;
  3823. /* SRBM_STATUS2 */
  3824. tmp = RREG32(SRBM_STATUS2);
  3825. if (tmp & SDMA_BUSY)
  3826. reset_mask |= RADEON_RESET_DMA;
  3827. if (tmp & SDMA1_BUSY)
  3828. reset_mask |= RADEON_RESET_DMA1;
  3829. /* SRBM_STATUS */
  3830. tmp = RREG32(SRBM_STATUS);
  3831. if (tmp & IH_BUSY)
  3832. reset_mask |= RADEON_RESET_IH;
  3833. if (tmp & SEM_BUSY)
  3834. reset_mask |= RADEON_RESET_SEM;
  3835. if (tmp & GRBM_RQ_PENDING)
  3836. reset_mask |= RADEON_RESET_GRBM;
  3837. if (tmp & VMC_BUSY)
  3838. reset_mask |= RADEON_RESET_VMC;
  3839. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3840. MCC_BUSY | MCD_BUSY))
  3841. reset_mask |= RADEON_RESET_MC;
  3842. if (evergreen_is_display_hung(rdev))
  3843. reset_mask |= RADEON_RESET_DISPLAY;
  3844. /* Skip MC reset as it's mostly likely not hung, just busy */
  3845. if (reset_mask & RADEON_RESET_MC) {
  3846. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3847. reset_mask &= ~RADEON_RESET_MC;
  3848. }
  3849. return reset_mask;
  3850. }
  3851. /**
  3852. * cik_gpu_soft_reset - soft reset GPU
  3853. *
  3854. * @rdev: radeon_device pointer
  3855. * @reset_mask: mask of which blocks to reset
  3856. *
  3857. * Soft reset the blocks specified in @reset_mask.
  3858. */
  3859. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3860. {
  3861. struct evergreen_mc_save save;
  3862. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3863. u32 tmp;
  3864. if (reset_mask == 0)
  3865. return;
  3866. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3867. cik_print_gpu_status_regs(rdev);
  3868. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3869. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3870. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3871. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3872. /* stop the rlc */
  3873. cik_rlc_stop(rdev);
  3874. /* Disable GFX parsing/prefetching */
  3875. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3876. /* Disable MEC parsing/prefetching */
  3877. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3878. if (reset_mask & RADEON_RESET_DMA) {
  3879. /* sdma0 */
  3880. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3881. tmp |= SDMA_HALT;
  3882. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3883. }
  3884. if (reset_mask & RADEON_RESET_DMA1) {
  3885. /* sdma1 */
  3886. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3887. tmp |= SDMA_HALT;
  3888. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3889. }
  3890. evergreen_mc_stop(rdev, &save);
  3891. if (evergreen_mc_wait_for_idle(rdev)) {
  3892. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3893. }
  3894. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3895. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3896. if (reset_mask & RADEON_RESET_CP) {
  3897. grbm_soft_reset |= SOFT_RESET_CP;
  3898. srbm_soft_reset |= SOFT_RESET_GRBM;
  3899. }
  3900. if (reset_mask & RADEON_RESET_DMA)
  3901. srbm_soft_reset |= SOFT_RESET_SDMA;
  3902. if (reset_mask & RADEON_RESET_DMA1)
  3903. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3904. if (reset_mask & RADEON_RESET_DISPLAY)
  3905. srbm_soft_reset |= SOFT_RESET_DC;
  3906. if (reset_mask & RADEON_RESET_RLC)
  3907. grbm_soft_reset |= SOFT_RESET_RLC;
  3908. if (reset_mask & RADEON_RESET_SEM)
  3909. srbm_soft_reset |= SOFT_RESET_SEM;
  3910. if (reset_mask & RADEON_RESET_IH)
  3911. srbm_soft_reset |= SOFT_RESET_IH;
  3912. if (reset_mask & RADEON_RESET_GRBM)
  3913. srbm_soft_reset |= SOFT_RESET_GRBM;
  3914. if (reset_mask & RADEON_RESET_VMC)
  3915. srbm_soft_reset |= SOFT_RESET_VMC;
  3916. if (!(rdev->flags & RADEON_IS_IGP)) {
  3917. if (reset_mask & RADEON_RESET_MC)
  3918. srbm_soft_reset |= SOFT_RESET_MC;
  3919. }
  3920. if (grbm_soft_reset) {
  3921. tmp = RREG32(GRBM_SOFT_RESET);
  3922. tmp |= grbm_soft_reset;
  3923. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3924. WREG32(GRBM_SOFT_RESET, tmp);
  3925. tmp = RREG32(GRBM_SOFT_RESET);
  3926. udelay(50);
  3927. tmp &= ~grbm_soft_reset;
  3928. WREG32(GRBM_SOFT_RESET, tmp);
  3929. tmp = RREG32(GRBM_SOFT_RESET);
  3930. }
  3931. if (srbm_soft_reset) {
  3932. tmp = RREG32(SRBM_SOFT_RESET);
  3933. tmp |= srbm_soft_reset;
  3934. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3935. WREG32(SRBM_SOFT_RESET, tmp);
  3936. tmp = RREG32(SRBM_SOFT_RESET);
  3937. udelay(50);
  3938. tmp &= ~srbm_soft_reset;
  3939. WREG32(SRBM_SOFT_RESET, tmp);
  3940. tmp = RREG32(SRBM_SOFT_RESET);
  3941. }
  3942. /* Wait a little for things to settle down */
  3943. udelay(50);
  3944. evergreen_mc_resume(rdev, &save);
  3945. udelay(50);
  3946. cik_print_gpu_status_regs(rdev);
  3947. }
  3948. /**
  3949. * cik_asic_reset - soft reset GPU
  3950. *
  3951. * @rdev: radeon_device pointer
  3952. *
  3953. * Look up which blocks are hung and attempt
  3954. * to reset them.
  3955. * Returns 0 for success.
  3956. */
  3957. int cik_asic_reset(struct radeon_device *rdev)
  3958. {
  3959. u32 reset_mask;
  3960. reset_mask = cik_gpu_check_soft_reset(rdev);
  3961. if (reset_mask)
  3962. r600_set_bios_scratch_engine_hung(rdev, true);
  3963. cik_gpu_soft_reset(rdev, reset_mask);
  3964. reset_mask = cik_gpu_check_soft_reset(rdev);
  3965. if (!reset_mask)
  3966. r600_set_bios_scratch_engine_hung(rdev, false);
  3967. return 0;
  3968. }
  3969. /**
  3970. * cik_gfx_is_lockup - check if the 3D engine is locked up
  3971. *
  3972. * @rdev: radeon_device pointer
  3973. * @ring: radeon_ring structure holding ring information
  3974. *
  3975. * Check if the 3D engine is locked up (CIK).
  3976. * Returns true if the engine is locked, false if not.
  3977. */
  3978. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3979. {
  3980. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3981. if (!(reset_mask & (RADEON_RESET_GFX |
  3982. RADEON_RESET_COMPUTE |
  3983. RADEON_RESET_CP))) {
  3984. radeon_ring_lockup_update(ring);
  3985. return false;
  3986. }
  3987. /* force CP activities */
  3988. radeon_ring_force_activity(rdev, ring);
  3989. return radeon_ring_test_lockup(rdev, ring);
  3990. }
  3991. /* MC */
  3992. /**
  3993. * cik_mc_program - program the GPU memory controller
  3994. *
  3995. * @rdev: radeon_device pointer
  3996. *
  3997. * Set the location of vram, gart, and AGP in the GPU's
  3998. * physical address space (CIK).
  3999. */
  4000. static void cik_mc_program(struct radeon_device *rdev)
  4001. {
  4002. struct evergreen_mc_save save;
  4003. u32 tmp;
  4004. int i, j;
  4005. /* Initialize HDP */
  4006. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4007. WREG32((0x2c14 + j), 0x00000000);
  4008. WREG32((0x2c18 + j), 0x00000000);
  4009. WREG32((0x2c1c + j), 0x00000000);
  4010. WREG32((0x2c20 + j), 0x00000000);
  4011. WREG32((0x2c24 + j), 0x00000000);
  4012. }
  4013. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4014. evergreen_mc_stop(rdev, &save);
  4015. if (radeon_mc_wait_for_idle(rdev)) {
  4016. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4017. }
  4018. /* Lockout access through VGA aperture*/
  4019. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4020. /* Update configuration */
  4021. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4022. rdev->mc.vram_start >> 12);
  4023. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4024. rdev->mc.vram_end >> 12);
  4025. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4026. rdev->vram_scratch.gpu_addr >> 12);
  4027. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4028. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4029. WREG32(MC_VM_FB_LOCATION, tmp);
  4030. /* XXX double check these! */
  4031. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4032. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4033. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4034. WREG32(MC_VM_AGP_BASE, 0);
  4035. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4036. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4037. if (radeon_mc_wait_for_idle(rdev)) {
  4038. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4039. }
  4040. evergreen_mc_resume(rdev, &save);
  4041. /* we need to own VRAM, so turn off the VGA renderer here
  4042. * to stop it overwriting our objects */
  4043. rv515_vga_render_disable(rdev);
  4044. }
  4045. /**
  4046. * cik_mc_init - initialize the memory controller driver params
  4047. *
  4048. * @rdev: radeon_device pointer
  4049. *
  4050. * Look up the amount of vram, vram width, and decide how to place
  4051. * vram and gart within the GPU's physical address space (CIK).
  4052. * Returns 0 for success.
  4053. */
  4054. static int cik_mc_init(struct radeon_device *rdev)
  4055. {
  4056. u32 tmp;
  4057. int chansize, numchan;
  4058. /* Get VRAM informations */
  4059. rdev->mc.vram_is_ddr = true;
  4060. tmp = RREG32(MC_ARB_RAMCFG);
  4061. if (tmp & CHANSIZE_MASK) {
  4062. chansize = 64;
  4063. } else {
  4064. chansize = 32;
  4065. }
  4066. tmp = RREG32(MC_SHARED_CHMAP);
  4067. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4068. case 0:
  4069. default:
  4070. numchan = 1;
  4071. break;
  4072. case 1:
  4073. numchan = 2;
  4074. break;
  4075. case 2:
  4076. numchan = 4;
  4077. break;
  4078. case 3:
  4079. numchan = 8;
  4080. break;
  4081. case 4:
  4082. numchan = 3;
  4083. break;
  4084. case 5:
  4085. numchan = 6;
  4086. break;
  4087. case 6:
  4088. numchan = 10;
  4089. break;
  4090. case 7:
  4091. numchan = 12;
  4092. break;
  4093. case 8:
  4094. numchan = 16;
  4095. break;
  4096. }
  4097. rdev->mc.vram_width = numchan * chansize;
  4098. /* Could aper size report 0 ? */
  4099. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4100. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4101. /* size in MB on si */
  4102. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4103. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4104. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4105. si_vram_gtt_location(rdev, &rdev->mc);
  4106. radeon_update_bandwidth_info(rdev);
  4107. return 0;
  4108. }
  4109. /*
  4110. * GART
  4111. * VMID 0 is the physical GPU addresses as used by the kernel.
  4112. * VMIDs 1-15 are used for userspace clients and are handled
  4113. * by the radeon vm/hsa code.
  4114. */
  4115. /**
  4116. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4117. *
  4118. * @rdev: radeon_device pointer
  4119. *
  4120. * Flush the TLB for the VMID 0 page table (CIK).
  4121. */
  4122. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4123. {
  4124. /* flush hdp cache */
  4125. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4126. /* bits 0-15 are the VM contexts0-15 */
  4127. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4128. }
  4129. /**
  4130. * cik_pcie_gart_enable - gart enable
  4131. *
  4132. * @rdev: radeon_device pointer
  4133. *
  4134. * This sets up the TLBs, programs the page tables for VMID0,
  4135. * sets up the hw for VMIDs 1-15 which are allocated on
  4136. * demand, and sets up the global locations for the LDS, GDS,
  4137. * and GPUVM for FSA64 clients (CIK).
  4138. * Returns 0 for success, errors for failure.
  4139. */
  4140. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4141. {
  4142. int r, i;
  4143. if (rdev->gart.robj == NULL) {
  4144. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4145. return -EINVAL;
  4146. }
  4147. r = radeon_gart_table_vram_pin(rdev);
  4148. if (r)
  4149. return r;
  4150. radeon_gart_restore(rdev);
  4151. /* Setup TLB control */
  4152. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4153. (0xA << 7) |
  4154. ENABLE_L1_TLB |
  4155. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4156. ENABLE_ADVANCED_DRIVER_MODEL |
  4157. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4158. /* Setup L2 cache */
  4159. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4160. ENABLE_L2_FRAGMENT_PROCESSING |
  4161. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4162. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4163. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4164. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4165. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4166. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4167. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4168. /* setup context0 */
  4169. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4170. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4171. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4172. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4173. (u32)(rdev->dummy_page.addr >> 12));
  4174. WREG32(VM_CONTEXT0_CNTL2, 0);
  4175. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4176. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4177. WREG32(0x15D4, 0);
  4178. WREG32(0x15D8, 0);
  4179. WREG32(0x15DC, 0);
  4180. /* empty context1-15 */
  4181. /* FIXME start with 4G, once using 2 level pt switch to full
  4182. * vm size space
  4183. */
  4184. /* set vm size, must be a multiple of 4 */
  4185. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4186. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4187. for (i = 1; i < 16; i++) {
  4188. if (i < 8)
  4189. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4190. rdev->gart.table_addr >> 12);
  4191. else
  4192. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4193. rdev->gart.table_addr >> 12);
  4194. }
  4195. /* enable context1-15 */
  4196. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4197. (u32)(rdev->dummy_page.addr >> 12));
  4198. WREG32(VM_CONTEXT1_CNTL2, 4);
  4199. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4200. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4201. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4202. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4203. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4204. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4205. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4206. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4207. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4208. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4209. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4210. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4211. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4212. /* TC cache setup ??? */
  4213. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4214. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4215. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4216. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4217. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4218. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4219. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4220. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4221. WREG32(TC_CFG_L1_VOLATILE, 0);
  4222. WREG32(TC_CFG_L2_VOLATILE, 0);
  4223. if (rdev->family == CHIP_KAVERI) {
  4224. u32 tmp = RREG32(CHUB_CONTROL);
  4225. tmp &= ~BYPASS_VM;
  4226. WREG32(CHUB_CONTROL, tmp);
  4227. }
  4228. /* XXX SH_MEM regs */
  4229. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4230. mutex_lock(&rdev->srbm_mutex);
  4231. for (i = 0; i < 16; i++) {
  4232. cik_srbm_select(rdev, 0, 0, 0, i);
  4233. /* CP and shaders */
  4234. WREG32(SH_MEM_CONFIG, 0);
  4235. WREG32(SH_MEM_APE1_BASE, 1);
  4236. WREG32(SH_MEM_APE1_LIMIT, 0);
  4237. WREG32(SH_MEM_BASES, 0);
  4238. /* SDMA GFX */
  4239. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4240. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4241. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4242. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4243. /* XXX SDMA RLC - todo */
  4244. }
  4245. cik_srbm_select(rdev, 0, 0, 0, 0);
  4246. mutex_unlock(&rdev->srbm_mutex);
  4247. cik_pcie_gart_tlb_flush(rdev);
  4248. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4249. (unsigned)(rdev->mc.gtt_size >> 20),
  4250. (unsigned long long)rdev->gart.table_addr);
  4251. rdev->gart.ready = true;
  4252. return 0;
  4253. }
  4254. /**
  4255. * cik_pcie_gart_disable - gart disable
  4256. *
  4257. * @rdev: radeon_device pointer
  4258. *
  4259. * This disables all VM page table (CIK).
  4260. */
  4261. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4262. {
  4263. /* Disable all tables */
  4264. WREG32(VM_CONTEXT0_CNTL, 0);
  4265. WREG32(VM_CONTEXT1_CNTL, 0);
  4266. /* Setup TLB control */
  4267. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4268. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4269. /* Setup L2 cache */
  4270. WREG32(VM_L2_CNTL,
  4271. ENABLE_L2_FRAGMENT_PROCESSING |
  4272. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4273. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4274. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4275. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4276. WREG32(VM_L2_CNTL2, 0);
  4277. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4278. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4279. radeon_gart_table_vram_unpin(rdev);
  4280. }
  4281. /**
  4282. * cik_pcie_gart_fini - vm fini callback
  4283. *
  4284. * @rdev: radeon_device pointer
  4285. *
  4286. * Tears down the driver GART/VM setup (CIK).
  4287. */
  4288. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4289. {
  4290. cik_pcie_gart_disable(rdev);
  4291. radeon_gart_table_vram_free(rdev);
  4292. radeon_gart_fini(rdev);
  4293. }
  4294. /* vm parser */
  4295. /**
  4296. * cik_ib_parse - vm ib_parse callback
  4297. *
  4298. * @rdev: radeon_device pointer
  4299. * @ib: indirect buffer pointer
  4300. *
  4301. * CIK uses hw IB checking so this is a nop (CIK).
  4302. */
  4303. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4304. {
  4305. return 0;
  4306. }
  4307. /*
  4308. * vm
  4309. * VMID 0 is the physical GPU addresses as used by the kernel.
  4310. * VMIDs 1-15 are used for userspace clients and are handled
  4311. * by the radeon vm/hsa code.
  4312. */
  4313. /**
  4314. * cik_vm_init - cik vm init callback
  4315. *
  4316. * @rdev: radeon_device pointer
  4317. *
  4318. * Inits cik specific vm parameters (number of VMs, base of vram for
  4319. * VMIDs 1-15) (CIK).
  4320. * Returns 0 for success.
  4321. */
  4322. int cik_vm_init(struct radeon_device *rdev)
  4323. {
  4324. /* number of VMs */
  4325. rdev->vm_manager.nvm = 16;
  4326. /* base offset of vram pages */
  4327. if (rdev->flags & RADEON_IS_IGP) {
  4328. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4329. tmp <<= 22;
  4330. rdev->vm_manager.vram_base_offset = tmp;
  4331. } else
  4332. rdev->vm_manager.vram_base_offset = 0;
  4333. return 0;
  4334. }
  4335. /**
  4336. * cik_vm_fini - cik vm fini callback
  4337. *
  4338. * @rdev: radeon_device pointer
  4339. *
  4340. * Tear down any asic specific VM setup (CIK).
  4341. */
  4342. void cik_vm_fini(struct radeon_device *rdev)
  4343. {
  4344. }
  4345. /**
  4346. * cik_vm_decode_fault - print human readable fault info
  4347. *
  4348. * @rdev: radeon_device pointer
  4349. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4350. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4351. *
  4352. * Print human readable fault information (CIK).
  4353. */
  4354. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4355. u32 status, u32 addr, u32 mc_client)
  4356. {
  4357. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4358. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4359. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4360. char *block = (char *)&mc_client;
  4361. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4362. protections, vmid, addr,
  4363. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4364. block, mc_id);
  4365. }
  4366. /**
  4367. * cik_vm_flush - cik vm flush using the CP
  4368. *
  4369. * @rdev: radeon_device pointer
  4370. *
  4371. * Update the page table base and flush the VM TLB
  4372. * using the CP (CIK).
  4373. */
  4374. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4375. {
  4376. struct radeon_ring *ring = &rdev->ring[ridx];
  4377. if (vm == NULL)
  4378. return;
  4379. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4380. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4381. WRITE_DATA_DST_SEL(0)));
  4382. if (vm->id < 8) {
  4383. radeon_ring_write(ring,
  4384. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4385. } else {
  4386. radeon_ring_write(ring,
  4387. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4388. }
  4389. radeon_ring_write(ring, 0);
  4390. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4391. /* update SH_MEM_* regs */
  4392. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4393. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4394. WRITE_DATA_DST_SEL(0)));
  4395. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4396. radeon_ring_write(ring, 0);
  4397. radeon_ring_write(ring, VMID(vm->id));
  4398. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4399. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4400. WRITE_DATA_DST_SEL(0)));
  4401. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4402. radeon_ring_write(ring, 0);
  4403. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4404. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4405. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4406. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4407. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4408. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4409. WRITE_DATA_DST_SEL(0)));
  4410. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4411. radeon_ring_write(ring, 0);
  4412. radeon_ring_write(ring, VMID(0));
  4413. /* HDP flush */
  4414. /* We should be using the WAIT_REG_MEM packet here like in
  4415. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4416. * context...
  4417. */
  4418. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4419. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4420. WRITE_DATA_DST_SEL(0)));
  4421. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4422. radeon_ring_write(ring, 0);
  4423. radeon_ring_write(ring, 0);
  4424. /* bits 0-15 are the VM contexts0-15 */
  4425. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4426. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4427. WRITE_DATA_DST_SEL(0)));
  4428. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4429. radeon_ring_write(ring, 0);
  4430. radeon_ring_write(ring, 1 << vm->id);
  4431. /* compute doesn't have PFP */
  4432. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4433. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4434. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4435. radeon_ring_write(ring, 0x0);
  4436. }
  4437. }
  4438. /**
  4439. * cik_vm_set_page - update the page tables using sDMA
  4440. *
  4441. * @rdev: radeon_device pointer
  4442. * @ib: indirect buffer to fill with commands
  4443. * @pe: addr of the page entry
  4444. * @addr: dst addr to write into pe
  4445. * @count: number of page entries to update
  4446. * @incr: increase next addr by incr bytes
  4447. * @flags: access flags
  4448. *
  4449. * Update the page tables using CP or sDMA (CIK).
  4450. */
  4451. void cik_vm_set_page(struct radeon_device *rdev,
  4452. struct radeon_ib *ib,
  4453. uint64_t pe,
  4454. uint64_t addr, unsigned count,
  4455. uint32_t incr, uint32_t flags)
  4456. {
  4457. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4458. uint64_t value;
  4459. unsigned ndw;
  4460. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4461. /* CP */
  4462. while (count) {
  4463. ndw = 2 + count * 2;
  4464. if (ndw > 0x3FFE)
  4465. ndw = 0x3FFE;
  4466. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4467. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4468. WRITE_DATA_DST_SEL(1));
  4469. ib->ptr[ib->length_dw++] = pe;
  4470. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4471. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4472. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4473. value = radeon_vm_map_gart(rdev, addr);
  4474. value &= 0xFFFFFFFFFFFFF000ULL;
  4475. } else if (flags & RADEON_VM_PAGE_VALID) {
  4476. value = addr;
  4477. } else {
  4478. value = 0;
  4479. }
  4480. addr += incr;
  4481. value |= r600_flags;
  4482. ib->ptr[ib->length_dw++] = value;
  4483. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4484. }
  4485. }
  4486. } else {
  4487. /* DMA */
  4488. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4489. }
  4490. }
  4491. /*
  4492. * RLC
  4493. * The RLC is a multi-purpose microengine that handles a
  4494. * variety of functions, the most important of which is
  4495. * the interrupt controller.
  4496. */
  4497. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4498. bool enable)
  4499. {
  4500. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4501. if (enable)
  4502. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4503. else
  4504. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4505. WREG32(CP_INT_CNTL_RING0, tmp);
  4506. }
  4507. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4508. {
  4509. u32 tmp;
  4510. tmp = RREG32(RLC_LB_CNTL);
  4511. if (enable)
  4512. tmp |= LOAD_BALANCE_ENABLE;
  4513. else
  4514. tmp &= ~LOAD_BALANCE_ENABLE;
  4515. WREG32(RLC_LB_CNTL, tmp);
  4516. }
  4517. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4518. {
  4519. u32 i, j, k;
  4520. u32 mask;
  4521. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4522. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4523. cik_select_se_sh(rdev, i, j);
  4524. for (k = 0; k < rdev->usec_timeout; k++) {
  4525. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4526. break;
  4527. udelay(1);
  4528. }
  4529. }
  4530. }
  4531. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4532. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4533. for (k = 0; k < rdev->usec_timeout; k++) {
  4534. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4535. break;
  4536. udelay(1);
  4537. }
  4538. }
  4539. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4540. {
  4541. u32 tmp;
  4542. tmp = RREG32(RLC_CNTL);
  4543. if (tmp != rlc)
  4544. WREG32(RLC_CNTL, rlc);
  4545. }
  4546. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4547. {
  4548. u32 data, orig;
  4549. orig = data = RREG32(RLC_CNTL);
  4550. if (data & RLC_ENABLE) {
  4551. u32 i;
  4552. data &= ~RLC_ENABLE;
  4553. WREG32(RLC_CNTL, data);
  4554. for (i = 0; i < rdev->usec_timeout; i++) {
  4555. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4556. break;
  4557. udelay(1);
  4558. }
  4559. cik_wait_for_rlc_serdes(rdev);
  4560. }
  4561. return orig;
  4562. }
  4563. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4564. {
  4565. u32 tmp, i, mask;
  4566. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4567. WREG32(RLC_GPR_REG2, tmp);
  4568. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4569. for (i = 0; i < rdev->usec_timeout; i++) {
  4570. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4571. break;
  4572. udelay(1);
  4573. }
  4574. for (i = 0; i < rdev->usec_timeout; i++) {
  4575. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4576. break;
  4577. udelay(1);
  4578. }
  4579. }
  4580. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4581. {
  4582. u32 tmp;
  4583. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4584. WREG32(RLC_GPR_REG2, tmp);
  4585. }
  4586. /**
  4587. * cik_rlc_stop - stop the RLC ME
  4588. *
  4589. * @rdev: radeon_device pointer
  4590. *
  4591. * Halt the RLC ME (MicroEngine) (CIK).
  4592. */
  4593. static void cik_rlc_stop(struct radeon_device *rdev)
  4594. {
  4595. WREG32(RLC_CNTL, 0);
  4596. cik_enable_gui_idle_interrupt(rdev, false);
  4597. cik_wait_for_rlc_serdes(rdev);
  4598. }
  4599. /**
  4600. * cik_rlc_start - start the RLC ME
  4601. *
  4602. * @rdev: radeon_device pointer
  4603. *
  4604. * Unhalt the RLC ME (MicroEngine) (CIK).
  4605. */
  4606. static void cik_rlc_start(struct radeon_device *rdev)
  4607. {
  4608. WREG32(RLC_CNTL, RLC_ENABLE);
  4609. cik_enable_gui_idle_interrupt(rdev, true);
  4610. udelay(50);
  4611. }
  4612. /**
  4613. * cik_rlc_resume - setup the RLC hw
  4614. *
  4615. * @rdev: radeon_device pointer
  4616. *
  4617. * Initialize the RLC registers, load the ucode,
  4618. * and start the RLC (CIK).
  4619. * Returns 0 for success, -EINVAL if the ucode is not available.
  4620. */
  4621. static int cik_rlc_resume(struct radeon_device *rdev)
  4622. {
  4623. u32 i, size, tmp;
  4624. const __be32 *fw_data;
  4625. if (!rdev->rlc_fw)
  4626. return -EINVAL;
  4627. switch (rdev->family) {
  4628. case CHIP_BONAIRE:
  4629. default:
  4630. size = BONAIRE_RLC_UCODE_SIZE;
  4631. break;
  4632. case CHIP_KAVERI:
  4633. size = KV_RLC_UCODE_SIZE;
  4634. break;
  4635. case CHIP_KABINI:
  4636. size = KB_RLC_UCODE_SIZE;
  4637. break;
  4638. }
  4639. cik_rlc_stop(rdev);
  4640. /* disable CG */
  4641. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4642. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4643. si_rlc_reset(rdev);
  4644. cik_init_pg(rdev);
  4645. cik_init_cg(rdev);
  4646. WREG32(RLC_LB_CNTR_INIT, 0);
  4647. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4648. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4649. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4650. WREG32(RLC_LB_PARAMS, 0x00600408);
  4651. WREG32(RLC_LB_CNTL, 0x80000004);
  4652. WREG32(RLC_MC_CNTL, 0);
  4653. WREG32(RLC_UCODE_CNTL, 0);
  4654. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4655. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4656. for (i = 0; i < size; i++)
  4657. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4658. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4659. /* XXX - find out what chips support lbpw */
  4660. cik_enable_lbpw(rdev, false);
  4661. if (rdev->family == CHIP_BONAIRE)
  4662. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4663. cik_rlc_start(rdev);
  4664. return 0;
  4665. }
  4666. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4667. {
  4668. u32 data, orig, tmp, tmp2;
  4669. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4670. cik_enable_gui_idle_interrupt(rdev, enable);
  4671. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4672. tmp = cik_halt_rlc(rdev);
  4673. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4674. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4675. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4676. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4677. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4678. cik_update_rlc(rdev, tmp);
  4679. data |= CGCG_EN | CGLS_EN;
  4680. } else {
  4681. RREG32(CB_CGTT_SCLK_CTRL);
  4682. RREG32(CB_CGTT_SCLK_CTRL);
  4683. RREG32(CB_CGTT_SCLK_CTRL);
  4684. RREG32(CB_CGTT_SCLK_CTRL);
  4685. data &= ~(CGCG_EN | CGLS_EN);
  4686. }
  4687. if (orig != data)
  4688. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4689. }
  4690. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4691. {
  4692. u32 data, orig, tmp = 0;
  4693. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4694. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4695. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4696. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4697. data |= CP_MEM_LS_EN;
  4698. if (orig != data)
  4699. WREG32(CP_MEM_SLP_CNTL, data);
  4700. }
  4701. }
  4702. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4703. data &= 0xfffffffd;
  4704. if (orig != data)
  4705. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4706. tmp = cik_halt_rlc(rdev);
  4707. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4708. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4709. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4710. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4711. WREG32(RLC_SERDES_WR_CTRL, data);
  4712. cik_update_rlc(rdev, tmp);
  4713. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4714. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4715. data &= ~SM_MODE_MASK;
  4716. data |= SM_MODE(0x2);
  4717. data |= SM_MODE_ENABLE;
  4718. data &= ~CGTS_OVERRIDE;
  4719. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4720. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4721. data &= ~CGTS_LS_OVERRIDE;
  4722. data &= ~ON_MONITOR_ADD_MASK;
  4723. data |= ON_MONITOR_ADD_EN;
  4724. data |= ON_MONITOR_ADD(0x96);
  4725. if (orig != data)
  4726. WREG32(CGTS_SM_CTRL_REG, data);
  4727. }
  4728. } else {
  4729. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4730. data |= 0x00000002;
  4731. if (orig != data)
  4732. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4733. data = RREG32(RLC_MEM_SLP_CNTL);
  4734. if (data & RLC_MEM_LS_EN) {
  4735. data &= ~RLC_MEM_LS_EN;
  4736. WREG32(RLC_MEM_SLP_CNTL, data);
  4737. }
  4738. data = RREG32(CP_MEM_SLP_CNTL);
  4739. if (data & CP_MEM_LS_EN) {
  4740. data &= ~CP_MEM_LS_EN;
  4741. WREG32(CP_MEM_SLP_CNTL, data);
  4742. }
  4743. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4744. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4745. if (orig != data)
  4746. WREG32(CGTS_SM_CTRL_REG, data);
  4747. tmp = cik_halt_rlc(rdev);
  4748. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4749. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4750. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4751. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4752. WREG32(RLC_SERDES_WR_CTRL, data);
  4753. cik_update_rlc(rdev, tmp);
  4754. }
  4755. }
  4756. static const u32 mc_cg_registers[] =
  4757. {
  4758. MC_HUB_MISC_HUB_CG,
  4759. MC_HUB_MISC_SIP_CG,
  4760. MC_HUB_MISC_VM_CG,
  4761. MC_XPB_CLK_GAT,
  4762. ATC_MISC_CG,
  4763. MC_CITF_MISC_WR_CG,
  4764. MC_CITF_MISC_RD_CG,
  4765. MC_CITF_MISC_VM_CG,
  4766. VM_L2_CG,
  4767. };
  4768. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4769. bool enable)
  4770. {
  4771. int i;
  4772. u32 orig, data;
  4773. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4774. orig = data = RREG32(mc_cg_registers[i]);
  4775. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4776. data |= MC_LS_ENABLE;
  4777. else
  4778. data &= ~MC_LS_ENABLE;
  4779. if (data != orig)
  4780. WREG32(mc_cg_registers[i], data);
  4781. }
  4782. }
  4783. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4784. bool enable)
  4785. {
  4786. int i;
  4787. u32 orig, data;
  4788. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4789. orig = data = RREG32(mc_cg_registers[i]);
  4790. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4791. data |= MC_CG_ENABLE;
  4792. else
  4793. data &= ~MC_CG_ENABLE;
  4794. if (data != orig)
  4795. WREG32(mc_cg_registers[i], data);
  4796. }
  4797. }
  4798. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4799. bool enable)
  4800. {
  4801. u32 orig, data;
  4802. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4803. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4804. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4805. } else {
  4806. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4807. data |= 0xff000000;
  4808. if (data != orig)
  4809. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4810. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4811. data |= 0xff000000;
  4812. if (data != orig)
  4813. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4814. }
  4815. }
  4816. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4817. bool enable)
  4818. {
  4819. u32 orig, data;
  4820. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4821. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4822. data |= 0x100;
  4823. if (orig != data)
  4824. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4825. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4826. data |= 0x100;
  4827. if (orig != data)
  4828. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4829. } else {
  4830. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4831. data &= ~0x100;
  4832. if (orig != data)
  4833. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4834. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4835. data &= ~0x100;
  4836. if (orig != data)
  4837. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4838. }
  4839. }
  4840. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4841. bool enable)
  4842. {
  4843. u32 orig, data;
  4844. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4845. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4846. data = 0xfff;
  4847. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4848. orig = data = RREG32(UVD_CGC_CTRL);
  4849. data |= DCM;
  4850. if (orig != data)
  4851. WREG32(UVD_CGC_CTRL, data);
  4852. } else {
  4853. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4854. data &= ~0xfff;
  4855. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4856. orig = data = RREG32(UVD_CGC_CTRL);
  4857. data &= ~DCM;
  4858. if (orig != data)
  4859. WREG32(UVD_CGC_CTRL, data);
  4860. }
  4861. }
  4862. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4863. bool enable)
  4864. {
  4865. u32 orig, data;
  4866. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4867. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4868. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4869. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4870. else
  4871. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4872. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4873. if (orig != data)
  4874. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4875. }
  4876. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4877. bool enable)
  4878. {
  4879. u32 orig, data;
  4880. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4881. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4882. data &= ~CLOCK_GATING_DIS;
  4883. else
  4884. data |= CLOCK_GATING_DIS;
  4885. if (orig != data)
  4886. WREG32(HDP_HOST_PATH_CNTL, data);
  4887. }
  4888. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4889. bool enable)
  4890. {
  4891. u32 orig, data;
  4892. orig = data = RREG32(HDP_MEM_POWER_LS);
  4893. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4894. data |= HDP_LS_ENABLE;
  4895. else
  4896. data &= ~HDP_LS_ENABLE;
  4897. if (orig != data)
  4898. WREG32(HDP_MEM_POWER_LS, data);
  4899. }
  4900. void cik_update_cg(struct radeon_device *rdev,
  4901. u32 block, bool enable)
  4902. {
  4903. if (block & RADEON_CG_BLOCK_GFX) {
  4904. /* order matters! */
  4905. if (enable) {
  4906. cik_enable_mgcg(rdev, true);
  4907. cik_enable_cgcg(rdev, true);
  4908. } else {
  4909. cik_enable_cgcg(rdev, false);
  4910. cik_enable_mgcg(rdev, false);
  4911. }
  4912. }
  4913. if (block & RADEON_CG_BLOCK_MC) {
  4914. if (!(rdev->flags & RADEON_IS_IGP)) {
  4915. cik_enable_mc_mgcg(rdev, enable);
  4916. cik_enable_mc_ls(rdev, enable);
  4917. }
  4918. }
  4919. if (block & RADEON_CG_BLOCK_SDMA) {
  4920. cik_enable_sdma_mgcg(rdev, enable);
  4921. cik_enable_sdma_mgls(rdev, enable);
  4922. }
  4923. if (block & RADEON_CG_BLOCK_BIF) {
  4924. cik_enable_bif_mgls(rdev, enable);
  4925. }
  4926. if (block & RADEON_CG_BLOCK_UVD) {
  4927. if (rdev->has_uvd)
  4928. cik_enable_uvd_mgcg(rdev, enable);
  4929. }
  4930. if (block & RADEON_CG_BLOCK_HDP) {
  4931. cik_enable_hdp_mgcg(rdev, enable);
  4932. cik_enable_hdp_ls(rdev, enable);
  4933. }
  4934. }
  4935. static void cik_init_cg(struct radeon_device *rdev)
  4936. {
  4937. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false); /* XXX true */
  4938. if (rdev->has_uvd)
  4939. si_init_uvd_internal_cg(rdev);
  4940. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4941. RADEON_CG_BLOCK_SDMA |
  4942. RADEON_CG_BLOCK_BIF |
  4943. RADEON_CG_BLOCK_UVD |
  4944. RADEON_CG_BLOCK_HDP), true);
  4945. }
  4946. static void cik_fini_cg(struct radeon_device *rdev)
  4947. {
  4948. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4949. RADEON_CG_BLOCK_SDMA |
  4950. RADEON_CG_BLOCK_BIF |
  4951. RADEON_CG_BLOCK_UVD |
  4952. RADEON_CG_BLOCK_HDP), false);
  4953. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  4954. }
  4955. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  4956. bool enable)
  4957. {
  4958. u32 data, orig;
  4959. orig = data = RREG32(RLC_PG_CNTL);
  4960. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  4961. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4962. else
  4963. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4964. if (orig != data)
  4965. WREG32(RLC_PG_CNTL, data);
  4966. }
  4967. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  4968. bool enable)
  4969. {
  4970. u32 data, orig;
  4971. orig = data = RREG32(RLC_PG_CNTL);
  4972. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  4973. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  4974. else
  4975. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  4976. if (orig != data)
  4977. WREG32(RLC_PG_CNTL, data);
  4978. }
  4979. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  4980. {
  4981. u32 data, orig;
  4982. orig = data = RREG32(RLC_PG_CNTL);
  4983. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  4984. data &= ~DISABLE_CP_PG;
  4985. else
  4986. data |= DISABLE_CP_PG;
  4987. if (orig != data)
  4988. WREG32(RLC_PG_CNTL, data);
  4989. }
  4990. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  4991. {
  4992. u32 data, orig;
  4993. orig = data = RREG32(RLC_PG_CNTL);
  4994. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  4995. data &= ~DISABLE_GDS_PG;
  4996. else
  4997. data |= DISABLE_GDS_PG;
  4998. if (orig != data)
  4999. WREG32(RLC_PG_CNTL, data);
  5000. }
  5001. #define CP_ME_TABLE_SIZE 96
  5002. #define CP_ME_TABLE_OFFSET 2048
  5003. #define CP_MEC_TABLE_OFFSET 4096
  5004. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5005. {
  5006. const __be32 *fw_data;
  5007. volatile u32 *dst_ptr;
  5008. int me, i, max_me = 4;
  5009. u32 bo_offset = 0;
  5010. u32 table_offset;
  5011. if (rdev->family == CHIP_KAVERI)
  5012. max_me = 5;
  5013. if (rdev->rlc.cp_table_ptr == NULL)
  5014. return;
  5015. /* write the cp table buffer */
  5016. dst_ptr = rdev->rlc.cp_table_ptr;
  5017. for (me = 0; me < max_me; me++) {
  5018. if (me == 0) {
  5019. fw_data = (const __be32 *)rdev->ce_fw->data;
  5020. table_offset = CP_ME_TABLE_OFFSET;
  5021. } else if (me == 1) {
  5022. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5023. table_offset = CP_ME_TABLE_OFFSET;
  5024. } else if (me == 2) {
  5025. fw_data = (const __be32 *)rdev->me_fw->data;
  5026. table_offset = CP_ME_TABLE_OFFSET;
  5027. } else {
  5028. fw_data = (const __be32 *)rdev->mec_fw->data;
  5029. table_offset = CP_MEC_TABLE_OFFSET;
  5030. }
  5031. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5032. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5033. }
  5034. bo_offset += CP_ME_TABLE_SIZE;
  5035. }
  5036. }
  5037. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5038. bool enable)
  5039. {
  5040. u32 data, orig;
  5041. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG)) {
  5042. orig = data = RREG32(RLC_PG_CNTL);
  5043. data |= GFX_PG_ENABLE;
  5044. if (orig != data)
  5045. WREG32(RLC_PG_CNTL, data);
  5046. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5047. data |= AUTO_PG_EN;
  5048. if (orig != data)
  5049. WREG32(RLC_AUTO_PG_CTRL, data);
  5050. } else {
  5051. orig = data = RREG32(RLC_PG_CNTL);
  5052. data &= ~GFX_PG_ENABLE;
  5053. if (orig != data)
  5054. WREG32(RLC_PG_CNTL, data);
  5055. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5056. data &= ~AUTO_PG_EN;
  5057. if (orig != data)
  5058. WREG32(RLC_AUTO_PG_CTRL, data);
  5059. data = RREG32(DB_RENDER_CONTROL);
  5060. }
  5061. }
  5062. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5063. {
  5064. u32 mask = 0, tmp, tmp1;
  5065. int i;
  5066. cik_select_se_sh(rdev, se, sh);
  5067. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5068. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5069. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5070. tmp &= 0xffff0000;
  5071. tmp |= tmp1;
  5072. tmp >>= 16;
  5073. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5074. mask <<= 1;
  5075. mask |= 1;
  5076. }
  5077. return (~tmp) & mask;
  5078. }
  5079. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5080. {
  5081. u32 i, j, k, active_cu_number = 0;
  5082. u32 mask, counter, cu_bitmap;
  5083. u32 tmp = 0;
  5084. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5085. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5086. mask = 1;
  5087. cu_bitmap = 0;
  5088. counter = 0;
  5089. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5090. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5091. if (counter < 2)
  5092. cu_bitmap |= mask;
  5093. counter ++;
  5094. }
  5095. mask <<= 1;
  5096. }
  5097. active_cu_number += counter;
  5098. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5099. }
  5100. }
  5101. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5102. tmp = RREG32(RLC_MAX_PG_CU);
  5103. tmp &= ~MAX_PU_CU_MASK;
  5104. tmp |= MAX_PU_CU(active_cu_number);
  5105. WREG32(RLC_MAX_PG_CU, tmp);
  5106. }
  5107. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5108. bool enable)
  5109. {
  5110. u32 data, orig;
  5111. orig = data = RREG32(RLC_PG_CNTL);
  5112. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5113. data |= STATIC_PER_CU_PG_ENABLE;
  5114. else
  5115. data &= ~STATIC_PER_CU_PG_ENABLE;
  5116. if (orig != data)
  5117. WREG32(RLC_PG_CNTL, data);
  5118. }
  5119. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5120. bool enable)
  5121. {
  5122. u32 data, orig;
  5123. orig = data = RREG32(RLC_PG_CNTL);
  5124. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5125. data |= DYN_PER_CU_PG_ENABLE;
  5126. else
  5127. data &= ~DYN_PER_CU_PG_ENABLE;
  5128. if (orig != data)
  5129. WREG32(RLC_PG_CNTL, data);
  5130. }
  5131. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5132. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5133. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5134. {
  5135. u32 data, orig;
  5136. u32 i;
  5137. if (rdev->rlc.cs_data) {
  5138. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5139. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5140. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_gpu_addr);
  5141. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5142. } else {
  5143. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5144. for (i = 0; i < 3; i++)
  5145. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5146. }
  5147. if (rdev->rlc.reg_list) {
  5148. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5149. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5150. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5151. }
  5152. orig = data = RREG32(RLC_PG_CNTL);
  5153. data |= GFX_PG_SRC;
  5154. if (orig != data)
  5155. WREG32(RLC_PG_CNTL, data);
  5156. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5157. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5158. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5159. data &= ~IDLE_POLL_COUNT_MASK;
  5160. data |= IDLE_POLL_COUNT(0x60);
  5161. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5162. data = 0x10101010;
  5163. WREG32(RLC_PG_DELAY, data);
  5164. data = RREG32(RLC_PG_DELAY_2);
  5165. data &= ~0xff;
  5166. data |= 0x3;
  5167. WREG32(RLC_PG_DELAY_2, data);
  5168. data = RREG32(RLC_AUTO_PG_CTRL);
  5169. data &= ~GRBM_REG_SGIT_MASK;
  5170. data |= GRBM_REG_SGIT(0x700);
  5171. WREG32(RLC_AUTO_PG_CTRL, data);
  5172. }
  5173. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5174. {
  5175. cik_enable_gfx_cgpg(rdev, enable);
  5176. cik_enable_gfx_static_mgpg(rdev, enable);
  5177. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5178. }
  5179. static void cik_init_pg(struct radeon_device *rdev)
  5180. {
  5181. if (rdev->pg_flags) {
  5182. cik_enable_sck_slowdown_on_pu(rdev, true);
  5183. cik_enable_sck_slowdown_on_pd(rdev, true);
  5184. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5185. cik_init_gfx_cgpg(rdev);
  5186. cik_enable_cp_pg(rdev, true);
  5187. cik_enable_gds_pg(rdev, true);
  5188. }
  5189. cik_init_ao_cu_mask(rdev);
  5190. cik_update_gfx_pg(rdev, true);
  5191. }
  5192. }
  5193. static void cik_fini_pg(struct radeon_device *rdev)
  5194. {
  5195. if (rdev->pg_flags) {
  5196. cik_update_gfx_pg(rdev, false);
  5197. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5198. cik_enable_cp_pg(rdev, false);
  5199. cik_enable_gds_pg(rdev, false);
  5200. }
  5201. }
  5202. }
  5203. /*
  5204. * Interrupts
  5205. * Starting with r6xx, interrupts are handled via a ring buffer.
  5206. * Ring buffers are areas of GPU accessible memory that the GPU
  5207. * writes interrupt vectors into and the host reads vectors out of.
  5208. * There is a rptr (read pointer) that determines where the
  5209. * host is currently reading, and a wptr (write pointer)
  5210. * which determines where the GPU has written. When the
  5211. * pointers are equal, the ring is idle. When the GPU
  5212. * writes vectors to the ring buffer, it increments the
  5213. * wptr. When there is an interrupt, the host then starts
  5214. * fetching commands and processing them until the pointers are
  5215. * equal again at which point it updates the rptr.
  5216. */
  5217. /**
  5218. * cik_enable_interrupts - Enable the interrupt ring buffer
  5219. *
  5220. * @rdev: radeon_device pointer
  5221. *
  5222. * Enable the interrupt ring buffer (CIK).
  5223. */
  5224. static void cik_enable_interrupts(struct radeon_device *rdev)
  5225. {
  5226. u32 ih_cntl = RREG32(IH_CNTL);
  5227. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5228. ih_cntl |= ENABLE_INTR;
  5229. ih_rb_cntl |= IH_RB_ENABLE;
  5230. WREG32(IH_CNTL, ih_cntl);
  5231. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5232. rdev->ih.enabled = true;
  5233. }
  5234. /**
  5235. * cik_disable_interrupts - Disable the interrupt ring buffer
  5236. *
  5237. * @rdev: radeon_device pointer
  5238. *
  5239. * Disable the interrupt ring buffer (CIK).
  5240. */
  5241. static void cik_disable_interrupts(struct radeon_device *rdev)
  5242. {
  5243. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5244. u32 ih_cntl = RREG32(IH_CNTL);
  5245. ih_rb_cntl &= ~IH_RB_ENABLE;
  5246. ih_cntl &= ~ENABLE_INTR;
  5247. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5248. WREG32(IH_CNTL, ih_cntl);
  5249. /* set rptr, wptr to 0 */
  5250. WREG32(IH_RB_RPTR, 0);
  5251. WREG32(IH_RB_WPTR, 0);
  5252. rdev->ih.enabled = false;
  5253. rdev->ih.rptr = 0;
  5254. }
  5255. /**
  5256. * cik_disable_interrupt_state - Disable all interrupt sources
  5257. *
  5258. * @rdev: radeon_device pointer
  5259. *
  5260. * Clear all interrupt enable bits used by the driver (CIK).
  5261. */
  5262. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5263. {
  5264. u32 tmp;
  5265. /* gfx ring */
  5266. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5267. /* sdma */
  5268. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5269. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5270. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5271. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5272. /* compute queues */
  5273. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5274. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5275. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5276. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5277. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5278. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5279. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5280. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5281. /* grbm */
  5282. WREG32(GRBM_INT_CNTL, 0);
  5283. /* vline/vblank, etc. */
  5284. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5285. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5286. if (rdev->num_crtc >= 4) {
  5287. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5288. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5289. }
  5290. if (rdev->num_crtc >= 6) {
  5291. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5292. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5293. }
  5294. /* dac hotplug */
  5295. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5296. /* digital hotplug */
  5297. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5298. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5299. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5300. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5301. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5302. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5303. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5304. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5305. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5306. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5307. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5308. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5309. }
  5310. /**
  5311. * cik_irq_init - init and enable the interrupt ring
  5312. *
  5313. * @rdev: radeon_device pointer
  5314. *
  5315. * Allocate a ring buffer for the interrupt controller,
  5316. * enable the RLC, disable interrupts, enable the IH
  5317. * ring buffer and enable it (CIK).
  5318. * Called at device load and reume.
  5319. * Returns 0 for success, errors for failure.
  5320. */
  5321. static int cik_irq_init(struct radeon_device *rdev)
  5322. {
  5323. int ret = 0;
  5324. int rb_bufsz;
  5325. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5326. /* allocate ring */
  5327. ret = r600_ih_ring_alloc(rdev);
  5328. if (ret)
  5329. return ret;
  5330. /* disable irqs */
  5331. cik_disable_interrupts(rdev);
  5332. /* init rlc */
  5333. ret = cik_rlc_resume(rdev);
  5334. if (ret) {
  5335. r600_ih_ring_fini(rdev);
  5336. return ret;
  5337. }
  5338. /* setup interrupt control */
  5339. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5340. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5341. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5342. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5343. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5344. */
  5345. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5346. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5347. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5348. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5349. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5350. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  5351. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5352. IH_WPTR_OVERFLOW_CLEAR |
  5353. (rb_bufsz << 1));
  5354. if (rdev->wb.enabled)
  5355. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5356. /* set the writeback address whether it's enabled or not */
  5357. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5358. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5359. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5360. /* set rptr, wptr to 0 */
  5361. WREG32(IH_RB_RPTR, 0);
  5362. WREG32(IH_RB_WPTR, 0);
  5363. /* Default settings for IH_CNTL (disabled at first) */
  5364. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5365. /* RPTR_REARM only works if msi's are enabled */
  5366. if (rdev->msi_enabled)
  5367. ih_cntl |= RPTR_REARM;
  5368. WREG32(IH_CNTL, ih_cntl);
  5369. /* force the active interrupt state to all disabled */
  5370. cik_disable_interrupt_state(rdev);
  5371. pci_set_master(rdev->pdev);
  5372. /* enable irqs */
  5373. cik_enable_interrupts(rdev);
  5374. return ret;
  5375. }
  5376. /**
  5377. * cik_irq_set - enable/disable interrupt sources
  5378. *
  5379. * @rdev: radeon_device pointer
  5380. *
  5381. * Enable interrupt sources on the GPU (vblanks, hpd,
  5382. * etc.) (CIK).
  5383. * Returns 0 for success, errors for failure.
  5384. */
  5385. int cik_irq_set(struct radeon_device *rdev)
  5386. {
  5387. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  5388. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5389. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5390. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5391. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5392. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5393. u32 grbm_int_cntl = 0;
  5394. u32 dma_cntl, dma_cntl1;
  5395. u32 thermal_int;
  5396. if (!rdev->irq.installed) {
  5397. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5398. return -EINVAL;
  5399. }
  5400. /* don't enable anything if the ih is disabled */
  5401. if (!rdev->ih.enabled) {
  5402. cik_disable_interrupts(rdev);
  5403. /* force the active interrupt state to all disabled */
  5404. cik_disable_interrupt_state(rdev);
  5405. return 0;
  5406. }
  5407. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5408. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5409. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5410. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5411. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5412. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5413. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5414. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5415. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5416. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5417. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5418. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5419. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5420. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5421. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5422. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5423. if (rdev->flags & RADEON_IS_IGP)
  5424. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5425. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5426. else
  5427. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5428. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5429. /* enable CP interrupts on all rings */
  5430. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5431. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5432. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5433. }
  5434. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5435. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5436. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5437. if (ring->me == 1) {
  5438. switch (ring->pipe) {
  5439. case 0:
  5440. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5441. break;
  5442. case 1:
  5443. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5444. break;
  5445. case 2:
  5446. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5447. break;
  5448. case 3:
  5449. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5450. break;
  5451. default:
  5452. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5453. break;
  5454. }
  5455. } else if (ring->me == 2) {
  5456. switch (ring->pipe) {
  5457. case 0:
  5458. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5459. break;
  5460. case 1:
  5461. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5462. break;
  5463. case 2:
  5464. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5465. break;
  5466. case 3:
  5467. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5468. break;
  5469. default:
  5470. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5471. break;
  5472. }
  5473. } else {
  5474. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5475. }
  5476. }
  5477. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5478. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5479. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5480. if (ring->me == 1) {
  5481. switch (ring->pipe) {
  5482. case 0:
  5483. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5484. break;
  5485. case 1:
  5486. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5487. break;
  5488. case 2:
  5489. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5490. break;
  5491. case 3:
  5492. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5493. break;
  5494. default:
  5495. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5496. break;
  5497. }
  5498. } else if (ring->me == 2) {
  5499. switch (ring->pipe) {
  5500. case 0:
  5501. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5502. break;
  5503. case 1:
  5504. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5505. break;
  5506. case 2:
  5507. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5508. break;
  5509. case 3:
  5510. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5511. break;
  5512. default:
  5513. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5514. break;
  5515. }
  5516. } else {
  5517. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5518. }
  5519. }
  5520. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5521. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5522. dma_cntl |= TRAP_ENABLE;
  5523. }
  5524. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5525. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5526. dma_cntl1 |= TRAP_ENABLE;
  5527. }
  5528. if (rdev->irq.crtc_vblank_int[0] ||
  5529. atomic_read(&rdev->irq.pflip[0])) {
  5530. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5531. crtc1 |= VBLANK_INTERRUPT_MASK;
  5532. }
  5533. if (rdev->irq.crtc_vblank_int[1] ||
  5534. atomic_read(&rdev->irq.pflip[1])) {
  5535. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5536. crtc2 |= VBLANK_INTERRUPT_MASK;
  5537. }
  5538. if (rdev->irq.crtc_vblank_int[2] ||
  5539. atomic_read(&rdev->irq.pflip[2])) {
  5540. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5541. crtc3 |= VBLANK_INTERRUPT_MASK;
  5542. }
  5543. if (rdev->irq.crtc_vblank_int[3] ||
  5544. atomic_read(&rdev->irq.pflip[3])) {
  5545. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5546. crtc4 |= VBLANK_INTERRUPT_MASK;
  5547. }
  5548. if (rdev->irq.crtc_vblank_int[4] ||
  5549. atomic_read(&rdev->irq.pflip[4])) {
  5550. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5551. crtc5 |= VBLANK_INTERRUPT_MASK;
  5552. }
  5553. if (rdev->irq.crtc_vblank_int[5] ||
  5554. atomic_read(&rdev->irq.pflip[5])) {
  5555. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5556. crtc6 |= VBLANK_INTERRUPT_MASK;
  5557. }
  5558. if (rdev->irq.hpd[0]) {
  5559. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5560. hpd1 |= DC_HPDx_INT_EN;
  5561. }
  5562. if (rdev->irq.hpd[1]) {
  5563. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5564. hpd2 |= DC_HPDx_INT_EN;
  5565. }
  5566. if (rdev->irq.hpd[2]) {
  5567. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5568. hpd3 |= DC_HPDx_INT_EN;
  5569. }
  5570. if (rdev->irq.hpd[3]) {
  5571. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5572. hpd4 |= DC_HPDx_INT_EN;
  5573. }
  5574. if (rdev->irq.hpd[4]) {
  5575. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5576. hpd5 |= DC_HPDx_INT_EN;
  5577. }
  5578. if (rdev->irq.hpd[5]) {
  5579. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5580. hpd6 |= DC_HPDx_INT_EN;
  5581. }
  5582. if (rdev->irq.dpm_thermal) {
  5583. DRM_DEBUG("dpm thermal\n");
  5584. if (rdev->flags & RADEON_IS_IGP)
  5585. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5586. else
  5587. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5588. }
  5589. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5590. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5591. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5592. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5593. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5594. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5595. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5596. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5597. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5598. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5599. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5600. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5601. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5602. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5603. if (rdev->num_crtc >= 4) {
  5604. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5605. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5606. }
  5607. if (rdev->num_crtc >= 6) {
  5608. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5609. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5610. }
  5611. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5612. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5613. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5614. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5615. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5616. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5617. if (rdev->flags & RADEON_IS_IGP)
  5618. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5619. else
  5620. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5621. return 0;
  5622. }
  5623. /**
  5624. * cik_irq_ack - ack interrupt sources
  5625. *
  5626. * @rdev: radeon_device pointer
  5627. *
  5628. * Ack interrupt sources on the GPU (vblanks, hpd,
  5629. * etc.) (CIK). Certain interrupts sources are sw
  5630. * generated and do not require an explicit ack.
  5631. */
  5632. static inline void cik_irq_ack(struct radeon_device *rdev)
  5633. {
  5634. u32 tmp;
  5635. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5636. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5637. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5638. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5639. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5640. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5641. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5642. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5643. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5644. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5645. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5646. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5647. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5648. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5649. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5650. if (rdev->num_crtc >= 4) {
  5651. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5652. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5653. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5654. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5655. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5656. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5657. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5658. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5659. }
  5660. if (rdev->num_crtc >= 6) {
  5661. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5662. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5663. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5664. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5665. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5666. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5667. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5668. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5669. }
  5670. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5671. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5672. tmp |= DC_HPDx_INT_ACK;
  5673. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5674. }
  5675. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5676. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5677. tmp |= DC_HPDx_INT_ACK;
  5678. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5679. }
  5680. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5681. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5682. tmp |= DC_HPDx_INT_ACK;
  5683. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5684. }
  5685. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5686. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5687. tmp |= DC_HPDx_INT_ACK;
  5688. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5689. }
  5690. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5691. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5692. tmp |= DC_HPDx_INT_ACK;
  5693. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5694. }
  5695. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5696. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5697. tmp |= DC_HPDx_INT_ACK;
  5698. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5699. }
  5700. }
  5701. /**
  5702. * cik_irq_disable - disable interrupts
  5703. *
  5704. * @rdev: radeon_device pointer
  5705. *
  5706. * Disable interrupts on the hw (CIK).
  5707. */
  5708. static void cik_irq_disable(struct radeon_device *rdev)
  5709. {
  5710. cik_disable_interrupts(rdev);
  5711. /* Wait and acknowledge irq */
  5712. mdelay(1);
  5713. cik_irq_ack(rdev);
  5714. cik_disable_interrupt_state(rdev);
  5715. }
  5716. /**
  5717. * cik_irq_disable - disable interrupts for suspend
  5718. *
  5719. * @rdev: radeon_device pointer
  5720. *
  5721. * Disable interrupts and stop the RLC (CIK).
  5722. * Used for suspend.
  5723. */
  5724. static void cik_irq_suspend(struct radeon_device *rdev)
  5725. {
  5726. cik_irq_disable(rdev);
  5727. cik_rlc_stop(rdev);
  5728. }
  5729. /**
  5730. * cik_irq_fini - tear down interrupt support
  5731. *
  5732. * @rdev: radeon_device pointer
  5733. *
  5734. * Disable interrupts on the hw and free the IH ring
  5735. * buffer (CIK).
  5736. * Used for driver unload.
  5737. */
  5738. static void cik_irq_fini(struct radeon_device *rdev)
  5739. {
  5740. cik_irq_suspend(rdev);
  5741. r600_ih_ring_fini(rdev);
  5742. }
  5743. /**
  5744. * cik_get_ih_wptr - get the IH ring buffer wptr
  5745. *
  5746. * @rdev: radeon_device pointer
  5747. *
  5748. * Get the IH ring buffer wptr from either the register
  5749. * or the writeback memory buffer (CIK). Also check for
  5750. * ring buffer overflow and deal with it.
  5751. * Used by cik_irq_process().
  5752. * Returns the value of the wptr.
  5753. */
  5754. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5755. {
  5756. u32 wptr, tmp;
  5757. if (rdev->wb.enabled)
  5758. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5759. else
  5760. wptr = RREG32(IH_RB_WPTR);
  5761. if (wptr & RB_OVERFLOW) {
  5762. /* When a ring buffer overflow happen start parsing interrupt
  5763. * from the last not overwritten vector (wptr + 16). Hopefully
  5764. * this should allow us to catchup.
  5765. */
  5766. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5767. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5768. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5769. tmp = RREG32(IH_RB_CNTL);
  5770. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5771. WREG32(IH_RB_CNTL, tmp);
  5772. }
  5773. return (wptr & rdev->ih.ptr_mask);
  5774. }
  5775. /* CIK IV Ring
  5776. * Each IV ring entry is 128 bits:
  5777. * [7:0] - interrupt source id
  5778. * [31:8] - reserved
  5779. * [59:32] - interrupt source data
  5780. * [63:60] - reserved
  5781. * [71:64] - RINGID
  5782. * CP:
  5783. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5784. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5785. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5786. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5787. * PIPE_ID - ME0 0=3D
  5788. * - ME1&2 compute dispatcher (4 pipes each)
  5789. * SDMA:
  5790. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5791. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5792. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5793. * [79:72] - VMID
  5794. * [95:80] - PASID
  5795. * [127:96] - reserved
  5796. */
  5797. /**
  5798. * cik_irq_process - interrupt handler
  5799. *
  5800. * @rdev: radeon_device pointer
  5801. *
  5802. * Interrupt hander (CIK). Walk the IH ring,
  5803. * ack interrupts and schedule work to handle
  5804. * interrupt events.
  5805. * Returns irq process return code.
  5806. */
  5807. int cik_irq_process(struct radeon_device *rdev)
  5808. {
  5809. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5810. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5811. u32 wptr;
  5812. u32 rptr;
  5813. u32 src_id, src_data, ring_id;
  5814. u8 me_id, pipe_id, queue_id;
  5815. u32 ring_index;
  5816. bool queue_hotplug = false;
  5817. bool queue_reset = false;
  5818. u32 addr, status, mc_client;
  5819. bool queue_thermal = false;
  5820. if (!rdev->ih.enabled || rdev->shutdown)
  5821. return IRQ_NONE;
  5822. wptr = cik_get_ih_wptr(rdev);
  5823. restart_ih:
  5824. /* is somebody else already processing irqs? */
  5825. if (atomic_xchg(&rdev->ih.lock, 1))
  5826. return IRQ_NONE;
  5827. rptr = rdev->ih.rptr;
  5828. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5829. /* Order reading of wptr vs. reading of IH ring data */
  5830. rmb();
  5831. /* display interrupts */
  5832. cik_irq_ack(rdev);
  5833. while (rptr != wptr) {
  5834. /* wptr/rptr are in bytes! */
  5835. ring_index = rptr / 4;
  5836. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5837. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5838. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5839. switch (src_id) {
  5840. case 1: /* D1 vblank/vline */
  5841. switch (src_data) {
  5842. case 0: /* D1 vblank */
  5843. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5844. if (rdev->irq.crtc_vblank_int[0]) {
  5845. drm_handle_vblank(rdev->ddev, 0);
  5846. rdev->pm.vblank_sync = true;
  5847. wake_up(&rdev->irq.vblank_queue);
  5848. }
  5849. if (atomic_read(&rdev->irq.pflip[0]))
  5850. radeon_crtc_handle_flip(rdev, 0);
  5851. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5852. DRM_DEBUG("IH: D1 vblank\n");
  5853. }
  5854. break;
  5855. case 1: /* D1 vline */
  5856. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5857. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5858. DRM_DEBUG("IH: D1 vline\n");
  5859. }
  5860. break;
  5861. default:
  5862. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5863. break;
  5864. }
  5865. break;
  5866. case 2: /* D2 vblank/vline */
  5867. switch (src_data) {
  5868. case 0: /* D2 vblank */
  5869. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5870. if (rdev->irq.crtc_vblank_int[1]) {
  5871. drm_handle_vblank(rdev->ddev, 1);
  5872. rdev->pm.vblank_sync = true;
  5873. wake_up(&rdev->irq.vblank_queue);
  5874. }
  5875. if (atomic_read(&rdev->irq.pflip[1]))
  5876. radeon_crtc_handle_flip(rdev, 1);
  5877. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5878. DRM_DEBUG("IH: D2 vblank\n");
  5879. }
  5880. break;
  5881. case 1: /* D2 vline */
  5882. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5883. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5884. DRM_DEBUG("IH: D2 vline\n");
  5885. }
  5886. break;
  5887. default:
  5888. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5889. break;
  5890. }
  5891. break;
  5892. case 3: /* D3 vblank/vline */
  5893. switch (src_data) {
  5894. case 0: /* D3 vblank */
  5895. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5896. if (rdev->irq.crtc_vblank_int[2]) {
  5897. drm_handle_vblank(rdev->ddev, 2);
  5898. rdev->pm.vblank_sync = true;
  5899. wake_up(&rdev->irq.vblank_queue);
  5900. }
  5901. if (atomic_read(&rdev->irq.pflip[2]))
  5902. radeon_crtc_handle_flip(rdev, 2);
  5903. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5904. DRM_DEBUG("IH: D3 vblank\n");
  5905. }
  5906. break;
  5907. case 1: /* D3 vline */
  5908. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5909. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5910. DRM_DEBUG("IH: D3 vline\n");
  5911. }
  5912. break;
  5913. default:
  5914. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5915. break;
  5916. }
  5917. break;
  5918. case 4: /* D4 vblank/vline */
  5919. switch (src_data) {
  5920. case 0: /* D4 vblank */
  5921. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5922. if (rdev->irq.crtc_vblank_int[3]) {
  5923. drm_handle_vblank(rdev->ddev, 3);
  5924. rdev->pm.vblank_sync = true;
  5925. wake_up(&rdev->irq.vblank_queue);
  5926. }
  5927. if (atomic_read(&rdev->irq.pflip[3]))
  5928. radeon_crtc_handle_flip(rdev, 3);
  5929. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5930. DRM_DEBUG("IH: D4 vblank\n");
  5931. }
  5932. break;
  5933. case 1: /* D4 vline */
  5934. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5935. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5936. DRM_DEBUG("IH: D4 vline\n");
  5937. }
  5938. break;
  5939. default:
  5940. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5941. break;
  5942. }
  5943. break;
  5944. case 5: /* D5 vblank/vline */
  5945. switch (src_data) {
  5946. case 0: /* D5 vblank */
  5947. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5948. if (rdev->irq.crtc_vblank_int[4]) {
  5949. drm_handle_vblank(rdev->ddev, 4);
  5950. rdev->pm.vblank_sync = true;
  5951. wake_up(&rdev->irq.vblank_queue);
  5952. }
  5953. if (atomic_read(&rdev->irq.pflip[4]))
  5954. radeon_crtc_handle_flip(rdev, 4);
  5955. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5956. DRM_DEBUG("IH: D5 vblank\n");
  5957. }
  5958. break;
  5959. case 1: /* D5 vline */
  5960. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5961. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5962. DRM_DEBUG("IH: D5 vline\n");
  5963. }
  5964. break;
  5965. default:
  5966. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5967. break;
  5968. }
  5969. break;
  5970. case 6: /* D6 vblank/vline */
  5971. switch (src_data) {
  5972. case 0: /* D6 vblank */
  5973. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5974. if (rdev->irq.crtc_vblank_int[5]) {
  5975. drm_handle_vblank(rdev->ddev, 5);
  5976. rdev->pm.vblank_sync = true;
  5977. wake_up(&rdev->irq.vblank_queue);
  5978. }
  5979. if (atomic_read(&rdev->irq.pflip[5]))
  5980. radeon_crtc_handle_flip(rdev, 5);
  5981. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5982. DRM_DEBUG("IH: D6 vblank\n");
  5983. }
  5984. break;
  5985. case 1: /* D6 vline */
  5986. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5987. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5988. DRM_DEBUG("IH: D6 vline\n");
  5989. }
  5990. break;
  5991. default:
  5992. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5993. break;
  5994. }
  5995. break;
  5996. case 42: /* HPD hotplug */
  5997. switch (src_data) {
  5998. case 0:
  5999. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6000. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6001. queue_hotplug = true;
  6002. DRM_DEBUG("IH: HPD1\n");
  6003. }
  6004. break;
  6005. case 1:
  6006. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6007. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6008. queue_hotplug = true;
  6009. DRM_DEBUG("IH: HPD2\n");
  6010. }
  6011. break;
  6012. case 2:
  6013. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6014. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6015. queue_hotplug = true;
  6016. DRM_DEBUG("IH: HPD3\n");
  6017. }
  6018. break;
  6019. case 3:
  6020. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6021. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6022. queue_hotplug = true;
  6023. DRM_DEBUG("IH: HPD4\n");
  6024. }
  6025. break;
  6026. case 4:
  6027. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6028. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6029. queue_hotplug = true;
  6030. DRM_DEBUG("IH: HPD5\n");
  6031. }
  6032. break;
  6033. case 5:
  6034. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6035. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6036. queue_hotplug = true;
  6037. DRM_DEBUG("IH: HPD6\n");
  6038. }
  6039. break;
  6040. default:
  6041. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6042. break;
  6043. }
  6044. break;
  6045. case 146:
  6046. case 147:
  6047. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6048. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6049. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6050. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6051. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6052. addr);
  6053. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6054. status);
  6055. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6056. /* reset addr and status */
  6057. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6058. break;
  6059. case 176: /* GFX RB CP_INT */
  6060. case 177: /* GFX IB CP_INT */
  6061. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6062. break;
  6063. case 181: /* CP EOP event */
  6064. DRM_DEBUG("IH: CP EOP\n");
  6065. /* XXX check the bitfield order! */
  6066. me_id = (ring_id & 0x60) >> 5;
  6067. pipe_id = (ring_id & 0x18) >> 3;
  6068. queue_id = (ring_id & 0x7) >> 0;
  6069. switch (me_id) {
  6070. case 0:
  6071. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6072. break;
  6073. case 1:
  6074. case 2:
  6075. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6076. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6077. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6078. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6079. break;
  6080. }
  6081. break;
  6082. case 184: /* CP Privileged reg access */
  6083. DRM_ERROR("Illegal register access in command stream\n");
  6084. /* XXX check the bitfield order! */
  6085. me_id = (ring_id & 0x60) >> 5;
  6086. pipe_id = (ring_id & 0x18) >> 3;
  6087. queue_id = (ring_id & 0x7) >> 0;
  6088. switch (me_id) {
  6089. case 0:
  6090. /* This results in a full GPU reset, but all we need to do is soft
  6091. * reset the CP for gfx
  6092. */
  6093. queue_reset = true;
  6094. break;
  6095. case 1:
  6096. /* XXX compute */
  6097. queue_reset = true;
  6098. break;
  6099. case 2:
  6100. /* XXX compute */
  6101. queue_reset = true;
  6102. break;
  6103. }
  6104. break;
  6105. case 185: /* CP Privileged inst */
  6106. DRM_ERROR("Illegal instruction in command stream\n");
  6107. /* XXX check the bitfield order! */
  6108. me_id = (ring_id & 0x60) >> 5;
  6109. pipe_id = (ring_id & 0x18) >> 3;
  6110. queue_id = (ring_id & 0x7) >> 0;
  6111. switch (me_id) {
  6112. case 0:
  6113. /* This results in a full GPU reset, but all we need to do is soft
  6114. * reset the CP for gfx
  6115. */
  6116. queue_reset = true;
  6117. break;
  6118. case 1:
  6119. /* XXX compute */
  6120. queue_reset = true;
  6121. break;
  6122. case 2:
  6123. /* XXX compute */
  6124. queue_reset = true;
  6125. break;
  6126. }
  6127. break;
  6128. case 224: /* SDMA trap event */
  6129. /* XXX check the bitfield order! */
  6130. me_id = (ring_id & 0x3) >> 0;
  6131. queue_id = (ring_id & 0xc) >> 2;
  6132. DRM_DEBUG("IH: SDMA trap\n");
  6133. switch (me_id) {
  6134. case 0:
  6135. switch (queue_id) {
  6136. case 0:
  6137. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6138. break;
  6139. case 1:
  6140. /* XXX compute */
  6141. break;
  6142. case 2:
  6143. /* XXX compute */
  6144. break;
  6145. }
  6146. break;
  6147. case 1:
  6148. switch (queue_id) {
  6149. case 0:
  6150. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6151. break;
  6152. case 1:
  6153. /* XXX compute */
  6154. break;
  6155. case 2:
  6156. /* XXX compute */
  6157. break;
  6158. }
  6159. break;
  6160. }
  6161. break;
  6162. case 230: /* thermal low to high */
  6163. DRM_DEBUG("IH: thermal low to high\n");
  6164. rdev->pm.dpm.thermal.high_to_low = false;
  6165. queue_thermal = true;
  6166. break;
  6167. case 231: /* thermal high to low */
  6168. DRM_DEBUG("IH: thermal high to low\n");
  6169. rdev->pm.dpm.thermal.high_to_low = true;
  6170. queue_thermal = true;
  6171. break;
  6172. case 233: /* GUI IDLE */
  6173. DRM_DEBUG("IH: GUI idle\n");
  6174. break;
  6175. case 241: /* SDMA Privileged inst */
  6176. case 247: /* SDMA Privileged inst */
  6177. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6178. /* XXX check the bitfield order! */
  6179. me_id = (ring_id & 0x3) >> 0;
  6180. queue_id = (ring_id & 0xc) >> 2;
  6181. switch (me_id) {
  6182. case 0:
  6183. switch (queue_id) {
  6184. case 0:
  6185. queue_reset = true;
  6186. break;
  6187. case 1:
  6188. /* XXX compute */
  6189. queue_reset = true;
  6190. break;
  6191. case 2:
  6192. /* XXX compute */
  6193. queue_reset = true;
  6194. break;
  6195. }
  6196. break;
  6197. case 1:
  6198. switch (queue_id) {
  6199. case 0:
  6200. queue_reset = true;
  6201. break;
  6202. case 1:
  6203. /* XXX compute */
  6204. queue_reset = true;
  6205. break;
  6206. case 2:
  6207. /* XXX compute */
  6208. queue_reset = true;
  6209. break;
  6210. }
  6211. break;
  6212. }
  6213. break;
  6214. default:
  6215. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6216. break;
  6217. }
  6218. /* wptr/rptr are in bytes! */
  6219. rptr += 16;
  6220. rptr &= rdev->ih.ptr_mask;
  6221. }
  6222. if (queue_hotplug)
  6223. schedule_work(&rdev->hotplug_work);
  6224. if (queue_reset)
  6225. schedule_work(&rdev->reset_work);
  6226. if (queue_thermal)
  6227. schedule_work(&rdev->pm.dpm.thermal.work);
  6228. rdev->ih.rptr = rptr;
  6229. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6230. atomic_set(&rdev->ih.lock, 0);
  6231. /* make sure wptr hasn't changed while processing */
  6232. wptr = cik_get_ih_wptr(rdev);
  6233. if (wptr != rptr)
  6234. goto restart_ih;
  6235. return IRQ_HANDLED;
  6236. }
  6237. /*
  6238. * startup/shutdown callbacks
  6239. */
  6240. /**
  6241. * cik_startup - program the asic to a functional state
  6242. *
  6243. * @rdev: radeon_device pointer
  6244. *
  6245. * Programs the asic to a functional state (CIK).
  6246. * Called by cik_init() and cik_resume().
  6247. * Returns 0 for success, error for failure.
  6248. */
  6249. static int cik_startup(struct radeon_device *rdev)
  6250. {
  6251. struct radeon_ring *ring;
  6252. int r;
  6253. /* enable pcie gen2/3 link */
  6254. cik_pcie_gen3_enable(rdev);
  6255. /* enable aspm */
  6256. cik_program_aspm(rdev);
  6257. cik_mc_program(rdev);
  6258. if (rdev->flags & RADEON_IS_IGP) {
  6259. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6260. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6261. r = cik_init_microcode(rdev);
  6262. if (r) {
  6263. DRM_ERROR("Failed to load firmware!\n");
  6264. return r;
  6265. }
  6266. }
  6267. } else {
  6268. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6269. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6270. !rdev->mc_fw) {
  6271. r = cik_init_microcode(rdev);
  6272. if (r) {
  6273. DRM_ERROR("Failed to load firmware!\n");
  6274. return r;
  6275. }
  6276. }
  6277. r = ci_mc_load_microcode(rdev);
  6278. if (r) {
  6279. DRM_ERROR("Failed to load MC firmware!\n");
  6280. return r;
  6281. }
  6282. }
  6283. r = r600_vram_scratch_init(rdev);
  6284. if (r)
  6285. return r;
  6286. r = cik_pcie_gart_enable(rdev);
  6287. if (r)
  6288. return r;
  6289. cik_gpu_init(rdev);
  6290. /* allocate rlc buffers */
  6291. if (rdev->flags & RADEON_IS_IGP) {
  6292. if (rdev->family == CHIP_KAVERI) {
  6293. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6294. rdev->rlc.reg_list_size =
  6295. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6296. } else {
  6297. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6298. rdev->rlc.reg_list_size =
  6299. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6300. }
  6301. }
  6302. rdev->rlc.cs_data = ci_cs_data;
  6303. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6304. r = sumo_rlc_init(rdev);
  6305. if (r) {
  6306. DRM_ERROR("Failed to init rlc BOs!\n");
  6307. return r;
  6308. }
  6309. /* allocate wb buffer */
  6310. r = radeon_wb_init(rdev);
  6311. if (r)
  6312. return r;
  6313. /* allocate mec buffers */
  6314. r = cik_mec_init(rdev);
  6315. if (r) {
  6316. DRM_ERROR("Failed to init MEC BOs!\n");
  6317. return r;
  6318. }
  6319. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6320. if (r) {
  6321. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6322. return r;
  6323. }
  6324. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6325. if (r) {
  6326. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6327. return r;
  6328. }
  6329. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6330. if (r) {
  6331. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6332. return r;
  6333. }
  6334. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6335. if (r) {
  6336. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6337. return r;
  6338. }
  6339. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6340. if (r) {
  6341. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6342. return r;
  6343. }
  6344. r = uvd_v4_2_resume(rdev);
  6345. if (!r) {
  6346. r = radeon_fence_driver_start_ring(rdev,
  6347. R600_RING_TYPE_UVD_INDEX);
  6348. if (r)
  6349. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6350. }
  6351. if (r)
  6352. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6353. /* Enable IRQ */
  6354. if (!rdev->irq.installed) {
  6355. r = radeon_irq_kms_init(rdev);
  6356. if (r)
  6357. return r;
  6358. }
  6359. r = cik_irq_init(rdev);
  6360. if (r) {
  6361. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6362. radeon_irq_kms_fini(rdev);
  6363. return r;
  6364. }
  6365. cik_irq_set(rdev);
  6366. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6367. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6368. CP_RB0_RPTR, CP_RB0_WPTR,
  6369. RADEON_CP_PACKET2);
  6370. if (r)
  6371. return r;
  6372. /* set up the compute queues */
  6373. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6374. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6375. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6376. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6377. PACKET3(PACKET3_NOP, 0x3FFF));
  6378. if (r)
  6379. return r;
  6380. ring->me = 1; /* first MEC */
  6381. ring->pipe = 0; /* first pipe */
  6382. ring->queue = 0; /* first queue */
  6383. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6384. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6385. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6386. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6387. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6388. PACKET3(PACKET3_NOP, 0x3FFF));
  6389. if (r)
  6390. return r;
  6391. /* dGPU only have 1 MEC */
  6392. ring->me = 1; /* first MEC */
  6393. ring->pipe = 0; /* first pipe */
  6394. ring->queue = 1; /* second queue */
  6395. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6396. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6397. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6398. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6399. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6400. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6401. if (r)
  6402. return r;
  6403. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6404. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6405. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6406. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6407. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6408. if (r)
  6409. return r;
  6410. r = cik_cp_resume(rdev);
  6411. if (r)
  6412. return r;
  6413. r = cik_sdma_resume(rdev);
  6414. if (r)
  6415. return r;
  6416. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6417. if (ring->ring_size) {
  6418. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6419. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6420. RADEON_CP_PACKET2);
  6421. if (!r)
  6422. r = uvd_v1_0_init(rdev);
  6423. if (r)
  6424. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6425. }
  6426. r = radeon_ib_pool_init(rdev);
  6427. if (r) {
  6428. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6429. return r;
  6430. }
  6431. r = radeon_vm_manager_init(rdev);
  6432. if (r) {
  6433. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6434. return r;
  6435. }
  6436. r = dce6_audio_init(rdev);
  6437. if (r)
  6438. return r;
  6439. return 0;
  6440. }
  6441. /**
  6442. * cik_resume - resume the asic to a functional state
  6443. *
  6444. * @rdev: radeon_device pointer
  6445. *
  6446. * Programs the asic to a functional state (CIK).
  6447. * Called at resume.
  6448. * Returns 0 for success, error for failure.
  6449. */
  6450. int cik_resume(struct radeon_device *rdev)
  6451. {
  6452. int r;
  6453. /* post card */
  6454. atom_asic_init(rdev->mode_info.atom_context);
  6455. /* init golden registers */
  6456. cik_init_golden_registers(rdev);
  6457. rdev->accel_working = true;
  6458. r = cik_startup(rdev);
  6459. if (r) {
  6460. DRM_ERROR("cik startup failed on resume\n");
  6461. rdev->accel_working = false;
  6462. return r;
  6463. }
  6464. return r;
  6465. }
  6466. /**
  6467. * cik_suspend - suspend the asic
  6468. *
  6469. * @rdev: radeon_device pointer
  6470. *
  6471. * Bring the chip into a state suitable for suspend (CIK).
  6472. * Called at suspend.
  6473. * Returns 0 for success.
  6474. */
  6475. int cik_suspend(struct radeon_device *rdev)
  6476. {
  6477. dce6_audio_fini(rdev);
  6478. radeon_vm_manager_fini(rdev);
  6479. cik_cp_enable(rdev, false);
  6480. cik_sdma_enable(rdev, false);
  6481. uvd_v1_0_fini(rdev);
  6482. radeon_uvd_suspend(rdev);
  6483. cik_fini_pg(rdev);
  6484. cik_fini_cg(rdev);
  6485. cik_irq_suspend(rdev);
  6486. radeon_wb_disable(rdev);
  6487. cik_pcie_gart_disable(rdev);
  6488. return 0;
  6489. }
  6490. /* Plan is to move initialization in that function and use
  6491. * helper function so that radeon_device_init pretty much
  6492. * do nothing more than calling asic specific function. This
  6493. * should also allow to remove a bunch of callback function
  6494. * like vram_info.
  6495. */
  6496. /**
  6497. * cik_init - asic specific driver and hw init
  6498. *
  6499. * @rdev: radeon_device pointer
  6500. *
  6501. * Setup asic specific driver variables and program the hw
  6502. * to a functional state (CIK).
  6503. * Called at driver startup.
  6504. * Returns 0 for success, errors for failure.
  6505. */
  6506. int cik_init(struct radeon_device *rdev)
  6507. {
  6508. struct radeon_ring *ring;
  6509. int r;
  6510. /* Read BIOS */
  6511. if (!radeon_get_bios(rdev)) {
  6512. if (ASIC_IS_AVIVO(rdev))
  6513. return -EINVAL;
  6514. }
  6515. /* Must be an ATOMBIOS */
  6516. if (!rdev->is_atom_bios) {
  6517. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6518. return -EINVAL;
  6519. }
  6520. r = radeon_atombios_init(rdev);
  6521. if (r)
  6522. return r;
  6523. /* Post card if necessary */
  6524. if (!radeon_card_posted(rdev)) {
  6525. if (!rdev->bios) {
  6526. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6527. return -EINVAL;
  6528. }
  6529. DRM_INFO("GPU not posted. posting now...\n");
  6530. atom_asic_init(rdev->mode_info.atom_context);
  6531. }
  6532. /* init golden registers */
  6533. cik_init_golden_registers(rdev);
  6534. /* Initialize scratch registers */
  6535. cik_scratch_init(rdev);
  6536. /* Initialize surface registers */
  6537. radeon_surface_init(rdev);
  6538. /* Initialize clocks */
  6539. radeon_get_clock_info(rdev->ddev);
  6540. /* Fence driver */
  6541. r = radeon_fence_driver_init(rdev);
  6542. if (r)
  6543. return r;
  6544. /* initialize memory controller */
  6545. r = cik_mc_init(rdev);
  6546. if (r)
  6547. return r;
  6548. /* Memory manager */
  6549. r = radeon_bo_init(rdev);
  6550. if (r)
  6551. return r;
  6552. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6553. ring->ring_obj = NULL;
  6554. r600_ring_init(rdev, ring, 1024 * 1024);
  6555. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6556. ring->ring_obj = NULL;
  6557. r600_ring_init(rdev, ring, 1024 * 1024);
  6558. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6559. if (r)
  6560. return r;
  6561. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6562. ring->ring_obj = NULL;
  6563. r600_ring_init(rdev, ring, 1024 * 1024);
  6564. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6565. if (r)
  6566. return r;
  6567. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6568. ring->ring_obj = NULL;
  6569. r600_ring_init(rdev, ring, 256 * 1024);
  6570. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6571. ring->ring_obj = NULL;
  6572. r600_ring_init(rdev, ring, 256 * 1024);
  6573. r = radeon_uvd_init(rdev);
  6574. if (!r) {
  6575. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6576. ring->ring_obj = NULL;
  6577. r600_ring_init(rdev, ring, 4096);
  6578. }
  6579. rdev->ih.ring_obj = NULL;
  6580. r600_ih_ring_init(rdev, 64 * 1024);
  6581. r = r600_pcie_gart_init(rdev);
  6582. if (r)
  6583. return r;
  6584. rdev->accel_working = true;
  6585. r = cik_startup(rdev);
  6586. if (r) {
  6587. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6588. cik_cp_fini(rdev);
  6589. cik_sdma_fini(rdev);
  6590. cik_irq_fini(rdev);
  6591. sumo_rlc_fini(rdev);
  6592. cik_mec_fini(rdev);
  6593. radeon_wb_fini(rdev);
  6594. radeon_ib_pool_fini(rdev);
  6595. radeon_vm_manager_fini(rdev);
  6596. radeon_irq_kms_fini(rdev);
  6597. cik_pcie_gart_fini(rdev);
  6598. rdev->accel_working = false;
  6599. }
  6600. /* Don't start up if the MC ucode is missing.
  6601. * The default clocks and voltages before the MC ucode
  6602. * is loaded are not suffient for advanced operations.
  6603. */
  6604. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6605. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6606. return -EINVAL;
  6607. }
  6608. return 0;
  6609. }
  6610. /**
  6611. * cik_fini - asic specific driver and hw fini
  6612. *
  6613. * @rdev: radeon_device pointer
  6614. *
  6615. * Tear down the asic specific driver variables and program the hw
  6616. * to an idle state (CIK).
  6617. * Called at driver unload.
  6618. */
  6619. void cik_fini(struct radeon_device *rdev)
  6620. {
  6621. cik_cp_fini(rdev);
  6622. cik_sdma_fini(rdev);
  6623. cik_fini_pg(rdev);
  6624. cik_fini_cg(rdev);
  6625. cik_irq_fini(rdev);
  6626. sumo_rlc_fini(rdev);
  6627. cik_mec_fini(rdev);
  6628. radeon_wb_fini(rdev);
  6629. radeon_vm_manager_fini(rdev);
  6630. radeon_ib_pool_fini(rdev);
  6631. radeon_irq_kms_fini(rdev);
  6632. uvd_v1_0_fini(rdev);
  6633. radeon_uvd_fini(rdev);
  6634. cik_pcie_gart_fini(rdev);
  6635. r600_vram_scratch_fini(rdev);
  6636. radeon_gem_fini(rdev);
  6637. radeon_fence_driver_fini(rdev);
  6638. radeon_bo_fini(rdev);
  6639. radeon_atombios_fini(rdev);
  6640. kfree(rdev->bios);
  6641. rdev->bios = NULL;
  6642. }
  6643. /* display watermark setup */
  6644. /**
  6645. * dce8_line_buffer_adjust - Set up the line buffer
  6646. *
  6647. * @rdev: radeon_device pointer
  6648. * @radeon_crtc: the selected display controller
  6649. * @mode: the current display mode on the selected display
  6650. * controller
  6651. *
  6652. * Setup up the line buffer allocation for
  6653. * the selected display controller (CIK).
  6654. * Returns the line buffer size in pixels.
  6655. */
  6656. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6657. struct radeon_crtc *radeon_crtc,
  6658. struct drm_display_mode *mode)
  6659. {
  6660. u32 tmp;
  6661. /*
  6662. * Line Buffer Setup
  6663. * There are 6 line buffers, one for each display controllers.
  6664. * There are 3 partitions per LB. Select the number of partitions
  6665. * to enable based on the display width. For display widths larger
  6666. * than 4096, you need use to use 2 display controllers and combine
  6667. * them using the stereo blender.
  6668. */
  6669. if (radeon_crtc->base.enabled && mode) {
  6670. if (mode->crtc_hdisplay < 1920)
  6671. tmp = 1;
  6672. else if (mode->crtc_hdisplay < 2560)
  6673. tmp = 2;
  6674. else if (mode->crtc_hdisplay < 4096)
  6675. tmp = 0;
  6676. else {
  6677. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6678. tmp = 0;
  6679. }
  6680. } else
  6681. tmp = 1;
  6682. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6683. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6684. if (radeon_crtc->base.enabled && mode) {
  6685. switch (tmp) {
  6686. case 0:
  6687. default:
  6688. return 4096 * 2;
  6689. case 1:
  6690. return 1920 * 2;
  6691. case 2:
  6692. return 2560 * 2;
  6693. }
  6694. }
  6695. /* controller not enabled, so no lb used */
  6696. return 0;
  6697. }
  6698. /**
  6699. * cik_get_number_of_dram_channels - get the number of dram channels
  6700. *
  6701. * @rdev: radeon_device pointer
  6702. *
  6703. * Look up the number of video ram channels (CIK).
  6704. * Used for display watermark bandwidth calculations
  6705. * Returns the number of dram channels
  6706. */
  6707. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6708. {
  6709. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6710. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6711. case 0:
  6712. default:
  6713. return 1;
  6714. case 1:
  6715. return 2;
  6716. case 2:
  6717. return 4;
  6718. case 3:
  6719. return 8;
  6720. case 4:
  6721. return 3;
  6722. case 5:
  6723. return 6;
  6724. case 6:
  6725. return 10;
  6726. case 7:
  6727. return 12;
  6728. case 8:
  6729. return 16;
  6730. }
  6731. }
  6732. struct dce8_wm_params {
  6733. u32 dram_channels; /* number of dram channels */
  6734. u32 yclk; /* bandwidth per dram data pin in kHz */
  6735. u32 sclk; /* engine clock in kHz */
  6736. u32 disp_clk; /* display clock in kHz */
  6737. u32 src_width; /* viewport width */
  6738. u32 active_time; /* active display time in ns */
  6739. u32 blank_time; /* blank time in ns */
  6740. bool interlaced; /* mode is interlaced */
  6741. fixed20_12 vsc; /* vertical scale ratio */
  6742. u32 num_heads; /* number of active crtcs */
  6743. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6744. u32 lb_size; /* line buffer allocated to pipe */
  6745. u32 vtaps; /* vertical scaler taps */
  6746. };
  6747. /**
  6748. * dce8_dram_bandwidth - get the dram bandwidth
  6749. *
  6750. * @wm: watermark calculation data
  6751. *
  6752. * Calculate the raw dram bandwidth (CIK).
  6753. * Used for display watermark bandwidth calculations
  6754. * Returns the dram bandwidth in MBytes/s
  6755. */
  6756. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6757. {
  6758. /* Calculate raw DRAM Bandwidth */
  6759. fixed20_12 dram_efficiency; /* 0.7 */
  6760. fixed20_12 yclk, dram_channels, bandwidth;
  6761. fixed20_12 a;
  6762. a.full = dfixed_const(1000);
  6763. yclk.full = dfixed_const(wm->yclk);
  6764. yclk.full = dfixed_div(yclk, a);
  6765. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6766. a.full = dfixed_const(10);
  6767. dram_efficiency.full = dfixed_const(7);
  6768. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6769. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6770. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6771. return dfixed_trunc(bandwidth);
  6772. }
  6773. /**
  6774. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6775. *
  6776. * @wm: watermark calculation data
  6777. *
  6778. * Calculate the dram bandwidth used for display (CIK).
  6779. * Used for display watermark bandwidth calculations
  6780. * Returns the dram bandwidth for display in MBytes/s
  6781. */
  6782. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6783. {
  6784. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6785. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6786. fixed20_12 yclk, dram_channels, bandwidth;
  6787. fixed20_12 a;
  6788. a.full = dfixed_const(1000);
  6789. yclk.full = dfixed_const(wm->yclk);
  6790. yclk.full = dfixed_div(yclk, a);
  6791. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6792. a.full = dfixed_const(10);
  6793. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6794. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6795. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6796. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6797. return dfixed_trunc(bandwidth);
  6798. }
  6799. /**
  6800. * dce8_data_return_bandwidth - get the data return bandwidth
  6801. *
  6802. * @wm: watermark calculation data
  6803. *
  6804. * Calculate the data return bandwidth used for display (CIK).
  6805. * Used for display watermark bandwidth calculations
  6806. * Returns the data return bandwidth in MBytes/s
  6807. */
  6808. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6809. {
  6810. /* Calculate the display Data return Bandwidth */
  6811. fixed20_12 return_efficiency; /* 0.8 */
  6812. fixed20_12 sclk, bandwidth;
  6813. fixed20_12 a;
  6814. a.full = dfixed_const(1000);
  6815. sclk.full = dfixed_const(wm->sclk);
  6816. sclk.full = dfixed_div(sclk, a);
  6817. a.full = dfixed_const(10);
  6818. return_efficiency.full = dfixed_const(8);
  6819. return_efficiency.full = dfixed_div(return_efficiency, a);
  6820. a.full = dfixed_const(32);
  6821. bandwidth.full = dfixed_mul(a, sclk);
  6822. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6823. return dfixed_trunc(bandwidth);
  6824. }
  6825. /**
  6826. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6827. *
  6828. * @wm: watermark calculation data
  6829. *
  6830. * Calculate the dmif bandwidth used for display (CIK).
  6831. * Used for display watermark bandwidth calculations
  6832. * Returns the dmif bandwidth in MBytes/s
  6833. */
  6834. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6835. {
  6836. /* Calculate the DMIF Request Bandwidth */
  6837. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6838. fixed20_12 disp_clk, bandwidth;
  6839. fixed20_12 a, b;
  6840. a.full = dfixed_const(1000);
  6841. disp_clk.full = dfixed_const(wm->disp_clk);
  6842. disp_clk.full = dfixed_div(disp_clk, a);
  6843. a.full = dfixed_const(32);
  6844. b.full = dfixed_mul(a, disp_clk);
  6845. a.full = dfixed_const(10);
  6846. disp_clk_request_efficiency.full = dfixed_const(8);
  6847. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6848. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6849. return dfixed_trunc(bandwidth);
  6850. }
  6851. /**
  6852. * dce8_available_bandwidth - get the min available bandwidth
  6853. *
  6854. * @wm: watermark calculation data
  6855. *
  6856. * Calculate the min available bandwidth used for display (CIK).
  6857. * Used for display watermark bandwidth calculations
  6858. * Returns the min available bandwidth in MBytes/s
  6859. */
  6860. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6861. {
  6862. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6863. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6864. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6865. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  6866. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  6867. }
  6868. /**
  6869. * dce8_average_bandwidth - get the average available bandwidth
  6870. *
  6871. * @wm: watermark calculation data
  6872. *
  6873. * Calculate the average available bandwidth used for display (CIK).
  6874. * Used for display watermark bandwidth calculations
  6875. * Returns the average available bandwidth in MBytes/s
  6876. */
  6877. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  6878. {
  6879. /* Calculate the display mode Average Bandwidth
  6880. * DisplayMode should contain the source and destination dimensions,
  6881. * timing, etc.
  6882. */
  6883. fixed20_12 bpp;
  6884. fixed20_12 line_time;
  6885. fixed20_12 src_width;
  6886. fixed20_12 bandwidth;
  6887. fixed20_12 a;
  6888. a.full = dfixed_const(1000);
  6889. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  6890. line_time.full = dfixed_div(line_time, a);
  6891. bpp.full = dfixed_const(wm->bytes_per_pixel);
  6892. src_width.full = dfixed_const(wm->src_width);
  6893. bandwidth.full = dfixed_mul(src_width, bpp);
  6894. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  6895. bandwidth.full = dfixed_div(bandwidth, line_time);
  6896. return dfixed_trunc(bandwidth);
  6897. }
  6898. /**
  6899. * dce8_latency_watermark - get the latency watermark
  6900. *
  6901. * @wm: watermark calculation data
  6902. *
  6903. * Calculate the latency watermark (CIK).
  6904. * Used for display watermark bandwidth calculations
  6905. * Returns the latency watermark in ns
  6906. */
  6907. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  6908. {
  6909. /* First calculate the latency in ns */
  6910. u32 mc_latency = 2000; /* 2000 ns. */
  6911. u32 available_bandwidth = dce8_available_bandwidth(wm);
  6912. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  6913. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  6914. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  6915. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  6916. (wm->num_heads * cursor_line_pair_return_time);
  6917. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  6918. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  6919. u32 tmp, dmif_size = 12288;
  6920. fixed20_12 a, b, c;
  6921. if (wm->num_heads == 0)
  6922. return 0;
  6923. a.full = dfixed_const(2);
  6924. b.full = dfixed_const(1);
  6925. if ((wm->vsc.full > a.full) ||
  6926. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  6927. (wm->vtaps >= 5) ||
  6928. ((wm->vsc.full >= a.full) && wm->interlaced))
  6929. max_src_lines_per_dst_line = 4;
  6930. else
  6931. max_src_lines_per_dst_line = 2;
  6932. a.full = dfixed_const(available_bandwidth);
  6933. b.full = dfixed_const(wm->num_heads);
  6934. a.full = dfixed_div(a, b);
  6935. b.full = dfixed_const(mc_latency + 512);
  6936. c.full = dfixed_const(wm->disp_clk);
  6937. b.full = dfixed_div(b, c);
  6938. c.full = dfixed_const(dmif_size);
  6939. b.full = dfixed_div(c, b);
  6940. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  6941. b.full = dfixed_const(1000);
  6942. c.full = dfixed_const(wm->disp_clk);
  6943. b.full = dfixed_div(c, b);
  6944. c.full = dfixed_const(wm->bytes_per_pixel);
  6945. b.full = dfixed_mul(b, c);
  6946. lb_fill_bw = min(tmp, dfixed_trunc(b));
  6947. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  6948. b.full = dfixed_const(1000);
  6949. c.full = dfixed_const(lb_fill_bw);
  6950. b.full = dfixed_div(c, b);
  6951. a.full = dfixed_div(a, b);
  6952. line_fill_time = dfixed_trunc(a);
  6953. if (line_fill_time < wm->active_time)
  6954. return latency;
  6955. else
  6956. return latency + (line_fill_time - wm->active_time);
  6957. }
  6958. /**
  6959. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  6960. * average and available dram bandwidth
  6961. *
  6962. * @wm: watermark calculation data
  6963. *
  6964. * Check if the display average bandwidth fits in the display
  6965. * dram bandwidth (CIK).
  6966. * Used for display watermark bandwidth calculations
  6967. * Returns true if the display fits, false if not.
  6968. */
  6969. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6970. {
  6971. if (dce8_average_bandwidth(wm) <=
  6972. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  6973. return true;
  6974. else
  6975. return false;
  6976. }
  6977. /**
  6978. * dce8_average_bandwidth_vs_available_bandwidth - check
  6979. * average and available bandwidth
  6980. *
  6981. * @wm: watermark calculation data
  6982. *
  6983. * Check if the display average bandwidth fits in the display
  6984. * available bandwidth (CIK).
  6985. * Used for display watermark bandwidth calculations
  6986. * Returns true if the display fits, false if not.
  6987. */
  6988. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  6989. {
  6990. if (dce8_average_bandwidth(wm) <=
  6991. (dce8_available_bandwidth(wm) / wm->num_heads))
  6992. return true;
  6993. else
  6994. return false;
  6995. }
  6996. /**
  6997. * dce8_check_latency_hiding - check latency hiding
  6998. *
  6999. * @wm: watermark calculation data
  7000. *
  7001. * Check latency hiding (CIK).
  7002. * Used for display watermark bandwidth calculations
  7003. * Returns true if the display fits, false if not.
  7004. */
  7005. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7006. {
  7007. u32 lb_partitions = wm->lb_size / wm->src_width;
  7008. u32 line_time = wm->active_time + wm->blank_time;
  7009. u32 latency_tolerant_lines;
  7010. u32 latency_hiding;
  7011. fixed20_12 a;
  7012. a.full = dfixed_const(1);
  7013. if (wm->vsc.full > a.full)
  7014. latency_tolerant_lines = 1;
  7015. else {
  7016. if (lb_partitions <= (wm->vtaps + 1))
  7017. latency_tolerant_lines = 1;
  7018. else
  7019. latency_tolerant_lines = 2;
  7020. }
  7021. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7022. if (dce8_latency_watermark(wm) <= latency_hiding)
  7023. return true;
  7024. else
  7025. return false;
  7026. }
  7027. /**
  7028. * dce8_program_watermarks - program display watermarks
  7029. *
  7030. * @rdev: radeon_device pointer
  7031. * @radeon_crtc: the selected display controller
  7032. * @lb_size: line buffer size
  7033. * @num_heads: number of display controllers in use
  7034. *
  7035. * Calculate and program the display watermarks for the
  7036. * selected display controller (CIK).
  7037. */
  7038. static void dce8_program_watermarks(struct radeon_device *rdev,
  7039. struct radeon_crtc *radeon_crtc,
  7040. u32 lb_size, u32 num_heads)
  7041. {
  7042. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7043. struct dce8_wm_params wm_low, wm_high;
  7044. u32 pixel_period;
  7045. u32 line_time = 0;
  7046. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7047. u32 tmp, wm_mask;
  7048. if (radeon_crtc->base.enabled && num_heads && mode) {
  7049. pixel_period = 1000000 / (u32)mode->clock;
  7050. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7051. /* watermark for high clocks */
  7052. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7053. rdev->pm.dpm_enabled) {
  7054. wm_high.yclk =
  7055. radeon_dpm_get_mclk(rdev, false) * 10;
  7056. wm_high.sclk =
  7057. radeon_dpm_get_sclk(rdev, false) * 10;
  7058. } else {
  7059. wm_high.yclk = rdev->pm.current_mclk * 10;
  7060. wm_high.sclk = rdev->pm.current_sclk * 10;
  7061. }
  7062. wm_high.disp_clk = mode->clock;
  7063. wm_high.src_width = mode->crtc_hdisplay;
  7064. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7065. wm_high.blank_time = line_time - wm_high.active_time;
  7066. wm_high.interlaced = false;
  7067. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7068. wm_high.interlaced = true;
  7069. wm_high.vsc = radeon_crtc->vsc;
  7070. wm_high.vtaps = 1;
  7071. if (radeon_crtc->rmx_type != RMX_OFF)
  7072. wm_high.vtaps = 2;
  7073. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7074. wm_high.lb_size = lb_size;
  7075. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7076. wm_high.num_heads = num_heads;
  7077. /* set for high clocks */
  7078. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7079. /* possibly force display priority to high */
  7080. /* should really do this at mode validation time... */
  7081. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7082. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7083. !dce8_check_latency_hiding(&wm_high) ||
  7084. (rdev->disp_priority == 2)) {
  7085. DRM_DEBUG_KMS("force priority to high\n");
  7086. }
  7087. /* watermark for low clocks */
  7088. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7089. rdev->pm.dpm_enabled) {
  7090. wm_low.yclk =
  7091. radeon_dpm_get_mclk(rdev, true) * 10;
  7092. wm_low.sclk =
  7093. radeon_dpm_get_sclk(rdev, true) * 10;
  7094. } else {
  7095. wm_low.yclk = rdev->pm.current_mclk * 10;
  7096. wm_low.sclk = rdev->pm.current_sclk * 10;
  7097. }
  7098. wm_low.disp_clk = mode->clock;
  7099. wm_low.src_width = mode->crtc_hdisplay;
  7100. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7101. wm_low.blank_time = line_time - wm_low.active_time;
  7102. wm_low.interlaced = false;
  7103. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7104. wm_low.interlaced = true;
  7105. wm_low.vsc = radeon_crtc->vsc;
  7106. wm_low.vtaps = 1;
  7107. if (radeon_crtc->rmx_type != RMX_OFF)
  7108. wm_low.vtaps = 2;
  7109. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7110. wm_low.lb_size = lb_size;
  7111. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7112. wm_low.num_heads = num_heads;
  7113. /* set for low clocks */
  7114. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7115. /* possibly force display priority to high */
  7116. /* should really do this at mode validation time... */
  7117. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7118. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7119. !dce8_check_latency_hiding(&wm_low) ||
  7120. (rdev->disp_priority == 2)) {
  7121. DRM_DEBUG_KMS("force priority to high\n");
  7122. }
  7123. }
  7124. /* select wm A */
  7125. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7126. tmp = wm_mask;
  7127. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7128. tmp |= LATENCY_WATERMARK_MASK(1);
  7129. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7130. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7131. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7132. LATENCY_HIGH_WATERMARK(line_time)));
  7133. /* select wm B */
  7134. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7135. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7136. tmp |= LATENCY_WATERMARK_MASK(2);
  7137. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7138. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7139. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7140. LATENCY_HIGH_WATERMARK(line_time)));
  7141. /* restore original selection */
  7142. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7143. /* save values for DPM */
  7144. radeon_crtc->line_time = line_time;
  7145. radeon_crtc->wm_high = latency_watermark_a;
  7146. radeon_crtc->wm_low = latency_watermark_b;
  7147. }
  7148. /**
  7149. * dce8_bandwidth_update - program display watermarks
  7150. *
  7151. * @rdev: radeon_device pointer
  7152. *
  7153. * Calculate and program the display watermarks and line
  7154. * buffer allocation (CIK).
  7155. */
  7156. void dce8_bandwidth_update(struct radeon_device *rdev)
  7157. {
  7158. struct drm_display_mode *mode = NULL;
  7159. u32 num_heads = 0, lb_size;
  7160. int i;
  7161. radeon_update_display_priority(rdev);
  7162. for (i = 0; i < rdev->num_crtc; i++) {
  7163. if (rdev->mode_info.crtcs[i]->base.enabled)
  7164. num_heads++;
  7165. }
  7166. for (i = 0; i < rdev->num_crtc; i++) {
  7167. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7168. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7169. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7170. }
  7171. }
  7172. /**
  7173. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7174. *
  7175. * @rdev: radeon_device pointer
  7176. *
  7177. * Fetches a GPU clock counter snapshot (SI).
  7178. * Returns the 64 bit clock counter snapshot.
  7179. */
  7180. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7181. {
  7182. uint64_t clock;
  7183. mutex_lock(&rdev->gpu_clock_mutex);
  7184. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7185. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7186. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7187. mutex_unlock(&rdev->gpu_clock_mutex);
  7188. return clock;
  7189. }
  7190. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7191. u32 cntl_reg, u32 status_reg)
  7192. {
  7193. int r, i;
  7194. struct atom_clock_dividers dividers;
  7195. uint32_t tmp;
  7196. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7197. clock, false, &dividers);
  7198. if (r)
  7199. return r;
  7200. tmp = RREG32_SMC(cntl_reg);
  7201. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7202. tmp |= dividers.post_divider;
  7203. WREG32_SMC(cntl_reg, tmp);
  7204. for (i = 0; i < 100; i++) {
  7205. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7206. break;
  7207. mdelay(10);
  7208. }
  7209. if (i == 100)
  7210. return -ETIMEDOUT;
  7211. return 0;
  7212. }
  7213. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7214. {
  7215. int r = 0;
  7216. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7217. if (r)
  7218. return r;
  7219. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7220. return r;
  7221. }
  7222. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7223. {
  7224. struct pci_dev *root = rdev->pdev->bus->self;
  7225. int bridge_pos, gpu_pos;
  7226. u32 speed_cntl, mask, current_data_rate;
  7227. int ret, i;
  7228. u16 tmp16;
  7229. if (radeon_pcie_gen2 == 0)
  7230. return;
  7231. if (rdev->flags & RADEON_IS_IGP)
  7232. return;
  7233. if (!(rdev->flags & RADEON_IS_PCIE))
  7234. return;
  7235. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7236. if (ret != 0)
  7237. return;
  7238. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7239. return;
  7240. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7241. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7242. LC_CURRENT_DATA_RATE_SHIFT;
  7243. if (mask & DRM_PCIE_SPEED_80) {
  7244. if (current_data_rate == 2) {
  7245. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7246. return;
  7247. }
  7248. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7249. } else if (mask & DRM_PCIE_SPEED_50) {
  7250. if (current_data_rate == 1) {
  7251. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7252. return;
  7253. }
  7254. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7255. }
  7256. bridge_pos = pci_pcie_cap(root);
  7257. if (!bridge_pos)
  7258. return;
  7259. gpu_pos = pci_pcie_cap(rdev->pdev);
  7260. if (!gpu_pos)
  7261. return;
  7262. if (mask & DRM_PCIE_SPEED_80) {
  7263. /* re-try equalization if gen3 is not already enabled */
  7264. if (current_data_rate != 2) {
  7265. u16 bridge_cfg, gpu_cfg;
  7266. u16 bridge_cfg2, gpu_cfg2;
  7267. u32 max_lw, current_lw, tmp;
  7268. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7269. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7270. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7271. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7272. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7273. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7274. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7275. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7276. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7277. if (current_lw < max_lw) {
  7278. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7279. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7280. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7281. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7282. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7283. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7284. }
  7285. }
  7286. for (i = 0; i < 10; i++) {
  7287. /* check status */
  7288. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7289. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7290. break;
  7291. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7292. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7293. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7294. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7295. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7296. tmp |= LC_SET_QUIESCE;
  7297. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7298. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7299. tmp |= LC_REDO_EQ;
  7300. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7301. mdelay(100);
  7302. /* linkctl */
  7303. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7304. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7305. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7306. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7307. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7308. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7309. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7310. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7311. /* linkctl2 */
  7312. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7313. tmp16 &= ~((1 << 4) | (7 << 9));
  7314. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7315. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7316. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7317. tmp16 &= ~((1 << 4) | (7 << 9));
  7318. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7319. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7320. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7321. tmp &= ~LC_SET_QUIESCE;
  7322. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7323. }
  7324. }
  7325. }
  7326. /* set the link speed */
  7327. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7328. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7329. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7330. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7331. tmp16 &= ~0xf;
  7332. if (mask & DRM_PCIE_SPEED_80)
  7333. tmp16 |= 3; /* gen3 */
  7334. else if (mask & DRM_PCIE_SPEED_50)
  7335. tmp16 |= 2; /* gen2 */
  7336. else
  7337. tmp16 |= 1; /* gen1 */
  7338. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7339. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7340. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7341. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7342. for (i = 0; i < rdev->usec_timeout; i++) {
  7343. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7344. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7345. break;
  7346. udelay(1);
  7347. }
  7348. }
  7349. static void cik_program_aspm(struct radeon_device *rdev)
  7350. {
  7351. u32 data, orig;
  7352. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7353. bool disable_clkreq = false;
  7354. if (radeon_aspm == 0)
  7355. return;
  7356. /* XXX double check IGPs */
  7357. if (rdev->flags & RADEON_IS_IGP)
  7358. return;
  7359. if (!(rdev->flags & RADEON_IS_PCIE))
  7360. return;
  7361. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7362. data &= ~LC_XMIT_N_FTS_MASK;
  7363. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7364. if (orig != data)
  7365. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7366. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7367. data |= LC_GO_TO_RECOVERY;
  7368. if (orig != data)
  7369. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7370. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7371. data |= P_IGNORE_EDB_ERR;
  7372. if (orig != data)
  7373. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7374. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7375. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7376. data |= LC_PMI_TO_L1_DIS;
  7377. if (!disable_l0s)
  7378. data |= LC_L0S_INACTIVITY(7);
  7379. if (!disable_l1) {
  7380. data |= LC_L1_INACTIVITY(7);
  7381. data &= ~LC_PMI_TO_L1_DIS;
  7382. if (orig != data)
  7383. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7384. if (!disable_plloff_in_l1) {
  7385. bool clk_req_support;
  7386. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7387. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7388. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7389. if (orig != data)
  7390. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7391. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7392. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7393. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7394. if (orig != data)
  7395. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7396. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7397. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7398. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7399. if (orig != data)
  7400. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7401. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7402. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7403. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7404. if (orig != data)
  7405. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7406. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7407. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7408. data |= LC_DYN_LANES_PWR_STATE(3);
  7409. if (orig != data)
  7410. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7411. if (!disable_clkreq) {
  7412. struct pci_dev *root = rdev->pdev->bus->self;
  7413. u32 lnkcap;
  7414. clk_req_support = false;
  7415. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7416. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7417. clk_req_support = true;
  7418. } else {
  7419. clk_req_support = false;
  7420. }
  7421. if (clk_req_support) {
  7422. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7423. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7424. if (orig != data)
  7425. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7426. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7427. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7428. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7429. if (orig != data)
  7430. WREG32_SMC(THM_CLK_CNTL, data);
  7431. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7432. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7433. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7434. if (orig != data)
  7435. WREG32_SMC(MISC_CLK_CTRL, data);
  7436. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7437. data &= ~BCLK_AS_XCLK;
  7438. if (orig != data)
  7439. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7440. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7441. data &= ~FORCE_BIF_REFCLK_EN;
  7442. if (orig != data)
  7443. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7444. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7445. data &= ~MPLL_CLKOUT_SEL_MASK;
  7446. data |= MPLL_CLKOUT_SEL(4);
  7447. if (orig != data)
  7448. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7449. }
  7450. }
  7451. } else {
  7452. if (orig != data)
  7453. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7454. }
  7455. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7456. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7457. if (orig != data)
  7458. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7459. if (!disable_l0s) {
  7460. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7461. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7462. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7463. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7464. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7465. data &= ~LC_L0S_INACTIVITY_MASK;
  7466. if (orig != data)
  7467. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7468. }
  7469. }
  7470. }
  7471. }