mxcmmc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <asm/dma.h>
  34. #include <asm/irq.h>
  35. #include <asm/sizes.h>
  36. #include <mach/mmc.h>
  37. #ifdef CONFIG_ARCH_MX2
  38. #include <mach/dma-mx1-mx2.h>
  39. #define HAS_DMA
  40. #endif
  41. #define DRIVER_NAME "mxc-mmc"
  42. #define MMC_REG_STR_STP_CLK 0x00
  43. #define MMC_REG_STATUS 0x04
  44. #define MMC_REG_CLK_RATE 0x08
  45. #define MMC_REG_CMD_DAT_CONT 0x0C
  46. #define MMC_REG_RES_TO 0x10
  47. #define MMC_REG_READ_TO 0x14
  48. #define MMC_REG_BLK_LEN 0x18
  49. #define MMC_REG_NOB 0x1C
  50. #define MMC_REG_REV_NO 0x20
  51. #define MMC_REG_INT_CNTR 0x24
  52. #define MMC_REG_CMD 0x28
  53. #define MMC_REG_ARG 0x2C
  54. #define MMC_REG_RES_FIFO 0x34
  55. #define MMC_REG_BUFFER_ACCESS 0x38
  56. #define STR_STP_CLK_RESET (1 << 3)
  57. #define STR_STP_CLK_START_CLK (1 << 1)
  58. #define STR_STP_CLK_STOP_CLK (1 << 0)
  59. #define STATUS_CARD_INSERTION (1 << 31)
  60. #define STATUS_CARD_REMOVAL (1 << 30)
  61. #define STATUS_YBUF_EMPTY (1 << 29)
  62. #define STATUS_XBUF_EMPTY (1 << 28)
  63. #define STATUS_YBUF_FULL (1 << 27)
  64. #define STATUS_XBUF_FULL (1 << 26)
  65. #define STATUS_BUF_UND_RUN (1 << 25)
  66. #define STATUS_BUF_OVFL (1 << 24)
  67. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  68. #define STATUS_END_CMD_RESP (1 << 13)
  69. #define STATUS_WRITE_OP_DONE (1 << 12)
  70. #define STATUS_DATA_TRANS_DONE (1 << 11)
  71. #define STATUS_READ_OP_DONE (1 << 11)
  72. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  73. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  74. #define STATUS_BUF_READ_RDY (1 << 7)
  75. #define STATUS_BUF_WRITE_RDY (1 << 6)
  76. #define STATUS_RESP_CRC_ERR (1 << 5)
  77. #define STATUS_CRC_READ_ERR (1 << 3)
  78. #define STATUS_CRC_WRITE_ERR (1 << 2)
  79. #define STATUS_TIME_OUT_RESP (1 << 1)
  80. #define STATUS_TIME_OUT_READ (1 << 0)
  81. #define STATUS_ERR_MASK 0x2f
  82. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  83. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  84. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  85. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  86. #define CMD_DAT_CONT_INIT (1 << 7)
  87. #define CMD_DAT_CONT_WRITE (1 << 4)
  88. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  89. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  92. #define INT_SDIO_INT_WKP_EN (1 << 18)
  93. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  94. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  95. #define INT_CARD_INSERTION_EN (1 << 15)
  96. #define INT_CARD_REMOVAL_EN (1 << 14)
  97. #define INT_SDIO_IRQ_EN (1 << 13)
  98. #define INT_DAT0_EN (1 << 12)
  99. #define INT_BUF_READ_EN (1 << 4)
  100. #define INT_BUF_WRITE_EN (1 << 3)
  101. #define INT_END_CMD_RES_EN (1 << 2)
  102. #define INT_WRITE_OP_DONE_EN (1 << 1)
  103. #define INT_READ_OP_EN (1 << 0)
  104. struct mxcmci_host {
  105. struct mmc_host *mmc;
  106. struct resource *res;
  107. void __iomem *base;
  108. int irq;
  109. int detect_irq;
  110. int dma;
  111. int do_dma;
  112. unsigned int power_mode;
  113. struct imxmmc_platform_data *pdata;
  114. struct mmc_request *req;
  115. struct mmc_command *cmd;
  116. struct mmc_data *data;
  117. unsigned int dma_nents;
  118. unsigned int datasize;
  119. unsigned int dma_dir;
  120. u16 rev_no;
  121. unsigned int cmdat;
  122. struct clk *clk;
  123. int clock;
  124. struct work_struct datawork;
  125. };
  126. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  127. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  128. {
  129. return host->do_dma;
  130. }
  131. static void mxcmci_softreset(struct mxcmci_host *host)
  132. {
  133. int i;
  134. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  135. /* reset sequence */
  136. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  137. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  138. host->base + MMC_REG_STR_STP_CLK);
  139. for (i = 0; i < 8; i++)
  140. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  141. writew(0xff, host->base + MMC_REG_RES_TO);
  142. }
  143. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  144. {
  145. unsigned int nob = data->blocks;
  146. unsigned int blksz = data->blksz;
  147. unsigned int datasize = nob * blksz;
  148. #ifdef HAS_DMA
  149. struct scatterlist *sg;
  150. int i;
  151. int ret;
  152. #endif
  153. if (data->flags & MMC_DATA_STREAM)
  154. nob = 0xffff;
  155. host->data = data;
  156. data->bytes_xfered = 0;
  157. writew(nob, host->base + MMC_REG_NOB);
  158. writew(blksz, host->base + MMC_REG_BLK_LEN);
  159. host->datasize = datasize;
  160. #ifdef HAS_DMA
  161. for_each_sg(data->sg, sg, data->sg_len, i) {
  162. if (sg->offset & 3 || sg->length & 3) {
  163. host->do_dma = 0;
  164. return 0;
  165. }
  166. }
  167. if (data->flags & MMC_DATA_READ) {
  168. host->dma_dir = DMA_FROM_DEVICE;
  169. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  170. data->sg_len, host->dma_dir);
  171. ret = imx_dma_setup_sg(host->dma, data->sg, host->dma_nents,
  172. datasize,
  173. host->res->start + MMC_REG_BUFFER_ACCESS,
  174. DMA_MODE_READ);
  175. } else {
  176. host->dma_dir = DMA_TO_DEVICE;
  177. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  178. data->sg_len, host->dma_dir);
  179. ret = imx_dma_setup_sg(host->dma, data->sg, host->dma_nents,
  180. datasize,
  181. host->res->start + MMC_REG_BUFFER_ACCESS,
  182. DMA_MODE_WRITE);
  183. }
  184. if (ret) {
  185. dev_err(mmc_dev(host->mmc), "failed to setup DMA : %d\n", ret);
  186. return ret;
  187. }
  188. wmb();
  189. imx_dma_enable(host->dma);
  190. #endif /* HAS_DMA */
  191. return 0;
  192. }
  193. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  194. unsigned int cmdat)
  195. {
  196. WARN_ON(host->cmd != NULL);
  197. host->cmd = cmd;
  198. switch (mmc_resp_type(cmd)) {
  199. case MMC_RSP_R1: /* short CRC, OPCODE */
  200. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  201. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  202. break;
  203. case MMC_RSP_R2: /* long 136 bit + CRC */
  204. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  205. break;
  206. case MMC_RSP_R3: /* short */
  207. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  208. break;
  209. case MMC_RSP_NONE:
  210. break;
  211. default:
  212. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  213. mmc_resp_type(cmd));
  214. cmd->error = -EINVAL;
  215. return -EINVAL;
  216. }
  217. if (mxcmci_use_dma(host))
  218. writel(INT_READ_OP_EN | INT_WRITE_OP_DONE_EN |
  219. INT_END_CMD_RES_EN,
  220. host->base + MMC_REG_INT_CNTR);
  221. else
  222. writel(INT_END_CMD_RES_EN, host->base + MMC_REG_INT_CNTR);
  223. writew(cmd->opcode, host->base + MMC_REG_CMD);
  224. writel(cmd->arg, host->base + MMC_REG_ARG);
  225. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  226. return 0;
  227. }
  228. static void mxcmci_finish_request(struct mxcmci_host *host,
  229. struct mmc_request *req)
  230. {
  231. writel(0, host->base + MMC_REG_INT_CNTR);
  232. host->req = NULL;
  233. host->cmd = NULL;
  234. host->data = NULL;
  235. mmc_request_done(host->mmc, req);
  236. }
  237. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  238. {
  239. struct mmc_data *data = host->data;
  240. int data_error;
  241. #ifdef HAS_DMA
  242. if (mxcmci_use_dma(host)) {
  243. imx_dma_disable(host->dma);
  244. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  245. host->dma_dir);
  246. }
  247. #endif
  248. if (stat & STATUS_ERR_MASK) {
  249. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  250. stat);
  251. if (stat & STATUS_CRC_READ_ERR) {
  252. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  253. data->error = -EILSEQ;
  254. } else if (stat & STATUS_CRC_WRITE_ERR) {
  255. u32 err_code = (stat >> 9) & 0x3;
  256. if (err_code == 2) { /* No CRC response */
  257. dev_err(mmc_dev(host->mmc),
  258. "%s: No CRC -ETIMEDOUT\n", __func__);
  259. data->error = -ETIMEDOUT;
  260. } else {
  261. dev_err(mmc_dev(host->mmc),
  262. "%s: -EILSEQ\n", __func__);
  263. data->error = -EILSEQ;
  264. }
  265. } else if (stat & STATUS_TIME_OUT_READ) {
  266. dev_err(mmc_dev(host->mmc),
  267. "%s: read -ETIMEDOUT\n", __func__);
  268. data->error = -ETIMEDOUT;
  269. } else {
  270. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  271. data->error = -EIO;
  272. }
  273. } else {
  274. data->bytes_xfered = host->datasize;
  275. }
  276. data_error = data->error;
  277. host->data = NULL;
  278. return data_error;
  279. }
  280. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  281. {
  282. struct mmc_command *cmd = host->cmd;
  283. int i;
  284. u32 a, b, c;
  285. if (!cmd)
  286. return;
  287. if (stat & STATUS_TIME_OUT_RESP) {
  288. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  289. cmd->error = -ETIMEDOUT;
  290. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  291. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  292. cmd->error = -EILSEQ;
  293. }
  294. if (cmd->flags & MMC_RSP_PRESENT) {
  295. if (cmd->flags & MMC_RSP_136) {
  296. for (i = 0; i < 4; i++) {
  297. a = readw(host->base + MMC_REG_RES_FIFO);
  298. b = readw(host->base + MMC_REG_RES_FIFO);
  299. cmd->resp[i] = a << 16 | b;
  300. }
  301. } else {
  302. a = readw(host->base + MMC_REG_RES_FIFO);
  303. b = readw(host->base + MMC_REG_RES_FIFO);
  304. c = readw(host->base + MMC_REG_RES_FIFO);
  305. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  306. }
  307. }
  308. }
  309. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  310. {
  311. u32 stat;
  312. unsigned long timeout = jiffies + HZ;
  313. do {
  314. stat = readl(host->base + MMC_REG_STATUS);
  315. if (stat & STATUS_ERR_MASK)
  316. return stat;
  317. if (time_after(jiffies, timeout)) {
  318. mxcmci_softreset(host);
  319. mxcmci_set_clk_rate(host, host->clock);
  320. return STATUS_TIME_OUT_READ;
  321. }
  322. if (stat & mask)
  323. return 0;
  324. cpu_relax();
  325. } while (1);
  326. }
  327. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  328. {
  329. unsigned int stat;
  330. u32 *buf = _buf;
  331. while (bytes > 3) {
  332. stat = mxcmci_poll_status(host,
  333. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  334. if (stat)
  335. return stat;
  336. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  337. bytes -= 4;
  338. }
  339. if (bytes) {
  340. u8 *b = (u8 *)buf;
  341. u32 tmp;
  342. stat = mxcmci_poll_status(host,
  343. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  344. if (stat)
  345. return stat;
  346. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  347. memcpy(b, &tmp, bytes);
  348. }
  349. return 0;
  350. }
  351. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  352. {
  353. unsigned int stat;
  354. u32 *buf = _buf;
  355. while (bytes > 3) {
  356. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  357. if (stat)
  358. return stat;
  359. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  360. bytes -= 4;
  361. }
  362. if (bytes) {
  363. u8 *b = (u8 *)buf;
  364. u32 tmp;
  365. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  366. if (stat)
  367. return stat;
  368. memcpy(&tmp, b, bytes);
  369. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  370. }
  371. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  372. if (stat)
  373. return stat;
  374. return 0;
  375. }
  376. static int mxcmci_transfer_data(struct mxcmci_host *host)
  377. {
  378. struct mmc_data *data = host->req->data;
  379. struct scatterlist *sg;
  380. int stat, i;
  381. host->data = data;
  382. host->datasize = 0;
  383. if (data->flags & MMC_DATA_READ) {
  384. for_each_sg(data->sg, sg, data->sg_len, i) {
  385. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  386. if (stat)
  387. return stat;
  388. host->datasize += sg->length;
  389. }
  390. } else {
  391. for_each_sg(data->sg, sg, data->sg_len, i) {
  392. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  393. if (stat)
  394. return stat;
  395. host->datasize += sg->length;
  396. }
  397. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  398. if (stat)
  399. return stat;
  400. }
  401. return 0;
  402. }
  403. static void mxcmci_datawork(struct work_struct *work)
  404. {
  405. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  406. datawork);
  407. int datastat = mxcmci_transfer_data(host);
  408. mxcmci_finish_data(host, datastat);
  409. if (host->req->stop) {
  410. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  411. mxcmci_finish_request(host, host->req);
  412. return;
  413. }
  414. } else {
  415. mxcmci_finish_request(host, host->req);
  416. }
  417. }
  418. #ifdef HAS_DMA
  419. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  420. {
  421. struct mmc_data *data = host->data;
  422. int data_error;
  423. if (!data)
  424. return;
  425. data_error = mxcmci_finish_data(host, stat);
  426. mxcmci_read_response(host, stat);
  427. host->cmd = NULL;
  428. if (host->req->stop) {
  429. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  430. mxcmci_finish_request(host, host->req);
  431. return;
  432. }
  433. } else {
  434. mxcmci_finish_request(host, host->req);
  435. }
  436. }
  437. #endif /* HAS_DMA */
  438. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  439. {
  440. mxcmci_read_response(host, stat);
  441. host->cmd = NULL;
  442. if (!host->data && host->req) {
  443. mxcmci_finish_request(host, host->req);
  444. return;
  445. }
  446. /* For the DMA case the DMA engine handles the data transfer
  447. * automatically. For non DMA we have to do it ourselves.
  448. * Don't do it in interrupt context though.
  449. */
  450. if (!mxcmci_use_dma(host) && host->data)
  451. schedule_work(&host->datawork);
  452. }
  453. static irqreturn_t mxcmci_irq(int irq, void *devid)
  454. {
  455. struct mxcmci_host *host = devid;
  456. u32 stat;
  457. stat = readl(host->base + MMC_REG_STATUS);
  458. writel(stat, host->base + MMC_REG_STATUS);
  459. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  460. if (stat & STATUS_END_CMD_RESP)
  461. mxcmci_cmd_done(host, stat);
  462. #ifdef HAS_DMA
  463. if (mxcmci_use_dma(host) &&
  464. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  465. mxcmci_data_done(host, stat);
  466. #endif
  467. return IRQ_HANDLED;
  468. }
  469. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  470. {
  471. struct mxcmci_host *host = mmc_priv(mmc);
  472. unsigned int cmdat = host->cmdat;
  473. int error;
  474. WARN_ON(host->req != NULL);
  475. host->req = req;
  476. host->cmdat &= ~CMD_DAT_CONT_INIT;
  477. #ifdef HAS_DMA
  478. host->do_dma = 1;
  479. #endif
  480. if (req->data) {
  481. error = mxcmci_setup_data(host, req->data);
  482. if (error) {
  483. req->cmd->error = error;
  484. goto out;
  485. }
  486. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  487. if (req->data->flags & MMC_DATA_WRITE)
  488. cmdat |= CMD_DAT_CONT_WRITE;
  489. }
  490. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  491. out:
  492. if (error)
  493. mxcmci_finish_request(host, req);
  494. }
  495. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  496. {
  497. unsigned int divider;
  498. int prescaler = 0;
  499. unsigned int clk_in = clk_get_rate(host->clk);
  500. while (prescaler <= 0x800) {
  501. for (divider = 1; divider <= 0xF; divider++) {
  502. int x;
  503. x = (clk_in / (divider + 1));
  504. if (prescaler)
  505. x /= (prescaler * 2);
  506. if (x <= clk_ios)
  507. break;
  508. }
  509. if (divider < 0x10)
  510. break;
  511. if (prescaler == 0)
  512. prescaler = 1;
  513. else
  514. prescaler <<= 1;
  515. }
  516. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  517. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  518. prescaler, divider, clk_in, clk_ios);
  519. }
  520. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  521. {
  522. struct mxcmci_host *host = mmc_priv(mmc);
  523. #ifdef HAS_DMA
  524. unsigned int blen;
  525. /*
  526. * use burstlen of 64 in 4 bit mode (--> reg value 0)
  527. * use burstlen of 16 in 1 bit mode (--> reg value 16)
  528. */
  529. if (ios->bus_width == MMC_BUS_WIDTH_4)
  530. blen = 0;
  531. else
  532. blen = 16;
  533. imx_dma_config_burstlen(host->dma, blen);
  534. #endif
  535. if (ios->bus_width == MMC_BUS_WIDTH_4)
  536. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  537. else
  538. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  539. if (host->power_mode != ios->power_mode) {
  540. if (host->pdata && host->pdata->setpower)
  541. host->pdata->setpower(mmc_dev(mmc), ios->vdd);
  542. host->power_mode = ios->power_mode;
  543. if (ios->power_mode == MMC_POWER_ON)
  544. host->cmdat |= CMD_DAT_CONT_INIT;
  545. }
  546. if (ios->clock) {
  547. mxcmci_set_clk_rate(host, ios->clock);
  548. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  549. } else {
  550. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  551. }
  552. host->clock = ios->clock;
  553. }
  554. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  555. {
  556. struct mmc_host *mmc = data;
  557. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  558. mmc_detect_change(mmc, msecs_to_jiffies(250));
  559. return IRQ_HANDLED;
  560. }
  561. static int mxcmci_get_ro(struct mmc_host *mmc)
  562. {
  563. struct mxcmci_host *host = mmc_priv(mmc);
  564. if (host->pdata && host->pdata->get_ro)
  565. return !!host->pdata->get_ro(mmc_dev(mmc));
  566. /*
  567. * Board doesn't support read only detection; let the mmc core
  568. * decide what to do.
  569. */
  570. return -ENOSYS;
  571. }
  572. static const struct mmc_host_ops mxcmci_ops = {
  573. .request = mxcmci_request,
  574. .set_ios = mxcmci_set_ios,
  575. .get_ro = mxcmci_get_ro,
  576. };
  577. static int mxcmci_probe(struct platform_device *pdev)
  578. {
  579. struct mmc_host *mmc;
  580. struct mxcmci_host *host = NULL;
  581. struct resource *iores, *r;
  582. int ret = 0, irq;
  583. printk(KERN_INFO "i.MX SDHC driver\n");
  584. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  585. irq = platform_get_irq(pdev, 0);
  586. if (!iores || irq < 0)
  587. return -EINVAL;
  588. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  589. if (!r)
  590. return -EBUSY;
  591. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  592. if (!mmc) {
  593. ret = -ENOMEM;
  594. goto out_release_mem;
  595. }
  596. mmc->ops = &mxcmci_ops;
  597. mmc->caps = MMC_CAP_4_BIT_DATA;
  598. /* MMC core transfer sizes tunable parameters */
  599. mmc->max_hw_segs = 64;
  600. mmc->max_phys_segs = 64;
  601. mmc->max_blk_size = 2048;
  602. mmc->max_blk_count = 65535;
  603. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  604. mmc->max_seg_size = mmc->max_req_size;
  605. host = mmc_priv(mmc);
  606. host->base = ioremap(r->start, resource_size(r));
  607. if (!host->base) {
  608. ret = -ENOMEM;
  609. goto out_free;
  610. }
  611. host->mmc = mmc;
  612. host->pdata = pdev->dev.platform_data;
  613. if (host->pdata && host->pdata->ocr_avail)
  614. mmc->ocr_avail = host->pdata->ocr_avail;
  615. else
  616. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  617. host->res = r;
  618. host->irq = irq;
  619. host->clk = clk_get(&pdev->dev, NULL);
  620. if (IS_ERR(host->clk)) {
  621. ret = PTR_ERR(host->clk);
  622. goto out_iounmap;
  623. }
  624. clk_enable(host->clk);
  625. mxcmci_softreset(host);
  626. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  627. if (host->rev_no != 0x400) {
  628. ret = -ENODEV;
  629. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  630. host->rev_no);
  631. goto out_clk_put;
  632. }
  633. mmc->f_min = clk_get_rate(host->clk) >> 16;
  634. mmc->f_max = clk_get_rate(host->clk) >> 1;
  635. /* recommended in data sheet */
  636. writew(0x2db4, host->base + MMC_REG_READ_TO);
  637. writel(0, host->base + MMC_REG_INT_CNTR);
  638. #ifdef HAS_DMA
  639. host->dma = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_LOW);
  640. if (host->dma < 0) {
  641. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  642. ret = -EBUSY;
  643. goto out_clk_put;
  644. }
  645. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  646. if (!r) {
  647. ret = -EINVAL;
  648. goto out_free_dma;
  649. }
  650. ret = imx_dma_config_channel(host->dma,
  651. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_FIFO,
  652. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR,
  653. r->start, 0);
  654. if (ret) {
  655. dev_err(mmc_dev(host->mmc), "failed to config DMA channel\n");
  656. goto out_free_dma;
  657. }
  658. #endif
  659. INIT_WORK(&host->datawork, mxcmci_datawork);
  660. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  661. if (ret)
  662. goto out_free_dma;
  663. platform_set_drvdata(pdev, mmc);
  664. if (host->pdata && host->pdata->init) {
  665. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  666. host->mmc);
  667. if (ret)
  668. goto out_free_irq;
  669. }
  670. mmc_add_host(mmc);
  671. return 0;
  672. out_free_irq:
  673. free_irq(host->irq, host);
  674. out_free_dma:
  675. #ifdef HAS_DMA
  676. imx_dma_free(host->dma);
  677. #endif
  678. out_clk_put:
  679. clk_disable(host->clk);
  680. clk_put(host->clk);
  681. out_iounmap:
  682. iounmap(host->base);
  683. out_free:
  684. mmc_free_host(mmc);
  685. out_release_mem:
  686. release_mem_region(iores->start, resource_size(iores));
  687. return ret;
  688. }
  689. static int mxcmci_remove(struct platform_device *pdev)
  690. {
  691. struct mmc_host *mmc = platform_get_drvdata(pdev);
  692. struct mxcmci_host *host = mmc_priv(mmc);
  693. platform_set_drvdata(pdev, NULL);
  694. mmc_remove_host(mmc);
  695. if (host->pdata && host->pdata->exit)
  696. host->pdata->exit(&pdev->dev, mmc);
  697. free_irq(host->irq, host);
  698. iounmap(host->base);
  699. #ifdef HAS_DMA
  700. imx_dma_free(host->dma);
  701. #endif
  702. clk_disable(host->clk);
  703. clk_put(host->clk);
  704. release_mem_region(host->res->start, resource_size(host->res));
  705. release_resource(host->res);
  706. mmc_free_host(mmc);
  707. return 0;
  708. }
  709. #ifdef CONFIG_PM
  710. static int mxcmci_suspend(struct platform_device *dev, pm_message_t state)
  711. {
  712. struct mmc_host *mmc = platform_get_drvdata(dev);
  713. int ret = 0;
  714. if (mmc)
  715. ret = mmc_suspend_host(mmc, state);
  716. return ret;
  717. }
  718. static int mxcmci_resume(struct platform_device *dev)
  719. {
  720. struct mmc_host *mmc = platform_get_drvdata(dev);
  721. struct mxcmci_host *host;
  722. int ret = 0;
  723. if (mmc) {
  724. host = mmc_priv(mmc);
  725. ret = mmc_resume_host(mmc);
  726. }
  727. return ret;
  728. }
  729. #else
  730. #define mxcmci_suspend NULL
  731. #define mxcmci_resume NULL
  732. #endif /* CONFIG_PM */
  733. static struct platform_driver mxcmci_driver = {
  734. .probe = mxcmci_probe,
  735. .remove = mxcmci_remove,
  736. .suspend = mxcmci_suspend,
  737. .resume = mxcmci_resume,
  738. .driver = {
  739. .name = DRIVER_NAME,
  740. .owner = THIS_MODULE,
  741. }
  742. };
  743. static int __init mxcmci_init(void)
  744. {
  745. return platform_driver_register(&mxcmci_driver);
  746. }
  747. static void __exit mxcmci_exit(void)
  748. {
  749. platform_driver_unregister(&mxcmci_driver);
  750. }
  751. module_init(mxcmci_init);
  752. module_exit(mxcmci_exit);
  753. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  754. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  755. MODULE_LICENSE("GPL");
  756. MODULE_ALIAS("platform:imx-mmc");