irq.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /* arch/arm/plat-s5pc1xx/irq.c
  2. *
  3. * Copyright 2009 Samsung Electronics Co.
  4. * Byungho Min <bhmin@samsung.com>
  5. *
  6. * S5PC1XX - Interrupt handling
  7. *
  8. * Based on plat-s3c64xx/irq.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/io.h>
  18. #include <asm/hardware/vic.h>
  19. #include <mach/map.h>
  20. #include <plat/irq-vic-timer.h>
  21. #include <plat/cpu.h>
  22. struct uart_irq {
  23. void __iomem *regs;
  24. unsigned int base_irq;
  25. unsigned int parent_irq;
  26. };
  27. /* Note, we make use of the fact that the parent IRQs, IRQ_UART[0..3]
  28. * are consecutive when looking up the interrupt in the demux routines.
  29. */
  30. static struct uart_irq uart_irqs[] = {
  31. [0] = {
  32. .regs = (void *)S3C_VA_UART0,
  33. .base_irq = IRQ_S3CUART_BASE0,
  34. .parent_irq = IRQ_UART0,
  35. },
  36. [1] = {
  37. .regs = (void *)S3C_VA_UART1,
  38. .base_irq = IRQ_S3CUART_BASE1,
  39. .parent_irq = IRQ_UART1,
  40. },
  41. [2] = {
  42. .regs = (void *)S3C_VA_UART2,
  43. .base_irq = IRQ_S3CUART_BASE2,
  44. .parent_irq = IRQ_UART2,
  45. },
  46. [3] = {
  47. .regs = (void *)S3C_VA_UART3,
  48. .base_irq = IRQ_S3CUART_BASE3,
  49. .parent_irq = IRQ_UART3,
  50. },
  51. };
  52. static inline void __iomem *s3c_irq_uart_base(unsigned int irq)
  53. {
  54. struct uart_irq *uirq = get_irq_chip_data(irq);
  55. return uirq->regs;
  56. }
  57. static inline unsigned int s3c_irq_uart_bit(unsigned int irq)
  58. {
  59. return irq & 3;
  60. }
  61. /* UART interrupt registers, not worth adding to seperate include header */
  62. #define S3C64XX_UINTP 0x30
  63. #define S3C64XX_UINTSP 0x34
  64. #define S3C64XX_UINTM 0x38
  65. static void s3c_irq_uart_mask(unsigned int irq)
  66. {
  67. void __iomem *regs = s3c_irq_uart_base(irq);
  68. unsigned int bit = s3c_irq_uart_bit(irq);
  69. u32 reg;
  70. reg = __raw_readl(regs + S3C64XX_UINTM);
  71. reg |= (1 << bit);
  72. __raw_writel(reg, regs + S3C64XX_UINTM);
  73. }
  74. static void s3c_irq_uart_maskack(unsigned int irq)
  75. {
  76. void __iomem *regs = s3c_irq_uart_base(irq);
  77. unsigned int bit = s3c_irq_uart_bit(irq);
  78. u32 reg;
  79. reg = __raw_readl(regs + S3C64XX_UINTM);
  80. reg |= (1 << bit);
  81. __raw_writel(reg, regs + S3C64XX_UINTM);
  82. __raw_writel(1 << bit, regs + S3C64XX_UINTP);
  83. }
  84. static void s3c_irq_uart_unmask(unsigned int irq)
  85. {
  86. void __iomem *regs = s3c_irq_uart_base(irq);
  87. unsigned int bit = s3c_irq_uart_bit(irq);
  88. u32 reg;
  89. reg = __raw_readl(regs + S3C64XX_UINTM);
  90. reg &= ~(1 << bit);
  91. __raw_writel(reg, regs + S3C64XX_UINTM);
  92. }
  93. static void s3c_irq_uart_ack(unsigned int irq)
  94. {
  95. void __iomem *regs = s3c_irq_uart_base(irq);
  96. unsigned int bit = s3c_irq_uart_bit(irq);
  97. __raw_writel(1 << bit, regs + S3C64XX_UINTP);
  98. }
  99. static void s3c_irq_demux_uart(unsigned int irq, struct irq_desc *desc)
  100. {
  101. struct uart_irq *uirq = &uart_irqs[irq - IRQ_UART0];
  102. u32 pend = __raw_readl(uirq->regs + S3C64XX_UINTP);
  103. int base = uirq->base_irq;
  104. if (pend & (1 << 0))
  105. generic_handle_irq(base);
  106. if (pend & (1 << 1))
  107. generic_handle_irq(base + 1);
  108. if (pend & (1 << 2))
  109. generic_handle_irq(base + 2);
  110. if (pend & (1 << 3))
  111. generic_handle_irq(base + 3);
  112. }
  113. static struct irq_chip s3c_irq_uart = {
  114. .name = "s3c-uart",
  115. .mask = s3c_irq_uart_mask,
  116. .unmask = s3c_irq_uart_unmask,
  117. .mask_ack = s3c_irq_uart_maskack,
  118. .ack = s3c_irq_uart_ack,
  119. };
  120. static void __init s5pc1xx_uart_irq(struct uart_irq *uirq)
  121. {
  122. void __iomem *reg_base = uirq->regs;
  123. unsigned int irq;
  124. int offs;
  125. /* mask all interrupts at the start. */
  126. __raw_writel(0xf, reg_base + S3C64XX_UINTM);
  127. for (offs = 0; offs < 3; offs++) {
  128. irq = uirq->base_irq + offs;
  129. set_irq_chip(irq, &s3c_irq_uart);
  130. set_irq_chip_data(irq, uirq);
  131. set_irq_handler(irq, handle_level_irq);
  132. set_irq_flags(irq, IRQF_VALID);
  133. }
  134. set_irq_chained_handler(uirq->parent_irq, s3c_irq_demux_uart);
  135. }
  136. void __init s5pc1xx_init_irq(u32 *vic_valid, int num)
  137. {
  138. int i;
  139. int uart;
  140. printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
  141. /* initialise the pair of VICs */
  142. for (i = 0; i < num; i++)
  143. vic_init((void *)S5PC1XX_VA_VIC(i), S3C_IRQ(i * S3C_IRQ_OFFSET),
  144. vic_valid[i], 0);
  145. /* add the timer sub-irqs */
  146. s3c_init_vic_timer_irq(IRQ_TIMER0_VIC, IRQ_TIMER0);
  147. s3c_init_vic_timer_irq(IRQ_TIMER1_VIC, IRQ_TIMER1);
  148. s3c_init_vic_timer_irq(IRQ_TIMER2_VIC, IRQ_TIMER2);
  149. s3c_init_vic_timer_irq(IRQ_TIMER3_VIC, IRQ_TIMER3);
  150. s3c_init_vic_timer_irq(IRQ_TIMER4_VIC, IRQ_TIMER4);
  151. for (uart = 0; uart < ARRAY_SIZE(uart_irqs); uart++)
  152. s5pc1xx_uart_irq(&uart_irqs[uart]);
  153. }