i915_drv.h 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. };
  91. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  92. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  93. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  94. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  95. enum hpd_pin {
  96. HPD_NONE = 0,
  97. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  98. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  99. HPD_CRT,
  100. HPD_SDVO_B,
  101. HPD_SDVO_C,
  102. HPD_PORT_B,
  103. HPD_PORT_C,
  104. HPD_PORT_D,
  105. HPD_NUM_PINS
  106. };
  107. #define I915_GEM_GPU_DOMAINS \
  108. (I915_GEM_DOMAIN_RENDER | \
  109. I915_GEM_DOMAIN_SAMPLER | \
  110. I915_GEM_DOMAIN_COMMAND | \
  111. I915_GEM_DOMAIN_INSTRUCTION | \
  112. I915_GEM_DOMAIN_VERTEX)
  113. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  114. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  115. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  116. if ((intel_encoder)->base.crtc == (__crtc))
  117. enum intel_dpll_id {
  118. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  119. /* real shared dpll ids must be >= 0 */
  120. DPLL_ID_PCH_PLL_A,
  121. DPLL_ID_PCH_PLL_B,
  122. };
  123. #define I915_NUM_PLLS 2
  124. struct intel_shared_dpll {
  125. int refcount; /* count of number of CRTCs sharing this PLL */
  126. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  127. bool on; /* is the PLL actually active? Disabled during modeset */
  128. const char *name;
  129. /* should match the index in the dev_priv->shared_dplls array */
  130. enum intel_dpll_id id;
  131. int pll_reg;
  132. int fp0_reg;
  133. int fp1_reg;
  134. };
  135. /* Used by dp and fdi links */
  136. struct intel_link_m_n {
  137. uint32_t tu;
  138. uint32_t gmch_m;
  139. uint32_t gmch_n;
  140. uint32_t link_m;
  141. uint32_t link_n;
  142. };
  143. void intel_link_compute_m_n(int bpp, int nlanes,
  144. int pixel_clock, int link_clock,
  145. struct intel_link_m_n *m_n);
  146. struct intel_ddi_plls {
  147. int spll_refcount;
  148. int wrpll1_refcount;
  149. int wrpll2_refcount;
  150. };
  151. /* Interface history:
  152. *
  153. * 1.1: Original.
  154. * 1.2: Add Power Management
  155. * 1.3: Add vblank support
  156. * 1.4: Fix cmdbuffer path, add heap destroy
  157. * 1.5: Add vblank pipe configuration
  158. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  159. * - Support vertical blank on secondary display pipe
  160. */
  161. #define DRIVER_MAJOR 1
  162. #define DRIVER_MINOR 6
  163. #define DRIVER_PATCHLEVEL 0
  164. #define WATCH_COHERENCY 0
  165. #define WATCH_LISTS 0
  166. #define WATCH_GTT 0
  167. #define I915_GEM_PHYS_CURSOR_0 1
  168. #define I915_GEM_PHYS_CURSOR_1 2
  169. #define I915_GEM_PHYS_OVERLAY_REGS 3
  170. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  171. struct drm_i915_gem_phys_object {
  172. int id;
  173. struct page **page_list;
  174. drm_dma_handle_t *handle;
  175. struct drm_i915_gem_object *cur_obj;
  176. };
  177. struct opregion_header;
  178. struct opregion_acpi;
  179. struct opregion_swsci;
  180. struct opregion_asle;
  181. struct drm_i915_private;
  182. struct intel_opregion {
  183. struct opregion_header __iomem *header;
  184. struct opregion_acpi __iomem *acpi;
  185. struct opregion_swsci __iomem *swsci;
  186. struct opregion_asle __iomem *asle;
  187. void __iomem *vbt;
  188. u32 __iomem *lid_state;
  189. };
  190. #define OPREGION_SIZE (8*1024)
  191. struct intel_overlay;
  192. struct intel_overlay_error_state;
  193. struct drm_i915_master_private {
  194. drm_local_map_t *sarea;
  195. struct _drm_i915_sarea *sarea_priv;
  196. };
  197. #define I915_FENCE_REG_NONE -1
  198. #define I915_MAX_NUM_FENCES 32
  199. /* 32 fences + sign bit for FENCE_REG_NONE */
  200. #define I915_MAX_NUM_FENCE_BITS 6
  201. struct drm_i915_fence_reg {
  202. struct list_head lru_list;
  203. struct drm_i915_gem_object *obj;
  204. int pin_count;
  205. };
  206. struct sdvo_device_mapping {
  207. u8 initialized;
  208. u8 dvo_port;
  209. u8 slave_addr;
  210. u8 dvo_wiring;
  211. u8 i2c_pin;
  212. u8 ddc_pin;
  213. };
  214. struct intel_display_error_state;
  215. struct drm_i915_error_state {
  216. struct kref ref;
  217. u32 eir;
  218. u32 pgtbl_er;
  219. u32 ier;
  220. u32 ccid;
  221. u32 derrmr;
  222. u32 forcewake;
  223. bool waiting[I915_NUM_RINGS];
  224. u32 pipestat[I915_MAX_PIPES];
  225. u32 tail[I915_NUM_RINGS];
  226. u32 head[I915_NUM_RINGS];
  227. u32 ctl[I915_NUM_RINGS];
  228. u32 ipeir[I915_NUM_RINGS];
  229. u32 ipehr[I915_NUM_RINGS];
  230. u32 instdone[I915_NUM_RINGS];
  231. u32 acthd[I915_NUM_RINGS];
  232. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  233. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  234. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  235. /* our own tracking of ring head and tail */
  236. u32 cpu_ring_head[I915_NUM_RINGS];
  237. u32 cpu_ring_tail[I915_NUM_RINGS];
  238. u32 error; /* gen6+ */
  239. u32 err_int; /* gen7 */
  240. u32 instpm[I915_NUM_RINGS];
  241. u32 instps[I915_NUM_RINGS];
  242. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  243. u32 seqno[I915_NUM_RINGS];
  244. u64 bbaddr;
  245. u32 fault_reg[I915_NUM_RINGS];
  246. u32 done_reg;
  247. u32 faddr[I915_NUM_RINGS];
  248. u64 fence[I915_MAX_NUM_FENCES];
  249. struct timeval time;
  250. struct drm_i915_error_ring {
  251. struct drm_i915_error_object {
  252. int page_count;
  253. u32 gtt_offset;
  254. u32 *pages[0];
  255. } *ringbuffer, *batchbuffer, *ctx;
  256. struct drm_i915_error_request {
  257. long jiffies;
  258. u32 seqno;
  259. u32 tail;
  260. } *requests;
  261. int num_requests;
  262. } ring[I915_NUM_RINGS];
  263. struct drm_i915_error_buffer {
  264. u32 size;
  265. u32 name;
  266. u32 rseqno, wseqno;
  267. u32 gtt_offset;
  268. u32 read_domains;
  269. u32 write_domain;
  270. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  271. s32 pinned:2;
  272. u32 tiling:2;
  273. u32 dirty:1;
  274. u32 purgeable:1;
  275. s32 ring:4;
  276. u32 cache_level:2;
  277. } *active_bo, *pinned_bo;
  278. u32 active_bo_count, pinned_bo_count;
  279. struct intel_overlay_error_state *overlay;
  280. struct intel_display_error_state *display;
  281. };
  282. struct intel_crtc_config;
  283. struct intel_crtc;
  284. struct intel_limit;
  285. struct dpll;
  286. struct drm_i915_display_funcs {
  287. bool (*fbc_enabled)(struct drm_device *dev);
  288. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  289. void (*disable_fbc)(struct drm_device *dev);
  290. int (*get_display_clock_speed)(struct drm_device *dev);
  291. int (*get_fifo_size)(struct drm_device *dev, int plane);
  292. /**
  293. * find_dpll() - Find the best values for the PLL
  294. * @limit: limits for the PLL
  295. * @crtc: current CRTC
  296. * @target: target frequency in kHz
  297. * @refclk: reference clock frequency in kHz
  298. * @match_clock: if provided, @best_clock P divider must
  299. * match the P divider from @match_clock
  300. * used for LVDS downclocking
  301. * @best_clock: best PLL values found
  302. *
  303. * Returns true on success, false on failure.
  304. */
  305. bool (*find_dpll)(const struct intel_limit *limit,
  306. struct drm_crtc *crtc,
  307. int target, int refclk,
  308. struct dpll *match_clock,
  309. struct dpll *best_clock);
  310. void (*update_wm)(struct drm_device *dev);
  311. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  312. uint32_t sprite_width, int pixel_size,
  313. bool enable);
  314. void (*modeset_global_resources)(struct drm_device *dev);
  315. /* Returns the active state of the crtc, and if the crtc is active,
  316. * fills out the pipe-config with the hw state. */
  317. bool (*get_pipe_config)(struct intel_crtc *,
  318. struct intel_crtc_config *);
  319. int (*crtc_mode_set)(struct drm_crtc *crtc,
  320. int x, int y,
  321. struct drm_framebuffer *old_fb);
  322. void (*crtc_enable)(struct drm_crtc *crtc);
  323. void (*crtc_disable)(struct drm_crtc *crtc);
  324. void (*off)(struct drm_crtc *crtc);
  325. void (*write_eld)(struct drm_connector *connector,
  326. struct drm_crtc *crtc);
  327. void (*fdi_link_train)(struct drm_crtc *crtc);
  328. void (*init_clock_gating)(struct drm_device *dev);
  329. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  330. struct drm_framebuffer *fb,
  331. struct drm_i915_gem_object *obj);
  332. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  333. int x, int y);
  334. void (*hpd_irq_setup)(struct drm_device *dev);
  335. /* clock updates for mode set */
  336. /* cursor updates */
  337. /* render clock increase/decrease */
  338. /* display clock increase/decrease */
  339. /* pll clock increase/decrease */
  340. };
  341. struct drm_i915_gt_funcs {
  342. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  343. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  344. };
  345. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  346. func(is_mobile) sep \
  347. func(is_i85x) sep \
  348. func(is_i915g) sep \
  349. func(is_i945gm) sep \
  350. func(is_g33) sep \
  351. func(need_gfx_hws) sep \
  352. func(is_g4x) sep \
  353. func(is_pineview) sep \
  354. func(is_broadwater) sep \
  355. func(is_crestline) sep \
  356. func(is_ivybridge) sep \
  357. func(is_valleyview) sep \
  358. func(is_haswell) sep \
  359. func(has_force_wake) sep \
  360. func(has_fbc) sep \
  361. func(has_pipe_cxsr) sep \
  362. func(has_hotplug) sep \
  363. func(cursor_needs_physical) sep \
  364. func(has_overlay) sep \
  365. func(overlay_needs_physical) sep \
  366. func(supports_tv) sep \
  367. func(has_bsd_ring) sep \
  368. func(has_blt_ring) sep \
  369. func(has_vebox_ring) sep \
  370. func(has_llc) sep \
  371. func(has_ddi) sep \
  372. func(has_fpga_dbg)
  373. #define DEFINE_FLAG(name) u8 name:1
  374. #define SEP_SEMICOLON ;
  375. struct intel_device_info {
  376. u32 display_mmio_offset;
  377. u8 num_pipes:3;
  378. u8 gen;
  379. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  380. };
  381. #undef DEFINE_FLAG
  382. #undef SEP_SEMICOLON
  383. enum i915_cache_level {
  384. I915_CACHE_NONE = 0,
  385. I915_CACHE_LLC,
  386. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  387. };
  388. typedef uint32_t gen6_gtt_pte_t;
  389. /* The Graphics Translation Table is the way in which GEN hardware translates a
  390. * Graphics Virtual Address into a Physical Address. In addition to the normal
  391. * collateral associated with any va->pa translations GEN hardware also has a
  392. * portion of the GTT which can be mapped by the CPU and remain both coherent
  393. * and correct (in cases like swizzling). That region is referred to as GMADR in
  394. * the spec.
  395. */
  396. struct i915_gtt {
  397. unsigned long start; /* Start offset of used GTT */
  398. size_t total; /* Total size GTT can map */
  399. size_t stolen_size; /* Total size of stolen memory */
  400. unsigned long mappable_end; /* End offset that we can CPU map */
  401. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  402. phys_addr_t mappable_base; /* PA of our GMADR */
  403. /** "Graphics Stolen Memory" holds the global PTEs */
  404. void __iomem *gsm;
  405. bool do_idle_maps;
  406. dma_addr_t scratch_page_dma;
  407. struct page *scratch_page;
  408. /* global gtt ops */
  409. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  410. size_t *stolen, phys_addr_t *mappable_base,
  411. unsigned long *mappable_end);
  412. void (*gtt_remove)(struct drm_device *dev);
  413. void (*gtt_clear_range)(struct drm_device *dev,
  414. unsigned int first_entry,
  415. unsigned int num_entries);
  416. void (*gtt_insert_entries)(struct drm_device *dev,
  417. struct sg_table *st,
  418. unsigned int pg_start,
  419. enum i915_cache_level cache_level);
  420. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  421. dma_addr_t addr,
  422. enum i915_cache_level level);
  423. };
  424. #define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
  425. #define I915_PPGTT_PD_ENTRIES 512
  426. #define I915_PPGTT_PT_ENTRIES 1024
  427. struct i915_hw_ppgtt {
  428. struct drm_device *dev;
  429. unsigned num_pd_entries;
  430. struct page **pt_pages;
  431. uint32_t pd_offset;
  432. dma_addr_t *pt_dma_addr;
  433. dma_addr_t scratch_page_dma_addr;
  434. /* pte functions, mirroring the interface of the global gtt. */
  435. void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
  436. unsigned int first_entry,
  437. unsigned int num_entries);
  438. void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
  439. struct sg_table *st,
  440. unsigned int pg_start,
  441. enum i915_cache_level cache_level);
  442. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  443. dma_addr_t addr,
  444. enum i915_cache_level level);
  445. int (*enable)(struct drm_device *dev);
  446. void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
  447. };
  448. /* This must match up with the value previously used for execbuf2.rsvd1. */
  449. #define DEFAULT_CONTEXT_ID 0
  450. struct i915_hw_context {
  451. struct kref ref;
  452. int id;
  453. bool is_initialized;
  454. struct drm_i915_file_private *file_priv;
  455. struct intel_ring_buffer *ring;
  456. struct drm_i915_gem_object *obj;
  457. };
  458. enum no_fbc_reason {
  459. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  460. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  461. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  462. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  463. FBC_BAD_PLANE, /* fbc not supported on plane */
  464. FBC_NOT_TILED, /* buffer not tiled */
  465. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  466. FBC_MODULE_PARAM,
  467. };
  468. enum intel_pch {
  469. PCH_NONE = 0, /* No PCH present */
  470. PCH_IBX, /* Ibexpeak PCH */
  471. PCH_CPT, /* Cougarpoint PCH */
  472. PCH_LPT, /* Lynxpoint PCH */
  473. PCH_NOP,
  474. };
  475. enum intel_sbi_destination {
  476. SBI_ICLK,
  477. SBI_MPHY,
  478. };
  479. #define QUIRK_PIPEA_FORCE (1<<0)
  480. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  481. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  482. struct intel_fbdev;
  483. struct intel_fbc_work;
  484. struct intel_gmbus {
  485. struct i2c_adapter adapter;
  486. u32 force_bit;
  487. u32 reg0;
  488. u32 gpio_reg;
  489. struct i2c_algo_bit_data bit_algo;
  490. struct drm_i915_private *dev_priv;
  491. };
  492. struct i915_suspend_saved_registers {
  493. u8 saveLBB;
  494. u32 saveDSPACNTR;
  495. u32 saveDSPBCNTR;
  496. u32 saveDSPARB;
  497. u32 savePIPEACONF;
  498. u32 savePIPEBCONF;
  499. u32 savePIPEASRC;
  500. u32 savePIPEBSRC;
  501. u32 saveFPA0;
  502. u32 saveFPA1;
  503. u32 saveDPLL_A;
  504. u32 saveDPLL_A_MD;
  505. u32 saveHTOTAL_A;
  506. u32 saveHBLANK_A;
  507. u32 saveHSYNC_A;
  508. u32 saveVTOTAL_A;
  509. u32 saveVBLANK_A;
  510. u32 saveVSYNC_A;
  511. u32 saveBCLRPAT_A;
  512. u32 saveTRANSACONF;
  513. u32 saveTRANS_HTOTAL_A;
  514. u32 saveTRANS_HBLANK_A;
  515. u32 saveTRANS_HSYNC_A;
  516. u32 saveTRANS_VTOTAL_A;
  517. u32 saveTRANS_VBLANK_A;
  518. u32 saveTRANS_VSYNC_A;
  519. u32 savePIPEASTAT;
  520. u32 saveDSPASTRIDE;
  521. u32 saveDSPASIZE;
  522. u32 saveDSPAPOS;
  523. u32 saveDSPAADDR;
  524. u32 saveDSPASURF;
  525. u32 saveDSPATILEOFF;
  526. u32 savePFIT_PGM_RATIOS;
  527. u32 saveBLC_HIST_CTL;
  528. u32 saveBLC_PWM_CTL;
  529. u32 saveBLC_PWM_CTL2;
  530. u32 saveBLC_CPU_PWM_CTL;
  531. u32 saveBLC_CPU_PWM_CTL2;
  532. u32 saveFPB0;
  533. u32 saveFPB1;
  534. u32 saveDPLL_B;
  535. u32 saveDPLL_B_MD;
  536. u32 saveHTOTAL_B;
  537. u32 saveHBLANK_B;
  538. u32 saveHSYNC_B;
  539. u32 saveVTOTAL_B;
  540. u32 saveVBLANK_B;
  541. u32 saveVSYNC_B;
  542. u32 saveBCLRPAT_B;
  543. u32 saveTRANSBCONF;
  544. u32 saveTRANS_HTOTAL_B;
  545. u32 saveTRANS_HBLANK_B;
  546. u32 saveTRANS_HSYNC_B;
  547. u32 saveTRANS_VTOTAL_B;
  548. u32 saveTRANS_VBLANK_B;
  549. u32 saveTRANS_VSYNC_B;
  550. u32 savePIPEBSTAT;
  551. u32 saveDSPBSTRIDE;
  552. u32 saveDSPBSIZE;
  553. u32 saveDSPBPOS;
  554. u32 saveDSPBADDR;
  555. u32 saveDSPBSURF;
  556. u32 saveDSPBTILEOFF;
  557. u32 saveVGA0;
  558. u32 saveVGA1;
  559. u32 saveVGA_PD;
  560. u32 saveVGACNTRL;
  561. u32 saveADPA;
  562. u32 saveLVDS;
  563. u32 savePP_ON_DELAYS;
  564. u32 savePP_OFF_DELAYS;
  565. u32 saveDVOA;
  566. u32 saveDVOB;
  567. u32 saveDVOC;
  568. u32 savePP_ON;
  569. u32 savePP_OFF;
  570. u32 savePP_CONTROL;
  571. u32 savePP_DIVISOR;
  572. u32 savePFIT_CONTROL;
  573. u32 save_palette_a[256];
  574. u32 save_palette_b[256];
  575. u32 saveDPFC_CB_BASE;
  576. u32 saveFBC_CFB_BASE;
  577. u32 saveFBC_LL_BASE;
  578. u32 saveFBC_CONTROL;
  579. u32 saveFBC_CONTROL2;
  580. u32 saveIER;
  581. u32 saveIIR;
  582. u32 saveIMR;
  583. u32 saveDEIER;
  584. u32 saveDEIMR;
  585. u32 saveGTIER;
  586. u32 saveGTIMR;
  587. u32 saveFDI_RXA_IMR;
  588. u32 saveFDI_RXB_IMR;
  589. u32 saveCACHE_MODE_0;
  590. u32 saveMI_ARB_STATE;
  591. u32 saveSWF0[16];
  592. u32 saveSWF1[16];
  593. u32 saveSWF2[3];
  594. u8 saveMSR;
  595. u8 saveSR[8];
  596. u8 saveGR[25];
  597. u8 saveAR_INDEX;
  598. u8 saveAR[21];
  599. u8 saveDACMASK;
  600. u8 saveCR[37];
  601. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  602. u32 saveCURACNTR;
  603. u32 saveCURAPOS;
  604. u32 saveCURABASE;
  605. u32 saveCURBCNTR;
  606. u32 saveCURBPOS;
  607. u32 saveCURBBASE;
  608. u32 saveCURSIZE;
  609. u32 saveDP_B;
  610. u32 saveDP_C;
  611. u32 saveDP_D;
  612. u32 savePIPEA_GMCH_DATA_M;
  613. u32 savePIPEB_GMCH_DATA_M;
  614. u32 savePIPEA_GMCH_DATA_N;
  615. u32 savePIPEB_GMCH_DATA_N;
  616. u32 savePIPEA_DP_LINK_M;
  617. u32 savePIPEB_DP_LINK_M;
  618. u32 savePIPEA_DP_LINK_N;
  619. u32 savePIPEB_DP_LINK_N;
  620. u32 saveFDI_RXA_CTL;
  621. u32 saveFDI_TXA_CTL;
  622. u32 saveFDI_RXB_CTL;
  623. u32 saveFDI_TXB_CTL;
  624. u32 savePFA_CTL_1;
  625. u32 savePFB_CTL_1;
  626. u32 savePFA_WIN_SZ;
  627. u32 savePFB_WIN_SZ;
  628. u32 savePFA_WIN_POS;
  629. u32 savePFB_WIN_POS;
  630. u32 savePCH_DREF_CONTROL;
  631. u32 saveDISP_ARB_CTL;
  632. u32 savePIPEA_DATA_M1;
  633. u32 savePIPEA_DATA_N1;
  634. u32 savePIPEA_LINK_M1;
  635. u32 savePIPEA_LINK_N1;
  636. u32 savePIPEB_DATA_M1;
  637. u32 savePIPEB_DATA_N1;
  638. u32 savePIPEB_LINK_M1;
  639. u32 savePIPEB_LINK_N1;
  640. u32 saveMCHBAR_RENDER_STANDBY;
  641. u32 savePCH_PORT_HOTPLUG;
  642. };
  643. struct intel_gen6_power_mgmt {
  644. struct work_struct work;
  645. struct delayed_work vlv_work;
  646. u32 pm_iir;
  647. /* lock - irqsave spinlock that protectects the work_struct and
  648. * pm_iir. */
  649. spinlock_t lock;
  650. /* The below variables an all the rps hw state are protected by
  651. * dev->struct mutext. */
  652. u8 cur_delay;
  653. u8 min_delay;
  654. u8 max_delay;
  655. u8 rpe_delay;
  656. u8 hw_max;
  657. struct delayed_work delayed_resume_work;
  658. /*
  659. * Protects RPS/RC6 register access and PCU communication.
  660. * Must be taken after struct_mutex if nested.
  661. */
  662. struct mutex hw_lock;
  663. };
  664. /* defined intel_pm.c */
  665. extern spinlock_t mchdev_lock;
  666. struct intel_ilk_power_mgmt {
  667. u8 cur_delay;
  668. u8 min_delay;
  669. u8 max_delay;
  670. u8 fmax;
  671. u8 fstart;
  672. u64 last_count1;
  673. unsigned long last_time1;
  674. unsigned long chipset_power;
  675. u64 last_count2;
  676. struct timespec last_time2;
  677. unsigned long gfx_power;
  678. u8 corr;
  679. int c_m;
  680. int r_t;
  681. struct drm_i915_gem_object *pwrctx;
  682. struct drm_i915_gem_object *renderctx;
  683. };
  684. /* Power well structure for haswell */
  685. struct i915_power_well {
  686. struct drm_device *device;
  687. spinlock_t lock;
  688. /* power well enable/disable usage count */
  689. int count;
  690. int i915_request;
  691. };
  692. struct i915_dri1_state {
  693. unsigned allow_batchbuffer : 1;
  694. u32 __iomem *gfx_hws_cpu_addr;
  695. unsigned int cpp;
  696. int back_offset;
  697. int front_offset;
  698. int current_page;
  699. int page_flipping;
  700. uint32_t counter;
  701. };
  702. struct intel_l3_parity {
  703. u32 *remap_info;
  704. struct work_struct error_work;
  705. };
  706. struct i915_gem_mm {
  707. /** Memory allocator for GTT stolen memory */
  708. struct drm_mm stolen;
  709. /** Memory allocator for GTT */
  710. struct drm_mm gtt_space;
  711. /** List of all objects in gtt_space. Used to restore gtt
  712. * mappings on resume */
  713. struct list_head bound_list;
  714. /**
  715. * List of objects which are not bound to the GTT (thus
  716. * are idle and not used by the GPU) but still have
  717. * (presumably uncached) pages still attached.
  718. */
  719. struct list_head unbound_list;
  720. /** Usable portion of the GTT for GEM */
  721. unsigned long stolen_base; /* limited to low memory (32-bit) */
  722. int gtt_mtrr;
  723. /** PPGTT used for aliasing the PPGTT with the GTT */
  724. struct i915_hw_ppgtt *aliasing_ppgtt;
  725. struct shrinker inactive_shrinker;
  726. bool shrinker_no_lock_stealing;
  727. /**
  728. * List of objects currently involved in rendering.
  729. *
  730. * Includes buffers having the contents of their GPU caches
  731. * flushed, not necessarily primitives. last_rendering_seqno
  732. * represents when the rendering involved will be completed.
  733. *
  734. * A reference is held on the buffer while on this list.
  735. */
  736. struct list_head active_list;
  737. /**
  738. * LRU list of objects which are not in the ringbuffer and
  739. * are ready to unbind, but are still in the GTT.
  740. *
  741. * last_rendering_seqno is 0 while an object is in this list.
  742. *
  743. * A reference is not held on the buffer while on this list,
  744. * as merely being GTT-bound shouldn't prevent its being
  745. * freed, and we'll pull it off the list in the free path.
  746. */
  747. struct list_head inactive_list;
  748. /** LRU list of objects with fence regs on them. */
  749. struct list_head fence_list;
  750. /**
  751. * We leave the user IRQ off as much as possible,
  752. * but this means that requests will finish and never
  753. * be retired once the system goes idle. Set a timer to
  754. * fire periodically while the ring is running. When it
  755. * fires, go retire requests.
  756. */
  757. struct delayed_work retire_work;
  758. /**
  759. * Are we in a non-interruptible section of code like
  760. * modesetting?
  761. */
  762. bool interruptible;
  763. /**
  764. * Flag if the X Server, and thus DRM, is not currently in
  765. * control of the device.
  766. *
  767. * This is set between LeaveVT and EnterVT. It needs to be
  768. * replaced with a semaphore. It also needs to be
  769. * transitioned away from for kernel modesetting.
  770. */
  771. int suspended;
  772. /** Bit 6 swizzling required for X tiling */
  773. uint32_t bit_6_swizzle_x;
  774. /** Bit 6 swizzling required for Y tiling */
  775. uint32_t bit_6_swizzle_y;
  776. /* storage for physical objects */
  777. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  778. /* accounting, useful for userland debugging */
  779. size_t object_memory;
  780. u32 object_count;
  781. };
  782. struct drm_i915_error_state_buf {
  783. unsigned bytes;
  784. unsigned size;
  785. int err;
  786. u8 *buf;
  787. loff_t start;
  788. loff_t pos;
  789. };
  790. struct i915_gpu_error {
  791. /* For hangcheck timer */
  792. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  793. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  794. struct timer_list hangcheck_timer;
  795. /* For reset and error_state handling. */
  796. spinlock_t lock;
  797. /* Protected by the above dev->gpu_error.lock. */
  798. struct drm_i915_error_state *first_error;
  799. struct work_struct work;
  800. unsigned long last_reset;
  801. /**
  802. * State variable and reset counter controlling the reset flow
  803. *
  804. * Upper bits are for the reset counter. This counter is used by the
  805. * wait_seqno code to race-free noticed that a reset event happened and
  806. * that it needs to restart the entire ioctl (since most likely the
  807. * seqno it waited for won't ever signal anytime soon).
  808. *
  809. * This is important for lock-free wait paths, where no contended lock
  810. * naturally enforces the correct ordering between the bail-out of the
  811. * waiter and the gpu reset work code.
  812. *
  813. * Lowest bit controls the reset state machine: Set means a reset is in
  814. * progress. This state will (presuming we don't have any bugs) decay
  815. * into either unset (successful reset) or the special WEDGED value (hw
  816. * terminally sour). All waiters on the reset_queue will be woken when
  817. * that happens.
  818. */
  819. atomic_t reset_counter;
  820. /**
  821. * Special values/flags for reset_counter
  822. *
  823. * Note that the code relies on
  824. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  825. * being true.
  826. */
  827. #define I915_RESET_IN_PROGRESS_FLAG 1
  828. #define I915_WEDGED 0xffffffff
  829. /**
  830. * Waitqueue to signal when the reset has completed. Used by clients
  831. * that wait for dev_priv->mm.wedged to settle.
  832. */
  833. wait_queue_head_t reset_queue;
  834. /* For gpu hang simulation. */
  835. unsigned int stop_rings;
  836. };
  837. enum modeset_restore {
  838. MODESET_ON_LID_OPEN,
  839. MODESET_DONE,
  840. MODESET_SUSPENDED,
  841. };
  842. struct intel_vbt_data {
  843. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  844. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  845. /* Feature bits */
  846. unsigned int int_tv_support:1;
  847. unsigned int lvds_dither:1;
  848. unsigned int lvds_vbt:1;
  849. unsigned int int_crt_support:1;
  850. unsigned int lvds_use_ssc:1;
  851. unsigned int display_clock_mode:1;
  852. unsigned int fdi_rx_polarity_inverted:1;
  853. int lvds_ssc_freq;
  854. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  855. /* eDP */
  856. int edp_rate;
  857. int edp_lanes;
  858. int edp_preemphasis;
  859. int edp_vswing;
  860. bool edp_initialized;
  861. bool edp_support;
  862. int edp_bpp;
  863. struct edp_power_seq edp_pps;
  864. int crt_ddc_pin;
  865. int child_dev_num;
  866. struct child_device_config *child_dev;
  867. };
  868. typedef struct drm_i915_private {
  869. struct drm_device *dev;
  870. struct kmem_cache *slab;
  871. const struct intel_device_info *info;
  872. int relative_constants_mode;
  873. void __iomem *regs;
  874. struct drm_i915_gt_funcs gt;
  875. /** gt_fifo_count and the subsequent register write are synchronized
  876. * with dev->struct_mutex. */
  877. unsigned gt_fifo_count;
  878. /** forcewake_count is protected by gt_lock */
  879. unsigned forcewake_count;
  880. /** gt_lock is also taken in irq contexts. */
  881. spinlock_t gt_lock;
  882. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  883. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  884. * controller on different i2c buses. */
  885. struct mutex gmbus_mutex;
  886. /**
  887. * Base address of the gmbus and gpio block.
  888. */
  889. uint32_t gpio_mmio_base;
  890. wait_queue_head_t gmbus_wait_queue;
  891. struct pci_dev *bridge_dev;
  892. struct intel_ring_buffer ring[I915_NUM_RINGS];
  893. uint32_t last_seqno, next_seqno;
  894. drm_dma_handle_t *status_page_dmah;
  895. struct resource mch_res;
  896. atomic_t irq_received;
  897. /* protects the irq masks */
  898. spinlock_t irq_lock;
  899. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  900. struct pm_qos_request pm_qos;
  901. /* DPIO indirect register protection */
  902. struct mutex dpio_lock;
  903. /** Cached value of IMR to avoid reads in updating the bitfield */
  904. u32 irq_mask;
  905. u32 gt_irq_mask;
  906. struct work_struct hotplug_work;
  907. bool enable_hotplug_processing;
  908. struct {
  909. unsigned long hpd_last_jiffies;
  910. int hpd_cnt;
  911. enum {
  912. HPD_ENABLED = 0,
  913. HPD_DISABLED = 1,
  914. HPD_MARK_DISABLED = 2
  915. } hpd_mark;
  916. } hpd_stats[HPD_NUM_PINS];
  917. u32 hpd_event_bits;
  918. struct timer_list hotplug_reenable_timer;
  919. int num_plane;
  920. unsigned long cfb_size;
  921. unsigned int cfb_fb;
  922. enum plane cfb_plane;
  923. int cfb_y;
  924. struct intel_fbc_work *fbc_work;
  925. struct intel_opregion opregion;
  926. struct intel_vbt_data vbt;
  927. /* overlay */
  928. struct intel_overlay *overlay;
  929. unsigned int sprite_scaling_enabled;
  930. /* backlight */
  931. struct {
  932. int level;
  933. bool enabled;
  934. spinlock_t lock; /* bl registers and the above bl fields */
  935. struct backlight_device *device;
  936. } backlight;
  937. /* LVDS info */
  938. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  939. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  940. bool no_aux_handshake;
  941. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  942. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  943. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  944. unsigned int fsb_freq, mem_freq, is_ddr3;
  945. struct workqueue_struct *wq;
  946. /* Display functions */
  947. struct drm_i915_display_funcs display;
  948. /* PCH chipset type */
  949. enum intel_pch pch_type;
  950. unsigned short pch_id;
  951. unsigned long quirks;
  952. enum modeset_restore modeset_restore;
  953. struct mutex modeset_restore_lock;
  954. struct i915_gtt gtt;
  955. struct i915_gem_mm mm;
  956. /* Kernel Modesetting */
  957. struct sdvo_device_mapping sdvo_mappings[2];
  958. struct drm_crtc *plane_to_crtc_mapping[3];
  959. struct drm_crtc *pipe_to_crtc_mapping[3];
  960. wait_queue_head_t pending_flip_queue;
  961. int num_shared_dpll;
  962. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  963. struct intel_ddi_plls ddi_plls;
  964. /* Reclocking support */
  965. bool render_reclock_avail;
  966. bool lvds_downclock_avail;
  967. /* indicates the reduced downclock for LVDS*/
  968. int lvds_downclock;
  969. u16 orig_clock;
  970. bool mchbar_need_disable;
  971. struct intel_l3_parity l3_parity;
  972. /* gen6+ rps state */
  973. struct intel_gen6_power_mgmt rps;
  974. /* ilk-only ips/rps state. Everything in here is protected by the global
  975. * mchdev_lock in intel_pm.c */
  976. struct intel_ilk_power_mgmt ips;
  977. /* Haswell power well */
  978. struct i915_power_well power_well;
  979. enum no_fbc_reason no_fbc_reason;
  980. struct drm_mm_node *compressed_fb;
  981. struct drm_mm_node *compressed_llb;
  982. struct i915_gpu_error gpu_error;
  983. struct drm_i915_gem_object *vlv_pctx;
  984. /* list of fbdev register on this device */
  985. struct intel_fbdev *fbdev;
  986. /*
  987. * The console may be contended at resume, but we don't
  988. * want it to block on it.
  989. */
  990. struct work_struct console_resume_work;
  991. struct drm_property *broadcast_rgb_property;
  992. struct drm_property *force_audio_property;
  993. bool hw_contexts_disabled;
  994. uint32_t hw_context_size;
  995. u32 fdi_rx_config;
  996. struct i915_suspend_saved_registers regfile;
  997. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  998. * here! */
  999. struct i915_dri1_state dri1;
  1000. } drm_i915_private_t;
  1001. /* Iterate over initialised rings */
  1002. #define for_each_ring(ring__, dev_priv__, i__) \
  1003. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1004. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1005. enum hdmi_force_audio {
  1006. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1007. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1008. HDMI_AUDIO_AUTO, /* trust EDID */
  1009. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1010. };
  1011. #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
  1012. struct drm_i915_gem_object_ops {
  1013. /* Interface between the GEM object and its backing storage.
  1014. * get_pages() is called once prior to the use of the associated set
  1015. * of pages before to binding them into the GTT, and put_pages() is
  1016. * called after we no longer need them. As we expect there to be
  1017. * associated cost with migrating pages between the backing storage
  1018. * and making them available for the GPU (e.g. clflush), we may hold
  1019. * onto the pages after they are no longer referenced by the GPU
  1020. * in case they may be used again shortly (for example migrating the
  1021. * pages to a different memory domain within the GTT). put_pages()
  1022. * will therefore most likely be called when the object itself is
  1023. * being released or under memory pressure (where we attempt to
  1024. * reap pages for the shrinker).
  1025. */
  1026. int (*get_pages)(struct drm_i915_gem_object *);
  1027. void (*put_pages)(struct drm_i915_gem_object *);
  1028. };
  1029. struct drm_i915_gem_object {
  1030. struct drm_gem_object base;
  1031. const struct drm_i915_gem_object_ops *ops;
  1032. /** Current space allocated to this object in the GTT, if any. */
  1033. struct drm_mm_node *gtt_space;
  1034. /** Stolen memory for this object, instead of being backed by shmem. */
  1035. struct drm_mm_node *stolen;
  1036. struct list_head global_list;
  1037. /** This object's place on the active/inactive lists */
  1038. struct list_head ring_list;
  1039. struct list_head mm_list;
  1040. /** This object's place in the batchbuffer or on the eviction list */
  1041. struct list_head exec_list;
  1042. /**
  1043. * This is set if the object is on the active lists (has pending
  1044. * rendering and so a non-zero seqno), and is not set if it i s on
  1045. * inactive (ready to be unbound) list.
  1046. */
  1047. unsigned int active:1;
  1048. /**
  1049. * This is set if the object has been written to since last bound
  1050. * to the GTT
  1051. */
  1052. unsigned int dirty:1;
  1053. /**
  1054. * Fence register bits (if any) for this object. Will be set
  1055. * as needed when mapped into the GTT.
  1056. * Protected by dev->struct_mutex.
  1057. */
  1058. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1059. /**
  1060. * Advice: are the backing pages purgeable?
  1061. */
  1062. unsigned int madv:2;
  1063. /**
  1064. * Current tiling mode for the object.
  1065. */
  1066. unsigned int tiling_mode:2;
  1067. /**
  1068. * Whether the tiling parameters for the currently associated fence
  1069. * register have changed. Note that for the purposes of tracking
  1070. * tiling changes we also treat the unfenced register, the register
  1071. * slot that the object occupies whilst it executes a fenced
  1072. * command (such as BLT on gen2/3), as a "fence".
  1073. */
  1074. unsigned int fence_dirty:1;
  1075. /** How many users have pinned this object in GTT space. The following
  1076. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1077. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1078. * times for the same batchbuffer), and the framebuffer code. When
  1079. * switching/pageflipping, the framebuffer code has at most two buffers
  1080. * pinned per crtc.
  1081. *
  1082. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1083. * bits with absolutely no headroom. So use 4 bits. */
  1084. unsigned int pin_count:4;
  1085. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1086. /**
  1087. * Is the object at the current location in the gtt mappable and
  1088. * fenceable? Used to avoid costly recalculations.
  1089. */
  1090. unsigned int map_and_fenceable:1;
  1091. /**
  1092. * Whether the current gtt mapping needs to be mappable (and isn't just
  1093. * mappable by accident). Track pin and fault separate for a more
  1094. * accurate mappable working set.
  1095. */
  1096. unsigned int fault_mappable:1;
  1097. unsigned int pin_mappable:1;
  1098. /*
  1099. * Is the GPU currently using a fence to access this buffer,
  1100. */
  1101. unsigned int pending_fenced_gpu_access:1;
  1102. unsigned int fenced_gpu_access:1;
  1103. unsigned int cache_level:2;
  1104. unsigned int has_aliasing_ppgtt_mapping:1;
  1105. unsigned int has_global_gtt_mapping:1;
  1106. unsigned int has_dma_mapping:1;
  1107. struct sg_table *pages;
  1108. int pages_pin_count;
  1109. /* prime dma-buf support */
  1110. void *dma_buf_vmapping;
  1111. int vmapping_count;
  1112. /**
  1113. * Used for performing relocations during execbuffer insertion.
  1114. */
  1115. struct hlist_node exec_node;
  1116. unsigned long exec_handle;
  1117. struct drm_i915_gem_exec_object2 *exec_entry;
  1118. /**
  1119. * Current offset of the object in GTT space.
  1120. *
  1121. * This is the same as gtt_space->start
  1122. */
  1123. uint32_t gtt_offset;
  1124. struct intel_ring_buffer *ring;
  1125. /** Breadcrumb of last rendering to the buffer. */
  1126. uint32_t last_read_seqno;
  1127. uint32_t last_write_seqno;
  1128. /** Breadcrumb of last fenced GPU access to the buffer. */
  1129. uint32_t last_fenced_seqno;
  1130. /** Current tiling stride for the object, if it's tiled. */
  1131. uint32_t stride;
  1132. /** Record of address bit 17 of each page at last unbind. */
  1133. unsigned long *bit_17;
  1134. /** User space pin count and filp owning the pin */
  1135. uint32_t user_pin_count;
  1136. struct drm_file *pin_filp;
  1137. /** for phy allocated objects */
  1138. struct drm_i915_gem_phys_object *phys_obj;
  1139. };
  1140. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1141. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1142. /**
  1143. * Request queue structure.
  1144. *
  1145. * The request queue allows us to note sequence numbers that have been emitted
  1146. * and may be associated with active buffers to be retired.
  1147. *
  1148. * By keeping this list, we can avoid having to do questionable
  1149. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1150. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1151. */
  1152. struct drm_i915_gem_request {
  1153. /** On Which ring this request was generated */
  1154. struct intel_ring_buffer *ring;
  1155. /** GEM sequence number associated with this request. */
  1156. uint32_t seqno;
  1157. /** Postion in the ringbuffer of the end of the request */
  1158. u32 tail;
  1159. /** Context related to this request */
  1160. struct i915_hw_context *ctx;
  1161. /** Time at which this request was emitted, in jiffies. */
  1162. unsigned long emitted_jiffies;
  1163. /** global list entry for this request */
  1164. struct list_head list;
  1165. struct drm_i915_file_private *file_priv;
  1166. /** file_priv list entry for this request */
  1167. struct list_head client_list;
  1168. };
  1169. struct drm_i915_file_private {
  1170. struct {
  1171. spinlock_t lock;
  1172. struct list_head request_list;
  1173. } mm;
  1174. struct idr context_idr;
  1175. };
  1176. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1177. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1178. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1179. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1180. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1181. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1182. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1183. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1184. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1185. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1186. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1187. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1188. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1189. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1190. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1191. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1192. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1193. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1194. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1195. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1196. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1197. (dev)->pci_device == 0x0152 || \
  1198. (dev)->pci_device == 0x015a)
  1199. #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
  1200. (dev)->pci_device == 0x0106 || \
  1201. (dev)->pci_device == 0x010A)
  1202. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1203. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1204. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1205. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1206. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1207. /*
  1208. * The genX designation typically refers to the render engine, so render
  1209. * capability related checks should use IS_GEN, while display and other checks
  1210. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1211. * chips, etc.).
  1212. */
  1213. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1214. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1215. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1216. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1217. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1218. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1219. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1220. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1221. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1222. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1223. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1224. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1225. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1226. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1227. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1228. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1229. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1230. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1231. * rows, which changed the alignment requirements and fence programming.
  1232. */
  1233. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1234. IS_I915GM(dev)))
  1235. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1236. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1237. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1238. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1239. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1240. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1241. /* dsparb controlled by hw only */
  1242. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1243. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1244. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1245. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1246. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1247. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1248. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1249. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1250. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1251. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1252. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1253. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1254. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1255. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1256. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1257. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1258. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1259. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1260. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1261. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1262. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1263. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1264. #define GT_FREQUENCY_MULTIPLIER 50
  1265. #include "i915_trace.h"
  1266. /**
  1267. * RC6 is a special power stage which allows the GPU to enter an very
  1268. * low-voltage mode when idle, using down to 0V while at this stage. This
  1269. * stage is entered automatically when the GPU is idle when RC6 support is
  1270. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1271. *
  1272. * There are different RC6 modes available in Intel GPU, which differentiate
  1273. * among each other with the latency required to enter and leave RC6 and
  1274. * voltage consumed by the GPU in different states.
  1275. *
  1276. * The combination of the following flags define which states GPU is allowed
  1277. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1278. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1279. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1280. * which brings the most power savings; deeper states save more power, but
  1281. * require higher latency to switch to and wake up.
  1282. */
  1283. #define INTEL_RC6_ENABLE (1<<0)
  1284. #define INTEL_RC6p_ENABLE (1<<1)
  1285. #define INTEL_RC6pp_ENABLE (1<<2)
  1286. extern struct drm_ioctl_desc i915_ioctls[];
  1287. extern int i915_max_ioctl;
  1288. extern unsigned int i915_fbpercrtc __always_unused;
  1289. extern int i915_panel_ignore_lid __read_mostly;
  1290. extern unsigned int i915_powersave __read_mostly;
  1291. extern int i915_semaphores __read_mostly;
  1292. extern unsigned int i915_lvds_downclock __read_mostly;
  1293. extern int i915_lvds_channel_mode __read_mostly;
  1294. extern int i915_panel_use_ssc __read_mostly;
  1295. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1296. extern int i915_enable_rc6 __read_mostly;
  1297. extern int i915_enable_fbc __read_mostly;
  1298. extern bool i915_enable_hangcheck __read_mostly;
  1299. extern int i915_enable_ppgtt __read_mostly;
  1300. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1301. extern int i915_disable_power_well __read_mostly;
  1302. extern int i915_enable_ips __read_mostly;
  1303. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1304. extern int i915_resume(struct drm_device *dev);
  1305. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1306. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1307. /* i915_dma.c */
  1308. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1309. extern void i915_kernel_lost_context(struct drm_device * dev);
  1310. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1311. extern int i915_driver_unload(struct drm_device *);
  1312. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1313. extern void i915_driver_lastclose(struct drm_device * dev);
  1314. extern void i915_driver_preclose(struct drm_device *dev,
  1315. struct drm_file *file_priv);
  1316. extern void i915_driver_postclose(struct drm_device *dev,
  1317. struct drm_file *file_priv);
  1318. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1319. #ifdef CONFIG_COMPAT
  1320. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1321. unsigned long arg);
  1322. #endif
  1323. extern int i915_emit_box(struct drm_device *dev,
  1324. struct drm_clip_rect *box,
  1325. int DR1, int DR4);
  1326. extern int intel_gpu_reset(struct drm_device *dev);
  1327. extern int i915_reset(struct drm_device *dev);
  1328. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1329. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1330. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1331. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1332. extern void intel_console_resume(struct work_struct *work);
  1333. /* i915_irq.c */
  1334. void i915_hangcheck_elapsed(unsigned long data);
  1335. void i915_handle_error(struct drm_device *dev, bool wedged);
  1336. extern void intel_irq_init(struct drm_device *dev);
  1337. extern void intel_hpd_init(struct drm_device *dev);
  1338. extern void intel_gt_init(struct drm_device *dev);
  1339. extern void intel_gt_reset(struct drm_device *dev);
  1340. void i915_error_state_free(struct kref *error_ref);
  1341. void
  1342. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1343. void
  1344. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1345. #ifdef CONFIG_DEBUG_FS
  1346. extern void i915_destroy_error_state(struct drm_device *dev);
  1347. #else
  1348. #define i915_destroy_error_state(x)
  1349. #endif
  1350. /* i915_gem.c */
  1351. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1352. struct drm_file *file_priv);
  1353. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1354. struct drm_file *file_priv);
  1355. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1356. struct drm_file *file_priv);
  1357. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1358. struct drm_file *file_priv);
  1359. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1360. struct drm_file *file_priv);
  1361. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1362. struct drm_file *file_priv);
  1363. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1364. struct drm_file *file_priv);
  1365. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1366. struct drm_file *file_priv);
  1367. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1368. struct drm_file *file_priv);
  1369. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1370. struct drm_file *file_priv);
  1371. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1372. struct drm_file *file_priv);
  1373. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1374. struct drm_file *file_priv);
  1375. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1376. struct drm_file *file_priv);
  1377. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1378. struct drm_file *file);
  1379. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1380. struct drm_file *file);
  1381. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1382. struct drm_file *file_priv);
  1383. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1384. struct drm_file *file_priv);
  1385. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1386. struct drm_file *file_priv);
  1387. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1388. struct drm_file *file_priv);
  1389. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1390. struct drm_file *file_priv);
  1391. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1392. struct drm_file *file_priv);
  1393. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1394. struct drm_file *file_priv);
  1395. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1396. struct drm_file *file_priv);
  1397. void i915_gem_load(struct drm_device *dev);
  1398. void *i915_gem_object_alloc(struct drm_device *dev);
  1399. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1400. int i915_gem_init_object(struct drm_gem_object *obj);
  1401. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1402. const struct drm_i915_gem_object_ops *ops);
  1403. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1404. size_t size);
  1405. void i915_gem_free_object(struct drm_gem_object *obj);
  1406. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1407. uint32_t alignment,
  1408. bool map_and_fenceable,
  1409. bool nonblocking);
  1410. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1411. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1412. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1413. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1414. void i915_gem_lastclose(struct drm_device *dev);
  1415. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1416. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1417. {
  1418. struct sg_page_iter sg_iter;
  1419. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1420. return sg_page_iter_page(&sg_iter);
  1421. return NULL;
  1422. }
  1423. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1424. {
  1425. BUG_ON(obj->pages == NULL);
  1426. obj->pages_pin_count++;
  1427. }
  1428. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1429. {
  1430. BUG_ON(obj->pages_pin_count == 0);
  1431. obj->pages_pin_count--;
  1432. }
  1433. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1434. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1435. struct intel_ring_buffer *to);
  1436. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1437. struct intel_ring_buffer *ring);
  1438. int i915_gem_dumb_create(struct drm_file *file_priv,
  1439. struct drm_device *dev,
  1440. struct drm_mode_create_dumb *args);
  1441. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1442. uint32_t handle, uint64_t *offset);
  1443. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1444. uint32_t handle);
  1445. /**
  1446. * Returns true if seq1 is later than seq2.
  1447. */
  1448. static inline bool
  1449. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1450. {
  1451. return (int32_t)(seq1 - seq2) >= 0;
  1452. }
  1453. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1454. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1455. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1456. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1457. static inline bool
  1458. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1459. {
  1460. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1461. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1462. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1463. return true;
  1464. } else
  1465. return false;
  1466. }
  1467. static inline void
  1468. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1469. {
  1470. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1471. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1472. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1473. }
  1474. }
  1475. void i915_gem_retire_requests(struct drm_device *dev);
  1476. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1477. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1478. bool interruptible);
  1479. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1480. {
  1481. return unlikely(atomic_read(&error->reset_counter)
  1482. & I915_RESET_IN_PROGRESS_FLAG);
  1483. }
  1484. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1485. {
  1486. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1487. }
  1488. void i915_gem_reset(struct drm_device *dev);
  1489. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1490. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1491. uint32_t read_domains,
  1492. uint32_t write_domain);
  1493. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1494. int __must_check i915_gem_init(struct drm_device *dev);
  1495. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1496. void i915_gem_l3_remap(struct drm_device *dev);
  1497. void i915_gem_init_swizzling(struct drm_device *dev);
  1498. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1499. int __must_check i915_gpu_idle(struct drm_device *dev);
  1500. int __must_check i915_gem_idle(struct drm_device *dev);
  1501. int i915_add_request(struct intel_ring_buffer *ring,
  1502. struct drm_file *file,
  1503. u32 *seqno);
  1504. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1505. uint32_t seqno);
  1506. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1507. int __must_check
  1508. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1509. bool write);
  1510. int __must_check
  1511. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1512. int __must_check
  1513. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1514. u32 alignment,
  1515. struct intel_ring_buffer *pipelined);
  1516. int i915_gem_attach_phys_object(struct drm_device *dev,
  1517. struct drm_i915_gem_object *obj,
  1518. int id,
  1519. int align);
  1520. void i915_gem_detach_phys_object(struct drm_device *dev,
  1521. struct drm_i915_gem_object *obj);
  1522. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1523. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1524. uint32_t
  1525. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1526. uint32_t
  1527. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1528. int tiling_mode, bool fenced);
  1529. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1530. enum i915_cache_level cache_level);
  1531. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1532. struct dma_buf *dma_buf);
  1533. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1534. struct drm_gem_object *gem_obj, int flags);
  1535. /* i915_gem_context.c */
  1536. void i915_gem_context_init(struct drm_device *dev);
  1537. void i915_gem_context_fini(struct drm_device *dev);
  1538. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1539. int i915_switch_context(struct intel_ring_buffer *ring,
  1540. struct drm_file *file, int to_id);
  1541. void i915_gem_context_free(struct kref *ctx_ref);
  1542. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1543. {
  1544. kref_get(&ctx->ref);
  1545. }
  1546. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1547. {
  1548. kref_put(&ctx->ref, i915_gem_context_free);
  1549. }
  1550. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1551. struct drm_file *file);
  1552. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1553. struct drm_file *file);
  1554. /* i915_gem_gtt.c */
  1555. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1556. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1557. struct drm_i915_gem_object *obj,
  1558. enum i915_cache_level cache_level);
  1559. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1560. struct drm_i915_gem_object *obj);
  1561. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1562. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1563. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1564. enum i915_cache_level cache_level);
  1565. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1566. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1567. void i915_gem_init_global_gtt(struct drm_device *dev);
  1568. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1569. unsigned long mappable_end, unsigned long end);
  1570. int i915_gem_gtt_init(struct drm_device *dev);
  1571. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1572. {
  1573. if (INTEL_INFO(dev)->gen < 6)
  1574. intel_gtt_chipset_flush();
  1575. }
  1576. /* i915_gem_evict.c */
  1577. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1578. unsigned alignment,
  1579. unsigned cache_level,
  1580. bool mappable,
  1581. bool nonblock);
  1582. int i915_gem_evict_everything(struct drm_device *dev);
  1583. /* i915_gem_stolen.c */
  1584. int i915_gem_init_stolen(struct drm_device *dev);
  1585. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1586. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1587. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1588. struct drm_i915_gem_object *
  1589. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1590. struct drm_i915_gem_object *
  1591. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1592. u32 stolen_offset,
  1593. u32 gtt_offset,
  1594. u32 size);
  1595. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1596. /* i915_gem_tiling.c */
  1597. inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1598. {
  1599. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1600. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1601. obj->tiling_mode != I915_TILING_NONE;
  1602. }
  1603. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1604. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1605. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1606. /* i915_gem_debug.c */
  1607. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1608. const char *where, uint32_t mark);
  1609. #if WATCH_LISTS
  1610. int i915_verify_lists(struct drm_device *dev);
  1611. #else
  1612. #define i915_verify_lists(dev) 0
  1613. #endif
  1614. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1615. int handle);
  1616. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1617. const char *where, uint32_t mark);
  1618. /* i915_debugfs.c */
  1619. int i915_debugfs_init(struct drm_minor *minor);
  1620. void i915_debugfs_cleanup(struct drm_minor *minor);
  1621. __printf(2, 3)
  1622. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1623. /* i915_suspend.c */
  1624. extern int i915_save_state(struct drm_device *dev);
  1625. extern int i915_restore_state(struct drm_device *dev);
  1626. /* i915_ums.c */
  1627. void i915_save_display_reg(struct drm_device *dev);
  1628. void i915_restore_display_reg(struct drm_device *dev);
  1629. /* i915_sysfs.c */
  1630. void i915_setup_sysfs(struct drm_device *dev_priv);
  1631. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1632. /* intel_i2c.c */
  1633. extern int intel_setup_gmbus(struct drm_device *dev);
  1634. extern void intel_teardown_gmbus(struct drm_device *dev);
  1635. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1636. {
  1637. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1638. }
  1639. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1640. struct drm_i915_private *dev_priv, unsigned port);
  1641. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1642. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1643. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1644. {
  1645. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1646. }
  1647. extern void intel_i2c_reset(struct drm_device *dev);
  1648. /* intel_opregion.c */
  1649. extern int intel_opregion_setup(struct drm_device *dev);
  1650. #ifdef CONFIG_ACPI
  1651. extern void intel_opregion_init(struct drm_device *dev);
  1652. extern void intel_opregion_fini(struct drm_device *dev);
  1653. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1654. #else
  1655. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1656. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1657. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1658. #endif
  1659. /* intel_acpi.c */
  1660. #ifdef CONFIG_ACPI
  1661. extern void intel_register_dsm_handler(void);
  1662. extern void intel_unregister_dsm_handler(void);
  1663. #else
  1664. static inline void intel_register_dsm_handler(void) { return; }
  1665. static inline void intel_unregister_dsm_handler(void) { return; }
  1666. #endif /* CONFIG_ACPI */
  1667. /* modesetting */
  1668. extern void intel_modeset_init_hw(struct drm_device *dev);
  1669. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1670. extern void intel_modeset_init(struct drm_device *dev);
  1671. extern void intel_modeset_gem_init(struct drm_device *dev);
  1672. extern void intel_modeset_cleanup(struct drm_device *dev);
  1673. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1674. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1675. bool force_restore);
  1676. extern void i915_redisable_vga(struct drm_device *dev);
  1677. extern bool intel_fbc_enabled(struct drm_device *dev);
  1678. extern void intel_disable_fbc(struct drm_device *dev);
  1679. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1680. extern void intel_init_pch_refclk(struct drm_device *dev);
  1681. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1682. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1683. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1684. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1685. extern void intel_detect_pch(struct drm_device *dev);
  1686. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1687. extern int intel_enable_rc6(const struct drm_device *dev);
  1688. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1689. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1690. struct drm_file *file);
  1691. /* overlay */
  1692. #ifdef CONFIG_DEBUG_FS
  1693. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1694. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1695. struct intel_overlay_error_state *error);
  1696. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1697. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1698. struct drm_device *dev,
  1699. struct intel_display_error_state *error);
  1700. #endif
  1701. /* On SNB platform, before reading ring registers forcewake bit
  1702. * must be set to prevent GT core from power down and stale values being
  1703. * returned.
  1704. */
  1705. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1706. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1707. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1708. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1709. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1710. /* intel_sideband.c */
  1711. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1712. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1713. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1714. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
  1715. void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
  1716. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1717. enum intel_sbi_destination destination);
  1718. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1719. enum intel_sbi_destination destination);
  1720. int vlv_gpu_freq(int ddr_freq, int val);
  1721. int vlv_freq_opcode(int ddr_freq, int val);
  1722. #define __i915_read(x, y) \
  1723. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1724. __i915_read(8, b)
  1725. __i915_read(16, w)
  1726. __i915_read(32, l)
  1727. __i915_read(64, q)
  1728. #undef __i915_read
  1729. #define __i915_write(x, y) \
  1730. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1731. __i915_write(8, b)
  1732. __i915_write(16, w)
  1733. __i915_write(32, l)
  1734. __i915_write(64, q)
  1735. #undef __i915_write
  1736. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1737. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1738. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1739. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1740. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1741. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1742. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1743. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1744. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1745. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1746. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1747. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1748. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1749. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1750. /* "Broadcast RGB" property */
  1751. #define INTEL_BROADCAST_RGB_AUTO 0
  1752. #define INTEL_BROADCAST_RGB_FULL 1
  1753. #define INTEL_BROADCAST_RGB_LIMITED 2
  1754. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  1755. {
  1756. if (HAS_PCH_SPLIT(dev))
  1757. return CPU_VGACNTRL;
  1758. else if (IS_VALLEYVIEW(dev))
  1759. return VLV_VGACNTRL;
  1760. else
  1761. return VGACNTRL;
  1762. }
  1763. static inline void __user *to_user_ptr(u64 address)
  1764. {
  1765. return (void __user *)(uintptr_t)address;
  1766. }
  1767. #endif