quirks.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * This quirk function disables memory decoding and releases memory resources
  31. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  32. * It also rounds up size to specified alignment.
  33. * Later on, the kernel will assign page-aligned memory resource back
  34. * to the device.
  35. */
  36. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  37. {
  38. int i;
  39. struct resource *r;
  40. resource_size_t align, size;
  41. u16 command;
  42. if (!pci_is_reassigndev(dev))
  43. return;
  44. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  45. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  46. dev_warn(&dev->dev,
  47. "Can't reassign resources to host bridge.\n");
  48. return;
  49. }
  50. dev_info(&dev->dev,
  51. "Disabling memory decoding and releasing memory resources.\n");
  52. pci_read_config_word(dev, PCI_COMMAND, &command);
  53. command &= ~PCI_COMMAND_MEMORY;
  54. pci_write_config_word(dev, PCI_COMMAND, command);
  55. align = pci_specified_resource_alignment(dev);
  56. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  57. r = &dev->resource[i];
  58. if (!(r->flags & IORESOURCE_MEM))
  59. continue;
  60. size = resource_size(r);
  61. if (size < align) {
  62. size = align;
  63. dev_info(&dev->dev,
  64. "Rounding up size of resource #%d to %#llx.\n",
  65. i, (unsigned long long)size);
  66. }
  67. r->end = size - 1;
  68. r->start = 0;
  69. }
  70. /* Need to disable bridge's resource window,
  71. * to enable the kernel to reassign new resource
  72. * window later on.
  73. */
  74. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  75. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  76. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  77. r = &dev->resource[i];
  78. if (!(r->flags & IORESOURCE_MEM))
  79. continue;
  80. r->end = resource_size(r) - 1;
  81. r->start = 0;
  82. }
  83. pci_disable_bridge_window(dev);
  84. }
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  87. /*
  88. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  89. * conflict. But doing so may cause problems on host bridge and perhaps other
  90. * key system devices. For devices that need to have mmio decoding always-on,
  91. * we need to set the dev->mmio_always_on bit.
  92. */
  93. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  94. {
  95. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  96. dev->mmio_always_on = 1;
  97. }
  98. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
  99. /* The Mellanox Tavor device gives false positive parity errors
  100. * Mark this device with a broken_parity_status, to allow
  101. * PCI scanning code to "skip" this now blacklisted device.
  102. */
  103. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  104. {
  105. dev->broken_parity_status = 1; /* This device gives false positives */
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  108. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  109. /* Deal with broken BIOS'es that neglect to enable passive release,
  110. which can cause problems in combination with the 82441FX/PPro MTRRs */
  111. static void quirk_passive_release(struct pci_dev *dev)
  112. {
  113. struct pci_dev *d = NULL;
  114. unsigned char dlc;
  115. /* We have to make sure a particular bit is set in the PIIX3
  116. ISA bridge, so we have to go out and find it. */
  117. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  118. pci_read_config_byte(d, 0x82, &dlc);
  119. if (!(dlc & 1<<1)) {
  120. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  121. dlc |= 1<<1;
  122. pci_write_config_byte(d, 0x82, dlc);
  123. }
  124. }
  125. }
  126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  127. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  128. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  129. but VIA don't answer queries. If you happen to have good contacts at VIA
  130. ask them for me please -- Alan
  131. This appears to be BIOS not version dependent. So presumably there is a
  132. chipset level fix */
  133. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  134. {
  135. if (!isa_dma_bridge_buggy) {
  136. isa_dma_bridge_buggy=1;
  137. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  138. }
  139. }
  140. /*
  141. * Its not totally clear which chipsets are the problematic ones
  142. * We know 82C586 and 82C596 variants are affected.
  143. */
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  151. /*
  152. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  153. * for some HT machines to use C4 w/o hanging.
  154. */
  155. static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  156. {
  157. u32 pmbase;
  158. u16 pm1a;
  159. pci_read_config_dword(dev, 0x40, &pmbase);
  160. pmbase = pmbase & 0xff80;
  161. pm1a = inw(pmbase);
  162. if (pm1a & 0x10) {
  163. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  164. outw(0x10, pmbase);
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  168. /*
  169. * Chipsets where PCI->PCI transfers vanish or hang
  170. */
  171. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  172. {
  173. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  174. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  175. pci_pci_problems |= PCIPCI_FAIL;
  176. }
  177. }
  178. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  180. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  181. {
  182. u8 rev;
  183. pci_read_config_byte(dev, 0x08, &rev);
  184. if (rev == 0x13) {
  185. /* Erratum 24 */
  186. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  187. pci_pci_problems |= PCIAGP_FAIL;
  188. }
  189. }
  190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  191. /*
  192. * Triton requires workarounds to be used by the drivers
  193. */
  194. static void __devinit quirk_triton(struct pci_dev *dev)
  195. {
  196. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  197. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  198. pci_pci_problems |= PCIPCI_TRITON;
  199. }
  200. }
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  205. /*
  206. * VIA Apollo KT133 needs PCI latency patch
  207. * Made according to a windows driver based patch by George E. Breese
  208. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  209. * and http://www.georgebreese.com/net/software/#PCI
  210. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  211. * the info on which Mr Breese based his work.
  212. *
  213. * Updated based on further information from the site and also on
  214. * information provided by VIA
  215. */
  216. static void quirk_vialatency(struct pci_dev *dev)
  217. {
  218. struct pci_dev *p;
  219. u8 busarb;
  220. /* Ok we have a potential problem chipset here. Now see if we have
  221. a buggy southbridge */
  222. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  223. if (p!=NULL) {
  224. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  225. /* Check for buggy part revisions */
  226. if (p->revision < 0x40 || p->revision > 0x42)
  227. goto exit;
  228. } else {
  229. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  230. if (p==NULL) /* No problem parts */
  231. goto exit;
  232. /* Check for buggy part revisions */
  233. if (p->revision < 0x10 || p->revision > 0x12)
  234. goto exit;
  235. }
  236. /*
  237. * Ok we have the problem. Now set the PCI master grant to
  238. * occur every master grant. The apparent bug is that under high
  239. * PCI load (quite common in Linux of course) you can get data
  240. * loss when the CPU is held off the bus for 3 bus master requests
  241. * This happens to include the IDE controllers....
  242. *
  243. * VIA only apply this fix when an SB Live! is present but under
  244. * both Linux and Windows this isnt enough, and we have seen
  245. * corruption without SB Live! but with things like 3 UDMA IDE
  246. * controllers. So we ignore that bit of the VIA recommendation..
  247. */
  248. pci_read_config_byte(dev, 0x76, &busarb);
  249. /* Set bit 4 and bi 5 of byte 76 to 0x01
  250. "Master priority rotation on every PCI master grant */
  251. busarb &= ~(1<<5);
  252. busarb |= (1<<4);
  253. pci_write_config_byte(dev, 0x76, busarb);
  254. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  255. exit:
  256. pci_dev_put(p);
  257. }
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  261. /* Must restore this on a resume from RAM */
  262. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  263. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  264. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  265. /*
  266. * VIA Apollo VP3 needs ETBF on BT848/878
  267. */
  268. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  269. {
  270. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  271. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  272. pci_pci_problems |= PCIPCI_VIAETBF;
  273. }
  274. }
  275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  276. static void __devinit quirk_vsfx(struct pci_dev *dev)
  277. {
  278. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  279. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  280. pci_pci_problems |= PCIPCI_VSFX;
  281. }
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  284. /*
  285. * Ali Magik requires workarounds to be used by the drivers
  286. * that DMA to AGP space. Latency must be set to 0xA and triton
  287. * workaround applied too
  288. * [Info kindly provided by ALi]
  289. */
  290. static void __init quirk_alimagik(struct pci_dev *dev)
  291. {
  292. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  293. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  294. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  295. }
  296. }
  297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  298. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  299. /*
  300. * Natoma has some interesting boundary conditions with Zoran stuff
  301. * at least
  302. */
  303. static void __devinit quirk_natoma(struct pci_dev *dev)
  304. {
  305. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  306. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  307. pci_pci_problems |= PCIPCI_NATOMA;
  308. }
  309. }
  310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  312. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  316. /*
  317. * This chip can cause PCI parity errors if config register 0xA0 is read
  318. * while DMAs are occurring.
  319. */
  320. static void __devinit quirk_citrine(struct pci_dev *dev)
  321. {
  322. dev->cfg_size = 0xA0;
  323. }
  324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  325. /*
  326. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  327. * If it's needed, re-allocate the region.
  328. */
  329. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  330. {
  331. struct resource *r = &dev->resource[0];
  332. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  333. r->start = 0;
  334. r->end = 0x3ffffff;
  335. }
  336. }
  337. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  339. /*
  340. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  341. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  342. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  343. * (which conflicts w/ BAR1's memory range).
  344. */
  345. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  346. {
  347. if (pci_resource_len(dev, 0) != 8) {
  348. struct resource *res = &dev->resource[0];
  349. res->end = res->start + 8 - 1;
  350. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  351. "(incorrect header); workaround applied.\n");
  352. }
  353. }
  354. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  355. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  356. unsigned size, int nr, const char *name)
  357. {
  358. region &= ~(size-1);
  359. if (region) {
  360. struct pci_bus_region bus_region;
  361. struct resource *res = dev->resource + nr;
  362. res->name = pci_name(dev);
  363. res->start = region;
  364. res->end = region + size - 1;
  365. res->flags = IORESOURCE_IO;
  366. /* Convert from PCI bus to resource space. */
  367. bus_region.start = res->start;
  368. bus_region.end = res->end;
  369. pcibios_bus_to_resource(dev, res, &bus_region);
  370. if (pci_claim_resource(dev, nr) == 0)
  371. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  372. res, name);
  373. }
  374. }
  375. /*
  376. * ATI Northbridge setups MCE the processor if you even
  377. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  378. */
  379. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  380. {
  381. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  382. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  383. request_region(0x3b0, 0x0C, "RadeonIGP");
  384. request_region(0x3d3, 0x01, "RadeonIGP");
  385. }
  386. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  387. /*
  388. * Let's make the southbridge information explicit instead
  389. * of having to worry about people probing the ACPI areas,
  390. * for example.. (Yes, it happens, and if you read the wrong
  391. * ACPI register it will put the machine to sleep with no
  392. * way of waking it up again. Bummer).
  393. *
  394. * ALI M7101: Two IO regions pointed to by words at
  395. * 0xE0 (64 bytes of ACPI registers)
  396. * 0xE2 (32 bytes of SMB registers)
  397. */
  398. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  399. {
  400. u16 region;
  401. pci_read_config_word(dev, 0xE0, &region);
  402. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  403. pci_read_config_word(dev, 0xE2, &region);
  404. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  405. }
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  407. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  408. {
  409. u32 devres;
  410. u32 mask, size, base;
  411. pci_read_config_dword(dev, port, &devres);
  412. if ((devres & enable) != enable)
  413. return;
  414. mask = (devres >> 16) & 15;
  415. base = devres & 0xffff;
  416. size = 16;
  417. for (;;) {
  418. unsigned bit = size >> 1;
  419. if ((bit & mask) == bit)
  420. break;
  421. size = bit;
  422. }
  423. /*
  424. * For now we only print it out. Eventually we'll want to
  425. * reserve it (at least if it's in the 0x1000+ range), but
  426. * let's get enough confirmation reports first.
  427. */
  428. base &= -size;
  429. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  430. }
  431. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  432. {
  433. u32 devres;
  434. u32 mask, size, base;
  435. pci_read_config_dword(dev, port, &devres);
  436. if ((devres & enable) != enable)
  437. return;
  438. base = devres & 0xffff0000;
  439. mask = (devres & 0x3f) << 16;
  440. size = 128 << 16;
  441. for (;;) {
  442. unsigned bit = size >> 1;
  443. if ((bit & mask) == bit)
  444. break;
  445. size = bit;
  446. }
  447. /*
  448. * For now we only print it out. Eventually we'll want to
  449. * reserve it, but let's get enough confirmation reports first.
  450. */
  451. base &= -size;
  452. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  453. }
  454. /*
  455. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  456. * 0x40 (64 bytes of ACPI registers)
  457. * 0x90 (16 bytes of SMB registers)
  458. * and a few strange programmable PIIX4 device resources.
  459. */
  460. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  461. {
  462. u32 region, res_a;
  463. pci_read_config_dword(dev, 0x40, &region);
  464. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  465. pci_read_config_dword(dev, 0x90, &region);
  466. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  467. /* Device resource A has enables for some of the other ones */
  468. pci_read_config_dword(dev, 0x5c, &res_a);
  469. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  470. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  471. /* Device resource D is just bitfields for static resources */
  472. /* Device 12 enabled? */
  473. if (res_a & (1 << 29)) {
  474. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  475. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  476. }
  477. /* Device 13 enabled? */
  478. if (res_a & (1 << 30)) {
  479. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  480. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  481. }
  482. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  483. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  484. }
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  487. /*
  488. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  489. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  490. * 0x58 (64 bytes of GPIO I/O space)
  491. */
  492. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  493. {
  494. u32 region;
  495. pci_read_config_dword(dev, 0x40, &region);
  496. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  497. pci_read_config_dword(dev, 0x58, &region);
  498. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  499. }
  500. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  501. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  502. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  503. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  504. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  505. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  506. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  507. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  508. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  509. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  510. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  511. {
  512. u32 region;
  513. pci_read_config_dword(dev, 0x40, &region);
  514. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  515. pci_read_config_dword(dev, 0x48, &region);
  516. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  517. }
  518. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  519. {
  520. u32 val;
  521. u32 size, base;
  522. pci_read_config_dword(dev, reg, &val);
  523. /* Enabled? */
  524. if (!(val & 1))
  525. return;
  526. base = val & 0xfffc;
  527. if (dynsize) {
  528. /*
  529. * This is not correct. It is 16, 32 or 64 bytes depending on
  530. * register D31:F0:ADh bits 5:4.
  531. *
  532. * But this gets us at least _part_ of it.
  533. */
  534. size = 16;
  535. } else {
  536. size = 128;
  537. }
  538. base &= ~(size-1);
  539. /* Just print it out for now. We should reserve it after more debugging */
  540. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  541. }
  542. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  543. {
  544. /* Shared ACPI/GPIO decode with all ICH6+ */
  545. ich6_lpc_acpi_gpio(dev);
  546. /* ICH6-specific generic IO decode */
  547. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  548. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  549. }
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  552. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  553. {
  554. u32 val;
  555. u32 mask, base;
  556. pci_read_config_dword(dev, reg, &val);
  557. /* Enabled? */
  558. if (!(val & 1))
  559. return;
  560. /*
  561. * IO base in bits 15:2, mask in bits 23:18, both
  562. * are dword-based
  563. */
  564. base = val & 0xfffc;
  565. mask = (val >> 16) & 0xfc;
  566. mask |= 3;
  567. /* Just print it out for now. We should reserve it after more debugging */
  568. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  569. }
  570. /* ICH7-10 has the same common LPC generic IO decode registers */
  571. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  572. {
  573. /* We share the common ACPI/DPIO decode with ICH6 */
  574. ich6_lpc_acpi_gpio(dev);
  575. /* And have 4 ICH7+ generic decodes */
  576. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  577. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  578. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  579. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  580. }
  581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  584. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  585. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  590. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  594. /*
  595. * VIA ACPI: One IO region pointed to by longword at
  596. * 0x48 or 0x20 (256 bytes of ACPI registers)
  597. */
  598. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  599. {
  600. u32 region;
  601. if (dev->revision & 0x10) {
  602. pci_read_config_dword(dev, 0x48, &region);
  603. region &= PCI_BASE_ADDRESS_IO_MASK;
  604. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  605. }
  606. }
  607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  608. /*
  609. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  610. * 0x48 (256 bytes of ACPI registers)
  611. * 0x70 (128 bytes of hardware monitoring register)
  612. * 0x90 (16 bytes of SMB registers)
  613. */
  614. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  615. {
  616. u16 hm;
  617. u32 smb;
  618. quirk_vt82c586_acpi(dev);
  619. pci_read_config_word(dev, 0x70, &hm);
  620. hm &= PCI_BASE_ADDRESS_IO_MASK;
  621. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  622. pci_read_config_dword(dev, 0x90, &smb);
  623. smb &= PCI_BASE_ADDRESS_IO_MASK;
  624. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  625. }
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  627. /*
  628. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  629. * 0x88 (128 bytes of power management registers)
  630. * 0xd0 (16 bytes of SMB registers)
  631. */
  632. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  633. {
  634. u16 pm, smb;
  635. pci_read_config_word(dev, 0x88, &pm);
  636. pm &= PCI_BASE_ADDRESS_IO_MASK;
  637. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  638. pci_read_config_word(dev, 0xd0, &smb);
  639. smb &= PCI_BASE_ADDRESS_IO_MASK;
  640. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  641. }
  642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  643. /*
  644. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  645. * Disable fast back-to-back on the secondary bus segment
  646. */
  647. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  648. {
  649. struct pci_dev *pdev;
  650. u16 command;
  651. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  652. "secondary bus fast back-to-back transfers disabled\n");
  653. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  654. pci_read_config_word(pdev, PCI_COMMAND, &command);
  655. if (command & PCI_COMMAND_FAST_BACK)
  656. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  657. }
  658. }
  659. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  660. quirk_xio2000a);
  661. #ifdef CONFIG_X86_IO_APIC
  662. #include <asm/io_apic.h>
  663. /*
  664. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  665. * devices to the external APIC.
  666. *
  667. * TODO: When we have device-specific interrupt routers,
  668. * this code will go away from quirks.
  669. */
  670. static void quirk_via_ioapic(struct pci_dev *dev)
  671. {
  672. u8 tmp;
  673. if (nr_ioapics < 1)
  674. tmp = 0; /* nothing routed to external APIC */
  675. else
  676. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  677. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  678. tmp == 0 ? "Disa" : "Ena");
  679. /* Offset 0x58: External APIC IRQ output control */
  680. pci_write_config_byte (dev, 0x58, tmp);
  681. }
  682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  683. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  684. /*
  685. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  686. * This leads to doubled level interrupt rates.
  687. * Set this bit to get rid of cycle wastage.
  688. * Otherwise uncritical.
  689. */
  690. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  691. {
  692. u8 misc_control2;
  693. #define BYPASS_APIC_DEASSERT 8
  694. pci_read_config_byte(dev, 0x5B, &misc_control2);
  695. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  696. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  697. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  698. }
  699. }
  700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  701. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  702. /*
  703. * The AMD io apic can hang the box when an apic irq is masked.
  704. * We check all revs >= B0 (yet not in the pre production!) as the bug
  705. * is currently marked NoFix
  706. *
  707. * We have multiple reports of hangs with this chipset that went away with
  708. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  709. * of course. However the advice is demonstrably good even if so..
  710. */
  711. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  712. {
  713. if (dev->revision >= 0x02) {
  714. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  715. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  716. }
  717. }
  718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  719. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  720. {
  721. if (dev->devfn == 0 && dev->bus->number == 0)
  722. sis_apic_bug = 1;
  723. }
  724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  725. #endif /* CONFIG_X86_IO_APIC */
  726. /*
  727. * Some settings of MMRBC can lead to data corruption so block changes.
  728. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  729. */
  730. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  731. {
  732. if (dev->subordinate && dev->revision <= 0x12) {
  733. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  734. "disabling PCI-X MMRBC\n", dev->revision);
  735. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  736. }
  737. }
  738. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  739. /*
  740. * FIXME: it is questionable that quirk_via_acpi
  741. * is needed. It shows up as an ISA bridge, and does not
  742. * support the PCI_INTERRUPT_LINE register at all. Therefore
  743. * it seems like setting the pci_dev's 'irq' to the
  744. * value of the ACPI SCI interrupt is only done for convenience.
  745. * -jgarzik
  746. */
  747. static void __devinit quirk_via_acpi(struct pci_dev *d)
  748. {
  749. /*
  750. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  751. */
  752. u8 irq;
  753. pci_read_config_byte(d, 0x42, &irq);
  754. irq &= 0xf;
  755. if (irq && (irq != 2))
  756. d->irq = irq;
  757. }
  758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  760. /*
  761. * VIA bridges which have VLink
  762. */
  763. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  764. static void quirk_via_bridge(struct pci_dev *dev)
  765. {
  766. /* See what bridge we have and find the device ranges */
  767. switch (dev->device) {
  768. case PCI_DEVICE_ID_VIA_82C686:
  769. /* The VT82C686 is special, it attaches to PCI and can have
  770. any device number. All its subdevices are functions of
  771. that single device. */
  772. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  773. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  774. break;
  775. case PCI_DEVICE_ID_VIA_8237:
  776. case PCI_DEVICE_ID_VIA_8237A:
  777. via_vlink_dev_lo = 15;
  778. break;
  779. case PCI_DEVICE_ID_VIA_8235:
  780. via_vlink_dev_lo = 16;
  781. break;
  782. case PCI_DEVICE_ID_VIA_8231:
  783. case PCI_DEVICE_ID_VIA_8233_0:
  784. case PCI_DEVICE_ID_VIA_8233A:
  785. case PCI_DEVICE_ID_VIA_8233C_0:
  786. via_vlink_dev_lo = 17;
  787. break;
  788. }
  789. }
  790. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  791. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  792. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  793. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  795. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  796. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  798. /**
  799. * quirk_via_vlink - VIA VLink IRQ number update
  800. * @dev: PCI device
  801. *
  802. * If the device we are dealing with is on a PIC IRQ we need to
  803. * ensure that the IRQ line register which usually is not relevant
  804. * for PCI cards, is actually written so that interrupts get sent
  805. * to the right place.
  806. * We only do this on systems where a VIA south bridge was detected,
  807. * and only for VIA devices on the motherboard (see quirk_via_bridge
  808. * above).
  809. */
  810. static void quirk_via_vlink(struct pci_dev *dev)
  811. {
  812. u8 irq, new_irq;
  813. /* Check if we have VLink at all */
  814. if (via_vlink_dev_lo == -1)
  815. return;
  816. new_irq = dev->irq;
  817. /* Don't quirk interrupts outside the legacy IRQ range */
  818. if (!new_irq || new_irq > 15)
  819. return;
  820. /* Internal device ? */
  821. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  822. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  823. return;
  824. /* This is an internal VLink device on a PIC interrupt. The BIOS
  825. ought to have set this but may not have, so we redo it */
  826. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  827. if (new_irq != irq) {
  828. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  829. irq, new_irq);
  830. udelay(15); /* unknown if delay really needed */
  831. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  832. }
  833. }
  834. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  835. /*
  836. * VIA VT82C598 has its device ID settable and many BIOSes
  837. * set it to the ID of VT82C597 for backward compatibility.
  838. * We need to switch it off to be able to recognize the real
  839. * type of the chip.
  840. */
  841. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  842. {
  843. pci_write_config_byte(dev, 0xfc, 0);
  844. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  845. }
  846. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  847. /*
  848. * CardBus controllers have a legacy base address that enables them
  849. * to respond as i82365 pcmcia controllers. We don't want them to
  850. * do this even if the Linux CardBus driver is not loaded, because
  851. * the Linux i82365 driver does not (and should not) handle CardBus.
  852. */
  853. static void quirk_cardbus_legacy(struct pci_dev *dev)
  854. {
  855. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  856. return;
  857. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  858. }
  859. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  860. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  861. /*
  862. * Following the PCI ordering rules is optional on the AMD762. I'm not
  863. * sure what the designers were smoking but let's not inhale...
  864. *
  865. * To be fair to AMD, it follows the spec by default, its BIOS people
  866. * who turn it off!
  867. */
  868. static void quirk_amd_ordering(struct pci_dev *dev)
  869. {
  870. u32 pcic;
  871. pci_read_config_dword(dev, 0x4C, &pcic);
  872. if ((pcic&6)!=6) {
  873. pcic |= 6;
  874. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  875. pci_write_config_dword(dev, 0x4C, pcic);
  876. pci_read_config_dword(dev, 0x84, &pcic);
  877. pcic |= (1<<23); /* Required in this mode */
  878. pci_write_config_dword(dev, 0x84, pcic);
  879. }
  880. }
  881. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  882. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  883. /*
  884. * DreamWorks provided workaround for Dunord I-3000 problem
  885. *
  886. * This card decodes and responds to addresses not apparently
  887. * assigned to it. We force a larger allocation to ensure that
  888. * nothing gets put too close to it.
  889. */
  890. static void __devinit quirk_dunord ( struct pci_dev * dev )
  891. {
  892. struct resource *r = &dev->resource [1];
  893. r->start = 0;
  894. r->end = 0xffffff;
  895. }
  896. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  897. /*
  898. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  899. * is subtractive decoding (transparent), and does indicate this
  900. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  901. * instead of 0x01.
  902. */
  903. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  904. {
  905. dev->transparent = 1;
  906. }
  907. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  908. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  909. /*
  910. * Common misconfiguration of the MediaGX/Geode PCI master that will
  911. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  912. * datasheets found at http://www.national.com/analog for info on what
  913. * these bits do. <christer@weinigel.se>
  914. */
  915. static void quirk_mediagx_master(struct pci_dev *dev)
  916. {
  917. u8 reg;
  918. pci_read_config_byte(dev, 0x41, &reg);
  919. if (reg & 2) {
  920. reg &= ~2;
  921. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  922. pci_write_config_byte(dev, 0x41, reg);
  923. }
  924. }
  925. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  926. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  927. /*
  928. * Ensure C0 rev restreaming is off. This is normally done by
  929. * the BIOS but in the odd case it is not the results are corruption
  930. * hence the presence of a Linux check
  931. */
  932. static void quirk_disable_pxb(struct pci_dev *pdev)
  933. {
  934. u16 config;
  935. if (pdev->revision != 0x04) /* Only C0 requires this */
  936. return;
  937. pci_read_config_word(pdev, 0x40, &config);
  938. if (config & (1<<6)) {
  939. config &= ~(1<<6);
  940. pci_write_config_word(pdev, 0x40, config);
  941. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  942. }
  943. }
  944. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  945. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  946. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  947. {
  948. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  949. u8 tmp;
  950. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  951. if (tmp == 0x01) {
  952. pci_read_config_byte(pdev, 0x40, &tmp);
  953. pci_write_config_byte(pdev, 0x40, tmp|1);
  954. pci_write_config_byte(pdev, 0x9, 1);
  955. pci_write_config_byte(pdev, 0xa, 6);
  956. pci_write_config_byte(pdev, 0x40, tmp);
  957. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  958. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  959. }
  960. }
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  962. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  964. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  965. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  966. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  967. /*
  968. * Serverworks CSB5 IDE does not fully support native mode
  969. */
  970. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  971. {
  972. u8 prog;
  973. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  974. if (prog & 5) {
  975. prog &= ~5;
  976. pdev->class &= ~5;
  977. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  978. /* PCI layer will sort out resources */
  979. }
  980. }
  981. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  982. /*
  983. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  984. */
  985. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  986. {
  987. u8 prog;
  988. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  989. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  990. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  991. prog &= ~5;
  992. pdev->class &= ~5;
  993. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  994. }
  995. }
  996. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  997. /*
  998. * Some ATA devices break if put into D3
  999. */
  1000. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  1001. {
  1002. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1003. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  1004. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1005. }
  1006. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  1007. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  1008. /* ALi loses some register settings that we cannot then restore */
  1009. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  1010. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1011. occur when mode detecting */
  1012. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  1013. /* This was originally an Alpha specific thing, but it really fits here.
  1014. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1015. */
  1016. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  1017. {
  1018. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1019. }
  1020. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1021. /*
  1022. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1023. * is not activated. The myth is that Asus said that they do not want the
  1024. * users to be irritated by just another PCI Device in the Win98 device
  1025. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1026. * package 2.7.0 for details)
  1027. *
  1028. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1029. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1030. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1031. * is either the Host bridge (preferred) or on-board VGA controller.
  1032. *
  1033. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1034. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1035. * was done by SMM code, which could cause unsynchronized concurrent
  1036. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1037. * should be very careful when adding new entries: if SMM is accessing the
  1038. * Intel SMBus, this is a very good reason to leave it hidden.
  1039. *
  1040. * Likewise, many recent laptops use ACPI for thermal management. If the
  1041. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1042. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1043. * are about to add an entry in the table below, please first disassemble
  1044. * the DSDT and double-check that there is no code accessing the SMBus.
  1045. */
  1046. static int asus_hides_smbus;
  1047. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1048. {
  1049. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1050. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1051. switch(dev->subsystem_device) {
  1052. case 0x8025: /* P4B-LX */
  1053. case 0x8070: /* P4B */
  1054. case 0x8088: /* P4B533 */
  1055. case 0x1626: /* L3C notebook */
  1056. asus_hides_smbus = 1;
  1057. }
  1058. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1059. switch(dev->subsystem_device) {
  1060. case 0x80b1: /* P4GE-V */
  1061. case 0x80b2: /* P4PE */
  1062. case 0x8093: /* P4B533-V */
  1063. asus_hides_smbus = 1;
  1064. }
  1065. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1066. switch(dev->subsystem_device) {
  1067. case 0x8030: /* P4T533 */
  1068. asus_hides_smbus = 1;
  1069. }
  1070. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1071. switch (dev->subsystem_device) {
  1072. case 0x8070: /* P4G8X Deluxe */
  1073. asus_hides_smbus = 1;
  1074. }
  1075. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1076. switch (dev->subsystem_device) {
  1077. case 0x80c9: /* PU-DLS */
  1078. asus_hides_smbus = 1;
  1079. }
  1080. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1081. switch (dev->subsystem_device) {
  1082. case 0x1751: /* M2N notebook */
  1083. case 0x1821: /* M5N notebook */
  1084. case 0x1897: /* A6L notebook */
  1085. asus_hides_smbus = 1;
  1086. }
  1087. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1088. switch (dev->subsystem_device) {
  1089. case 0x184b: /* W1N notebook */
  1090. case 0x186a: /* M6Ne notebook */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1094. switch (dev->subsystem_device) {
  1095. case 0x80f2: /* P4P800-X */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1099. switch (dev->subsystem_device) {
  1100. case 0x1882: /* M6V notebook */
  1101. case 0x1977: /* A6VA notebook */
  1102. asus_hides_smbus = 1;
  1103. }
  1104. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1105. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1106. switch(dev->subsystem_device) {
  1107. case 0x088C: /* HP Compaq nc8000 */
  1108. case 0x0890: /* HP Compaq nc6000 */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1112. switch (dev->subsystem_device) {
  1113. case 0x12bc: /* HP D330L */
  1114. case 0x12bd: /* HP D530 */
  1115. case 0x006a: /* HP Compaq nx9500 */
  1116. asus_hides_smbus = 1;
  1117. }
  1118. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1119. switch (dev->subsystem_device) {
  1120. case 0x12bf: /* HP xw4100 */
  1121. asus_hides_smbus = 1;
  1122. }
  1123. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1124. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1125. switch(dev->subsystem_device) {
  1126. case 0xC00C: /* Samsung P35 notebook */
  1127. asus_hides_smbus = 1;
  1128. }
  1129. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1130. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1131. switch(dev->subsystem_device) {
  1132. case 0x0058: /* Compaq Evo N620c */
  1133. asus_hides_smbus = 1;
  1134. }
  1135. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1136. switch(dev->subsystem_device) {
  1137. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1138. /* Motherboard doesn't have Host bridge
  1139. * subvendor/subdevice IDs, therefore checking
  1140. * its on-board VGA controller */
  1141. asus_hides_smbus = 1;
  1142. }
  1143. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1144. switch(dev->subsystem_device) {
  1145. case 0x00b8: /* Compaq Evo D510 CMT */
  1146. case 0x00b9: /* Compaq Evo D510 SFF */
  1147. case 0x00ba: /* Compaq Evo D510 USDT */
  1148. /* Motherboard doesn't have Host bridge
  1149. * subvendor/subdevice IDs and on-board VGA
  1150. * controller is disabled if an AGP card is
  1151. * inserted, therefore checking USB UHCI
  1152. * Controller #1 */
  1153. asus_hides_smbus = 1;
  1154. }
  1155. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1156. switch (dev->subsystem_device) {
  1157. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1158. /* Motherboard doesn't have host bridge
  1159. * subvendor/subdevice IDs, therefore checking
  1160. * its on-board VGA controller */
  1161. asus_hides_smbus = 1;
  1162. }
  1163. }
  1164. }
  1165. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1169. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1170. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1171. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1172. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1173. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1174. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1175. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1176. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1177. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1178. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1179. {
  1180. u16 val;
  1181. if (likely(!asus_hides_smbus))
  1182. return;
  1183. pci_read_config_word(dev, 0xF2, &val);
  1184. if (val & 0x8) {
  1185. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1186. pci_read_config_word(dev, 0xF2, &val);
  1187. if (val & 0x8)
  1188. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1189. else
  1190. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1191. }
  1192. }
  1193. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1194. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1196. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1200. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1201. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1202. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1203. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1204. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1205. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1206. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1207. /* It appears we just have one such device. If not, we have a warning */
  1208. static void __iomem *asus_rcba_base;
  1209. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1210. {
  1211. u32 rcba;
  1212. if (likely(!asus_hides_smbus))
  1213. return;
  1214. WARN_ON(asus_rcba_base);
  1215. pci_read_config_dword(dev, 0xF0, &rcba);
  1216. /* use bits 31:14, 16 kB aligned */
  1217. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1218. if (asus_rcba_base == NULL)
  1219. return;
  1220. }
  1221. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1222. {
  1223. u32 val;
  1224. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1225. return;
  1226. /* read the Function Disable register, dword mode only */
  1227. val = readl(asus_rcba_base + 0x3418);
  1228. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1229. }
  1230. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1231. {
  1232. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1233. return;
  1234. iounmap(asus_rcba_base);
  1235. asus_rcba_base = NULL;
  1236. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1237. }
  1238. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1239. {
  1240. asus_hides_smbus_lpc_ich6_suspend(dev);
  1241. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1242. asus_hides_smbus_lpc_ich6_resume(dev);
  1243. }
  1244. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1245. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1246. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1248. /*
  1249. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1250. */
  1251. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1252. {
  1253. u8 val = 0;
  1254. pci_read_config_byte(dev, 0x77, &val);
  1255. if (val & 0x10) {
  1256. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1257. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1258. }
  1259. }
  1260. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1261. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1262. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1263. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1264. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1265. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1266. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1267. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1268. /*
  1269. * ... This is further complicated by the fact that some SiS96x south
  1270. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1271. * spotted a compatible north bridge to make sure.
  1272. * (pci_find_device doesn't work yet)
  1273. *
  1274. * We can also enable the sis96x bit in the discovery register..
  1275. */
  1276. #define SIS_DETECT_REGISTER 0x40
  1277. static void quirk_sis_503(struct pci_dev *dev)
  1278. {
  1279. u8 reg;
  1280. u16 devid;
  1281. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1282. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1283. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1284. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1285. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1286. return;
  1287. }
  1288. /*
  1289. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1290. * hand in case it has already been processed.
  1291. * (depends on link order, which is apparently not guaranteed)
  1292. */
  1293. dev->device = devid;
  1294. quirk_sis_96x_smbus(dev);
  1295. }
  1296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1297. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1298. /*
  1299. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1300. * and MC97 modem controller are disabled when a second PCI soundcard is
  1301. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1302. * -- bjd
  1303. */
  1304. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1305. {
  1306. u8 val;
  1307. int asus_hides_ac97 = 0;
  1308. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1309. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1310. asus_hides_ac97 = 1;
  1311. }
  1312. if (!asus_hides_ac97)
  1313. return;
  1314. pci_read_config_byte(dev, 0x50, &val);
  1315. if (val & 0xc0) {
  1316. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1317. pci_read_config_byte(dev, 0x50, &val);
  1318. if (val & 0xc0)
  1319. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1320. else
  1321. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1322. }
  1323. }
  1324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1325. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1326. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1327. /*
  1328. * If we are using libata we can drive this chip properly but must
  1329. * do this early on to make the additional device appear during
  1330. * the PCI scanning.
  1331. */
  1332. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1333. {
  1334. u32 conf1, conf5, class;
  1335. u8 hdr;
  1336. /* Only poke fn 0 */
  1337. if (PCI_FUNC(pdev->devfn))
  1338. return;
  1339. pci_read_config_dword(pdev, 0x40, &conf1);
  1340. pci_read_config_dword(pdev, 0x80, &conf5);
  1341. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1342. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1343. switch (pdev->device) {
  1344. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1345. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1346. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1347. /* The controller should be in single function ahci mode */
  1348. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1349. break;
  1350. case PCI_DEVICE_ID_JMICRON_JMB365:
  1351. case PCI_DEVICE_ID_JMICRON_JMB366:
  1352. /* Redirect IDE second PATA port to the right spot */
  1353. conf5 |= (1 << 24);
  1354. /* Fall through */
  1355. case PCI_DEVICE_ID_JMICRON_JMB361:
  1356. case PCI_DEVICE_ID_JMICRON_JMB363:
  1357. case PCI_DEVICE_ID_JMICRON_JMB369:
  1358. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1359. /* Set the class codes correctly and then direct IDE 0 */
  1360. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1361. break;
  1362. case PCI_DEVICE_ID_JMICRON_JMB368:
  1363. /* The controller should be in single function IDE mode */
  1364. conf1 |= 0x00C00000; /* Set 22, 23 */
  1365. break;
  1366. }
  1367. pci_write_config_dword(pdev, 0x40, conf1);
  1368. pci_write_config_dword(pdev, 0x80, conf5);
  1369. /* Update pdev accordingly */
  1370. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1371. pdev->hdr_type = hdr & 0x7f;
  1372. pdev->multifunction = !!(hdr & 0x80);
  1373. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1374. pdev->class = class >> 8;
  1375. }
  1376. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1377. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1378. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1379. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1380. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1381. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1382. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1383. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1384. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1385. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1386. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1387. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1388. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1389. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1390. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1391. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1392. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1393. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1394. #endif
  1395. #ifdef CONFIG_X86_IO_APIC
  1396. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1397. {
  1398. int i;
  1399. if ((pdev->class >> 8) != 0xff00)
  1400. return;
  1401. /* the first BAR is the location of the IO APIC...we must
  1402. * not touch this (and it's already covered by the fixmap), so
  1403. * forcibly insert it into the resource tree */
  1404. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1405. insert_resource(&iomem_resource, &pdev->resource[0]);
  1406. /* The next five BARs all seem to be rubbish, so just clean
  1407. * them out */
  1408. for (i=1; i < 6; i++) {
  1409. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1410. }
  1411. }
  1412. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1413. #endif
  1414. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1415. {
  1416. pci_msi_off(pdev);
  1417. pdev->no_msi = 1;
  1418. }
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1422. /*
  1423. * It's possible for the MSI to get corrupted if shpc and acpi
  1424. * are used together on certain PXH-based systems.
  1425. */
  1426. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1427. {
  1428. pci_msi_off(dev);
  1429. dev->no_msi = 1;
  1430. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1431. }
  1432. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1433. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1434. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1435. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1436. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1437. /*
  1438. * Some Intel PCI Express chipsets have trouble with downstream
  1439. * device power management.
  1440. */
  1441. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1442. {
  1443. pci_pm_d3_delay = 120;
  1444. dev->no_d1d2 = 1;
  1445. }
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1449. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1450. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1452. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1456. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1458. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1459. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1460. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1463. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1467. #ifdef CONFIG_X86_IO_APIC
  1468. /*
  1469. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1470. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1471. * that a PCI device's interrupt handler is installed on the boot interrupt
  1472. * line instead.
  1473. */
  1474. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1475. {
  1476. if (noioapicquirk || noioapicreroute)
  1477. return;
  1478. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1479. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1480. dev->vendor, dev->device);
  1481. }
  1482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1490. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1491. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1492. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1493. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1494. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1495. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1496. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1497. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1498. /*
  1499. * On some chipsets we can disable the generation of legacy INTx boot
  1500. * interrupts.
  1501. */
  1502. /*
  1503. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1504. * 300641-004US, section 5.7.3.
  1505. */
  1506. #define INTEL_6300_IOAPIC_ABAR 0x40
  1507. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1508. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1509. {
  1510. u16 pci_config_word;
  1511. if (noioapicquirk)
  1512. return;
  1513. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1514. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1515. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1516. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1517. dev->vendor, dev->device);
  1518. }
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1520. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1521. /*
  1522. * disable boot interrupts on HT-1000
  1523. */
  1524. #define BC_HT1000_FEATURE_REG 0x64
  1525. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1526. #define BC_HT1000_MAP_IDX 0xC00
  1527. #define BC_HT1000_MAP_DATA 0xC01
  1528. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1529. {
  1530. u32 pci_config_dword;
  1531. u8 irq;
  1532. if (noioapicquirk)
  1533. return;
  1534. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1535. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1536. BC_HT1000_PIC_REGS_ENABLE);
  1537. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1538. outb(irq, BC_HT1000_MAP_IDX);
  1539. outb(0x00, BC_HT1000_MAP_DATA);
  1540. }
  1541. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1542. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1543. dev->vendor, dev->device);
  1544. }
  1545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1546. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1547. /*
  1548. * disable boot interrupts on AMD and ATI chipsets
  1549. */
  1550. /*
  1551. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1552. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1553. * (due to an erratum).
  1554. */
  1555. #define AMD_813X_MISC 0x40
  1556. #define AMD_813X_NOIOAMODE (1<<0)
  1557. #define AMD_813X_REV_B1 0x12
  1558. #define AMD_813X_REV_B2 0x13
  1559. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1560. {
  1561. u32 pci_config_dword;
  1562. if (noioapicquirk)
  1563. return;
  1564. if ((dev->revision == AMD_813X_REV_B1) ||
  1565. (dev->revision == AMD_813X_REV_B2))
  1566. return;
  1567. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1568. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1569. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1570. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1571. dev->vendor, dev->device);
  1572. }
  1573. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1574. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1575. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1576. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1577. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1578. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1579. {
  1580. u16 pci_config_word;
  1581. if (noioapicquirk)
  1582. return;
  1583. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1584. if (!pci_config_word) {
  1585. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1586. "already disabled\n", dev->vendor, dev->device);
  1587. return;
  1588. }
  1589. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1590. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1591. dev->vendor, dev->device);
  1592. }
  1593. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1594. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1595. #endif /* CONFIG_X86_IO_APIC */
  1596. /*
  1597. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1598. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1599. * Re-allocate the region if needed...
  1600. */
  1601. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1602. {
  1603. struct resource *r = &dev->resource[0];
  1604. if (r->start & 0x8) {
  1605. r->start = 0;
  1606. r->end = 0xf;
  1607. }
  1608. }
  1609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1610. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1611. quirk_tc86c001_ide);
  1612. static void __devinit quirk_netmos(struct pci_dev *dev)
  1613. {
  1614. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1615. unsigned int num_serial = dev->subsystem_device & 0xf;
  1616. /*
  1617. * These Netmos parts are multiport serial devices with optional
  1618. * parallel ports. Even when parallel ports are present, they
  1619. * are identified as class SERIAL, which means the serial driver
  1620. * will claim them. To prevent this, mark them as class OTHER.
  1621. * These combo devices should be claimed by parport_serial.
  1622. *
  1623. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1624. * of parallel ports and <S> is the number of serial ports.
  1625. */
  1626. switch (dev->device) {
  1627. case PCI_DEVICE_ID_NETMOS_9835:
  1628. /* Well, this rule doesn't hold for the following 9835 device */
  1629. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1630. dev->subsystem_device == 0x0299)
  1631. return;
  1632. case PCI_DEVICE_ID_NETMOS_9735:
  1633. case PCI_DEVICE_ID_NETMOS_9745:
  1634. case PCI_DEVICE_ID_NETMOS_9845:
  1635. case PCI_DEVICE_ID_NETMOS_9855:
  1636. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1637. num_parallel) {
  1638. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1639. "%u serial); changing class SERIAL to OTHER "
  1640. "(use parport_serial)\n",
  1641. dev->device, num_parallel, num_serial);
  1642. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1643. (dev->class & 0xff);
  1644. }
  1645. }
  1646. }
  1647. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1648. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1649. {
  1650. u16 command, pmcsr;
  1651. u8 __iomem *csr;
  1652. u8 cmd_hi;
  1653. int pm;
  1654. switch (dev->device) {
  1655. /* PCI IDs taken from drivers/net/e100.c */
  1656. case 0x1029:
  1657. case 0x1030 ... 0x1034:
  1658. case 0x1038 ... 0x103E:
  1659. case 0x1050 ... 0x1057:
  1660. case 0x1059:
  1661. case 0x1064 ... 0x106B:
  1662. case 0x1091 ... 0x1095:
  1663. case 0x1209:
  1664. case 0x1229:
  1665. case 0x2449:
  1666. case 0x2459:
  1667. case 0x245D:
  1668. case 0x27DC:
  1669. break;
  1670. default:
  1671. return;
  1672. }
  1673. /*
  1674. * Some firmware hands off the e100 with interrupts enabled,
  1675. * which can cause a flood of interrupts if packets are
  1676. * received before the driver attaches to the device. So
  1677. * disable all e100 interrupts here. The driver will
  1678. * re-enable them when it's ready.
  1679. */
  1680. pci_read_config_word(dev, PCI_COMMAND, &command);
  1681. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1682. return;
  1683. /*
  1684. * Check that the device is in the D0 power state. If it's not,
  1685. * there is no point to look any further.
  1686. */
  1687. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1688. if (pm) {
  1689. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1690. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1691. return;
  1692. }
  1693. /* Convert from PCI bus to resource space. */
  1694. csr = ioremap(pci_resource_start(dev, 0), 8);
  1695. if (!csr) {
  1696. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1697. return;
  1698. }
  1699. cmd_hi = readb(csr + 3);
  1700. if (cmd_hi == 0) {
  1701. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1702. "disabling\n");
  1703. writeb(1, csr + 3);
  1704. }
  1705. iounmap(csr);
  1706. }
  1707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1708. /*
  1709. * The 82575 and 82598 may experience data corruption issues when transitioning
  1710. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1711. */
  1712. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1713. {
  1714. dev_info(&dev->dev, "Disabling L0s\n");
  1715. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1716. }
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1719. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1721. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1723. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1725. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1727. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1731. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1732. {
  1733. /* rev 1 ncr53c810 chips don't set the class at all which means
  1734. * they don't get their resources remapped. Fix that here.
  1735. */
  1736. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1737. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1738. dev->class = PCI_CLASS_STORAGE_SCSI;
  1739. }
  1740. }
  1741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1742. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1743. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1744. {
  1745. u16 en1k;
  1746. u8 io_base_lo, io_limit_lo;
  1747. unsigned long base, limit;
  1748. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1749. pci_read_config_word(dev, 0x40, &en1k);
  1750. if (en1k & 0x200) {
  1751. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1752. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1753. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1754. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1755. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1756. if (base <= limit) {
  1757. res->start = base;
  1758. res->end = limit + 0x3ff;
  1759. }
  1760. }
  1761. }
  1762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1763. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1764. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1765. * in drivers/pci/setup-bus.c
  1766. */
  1767. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1768. {
  1769. u16 en1k, iobl_adr, iobl_adr_1k;
  1770. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1771. pci_read_config_word(dev, 0x40, &en1k);
  1772. if (en1k & 0x200) {
  1773. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1774. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1775. if (iobl_adr != iobl_adr_1k) {
  1776. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1777. iobl_adr,iobl_adr_1k);
  1778. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1779. }
  1780. }
  1781. }
  1782. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1783. /* Under some circumstances, AER is not linked with extended capabilities.
  1784. * Force it to be linked by setting the corresponding control bit in the
  1785. * config space.
  1786. */
  1787. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1788. {
  1789. uint8_t b;
  1790. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1791. if (!(b & 0x20)) {
  1792. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1793. dev_info(&dev->dev,
  1794. "Linking AER extended capability\n");
  1795. }
  1796. }
  1797. }
  1798. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1799. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1800. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1801. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1802. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1803. {
  1804. /*
  1805. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1806. * which causes unspecified timing errors with a VT6212L on the PCI
  1807. * bus leading to USB2.0 packet loss.
  1808. *
  1809. * This quirk is only enabled if a second (on the external PCI bus)
  1810. * VT6212L is found -- the CX700 core itself also contains a USB
  1811. * host controller with the same PCI ID as the VT6212L.
  1812. */
  1813. /* Count VT6212L instances */
  1814. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1815. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1816. uint8_t b;
  1817. /* p should contain the first (internal) VT6212L -- see if we have
  1818. an external one by searching again */
  1819. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1820. if (!p)
  1821. return;
  1822. pci_dev_put(p);
  1823. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1824. if (b & 0x40) {
  1825. /* Turn off PCI Bus Parking */
  1826. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1827. dev_info(&dev->dev,
  1828. "Disabling VIA CX700 PCI parking\n");
  1829. }
  1830. }
  1831. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1832. if (b != 0) {
  1833. /* Turn off PCI Master read caching */
  1834. pci_write_config_byte(dev, 0x72, 0x0);
  1835. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1836. pci_write_config_byte(dev, 0x75, 0x1);
  1837. /* Disable "Read FIFO Timer" */
  1838. pci_write_config_byte(dev, 0x77, 0x0);
  1839. dev_info(&dev->dev,
  1840. "Disabling VIA CX700 PCI caching\n");
  1841. }
  1842. }
  1843. }
  1844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1845. /*
  1846. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1847. * VPD end tag will hang the device. This problem was initially
  1848. * observed when a vpd entry was created in sysfs
  1849. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1850. * will dump 32k of data. Reading a full 32k will cause an access
  1851. * beyond the VPD end tag causing the device to hang. Once the device
  1852. * is hung, the bnx2 driver will not be able to reset the device.
  1853. * We believe that it is legal to read beyond the end tag and
  1854. * therefore the solution is to limit the read/write length.
  1855. */
  1856. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1857. {
  1858. /*
  1859. * Only disable the VPD capability for 5706, 5706S, 5708,
  1860. * 5708S and 5709 rev. A
  1861. */
  1862. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1863. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1864. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1865. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1866. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1867. (dev->revision & 0xf0) == 0x0)) {
  1868. if (dev->vpd)
  1869. dev->vpd->len = 0x80;
  1870. }
  1871. }
  1872. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1873. PCI_DEVICE_ID_NX2_5706,
  1874. quirk_brcm_570x_limit_vpd);
  1875. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1876. PCI_DEVICE_ID_NX2_5706S,
  1877. quirk_brcm_570x_limit_vpd);
  1878. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1879. PCI_DEVICE_ID_NX2_5708,
  1880. quirk_brcm_570x_limit_vpd);
  1881. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1882. PCI_DEVICE_ID_NX2_5708S,
  1883. quirk_brcm_570x_limit_vpd);
  1884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1885. PCI_DEVICE_ID_NX2_5709,
  1886. quirk_brcm_570x_limit_vpd);
  1887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1888. PCI_DEVICE_ID_NX2_5709S,
  1889. quirk_brcm_570x_limit_vpd);
  1890. /* Originally in EDAC sources for i82875P:
  1891. * Intel tells BIOS developers to hide device 6 which
  1892. * configures the overflow device access containing
  1893. * the DRBs - this is where we expose device 6.
  1894. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1895. */
  1896. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1897. {
  1898. u8 reg;
  1899. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1900. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1901. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1902. }
  1903. }
  1904. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1905. quirk_unhide_mch_dev6);
  1906. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1907. quirk_unhide_mch_dev6);
  1908. #ifdef CONFIG_TILE
  1909. /*
  1910. * The Tilera TILEmpower platform needs to set the link speed
  1911. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1912. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1913. * capability register of the PEX8624 PCIe switch. The switch
  1914. * supports link speed auto negotiation, but falsely sets
  1915. * the link speed to 5GT/s.
  1916. */
  1917. static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
  1918. {
  1919. if (tile_plx_gen1) {
  1920. pci_write_config_dword(dev, 0x98, 0x1);
  1921. mdelay(50);
  1922. }
  1923. }
  1924. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1925. #endif /* CONFIG_TILE */
  1926. #ifdef CONFIG_PCI_MSI
  1927. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1928. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1929. * some other busses controlled by the chipset even if Linux is not
  1930. * aware of it. Instead of setting the flag on all busses in the
  1931. * machine, simply disable MSI globally.
  1932. */
  1933. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1934. {
  1935. pci_no_msi();
  1936. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1937. }
  1938. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1939. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1940. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1941. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1942. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1943. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1944. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1945. /* Disable MSI on chipsets that are known to not support it */
  1946. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1947. {
  1948. if (dev->subordinate) {
  1949. dev_warn(&dev->dev, "MSI quirk detected; "
  1950. "subordinate MSI disabled\n");
  1951. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1952. }
  1953. }
  1954. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1955. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1956. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1957. /*
  1958. * The APC bridge device in AMD 780 family northbridges has some random
  1959. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1960. * we use the possible vendor/device IDs of the host bridge for the
  1961. * declared quirk, and search for the APC bridge by slot number.
  1962. */
  1963. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1964. {
  1965. struct pci_dev *apc_bridge;
  1966. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1967. if (apc_bridge) {
  1968. if (apc_bridge->device == 0x9602)
  1969. quirk_disable_msi(apc_bridge);
  1970. pci_dev_put(apc_bridge);
  1971. }
  1972. }
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1975. /* Go through the list of Hypertransport capabilities and
  1976. * return 1 if a HT MSI capability is found and enabled */
  1977. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1978. {
  1979. int pos, ttl = 48;
  1980. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1981. while (pos && ttl--) {
  1982. u8 flags;
  1983. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1984. &flags) == 0)
  1985. {
  1986. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1987. flags & HT_MSI_FLAGS_ENABLE ?
  1988. "enabled" : "disabled");
  1989. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1990. }
  1991. pos = pci_find_next_ht_capability(dev, pos,
  1992. HT_CAPTYPE_MSI_MAPPING);
  1993. }
  1994. return 0;
  1995. }
  1996. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1997. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1998. {
  1999. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2000. dev_warn(&dev->dev, "MSI quirk detected; "
  2001. "subordinate MSI disabled\n");
  2002. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2003. }
  2004. }
  2005. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2006. quirk_msi_ht_cap);
  2007. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2008. * MSI are supported if the MSI capability set in any of these mappings.
  2009. */
  2010. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2011. {
  2012. struct pci_dev *pdev;
  2013. if (!dev->subordinate)
  2014. return;
  2015. /* check HT MSI cap on this chipset and the root one.
  2016. * a single one having MSI is enough to be sure that MSI are supported.
  2017. */
  2018. pdev = pci_get_slot(dev->bus, 0);
  2019. if (!pdev)
  2020. return;
  2021. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2022. dev_warn(&dev->dev, "MSI quirk detected; "
  2023. "subordinate MSI disabled\n");
  2024. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2025. }
  2026. pci_dev_put(pdev);
  2027. }
  2028. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2029. quirk_nvidia_ck804_msi_ht_cap);
  2030. /* Force enable MSI mapping capability on HT bridges */
  2031. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  2032. {
  2033. int pos, ttl = 48;
  2034. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2035. while (pos && ttl--) {
  2036. u8 flags;
  2037. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2038. &flags) == 0) {
  2039. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2040. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2041. flags | HT_MSI_FLAGS_ENABLE);
  2042. }
  2043. pos = pci_find_next_ht_capability(dev, pos,
  2044. HT_CAPTYPE_MSI_MAPPING);
  2045. }
  2046. }
  2047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2048. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2049. ht_enable_msi_mapping);
  2050. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2051. ht_enable_msi_mapping);
  2052. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2053. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2054. * also affects other devices. As for now, turn off msi for this device.
  2055. */
  2056. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2057. {
  2058. if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
  2059. dmi_name_in_vendors("P5N32-E SLI")) {
  2060. dev_info(&dev->dev,
  2061. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2062. dev->no_msi = 1;
  2063. }
  2064. }
  2065. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2066. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2067. nvenet_msi_disable);
  2068. /*
  2069. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2070. * config register. This register controls the routing of legacy interrupts
  2071. * from devices that route through the MCP55. If this register is misprogramed
  2072. * interrupts are only sent to the bsp, unlike conventional systems where the
  2073. * irq is broadxast to all online cpus. Not having this register set
  2074. * properly prevents kdump from booting up properly, so lets make sure that
  2075. * we have it set correctly.
  2076. * Note this is an undocumented register.
  2077. */
  2078. static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2079. {
  2080. u32 cfg;
  2081. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2082. return;
  2083. pci_read_config_dword(dev, 0x74, &cfg);
  2084. if (cfg & ((1 << 2) | (1 << 15))) {
  2085. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2086. cfg &= ~((1 << 2) | (1 << 15));
  2087. pci_write_config_dword(dev, 0x74, cfg);
  2088. }
  2089. }
  2090. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2091. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2092. nvbridge_check_legacy_irq_routing);
  2093. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2094. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2095. nvbridge_check_legacy_irq_routing);
  2096. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  2097. {
  2098. int pos, ttl = 48;
  2099. int found = 0;
  2100. /* check if there is HT MSI cap or enabled on this device */
  2101. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2102. while (pos && ttl--) {
  2103. u8 flags;
  2104. if (found < 1)
  2105. found = 1;
  2106. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2107. &flags) == 0) {
  2108. if (flags & HT_MSI_FLAGS_ENABLE) {
  2109. if (found < 2) {
  2110. found = 2;
  2111. break;
  2112. }
  2113. }
  2114. }
  2115. pos = pci_find_next_ht_capability(dev, pos,
  2116. HT_CAPTYPE_MSI_MAPPING);
  2117. }
  2118. return found;
  2119. }
  2120. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2121. {
  2122. struct pci_dev *dev;
  2123. int pos;
  2124. int i, dev_no;
  2125. int found = 0;
  2126. dev_no = host_bridge->devfn >> 3;
  2127. for (i = dev_no + 1; i < 0x20; i++) {
  2128. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2129. if (!dev)
  2130. continue;
  2131. /* found next host bridge ?*/
  2132. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2133. if (pos != 0) {
  2134. pci_dev_put(dev);
  2135. break;
  2136. }
  2137. if (ht_check_msi_mapping(dev)) {
  2138. found = 1;
  2139. pci_dev_put(dev);
  2140. break;
  2141. }
  2142. pci_dev_put(dev);
  2143. }
  2144. return found;
  2145. }
  2146. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2147. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2148. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2149. {
  2150. int pos, ctrl_off;
  2151. int end = 0;
  2152. u16 flags, ctrl;
  2153. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2154. if (!pos)
  2155. goto out;
  2156. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2157. ctrl_off = ((flags >> 10) & 1) ?
  2158. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2159. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2160. if (ctrl & (1 << 6))
  2161. end = 1;
  2162. out:
  2163. return end;
  2164. }
  2165. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2166. {
  2167. struct pci_dev *host_bridge;
  2168. int pos;
  2169. int i, dev_no;
  2170. int found = 0;
  2171. dev_no = dev->devfn >> 3;
  2172. for (i = dev_no; i >= 0; i--) {
  2173. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2174. if (!host_bridge)
  2175. continue;
  2176. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2177. if (pos != 0) {
  2178. found = 1;
  2179. break;
  2180. }
  2181. pci_dev_put(host_bridge);
  2182. }
  2183. if (!found)
  2184. return;
  2185. /* don't enable end_device/host_bridge with leaf directly here */
  2186. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2187. host_bridge_with_leaf(host_bridge))
  2188. goto out;
  2189. /* root did that ! */
  2190. if (msi_ht_cap_enabled(host_bridge))
  2191. goto out;
  2192. ht_enable_msi_mapping(dev);
  2193. out:
  2194. pci_dev_put(host_bridge);
  2195. }
  2196. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2197. {
  2198. int pos, ttl = 48;
  2199. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2200. while (pos && ttl--) {
  2201. u8 flags;
  2202. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2203. &flags) == 0) {
  2204. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2205. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2206. flags & ~HT_MSI_FLAGS_ENABLE);
  2207. }
  2208. pos = pci_find_next_ht_capability(dev, pos,
  2209. HT_CAPTYPE_MSI_MAPPING);
  2210. }
  2211. }
  2212. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2213. {
  2214. struct pci_dev *host_bridge;
  2215. int pos;
  2216. int found;
  2217. if (!pci_msi_enabled())
  2218. return;
  2219. /* check if there is HT MSI cap or enabled on this device */
  2220. found = ht_check_msi_mapping(dev);
  2221. /* no HT MSI CAP */
  2222. if (found == 0)
  2223. return;
  2224. /*
  2225. * HT MSI mapping should be disabled on devices that are below
  2226. * a non-Hypertransport host bridge. Locate the host bridge...
  2227. */
  2228. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2229. if (host_bridge == NULL) {
  2230. dev_warn(&dev->dev,
  2231. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2232. return;
  2233. }
  2234. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2235. if (pos != 0) {
  2236. /* Host bridge is to HT */
  2237. if (found == 1) {
  2238. /* it is not enabled, try to enable it */
  2239. if (all)
  2240. ht_enable_msi_mapping(dev);
  2241. else
  2242. nv_ht_enable_msi_mapping(dev);
  2243. }
  2244. return;
  2245. }
  2246. /* HT MSI is not enabled */
  2247. if (found == 1)
  2248. return;
  2249. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2250. ht_disable_msi_mapping(dev);
  2251. }
  2252. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2253. {
  2254. return __nv_msi_ht_cap_quirk(dev, 1);
  2255. }
  2256. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2257. {
  2258. return __nv_msi_ht_cap_quirk(dev, 0);
  2259. }
  2260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2261. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2263. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2264. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2265. {
  2266. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2267. }
  2268. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2269. {
  2270. struct pci_dev *p;
  2271. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2272. * we need check PCI REVISION ID of SMBus controller to get SB700
  2273. * revision.
  2274. */
  2275. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2276. NULL);
  2277. if (!p)
  2278. return;
  2279. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2280. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2281. pci_dev_put(p);
  2282. }
  2283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2284. PCI_DEVICE_ID_TIGON3_5780,
  2285. quirk_msi_intx_disable_bug);
  2286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2287. PCI_DEVICE_ID_TIGON3_5780S,
  2288. quirk_msi_intx_disable_bug);
  2289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2290. PCI_DEVICE_ID_TIGON3_5714,
  2291. quirk_msi_intx_disable_bug);
  2292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2293. PCI_DEVICE_ID_TIGON3_5714S,
  2294. quirk_msi_intx_disable_bug);
  2295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2296. PCI_DEVICE_ID_TIGON3_5715,
  2297. quirk_msi_intx_disable_bug);
  2298. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2299. PCI_DEVICE_ID_TIGON3_5715S,
  2300. quirk_msi_intx_disable_bug);
  2301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2302. quirk_msi_intx_disable_ati_bug);
  2303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2304. quirk_msi_intx_disable_ati_bug);
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2306. quirk_msi_intx_disable_ati_bug);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2308. quirk_msi_intx_disable_ati_bug);
  2309. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2310. quirk_msi_intx_disable_ati_bug);
  2311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2312. quirk_msi_intx_disable_bug);
  2313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2314. quirk_msi_intx_disable_bug);
  2315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2316. quirk_msi_intx_disable_bug);
  2317. #endif /* CONFIG_PCI_MSI */
  2318. #ifdef CONFIG_PCI_IOV
  2319. /*
  2320. * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
  2321. * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
  2322. * old Flash Memory Space.
  2323. */
  2324. static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
  2325. {
  2326. int pos, flags;
  2327. u32 bar, start, size;
  2328. if (PAGE_SIZE > 0x10000)
  2329. return;
  2330. flags = pci_resource_flags(dev, 0);
  2331. if ((flags & PCI_BASE_ADDRESS_SPACE) !=
  2332. PCI_BASE_ADDRESS_SPACE_MEMORY ||
  2333. (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
  2334. PCI_BASE_ADDRESS_MEM_TYPE_32)
  2335. return;
  2336. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  2337. if (!pos)
  2338. return;
  2339. pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
  2340. if (bar & PCI_BASE_ADDRESS_MEM_MASK)
  2341. return;
  2342. start = pci_resource_start(dev, 1);
  2343. size = pci_resource_len(dev, 1);
  2344. if (!start || size != 0x400000 || start & (size - 1))
  2345. return;
  2346. pci_resource_flags(dev, 1) = 0;
  2347. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
  2348. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
  2349. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
  2350. dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
  2351. }
  2352. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
  2353. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
  2354. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
  2355. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
  2356. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
  2357. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
  2358. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
  2359. #endif /* CONFIG_PCI_IOV */
  2360. /* Allow manual resource allocation for PCI hotplug bridges
  2361. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2362. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2363. * kernel fails to allocate resources when hotplug device is
  2364. * inserted and PCI bus is rescanned.
  2365. */
  2366. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2367. {
  2368. dev->is_hotplug_bridge = 1;
  2369. }
  2370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2371. /*
  2372. * This is a quirk for the Ricoh MMC controller found as a part of
  2373. * some mulifunction chips.
  2374. * This is very similiar and based on the ricoh_mmc driver written by
  2375. * Philip Langdale. Thank you for these magic sequences.
  2376. *
  2377. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2378. * and one or both of cardbus or firewire.
  2379. *
  2380. * It happens that they implement SD and MMC
  2381. * support as separate controllers (and PCI functions). The linux SDHCI
  2382. * driver supports MMC cards but the chip detects MMC cards in hardware
  2383. * and directs them to the MMC controller - so the SDHCI driver never sees
  2384. * them.
  2385. *
  2386. * To get around this, we must disable the useless MMC controller.
  2387. * At that point, the SDHCI controller will start seeing them
  2388. * It seems to be the case that the relevant PCI registers to deactivate the
  2389. * MMC controller live on PCI function 0, which might be the cardbus controller
  2390. * or the firewire controller, depending on the particular chip in question
  2391. *
  2392. * This has to be done early, because as soon as we disable the MMC controller
  2393. * other pci functions shift up one level, e.g. function #2 becomes function
  2394. * #1, and this will confuse the pci core.
  2395. */
  2396. #ifdef CONFIG_MMC_RICOH_MMC
  2397. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2398. {
  2399. /* disable via cardbus interface */
  2400. u8 write_enable;
  2401. u8 write_target;
  2402. u8 disable;
  2403. /* disable must be done via function #0 */
  2404. if (PCI_FUNC(dev->devfn))
  2405. return;
  2406. pci_read_config_byte(dev, 0xB7, &disable);
  2407. if (disable & 0x02)
  2408. return;
  2409. pci_read_config_byte(dev, 0x8E, &write_enable);
  2410. pci_write_config_byte(dev, 0x8E, 0xAA);
  2411. pci_read_config_byte(dev, 0x8D, &write_target);
  2412. pci_write_config_byte(dev, 0x8D, 0xB7);
  2413. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2414. pci_write_config_byte(dev, 0x8E, write_enable);
  2415. pci_write_config_byte(dev, 0x8D, write_target);
  2416. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2417. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2418. }
  2419. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2420. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2421. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2422. {
  2423. /* disable via firewire interface */
  2424. u8 write_enable;
  2425. u8 disable;
  2426. /* disable must be done via function #0 */
  2427. if (PCI_FUNC(dev->devfn))
  2428. return;
  2429. pci_read_config_byte(dev, 0xCB, &disable);
  2430. if (disable & 0x02)
  2431. return;
  2432. pci_read_config_byte(dev, 0xCA, &write_enable);
  2433. pci_write_config_byte(dev, 0xCA, 0x57);
  2434. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2435. pci_write_config_byte(dev, 0xCA, write_enable);
  2436. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2437. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2438. }
  2439. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2440. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2441. #endif /*CONFIG_MMC_RICOH_MMC*/
  2442. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2443. struct pci_fixup *end)
  2444. {
  2445. while (f < end) {
  2446. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2447. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2448. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2449. f->hook(dev);
  2450. }
  2451. f++;
  2452. }
  2453. }
  2454. extern struct pci_fixup __start_pci_fixups_early[];
  2455. extern struct pci_fixup __end_pci_fixups_early[];
  2456. extern struct pci_fixup __start_pci_fixups_header[];
  2457. extern struct pci_fixup __end_pci_fixups_header[];
  2458. extern struct pci_fixup __start_pci_fixups_final[];
  2459. extern struct pci_fixup __end_pci_fixups_final[];
  2460. extern struct pci_fixup __start_pci_fixups_enable[];
  2461. extern struct pci_fixup __end_pci_fixups_enable[];
  2462. extern struct pci_fixup __start_pci_fixups_resume[];
  2463. extern struct pci_fixup __end_pci_fixups_resume[];
  2464. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2465. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2466. extern struct pci_fixup __start_pci_fixups_suspend[];
  2467. extern struct pci_fixup __end_pci_fixups_suspend[];
  2468. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2469. {
  2470. struct pci_fixup *start, *end;
  2471. switch(pass) {
  2472. case pci_fixup_early:
  2473. start = __start_pci_fixups_early;
  2474. end = __end_pci_fixups_early;
  2475. break;
  2476. case pci_fixup_header:
  2477. start = __start_pci_fixups_header;
  2478. end = __end_pci_fixups_header;
  2479. break;
  2480. case pci_fixup_final:
  2481. start = __start_pci_fixups_final;
  2482. end = __end_pci_fixups_final;
  2483. break;
  2484. case pci_fixup_enable:
  2485. start = __start_pci_fixups_enable;
  2486. end = __end_pci_fixups_enable;
  2487. break;
  2488. case pci_fixup_resume:
  2489. start = __start_pci_fixups_resume;
  2490. end = __end_pci_fixups_resume;
  2491. break;
  2492. case pci_fixup_resume_early:
  2493. start = __start_pci_fixups_resume_early;
  2494. end = __end_pci_fixups_resume_early;
  2495. break;
  2496. case pci_fixup_suspend:
  2497. start = __start_pci_fixups_suspend;
  2498. end = __end_pci_fixups_suspend;
  2499. break;
  2500. default:
  2501. /* stupid compiler warning, you would think with an enum... */
  2502. return;
  2503. }
  2504. pci_do_fixups(dev, start, end);
  2505. }
  2506. EXPORT_SYMBOL(pci_fixup_device);
  2507. static int __init pci_apply_final_quirks(void)
  2508. {
  2509. struct pci_dev *dev = NULL;
  2510. u8 cls = 0;
  2511. u8 tmp;
  2512. if (pci_cache_line_size)
  2513. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2514. pci_cache_line_size << 2);
  2515. for_each_pci_dev(dev) {
  2516. pci_fixup_device(pci_fixup_final, dev);
  2517. /*
  2518. * If arch hasn't set it explicitly yet, use the CLS
  2519. * value shared by all PCI devices. If there's a
  2520. * mismatch, fall back to the default value.
  2521. */
  2522. if (!pci_cache_line_size) {
  2523. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2524. if (!cls)
  2525. cls = tmp;
  2526. if (!tmp || cls == tmp)
  2527. continue;
  2528. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2529. "using %u bytes\n", cls << 2, tmp << 2,
  2530. pci_dfl_cache_line_size << 2);
  2531. pci_cache_line_size = pci_dfl_cache_line_size;
  2532. }
  2533. }
  2534. if (!pci_cache_line_size) {
  2535. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2536. cls << 2, pci_dfl_cache_line_size << 2);
  2537. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2538. }
  2539. return 0;
  2540. }
  2541. fs_initcall_sync(pci_apply_final_quirks);
  2542. /*
  2543. * Followings are device-specific reset methods which can be used to
  2544. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2545. * not available.
  2546. */
  2547. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2548. {
  2549. int pos;
  2550. /* only implement PCI_CLASS_SERIAL_USB at present */
  2551. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2552. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2553. if (!pos)
  2554. return -ENOTTY;
  2555. if (probe)
  2556. return 0;
  2557. pci_write_config_byte(dev, pos + 0x4, 1);
  2558. msleep(100);
  2559. return 0;
  2560. } else {
  2561. return -ENOTTY;
  2562. }
  2563. }
  2564. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2565. {
  2566. int pos;
  2567. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2568. if (!pos)
  2569. return -ENOTTY;
  2570. if (probe)
  2571. return 0;
  2572. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2573. PCI_EXP_DEVCTL_BCR_FLR);
  2574. msleep(100);
  2575. return 0;
  2576. }
  2577. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2578. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2579. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2580. reset_intel_82599_sfp_virtfn },
  2581. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2582. reset_intel_generic_dev },
  2583. { 0 }
  2584. };
  2585. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2586. {
  2587. const struct pci_dev_reset_methods *i;
  2588. for (i = pci_dev_reset_methods; i->reset; i++) {
  2589. if ((i->vendor == dev->vendor ||
  2590. i->vendor == (u16)PCI_ANY_ID) &&
  2591. (i->device == dev->device ||
  2592. i->device == (u16)PCI_ANY_ID))
  2593. return i->reset(dev, probe);
  2594. }
  2595. return -ENOTTY;
  2596. }