intel_idle.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * intel_idle.c - native hardware idle loop for modern Intel processors
  3. *
  4. * Copyright (c) 2010, Intel Corporation.
  5. * Len Brown <len.brown@intel.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. /*
  21. * intel_idle is a cpuidle driver that loads on specific Intel processors
  22. * in lieu of the legacy ACPI processor_idle driver. The intent is to
  23. * make Linux more efficient on these processors, as intel_idle knows
  24. * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
  25. */
  26. /*
  27. * Design Assumptions
  28. *
  29. * All CPUs have same idle states as boot CPU
  30. *
  31. * Chipset BM_STS (bus master status) bit is a NOP
  32. * for preventing entry into deep C-stats
  33. */
  34. /*
  35. * Known limitations
  36. *
  37. * The driver currently initializes for_each_online_cpu() upon modprobe.
  38. * It it unaware of subsequent processors hot-added to the system.
  39. * This means that if you boot with maxcpus=n and later online
  40. * processors above n, those processors will use C1 only.
  41. *
  42. * ACPI has a .suspend hack to turn off deep c-statees during suspend
  43. * to avoid complications with the lapic timer workaround.
  44. * Have not seen issues with suspend, but may need same workaround here.
  45. *
  46. * There is currently no kernel-based automatic probing/loading mechanism
  47. * if the driver is built as a module.
  48. */
  49. /* un-comment DEBUG to enable pr_debug() statements */
  50. #define DEBUG
  51. #include <linux/kernel.h>
  52. #include <linux/cpuidle.h>
  53. #include <linux/clockchips.h>
  54. #include <linux/hrtimer.h> /* ktime_get_real() */
  55. #include <trace/events/power.h>
  56. #include <linux/sched.h>
  57. #include <linux/notifier.h>
  58. #include <linux/cpu.h>
  59. #include <asm/mwait.h>
  60. #include <asm/msr.h>
  61. #define INTEL_IDLE_VERSION "0.4"
  62. #define PREFIX "intel_idle: "
  63. static struct cpuidle_driver intel_idle_driver = {
  64. .name = "intel_idle",
  65. .owner = THIS_MODULE,
  66. };
  67. /* intel_idle.max_cstate=0 disables driver */
  68. static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
  69. static unsigned int mwait_substates;
  70. #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
  71. /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
  72. static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
  73. static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
  74. static int intel_idle(struct cpuidle_device *dev,
  75. struct cpuidle_driver *drv, int index);
  76. static struct cpuidle_state *cpuidle_state_table;
  77. /*
  78. * Hardware C-state auto-demotion may not always be optimal.
  79. * Indicate which enable bits to clear here.
  80. */
  81. static unsigned long long auto_demotion_disable_flags;
  82. /*
  83. * Set this flag for states where the HW flushes the TLB for us
  84. * and so we don't need cross-calls to keep it consistent.
  85. * If this flag is set, SW flushes the TLB, so even if the
  86. * HW doesn't do the flushing, this flag is safe to use.
  87. */
  88. #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
  89. /*
  90. * States are indexed by the cstate number,
  91. * which is also the index into the MWAIT hint array.
  92. * Thus C0 is a dummy.
  93. */
  94. static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
  95. { /* MWAIT C0 */ },
  96. { /* MWAIT C1 */
  97. .name = "C1-NHM",
  98. .desc = "MWAIT 0x00",
  99. .flags = CPUIDLE_FLAG_TIME_VALID,
  100. .exit_latency = 3,
  101. .target_residency = 6,
  102. .enter = &intel_idle },
  103. { /* MWAIT C2 */
  104. .name = "C3-NHM",
  105. .desc = "MWAIT 0x10",
  106. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  107. .exit_latency = 20,
  108. .target_residency = 80,
  109. .enter = &intel_idle },
  110. { /* MWAIT C3 */
  111. .name = "C6-NHM",
  112. .desc = "MWAIT 0x20",
  113. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  114. .exit_latency = 200,
  115. .target_residency = 800,
  116. .enter = &intel_idle },
  117. };
  118. static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
  119. { /* MWAIT C0 */ },
  120. { /* MWAIT C1 */
  121. .name = "C1-SNB",
  122. .desc = "MWAIT 0x00",
  123. .flags = CPUIDLE_FLAG_TIME_VALID,
  124. .exit_latency = 1,
  125. .target_residency = 1,
  126. .enter = &intel_idle },
  127. { /* MWAIT C2 */
  128. .name = "C3-SNB",
  129. .desc = "MWAIT 0x10",
  130. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  131. .exit_latency = 80,
  132. .target_residency = 211,
  133. .enter = &intel_idle },
  134. { /* MWAIT C3 */
  135. .name = "C6-SNB",
  136. .desc = "MWAIT 0x20",
  137. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  138. .exit_latency = 104,
  139. .target_residency = 345,
  140. .enter = &intel_idle },
  141. { /* MWAIT C4 */
  142. .name = "C7-SNB",
  143. .desc = "MWAIT 0x30",
  144. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  145. .exit_latency = 109,
  146. .target_residency = 345,
  147. .enter = &intel_idle },
  148. };
  149. static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
  150. { /* MWAIT C0 */ },
  151. { /* MWAIT C1 */
  152. .name = "C1-ATM",
  153. .desc = "MWAIT 0x00",
  154. .flags = CPUIDLE_FLAG_TIME_VALID,
  155. .exit_latency = 1,
  156. .target_residency = 4,
  157. .enter = &intel_idle },
  158. { /* MWAIT C2 */
  159. .name = "C2-ATM",
  160. .desc = "MWAIT 0x10",
  161. .flags = CPUIDLE_FLAG_TIME_VALID,
  162. .exit_latency = 20,
  163. .target_residency = 80,
  164. .enter = &intel_idle },
  165. { /* MWAIT C3 */ },
  166. { /* MWAIT C4 */
  167. .name = "C4-ATM",
  168. .desc = "MWAIT 0x30",
  169. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  170. .exit_latency = 100,
  171. .target_residency = 400,
  172. .enter = &intel_idle },
  173. { /* MWAIT C5 */ },
  174. { /* MWAIT C6 */
  175. .name = "C6-ATM",
  176. .desc = "MWAIT 0x52",
  177. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  178. .exit_latency = 140,
  179. .target_residency = 560,
  180. .enter = &intel_idle },
  181. };
  182. static int get_driver_data(int cstate)
  183. {
  184. int driver_data;
  185. switch (cstate) {
  186. case 1: /* MWAIT C1 */
  187. driver_data = 0x00;
  188. break;
  189. case 2: /* MWAIT C2 */
  190. driver_data = 0x10;
  191. break;
  192. case 3: /* MWAIT C3 */
  193. driver_data = 0x20;
  194. break;
  195. case 4: /* MWAIT C4 */
  196. driver_data = 0x30;
  197. break;
  198. case 5: /* MWAIT C5 */
  199. driver_data = 0x40;
  200. break;
  201. case 6: /* MWAIT C6 */
  202. driver_data = 0x52;
  203. break;
  204. default:
  205. driver_data = 0x00;
  206. }
  207. return driver_data;
  208. }
  209. /**
  210. * intel_idle
  211. * @dev: cpuidle_device
  212. * @drv: cpuidle driver
  213. * @index: index of cpuidle state
  214. *
  215. */
  216. static int intel_idle(struct cpuidle_device *dev,
  217. struct cpuidle_driver *drv, int index)
  218. {
  219. unsigned long ecx = 1; /* break on interrupt flag */
  220. struct cpuidle_state *state = &drv->states[index];
  221. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  222. unsigned long eax = (unsigned long)cpuidle_get_statedata(state_usage);
  223. unsigned int cstate;
  224. ktime_t kt_before, kt_after;
  225. s64 usec_delta;
  226. int cpu = smp_processor_id();
  227. cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
  228. local_irq_disable();
  229. /*
  230. * leave_mm() to avoid costly and often unnecessary wakeups
  231. * for flushing the user TLB's associated with the active mm.
  232. */
  233. if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
  234. leave_mm(cpu);
  235. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  236. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  237. kt_before = ktime_get_real();
  238. stop_critical_timings();
  239. if (!need_resched()) {
  240. __monitor((void *)&current_thread_info()->flags, 0, 0);
  241. smp_mb();
  242. if (!need_resched())
  243. __mwait(eax, ecx);
  244. }
  245. start_critical_timings();
  246. kt_after = ktime_get_real();
  247. usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
  248. local_irq_enable();
  249. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  250. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  251. /* Update cpuidle counters */
  252. dev->last_residency = (int)usec_delta;
  253. return index;
  254. }
  255. static void __setup_broadcast_timer(void *arg)
  256. {
  257. unsigned long reason = (unsigned long)arg;
  258. int cpu = smp_processor_id();
  259. reason = reason ?
  260. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  261. clockevents_notify(reason, &cpu);
  262. }
  263. static int setup_broadcast_cpuhp_notify(struct notifier_block *n,
  264. unsigned long action, void *hcpu)
  265. {
  266. int hotcpu = (unsigned long)hcpu;
  267. switch (action & 0xf) {
  268. case CPU_ONLINE:
  269. smp_call_function_single(hotcpu, __setup_broadcast_timer,
  270. (void *)true, 1);
  271. break;
  272. }
  273. return NOTIFY_OK;
  274. }
  275. static struct notifier_block setup_broadcast_notifier = {
  276. .notifier_call = setup_broadcast_cpuhp_notify,
  277. };
  278. static void auto_demotion_disable(void *dummy)
  279. {
  280. unsigned long long msr_bits;
  281. rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  282. msr_bits &= ~auto_demotion_disable_flags;
  283. wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  284. }
  285. /*
  286. * intel_idle_probe()
  287. */
  288. static int intel_idle_probe(void)
  289. {
  290. unsigned int eax, ebx, ecx;
  291. if (max_cstate == 0) {
  292. pr_debug(PREFIX "disabled\n");
  293. return -EPERM;
  294. }
  295. if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
  296. return -ENODEV;
  297. if (!boot_cpu_has(X86_FEATURE_MWAIT))
  298. return -ENODEV;
  299. if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
  300. return -ENODEV;
  301. cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
  302. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
  303. !(ecx & CPUID5_ECX_INTERRUPT_BREAK))
  304. return -ENODEV;
  305. pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
  306. if (boot_cpu_data.x86 != 6) /* family 6 */
  307. return -ENODEV;
  308. switch (boot_cpu_data.x86_model) {
  309. case 0x1A: /* Core i7, Xeon 5500 series */
  310. case 0x1E: /* Core i7 and i5 Processor - Lynnfield Jasper Forest */
  311. case 0x1F: /* Core i7 and i5 Processor - Nehalem */
  312. case 0x2E: /* Nehalem-EX Xeon */
  313. case 0x2F: /* Westmere-EX Xeon */
  314. case 0x25: /* Westmere */
  315. case 0x2C: /* Westmere */
  316. cpuidle_state_table = nehalem_cstates;
  317. auto_demotion_disable_flags =
  318. (NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE);
  319. break;
  320. case 0x1C: /* 28 - Atom Processor */
  321. cpuidle_state_table = atom_cstates;
  322. break;
  323. case 0x26: /* 38 - Lincroft Atom Processor */
  324. cpuidle_state_table = atom_cstates;
  325. auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE;
  326. break;
  327. case 0x2A: /* SNB */
  328. case 0x2D: /* SNB Xeon */
  329. cpuidle_state_table = snb_cstates;
  330. break;
  331. default:
  332. pr_debug(PREFIX "does not run on family %d model %d\n",
  333. boot_cpu_data.x86, boot_cpu_data.x86_model);
  334. return -ENODEV;
  335. }
  336. if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
  337. lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
  338. else {
  339. smp_call_function(__setup_broadcast_timer, (void *)true, 1);
  340. register_cpu_notifier(&setup_broadcast_notifier);
  341. }
  342. pr_debug(PREFIX "v" INTEL_IDLE_VERSION
  343. " model 0x%X\n", boot_cpu_data.x86_model);
  344. pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
  345. lapic_timer_reliable_states);
  346. return 0;
  347. }
  348. /*
  349. * intel_idle_cpuidle_devices_uninit()
  350. * unregister, free cpuidle_devices
  351. */
  352. static void intel_idle_cpuidle_devices_uninit(void)
  353. {
  354. int i;
  355. struct cpuidle_device *dev;
  356. for_each_online_cpu(i) {
  357. dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
  358. cpuidle_unregister_device(dev);
  359. }
  360. free_percpu(intel_idle_cpuidle_devices);
  361. return;
  362. }
  363. /*
  364. * intel_idle_cpuidle_driver_init()
  365. * allocate, initialize cpuidle_states
  366. */
  367. static int intel_idle_cpuidle_driver_init(void)
  368. {
  369. int cstate;
  370. struct cpuidle_driver *drv = &intel_idle_driver;
  371. drv->state_count = 1;
  372. for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
  373. int num_substates;
  374. if (cstate > max_cstate) {
  375. printk(PREFIX "max_cstate %d reached\n",
  376. max_cstate);
  377. break;
  378. }
  379. /* does the state exist in CPUID.MWAIT? */
  380. num_substates = (mwait_substates >> ((cstate) * 4))
  381. & MWAIT_SUBSTATE_MASK;
  382. if (num_substates == 0)
  383. continue;
  384. /* is the state not enabled? */
  385. if (cpuidle_state_table[cstate].enter == NULL) {
  386. /* does the driver not know about the state? */
  387. if (*cpuidle_state_table[cstate].name == '\0')
  388. pr_debug(PREFIX "unaware of model 0x%x"
  389. " MWAIT %d please"
  390. " contact lenb@kernel.org",
  391. boot_cpu_data.x86_model, cstate);
  392. continue;
  393. }
  394. if ((cstate > 2) &&
  395. !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  396. mark_tsc_unstable("TSC halts in idle"
  397. " states deeper than C2");
  398. drv->states[drv->state_count] = /* structure copy */
  399. cpuidle_state_table[cstate];
  400. drv->state_count += 1;
  401. }
  402. if (auto_demotion_disable_flags)
  403. smp_call_function(auto_demotion_disable, NULL, 1);
  404. return 0;
  405. }
  406. /*
  407. * intel_idle_cpuidle_devices_init()
  408. * allocate, initialize, register cpuidle_devices
  409. */
  410. static int intel_idle_cpuidle_devices_init(void)
  411. {
  412. int i, cstate;
  413. struct cpuidle_device *dev;
  414. intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
  415. if (intel_idle_cpuidle_devices == NULL)
  416. return -ENOMEM;
  417. for_each_online_cpu(i) {
  418. dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
  419. dev->state_count = 1;
  420. for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
  421. int num_substates;
  422. if (cstate > max_cstate) {
  423. printk(PREFIX "max_cstate %d reached\n",
  424. max_cstate);
  425. break;
  426. }
  427. /* does the state exist in CPUID.MWAIT? */
  428. num_substates = (mwait_substates >> ((cstate) * 4))
  429. & MWAIT_SUBSTATE_MASK;
  430. if (num_substates == 0)
  431. continue;
  432. /* is the state not enabled? */
  433. if (cpuidle_state_table[cstate].enter == NULL) {
  434. continue;
  435. }
  436. dev->states_usage[dev->state_count].driver_data =
  437. (void *)get_driver_data(cstate);
  438. dev->state_count += 1;
  439. }
  440. dev->cpu = i;
  441. if (cpuidle_register_device(dev)) {
  442. pr_debug(PREFIX "cpuidle_register_device %d failed!\n",
  443. i);
  444. intel_idle_cpuidle_devices_uninit();
  445. return -EIO;
  446. }
  447. }
  448. return 0;
  449. }
  450. static int __init intel_idle_init(void)
  451. {
  452. int retval;
  453. /* Do not load intel_idle at all for now if idle= is passed */
  454. if (boot_option_idle_override != IDLE_NO_OVERRIDE)
  455. return -ENODEV;
  456. retval = intel_idle_probe();
  457. if (retval)
  458. return retval;
  459. intel_idle_cpuidle_driver_init();
  460. retval = cpuidle_register_driver(&intel_idle_driver);
  461. if (retval) {
  462. printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
  463. cpuidle_get_driver()->name);
  464. return retval;
  465. }
  466. retval = intel_idle_cpuidle_devices_init();
  467. if (retval) {
  468. cpuidle_unregister_driver(&intel_idle_driver);
  469. return retval;
  470. }
  471. return 0;
  472. }
  473. static void __exit intel_idle_exit(void)
  474. {
  475. intel_idle_cpuidle_devices_uninit();
  476. cpuidle_unregister_driver(&intel_idle_driver);
  477. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) {
  478. smp_call_function(__setup_broadcast_timer, (void *)false, 1);
  479. unregister_cpu_notifier(&setup_broadcast_notifier);
  480. }
  481. return;
  482. }
  483. module_init(intel_idle_init);
  484. module_exit(intel_idle_exit);
  485. module_param(max_cstate, int, 0444);
  486. MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
  487. MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
  488. MODULE_LICENSE("GPL");