setup-r8a7778.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * r8a7778 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/io.h>
  23. #include <linux/irqchip/arm-gic.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_data/irq-renesas-intc-irqpin.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/irqchip.h>
  29. #include <linux/serial_sci.h>
  30. #include <linux/sh_timer.h>
  31. #include <mach/irqs.h>
  32. #include <mach/r8a7778.h>
  33. #include <mach/common.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/hardware/cache-l2x0.h>
  36. /* SCIF */
  37. #define SCIF_INFO(baseaddr, irq) \
  38. { \
  39. .mapbase = baseaddr, \
  40. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  41. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1, \
  42. .scbrr_algo_id = SCBRR_ALGO_2, \
  43. .type = PORT_SCIF, \
  44. .irqs = SCIx_IRQ_MUXED(irq), \
  45. }
  46. static struct plat_sci_port scif_platform_data[] = {
  47. SCIF_INFO(0xffe40000, gic_iid(0x66)),
  48. SCIF_INFO(0xffe41000, gic_iid(0x67)),
  49. SCIF_INFO(0xffe42000, gic_iid(0x68)),
  50. SCIF_INFO(0xffe43000, gic_iid(0x69)),
  51. SCIF_INFO(0xffe44000, gic_iid(0x6a)),
  52. SCIF_INFO(0xffe45000, gic_iid(0x6b)),
  53. };
  54. /* TMU */
  55. static struct resource sh_tmu0_resources[] = {
  56. DEFINE_RES_MEM(0xffd80008, 12),
  57. DEFINE_RES_IRQ(gic_iid(0x40)),
  58. };
  59. static struct sh_timer_config sh_tmu0_platform_data = {
  60. .name = "TMU00",
  61. .channel_offset = 0x4,
  62. .timer_bit = 0,
  63. .clockevent_rating = 200,
  64. };
  65. static struct resource sh_tmu1_resources[] = {
  66. DEFINE_RES_MEM(0xffd80014, 12),
  67. DEFINE_RES_IRQ(gic_iid(0x41)),
  68. };
  69. static struct sh_timer_config sh_tmu1_platform_data = {
  70. .name = "TMU01",
  71. .channel_offset = 0x10,
  72. .timer_bit = 1,
  73. .clocksource_rating = 200,
  74. };
  75. #define r8a7778_register_tmu(idx) \
  76. platform_device_register_resndata( \
  77. &platform_bus, "sh_tmu", idx, \
  78. sh_tmu##idx##_resources, \
  79. ARRAY_SIZE(sh_tmu##idx##_resources), \
  80. &sh_tmu##idx##_platform_data, \
  81. sizeof(sh_tmu##idx##_platform_data))
  82. /* Ether */
  83. static struct resource ether_resources[] = {
  84. DEFINE_RES_MEM(0xfde00000, 0x400),
  85. DEFINE_RES_IRQ(gic_iid(0x89)),
  86. };
  87. void __init r8a7778_add_ether_device(struct sh_eth_plat_data *pdata)
  88. {
  89. platform_device_register_resndata(&platform_bus, "r8a777x-ether", -1,
  90. ether_resources,
  91. ARRAY_SIZE(ether_resources),
  92. pdata, sizeof(*pdata));
  93. }
  94. /* SDHI */
  95. static struct resource sdhi_resources[] = {
  96. /* SDHI0 */
  97. DEFINE_RES_MEM(0xFFE4C000, 0x100),
  98. DEFINE_RES_IRQ(gic_iid(0x77)),
  99. /* SDHI1 */
  100. DEFINE_RES_MEM(0xFFE4D000, 0x100),
  101. DEFINE_RES_IRQ(gic_iid(0x78)),
  102. /* SDHI2 */
  103. DEFINE_RES_MEM(0xFFE4F000, 0x100),
  104. DEFINE_RES_IRQ(gic_iid(0x76)),
  105. };
  106. void __init r8a7778_sdhi_init(int id,
  107. struct sh_mobile_sdhi_info *info)
  108. {
  109. BUG_ON(id < 0 || id > 2);
  110. platform_device_register_resndata(
  111. &platform_bus, "sh_mobile_sdhi", id,
  112. sdhi_resources + (2 * id), 2,
  113. info, sizeof(*info));
  114. }
  115. /* I2C */
  116. static struct resource i2c_resources[] __initdata = {
  117. /* I2C0 */
  118. DEFINE_RES_MEM(0xffc70000, 0x1000),
  119. DEFINE_RES_IRQ(gic_iid(0x63)),
  120. /* I2C1 */
  121. DEFINE_RES_MEM(0xffc71000, 0x1000),
  122. DEFINE_RES_IRQ(gic_iid(0x6e)),
  123. /* I2C2 */
  124. DEFINE_RES_MEM(0xffc72000, 0x1000),
  125. DEFINE_RES_IRQ(gic_iid(0x6c)),
  126. /* I2C3 */
  127. DEFINE_RES_MEM(0xffc73000, 0x1000),
  128. DEFINE_RES_IRQ(gic_iid(0x6d)),
  129. };
  130. void __init r8a7778_add_i2c_device(int id)
  131. {
  132. BUG_ON(id < 0 || id > 3);
  133. platform_device_register_simple(
  134. "i2c-rcar", id,
  135. i2c_resources + (2 * id), 2);
  136. }
  137. void __init r8a7778_add_standard_devices(void)
  138. {
  139. int i;
  140. #ifdef CONFIG_CACHE_L2X0
  141. void __iomem *base = ioremap_nocache(0xf0100000, 0x1000);
  142. if (base) {
  143. /*
  144. * Early BRESP enable, Shared attribute override enable, 64K*16way
  145. * don't call iounmap(base)
  146. */
  147. l2x0_init(base, 0x40470000, 0x82000fff);
  148. }
  149. #endif
  150. for (i = 0; i < ARRAY_SIZE(scif_platform_data); i++)
  151. platform_device_register_data(&platform_bus, "sh-sci", i,
  152. &scif_platform_data[i],
  153. sizeof(struct plat_sci_port));
  154. r8a7778_register_tmu(0);
  155. r8a7778_register_tmu(1);
  156. }
  157. static struct renesas_intc_irqpin_config irqpin_platform_data = {
  158. .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
  159. .sense_bitfield_width = 2,
  160. };
  161. static struct resource irqpin_resources[] = {
  162. DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */
  163. DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */
  164. DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */
  165. DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */
  166. DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */
  167. DEFINE_RES_IRQ(gic_iid(0x3b)), /* IRQ0 */
  168. DEFINE_RES_IRQ(gic_iid(0x3c)), /* IRQ1 */
  169. DEFINE_RES_IRQ(gic_iid(0x3d)), /* IRQ2 */
  170. DEFINE_RES_IRQ(gic_iid(0x3e)), /* IRQ3 */
  171. };
  172. void __init r8a7778_init_irq_extpin(int irlm)
  173. {
  174. void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE);
  175. unsigned long tmp;
  176. if (!icr0) {
  177. pr_warn("r8a7778: unable to setup external irq pin mode\n");
  178. return;
  179. }
  180. tmp = ioread32(icr0);
  181. if (irlm)
  182. tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */
  183. else
  184. tmp &= ~(1 << 23); /* IRL mode - not supported */
  185. tmp |= (1 << 21); /* LVLMODE = 1 */
  186. iowrite32(tmp, icr0);
  187. iounmap(icr0);
  188. if (irlm)
  189. platform_device_register_resndata(
  190. &platform_bus, "renesas_intc_irqpin", -1,
  191. irqpin_resources, ARRAY_SIZE(irqpin_resources),
  192. &irqpin_platform_data, sizeof(irqpin_platform_data));
  193. }
  194. #define INT2SMSKCR0 0x82288 /* 0xfe782288 */
  195. #define INT2SMSKCR1 0x8228c /* 0xfe78228c */
  196. #define INT2NTSR0 0x00018 /* 0xfe700018 */
  197. #define INT2NTSR1 0x0002c /* 0xfe70002c */
  198. static void __init r8a7778_init_irq_common(void)
  199. {
  200. void __iomem *base = ioremap_nocache(0xfe700000, 0x00100000);
  201. BUG_ON(!base);
  202. /* route all interrupts to ARM */
  203. __raw_writel(0x73ffffff, base + INT2NTSR0);
  204. __raw_writel(0xffffffff, base + INT2NTSR1);
  205. /* unmask all known interrupts in INTCS2 */
  206. __raw_writel(0x08330773, base + INT2SMSKCR0);
  207. __raw_writel(0x00311110, base + INT2SMSKCR1);
  208. iounmap(base);
  209. }
  210. void __init r8a7778_init_irq(void)
  211. {
  212. void __iomem *gic_dist_base;
  213. void __iomem *gic_cpu_base;
  214. gic_dist_base = ioremap_nocache(0xfe438000, PAGE_SIZE);
  215. gic_cpu_base = ioremap_nocache(0xfe430000, PAGE_SIZE);
  216. BUG_ON(!gic_dist_base || !gic_cpu_base);
  217. /* use GIC to handle interrupts */
  218. gic_init(0, 29, gic_dist_base, gic_cpu_base);
  219. r8a7778_init_irq_common();
  220. }
  221. void __init r8a7778_init_delay(void)
  222. {
  223. shmobile_setup_delay(800, 1, 3); /* Cortex-A9 @ 800MHz */
  224. }
  225. #ifdef CONFIG_USE_OF
  226. void __init r8a7778_init_irq_dt(void)
  227. {
  228. irqchip_init();
  229. r8a7778_init_irq_common();
  230. }
  231. static const struct of_dev_auxdata r8a7778_auxdata_lookup[] __initconst = {
  232. {},
  233. };
  234. void __init r8a7778_add_standard_devices_dt(void)
  235. {
  236. of_platform_populate(NULL, of_default_bus_match_table,
  237. r8a7778_auxdata_lookup, NULL);
  238. }
  239. static const char *r8a7778_compat_dt[] __initdata = {
  240. "renesas,r8a7778",
  241. NULL,
  242. };
  243. DT_MACHINE_START(R8A7778_DT, "Generic R8A7778 (Flattened Device Tree)")
  244. .init_early = r8a7778_init_delay,
  245. .init_irq = r8a7778_init_irq_dt,
  246. .init_machine = r8a7778_add_standard_devices_dt,
  247. .init_time = shmobile_timer_init,
  248. .dt_compat = r8a7778_compat_dt,
  249. MACHINE_END
  250. #endif /* CONFIG_USE_OF */