i915_dma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #define IS_I965G(dev) (dev->pdev->device == 0x2972 || \
  33. dev->pdev->device == 0x2982 || \
  34. dev->pdev->device == 0x2992 || \
  35. dev->pdev->device == 0x29A2)
  36. /* Really want an OS-independent resettable timer. Would like to have
  37. * this loop run for (eg) 3 sec, but have the timer reset every time
  38. * the head pointer changes, so that EBUSY only happens if the ring
  39. * actually stalls for (eg) 3 seconds.
  40. */
  41. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  42. {
  43. drm_i915_private_t *dev_priv = dev->dev_private;
  44. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  45. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  46. int i;
  47. for (i = 0; i < 10000; i++) {
  48. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  49. ring->space = ring->head - (ring->tail + 8);
  50. if (ring->space < 0)
  51. ring->space += ring->Size;
  52. if (ring->space >= n)
  53. return 0;
  54. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  55. if (ring->head != last_head)
  56. i = 0;
  57. last_head = ring->head;
  58. }
  59. return DRM_ERR(EBUSY);
  60. }
  61. void i915_kernel_lost_context(drm_device_t * dev)
  62. {
  63. drm_i915_private_t *dev_priv = dev->dev_private;
  64. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  65. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  66. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  67. ring->space = ring->head - (ring->tail + 8);
  68. if (ring->space < 0)
  69. ring->space += ring->Size;
  70. if (ring->head == ring->tail)
  71. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  72. }
  73. static int i915_dma_cleanup(drm_device_t * dev)
  74. {
  75. /* Make sure interrupts are disabled here because the uninstall ioctl
  76. * may not have been called from userspace and after dev_private
  77. * is freed, it's too late.
  78. */
  79. if (dev->irq)
  80. drm_irq_uninstall(dev);
  81. if (dev->dev_private) {
  82. drm_i915_private_t *dev_priv =
  83. (drm_i915_private_t *) dev->dev_private;
  84. if (dev_priv->ring.virtual_start) {
  85. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  86. }
  87. if (dev_priv->status_page_dmah) {
  88. drm_pci_free(dev, dev_priv->status_page_dmah);
  89. /* Need to rewrite hardware status page */
  90. I915_WRITE(0x02080, 0x1ffff000);
  91. }
  92. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  93. DRM_MEM_DRIVER);
  94. dev->dev_private = NULL;
  95. }
  96. return 0;
  97. }
  98. static int i915_initialize(drm_device_t * dev,
  99. drm_i915_private_t * dev_priv,
  100. drm_i915_init_t * init)
  101. {
  102. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  103. DRM_GETSAREA();
  104. if (!dev_priv->sarea) {
  105. DRM_ERROR("can not find sarea!\n");
  106. dev->dev_private = (void *)dev_priv;
  107. i915_dma_cleanup(dev);
  108. return DRM_ERR(EINVAL);
  109. }
  110. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  111. if (!dev_priv->mmio_map) {
  112. dev->dev_private = (void *)dev_priv;
  113. i915_dma_cleanup(dev);
  114. DRM_ERROR("can not find mmio map!\n");
  115. return DRM_ERR(EINVAL);
  116. }
  117. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  118. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  119. dev_priv->ring.Start = init->ring_start;
  120. dev_priv->ring.End = init->ring_end;
  121. dev_priv->ring.Size = init->ring_size;
  122. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  123. dev_priv->ring.map.offset = init->ring_start;
  124. dev_priv->ring.map.size = init->ring_size;
  125. dev_priv->ring.map.type = 0;
  126. dev_priv->ring.map.flags = 0;
  127. dev_priv->ring.map.mtrr = 0;
  128. drm_core_ioremap(&dev_priv->ring.map, dev);
  129. if (dev_priv->ring.map.handle == NULL) {
  130. dev->dev_private = (void *)dev_priv;
  131. i915_dma_cleanup(dev);
  132. DRM_ERROR("can not ioremap virtual address for"
  133. " ring buffer\n");
  134. return DRM_ERR(ENOMEM);
  135. }
  136. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  137. dev_priv->back_offset = init->back_offset;
  138. dev_priv->front_offset = init->front_offset;
  139. dev_priv->current_page = 0;
  140. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  141. /* We are using separate values as placeholders for mechanisms for
  142. * private backbuffer/depthbuffer usage.
  143. */
  144. dev_priv->use_mi_batchbuffer_start = 0;
  145. /* Allow hardware batchbuffers unless told otherwise.
  146. */
  147. dev_priv->allow_batchbuffer = 1;
  148. /* Program Hardware Status Page */
  149. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  150. 0xffffffff);
  151. if (!dev_priv->status_page_dmah) {
  152. dev->dev_private = (void *)dev_priv;
  153. i915_dma_cleanup(dev);
  154. DRM_ERROR("Can not allocate hardware status page\n");
  155. return DRM_ERR(ENOMEM);
  156. }
  157. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  158. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  159. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  160. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  161. I915_WRITE(0x02080, dev_priv->dma_status_page);
  162. DRM_DEBUG("Enabled hardware status page\n");
  163. dev->dev_private = (void *)dev_priv;
  164. return 0;
  165. }
  166. static int i915_dma_resume(drm_device_t * dev)
  167. {
  168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  169. DRM_DEBUG("%s\n", __FUNCTION__);
  170. if (!dev_priv->sarea) {
  171. DRM_ERROR("can not find sarea!\n");
  172. return DRM_ERR(EINVAL);
  173. }
  174. if (!dev_priv->mmio_map) {
  175. DRM_ERROR("can not find mmio map!\n");
  176. return DRM_ERR(EINVAL);
  177. }
  178. if (dev_priv->ring.map.handle == NULL) {
  179. DRM_ERROR("can not ioremap virtual address for"
  180. " ring buffer\n");
  181. return DRM_ERR(ENOMEM);
  182. }
  183. /* Program Hardware Status Page */
  184. if (!dev_priv->hw_status_page) {
  185. DRM_ERROR("Can not find hardware status page\n");
  186. return DRM_ERR(EINVAL);
  187. }
  188. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  189. I915_WRITE(0x02080, dev_priv->dma_status_page);
  190. DRM_DEBUG("Enabled hardware status page\n");
  191. return 0;
  192. }
  193. static int i915_dma_init(DRM_IOCTL_ARGS)
  194. {
  195. DRM_DEVICE;
  196. drm_i915_private_t *dev_priv;
  197. drm_i915_init_t init;
  198. int retcode = 0;
  199. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  200. sizeof(init));
  201. switch (init.func) {
  202. case I915_INIT_DMA:
  203. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  204. DRM_MEM_DRIVER);
  205. if (dev_priv == NULL)
  206. return DRM_ERR(ENOMEM);
  207. retcode = i915_initialize(dev, dev_priv, &init);
  208. break;
  209. case I915_CLEANUP_DMA:
  210. retcode = i915_dma_cleanup(dev);
  211. break;
  212. case I915_RESUME_DMA:
  213. retcode = i915_dma_resume(dev);
  214. break;
  215. default:
  216. retcode = DRM_ERR(EINVAL);
  217. break;
  218. }
  219. return retcode;
  220. }
  221. /* Implement basically the same security restrictions as hardware does
  222. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  223. *
  224. * Most of the calculations below involve calculating the size of a
  225. * particular instruction. It's important to get the size right as
  226. * that tells us where the next instruction to check is. Any illegal
  227. * instruction detected will be given a size of zero, which is a
  228. * signal to abort the rest of the buffer.
  229. */
  230. static int do_validate_cmd(int cmd)
  231. {
  232. switch (((cmd >> 29) & 0x7)) {
  233. case 0x0:
  234. switch ((cmd >> 23) & 0x3f) {
  235. case 0x0:
  236. return 1; /* MI_NOOP */
  237. case 0x4:
  238. return 1; /* MI_FLUSH */
  239. default:
  240. return 0; /* disallow everything else */
  241. }
  242. break;
  243. case 0x1:
  244. return 0; /* reserved */
  245. case 0x2:
  246. return (cmd & 0xff) + 2; /* 2d commands */
  247. case 0x3:
  248. if (((cmd >> 24) & 0x1f) <= 0x18)
  249. return 1;
  250. switch ((cmd >> 24) & 0x1f) {
  251. case 0x1c:
  252. return 1;
  253. case 0x1d:
  254. switch ((cmd >> 16) & 0xff) {
  255. case 0x3:
  256. return (cmd & 0x1f) + 2;
  257. case 0x4:
  258. return (cmd & 0xf) + 2;
  259. default:
  260. return (cmd & 0xffff) + 2;
  261. }
  262. case 0x1e:
  263. if (cmd & (1 << 23))
  264. return (cmd & 0xffff) + 1;
  265. else
  266. return 1;
  267. case 0x1f:
  268. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  269. return (cmd & 0x1ffff) + 2;
  270. else if (cmd & (1 << 17)) /* indirect random */
  271. if ((cmd & 0xffff) == 0)
  272. return 0; /* unknown length, too hard */
  273. else
  274. return (((cmd & 0xffff) + 1) / 2) + 1;
  275. else
  276. return 2; /* indirect sequential */
  277. default:
  278. return 0;
  279. }
  280. default:
  281. return 0;
  282. }
  283. return 0;
  284. }
  285. static int validate_cmd(int cmd)
  286. {
  287. int ret = do_validate_cmd(cmd);
  288. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  289. return ret;
  290. }
  291. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  292. {
  293. drm_i915_private_t *dev_priv = dev->dev_private;
  294. int i;
  295. RING_LOCALS;
  296. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  297. return DRM_ERR(EINVAL);
  298. BEGIN_LP_RING((dwords+1)&~1);
  299. for (i = 0; i < dwords;) {
  300. int cmd, sz;
  301. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  302. return DRM_ERR(EINVAL);
  303. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  304. return DRM_ERR(EINVAL);
  305. OUT_RING(cmd);
  306. while (++i, --sz) {
  307. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  308. sizeof(cmd))) {
  309. return DRM_ERR(EINVAL);
  310. }
  311. OUT_RING(cmd);
  312. }
  313. }
  314. if (dwords & 1)
  315. OUT_RING(0);
  316. ADVANCE_LP_RING();
  317. return 0;
  318. }
  319. static int i915_emit_box(drm_device_t * dev,
  320. drm_clip_rect_t __user * boxes,
  321. int i, int DR1, int DR4)
  322. {
  323. drm_i915_private_t *dev_priv = dev->dev_private;
  324. drm_clip_rect_t box;
  325. RING_LOCALS;
  326. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  327. return DRM_ERR(EFAULT);
  328. }
  329. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  330. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  331. box.x1, box.y1, box.x2, box.y2);
  332. return DRM_ERR(EINVAL);
  333. }
  334. if (IS_I965G(dev)) {
  335. BEGIN_LP_RING(4);
  336. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  337. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  338. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  339. OUT_RING(DR4);
  340. ADVANCE_LP_RING();
  341. } else {
  342. BEGIN_LP_RING(6);
  343. OUT_RING(GFX_OP_DRAWRECT_INFO);
  344. OUT_RING(DR1);
  345. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  346. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  347. OUT_RING(DR4);
  348. OUT_RING(0);
  349. ADVANCE_LP_RING();
  350. }
  351. return 0;
  352. }
  353. /* XXX: Emitting the counter should really be moved to part of the IRQ
  354. * emit. For now, do it in both places:
  355. */
  356. static void i915_emit_breadcrumb(drm_device_t *dev)
  357. {
  358. drm_i915_private_t *dev_priv = dev->dev_private;
  359. RING_LOCALS;
  360. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  361. if (dev_priv->counter > 0x7FFFFFFFUL)
  362. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  363. BEGIN_LP_RING(4);
  364. OUT_RING(CMD_STORE_DWORD_IDX);
  365. OUT_RING(20);
  366. OUT_RING(dev_priv->counter);
  367. OUT_RING(0);
  368. ADVANCE_LP_RING();
  369. }
  370. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  371. drm_i915_cmdbuffer_t * cmd)
  372. {
  373. int nbox = cmd->num_cliprects;
  374. int i = 0, count, ret;
  375. if (cmd->sz & 0x3) {
  376. DRM_ERROR("alignment");
  377. return DRM_ERR(EINVAL);
  378. }
  379. i915_kernel_lost_context(dev);
  380. count = nbox ? nbox : 1;
  381. for (i = 0; i < count; i++) {
  382. if (i < nbox) {
  383. ret = i915_emit_box(dev, cmd->cliprects, i,
  384. cmd->DR1, cmd->DR4);
  385. if (ret)
  386. return ret;
  387. }
  388. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  389. if (ret)
  390. return ret;
  391. }
  392. i915_emit_breadcrumb(dev);
  393. return 0;
  394. }
  395. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  396. drm_i915_batchbuffer_t * batch)
  397. {
  398. drm_i915_private_t *dev_priv = dev->dev_private;
  399. drm_clip_rect_t __user *boxes = batch->cliprects;
  400. int nbox = batch->num_cliprects;
  401. int i = 0, count;
  402. RING_LOCALS;
  403. if ((batch->start | batch->used) & 0x7) {
  404. DRM_ERROR("alignment");
  405. return DRM_ERR(EINVAL);
  406. }
  407. i915_kernel_lost_context(dev);
  408. count = nbox ? nbox : 1;
  409. for (i = 0; i < count; i++) {
  410. if (i < nbox) {
  411. int ret = i915_emit_box(dev, boxes, i,
  412. batch->DR1, batch->DR4);
  413. if (ret)
  414. return ret;
  415. }
  416. if (dev_priv->use_mi_batchbuffer_start) {
  417. BEGIN_LP_RING(2);
  418. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  419. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  420. ADVANCE_LP_RING();
  421. } else {
  422. BEGIN_LP_RING(4);
  423. OUT_RING(MI_BATCH_BUFFER);
  424. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  425. OUT_RING(batch->start + batch->used - 4);
  426. OUT_RING(0);
  427. ADVANCE_LP_RING();
  428. }
  429. }
  430. i915_emit_breadcrumb(dev);
  431. return 0;
  432. }
  433. static int i915_dispatch_flip(drm_device_t * dev)
  434. {
  435. drm_i915_private_t *dev_priv = dev->dev_private;
  436. RING_LOCALS;
  437. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  438. __FUNCTION__,
  439. dev_priv->current_page,
  440. dev_priv->sarea_priv->pf_current_page);
  441. i915_kernel_lost_context(dev);
  442. BEGIN_LP_RING(2);
  443. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  444. OUT_RING(0);
  445. ADVANCE_LP_RING();
  446. BEGIN_LP_RING(6);
  447. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  448. OUT_RING(0);
  449. if (dev_priv->current_page == 0) {
  450. OUT_RING(dev_priv->back_offset);
  451. dev_priv->current_page = 1;
  452. } else {
  453. OUT_RING(dev_priv->front_offset);
  454. dev_priv->current_page = 0;
  455. }
  456. OUT_RING(0);
  457. ADVANCE_LP_RING();
  458. BEGIN_LP_RING(2);
  459. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  460. OUT_RING(0);
  461. ADVANCE_LP_RING();
  462. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  463. BEGIN_LP_RING(4);
  464. OUT_RING(CMD_STORE_DWORD_IDX);
  465. OUT_RING(20);
  466. OUT_RING(dev_priv->counter);
  467. OUT_RING(0);
  468. ADVANCE_LP_RING();
  469. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  470. return 0;
  471. }
  472. static int i915_quiescent(drm_device_t * dev)
  473. {
  474. drm_i915_private_t *dev_priv = dev->dev_private;
  475. i915_kernel_lost_context(dev);
  476. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  477. }
  478. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  479. {
  480. DRM_DEVICE;
  481. LOCK_TEST_WITH_RETURN(dev, filp);
  482. return i915_quiescent(dev);
  483. }
  484. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  485. {
  486. DRM_DEVICE;
  487. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  488. u32 *hw_status = dev_priv->hw_status_page;
  489. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  490. dev_priv->sarea_priv;
  491. drm_i915_batchbuffer_t batch;
  492. int ret;
  493. if (!dev_priv->allow_batchbuffer) {
  494. DRM_ERROR("Batchbuffer ioctl disabled\n");
  495. return DRM_ERR(EINVAL);
  496. }
  497. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  498. sizeof(batch));
  499. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  500. batch.start, batch.used, batch.num_cliprects);
  501. LOCK_TEST_WITH_RETURN(dev, filp);
  502. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  503. batch.num_cliprects *
  504. sizeof(drm_clip_rect_t)))
  505. return DRM_ERR(EFAULT);
  506. ret = i915_dispatch_batchbuffer(dev, &batch);
  507. sarea_priv->last_dispatch = (int)hw_status[5];
  508. return ret;
  509. }
  510. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  511. {
  512. DRM_DEVICE;
  513. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  514. u32 *hw_status = dev_priv->hw_status_page;
  515. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  516. dev_priv->sarea_priv;
  517. drm_i915_cmdbuffer_t cmdbuf;
  518. int ret;
  519. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  520. sizeof(cmdbuf));
  521. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  522. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  523. LOCK_TEST_WITH_RETURN(dev, filp);
  524. if (cmdbuf.num_cliprects &&
  525. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  526. cmdbuf.num_cliprects *
  527. sizeof(drm_clip_rect_t))) {
  528. DRM_ERROR("Fault accessing cliprects\n");
  529. return DRM_ERR(EFAULT);
  530. }
  531. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  532. if (ret) {
  533. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  534. return ret;
  535. }
  536. sarea_priv->last_dispatch = (int)hw_status[5];
  537. return 0;
  538. }
  539. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  540. {
  541. DRM_DEVICE;
  542. DRM_DEBUG("%s\n", __FUNCTION__);
  543. LOCK_TEST_WITH_RETURN(dev, filp);
  544. return i915_dispatch_flip(dev);
  545. }
  546. static int i915_getparam(DRM_IOCTL_ARGS)
  547. {
  548. DRM_DEVICE;
  549. drm_i915_private_t *dev_priv = dev->dev_private;
  550. drm_i915_getparam_t param;
  551. int value;
  552. if (!dev_priv) {
  553. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  554. return DRM_ERR(EINVAL);
  555. }
  556. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  557. sizeof(param));
  558. switch (param.param) {
  559. case I915_PARAM_IRQ_ACTIVE:
  560. value = dev->irq ? 1 : 0;
  561. break;
  562. case I915_PARAM_ALLOW_BATCHBUFFER:
  563. value = dev_priv->allow_batchbuffer ? 1 : 0;
  564. break;
  565. case I915_PARAM_LAST_DISPATCH:
  566. value = READ_BREADCRUMB(dev_priv);
  567. break;
  568. default:
  569. DRM_ERROR("Unknown parameter %d\n", param.param);
  570. return DRM_ERR(EINVAL);
  571. }
  572. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  573. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  574. return DRM_ERR(EFAULT);
  575. }
  576. return 0;
  577. }
  578. static int i915_setparam(DRM_IOCTL_ARGS)
  579. {
  580. DRM_DEVICE;
  581. drm_i915_private_t *dev_priv = dev->dev_private;
  582. drm_i915_setparam_t param;
  583. if (!dev_priv) {
  584. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  585. return DRM_ERR(EINVAL);
  586. }
  587. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  588. sizeof(param));
  589. switch (param.param) {
  590. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  591. dev_priv->use_mi_batchbuffer_start = param.value;
  592. break;
  593. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  594. dev_priv->tex_lru_log_granularity = param.value;
  595. break;
  596. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  597. dev_priv->allow_batchbuffer = param.value;
  598. break;
  599. default:
  600. DRM_ERROR("unknown parameter %d\n", param.param);
  601. return DRM_ERR(EINVAL);
  602. }
  603. return 0;
  604. }
  605. int i915_driver_load(drm_device_t *dev, unsigned long flags)
  606. {
  607. /* i915 has 4 more counters */
  608. dev->counters += 4;
  609. dev->types[6] = _DRM_STAT_IRQ;
  610. dev->types[7] = _DRM_STAT_PRIMARY;
  611. dev->types[8] = _DRM_STAT_SECONDARY;
  612. dev->types[9] = _DRM_STAT_DMA;
  613. return 0;
  614. }
  615. void i915_driver_lastclose(drm_device_t * dev)
  616. {
  617. if (dev->dev_private) {
  618. drm_i915_private_t *dev_priv = dev->dev_private;
  619. i915_mem_takedown(&(dev_priv->agp_heap));
  620. }
  621. i915_dma_cleanup(dev);
  622. }
  623. void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
  624. {
  625. if (dev->dev_private) {
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. i915_mem_release(dev, filp, dev_priv->agp_heap);
  628. }
  629. }
  630. drm_ioctl_desc_t i915_ioctls[] = {
  631. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  632. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  633. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  634. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  635. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  636. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  637. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  638. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  639. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  640. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  641. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  642. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  643. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  644. [DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  645. [DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
  646. };
  647. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  648. /**
  649. * Determine if the device really is AGP or not.
  650. *
  651. * All Intel graphics chipsets are treated as AGP, even if they are really
  652. * PCI-e.
  653. *
  654. * \param dev The device to be tested.
  655. *
  656. * \returns
  657. * A value of 1 is always retured to indictate every i9x5 is AGP.
  658. */
  659. int i915_driver_device_is_agp(drm_device_t * dev)
  660. {
  661. return 1;
  662. }