3780i.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. *
  3. * 3780i.c -- helper routines for the 3780i DSP
  4. *
  5. *
  6. * Written By: Mike Sullivan IBM Corporation
  7. *
  8. * Copyright (C) 1999 IBM Corporation
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * NO WARRANTY
  21. * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
  22. * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
  23. * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
  24. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
  25. * solely responsible for determining the appropriateness of using and
  26. * distributing the Program and assumes all risks associated with its
  27. * exercise of rights under this Agreement, including but not limited to
  28. * the risks and costs of program errors, damage to or loss of data,
  29. * programs or equipment, and unavailability or interruption of operations.
  30. *
  31. * DISCLAIMER OF LIABILITY
  32. * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
  33. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
  35. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  36. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  37. * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
  38. * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
  39. *
  40. * You should have received a copy of the GNU General Public License
  41. * along with this program; if not, write to the Free Software
  42. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  43. *
  44. *
  45. * 10/23/2000 - Alpha Release
  46. * First release to the public
  47. */
  48. #include <linux/config.h>
  49. #include <linux/kernel.h>
  50. #include <linux/unistd.h>
  51. #include <linux/delay.h>
  52. #include <linux/ioport.h>
  53. #include <linux/init.h>
  54. #include <linux/bitops.h>
  55. #include <asm/io.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/system.h>
  58. #include <asm/irq.h>
  59. #include "smapi.h"
  60. #include "mwavedd.h"
  61. #include "3780i.h"
  62. static DEFINE_SPINLOCK(dsp_lock);
  63. static unsigned long flags;
  64. static void PaceMsaAccess(unsigned short usDspBaseIO)
  65. {
  66. cond_resched();
  67. udelay(100);
  68. cond_resched();
  69. }
  70. unsigned short dsp3780I_ReadMsaCfg(unsigned short usDspBaseIO,
  71. unsigned long ulMsaAddr)
  72. {
  73. unsigned short val;
  74. PRINTK_3(TRACE_3780I,
  75. "3780i::dsp3780I_ReadMsaCfg entry usDspBaseIO %x ulMsaAddr %lx\n",
  76. usDspBaseIO, ulMsaAddr);
  77. spin_lock_irqsave(&dsp_lock, flags);
  78. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
  79. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
  80. val = InWordDsp(DSP_MsaDataDSISHigh);
  81. spin_unlock_irqrestore(&dsp_lock, flags);
  82. PRINTK_2(TRACE_3780I, "3780i::dsp3780I_ReadMsaCfg exit val %x\n", val);
  83. return val;
  84. }
  85. void dsp3780I_WriteMsaCfg(unsigned short usDspBaseIO,
  86. unsigned long ulMsaAddr, unsigned short usValue)
  87. {
  88. PRINTK_4(TRACE_3780I,
  89. "3780i::dsp3780i_WriteMsaCfg entry usDspBaseIO %x ulMsaAddr %lx usValue %x\n",
  90. usDspBaseIO, ulMsaAddr, usValue);
  91. spin_lock_irqsave(&dsp_lock, flags);
  92. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
  93. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
  94. OutWordDsp(DSP_MsaDataDSISHigh, usValue);
  95. spin_unlock_irqrestore(&dsp_lock, flags);
  96. }
  97. void dsp3780I_WriteGenCfg(unsigned short usDspBaseIO, unsigned uIndex,
  98. unsigned char ucValue)
  99. {
  100. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  101. DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
  102. PRINTK_4(TRACE_3780I,
  103. "3780i::dsp3780i_WriteGenCfg entry usDspBaseIO %x uIndex %x ucValue %x\n",
  104. usDspBaseIO, uIndex, ucValue);
  105. MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
  106. PRINTK_2(TRACE_3780I,
  107. "3780i::dsp3780i_WriteGenCfg rSlaveControl %x\n",
  108. MKBYTE(rSlaveControl));
  109. rSlaveControl_Save = rSlaveControl;
  110. rSlaveControl.ConfigMode = TRUE;
  111. PRINTK_2(TRACE_3780I,
  112. "3780i::dsp3780i_WriteGenCfg entry rSlaveControl+ConfigMode %x\n",
  113. MKBYTE(rSlaveControl));
  114. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
  115. OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
  116. OutByteDsp(DSP_ConfigData, ucValue);
  117. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
  118. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_WriteGenCfg exit\n");
  119. }
  120. unsigned char dsp3780I_ReadGenCfg(unsigned short usDspBaseIO,
  121. unsigned uIndex)
  122. {
  123. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  124. DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
  125. unsigned char ucValue;
  126. PRINTK_3(TRACE_3780I,
  127. "3780i::dsp3780i_ReadGenCfg entry usDspBaseIO %x uIndex %x\n",
  128. usDspBaseIO, uIndex);
  129. MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
  130. rSlaveControl_Save = rSlaveControl;
  131. rSlaveControl.ConfigMode = TRUE;
  132. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
  133. OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
  134. ucValue = InByteDsp(DSP_ConfigData);
  135. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
  136. PRINTK_2(TRACE_3780I,
  137. "3780i::dsp3780i_ReadGenCfg exit ucValue %x\n", ucValue);
  138. return ucValue;
  139. }
  140. int dsp3780I_EnableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings,
  141. unsigned short *pIrqMap,
  142. unsigned short *pDmaMap)
  143. {
  144. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  145. int i;
  146. DSP_UART_CFG_1 rUartCfg1;
  147. DSP_UART_CFG_2 rUartCfg2;
  148. DSP_HBRIDGE_CFG_1 rHBridgeCfg1;
  149. DSP_HBRIDGE_CFG_2 rHBridgeCfg2;
  150. DSP_BUSMASTER_CFG_1 rBusmasterCfg1;
  151. DSP_BUSMASTER_CFG_2 rBusmasterCfg2;
  152. DSP_ISA_PROT_CFG rIsaProtCfg;
  153. DSP_POWER_MGMT_CFG rPowerMgmtCfg;
  154. DSP_HBUS_TIMER_CFG rHBusTimerCfg;
  155. DSP_LBUS_TIMEOUT_DISABLE rLBusTimeoutDisable;
  156. DSP_CHIP_RESET rChipReset;
  157. DSP_CLOCK_CONTROL_1 rClockControl1;
  158. DSP_CLOCK_CONTROL_2 rClockControl2;
  159. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  160. DSP_HBRIDGE_CONTROL rHBridgeControl;
  161. unsigned short ChipID = 0;
  162. unsigned short tval;
  163. PRINTK_2(TRACE_3780I,
  164. "3780i::dsp3780I_EnableDSP entry pSettings->bDSPEnabled %x\n",
  165. pSettings->bDSPEnabled);
  166. if (!pSettings->bDSPEnabled) {
  167. PRINTK_ERROR( KERN_ERR "3780i::dsp3780I_EnableDSP: Error: DSP not enabled. Aborting.\n" );
  168. return -EIO;
  169. }
  170. PRINTK_2(TRACE_3780I,
  171. "3780i::dsp3780i_EnableDSP entry pSettings->bModemEnabled %x\n",
  172. pSettings->bModemEnabled);
  173. if (pSettings->bModemEnabled) {
  174. rUartCfg1.Reserved = rUartCfg2.Reserved = 0;
  175. rUartCfg1.IrqActiveLow = pSettings->bUartIrqActiveLow;
  176. rUartCfg1.IrqPulse = pSettings->bUartIrqPulse;
  177. rUartCfg1.Irq =
  178. (unsigned char) pIrqMap[pSettings->usUartIrq];
  179. switch (pSettings->usUartBaseIO) {
  180. case 0x03F8:
  181. rUartCfg1.BaseIO = 0;
  182. break;
  183. case 0x02F8:
  184. rUartCfg1.BaseIO = 1;
  185. break;
  186. case 0x03E8:
  187. rUartCfg1.BaseIO = 2;
  188. break;
  189. case 0x02E8:
  190. rUartCfg1.BaseIO = 3;
  191. break;
  192. }
  193. rUartCfg2.Enable = TRUE;
  194. }
  195. rHBridgeCfg1.Reserved = rHBridgeCfg2.Reserved = 0;
  196. rHBridgeCfg1.IrqActiveLow = pSettings->bDspIrqActiveLow;
  197. rHBridgeCfg1.IrqPulse = pSettings->bDspIrqPulse;
  198. rHBridgeCfg1.Irq = (unsigned char) pIrqMap[pSettings->usDspIrq];
  199. rHBridgeCfg1.AccessMode = 1;
  200. rHBridgeCfg2.Enable = TRUE;
  201. rBusmasterCfg2.Reserved = 0;
  202. rBusmasterCfg1.Dma = (unsigned char) pDmaMap[pSettings->usDspDma];
  203. rBusmasterCfg1.NumTransfers =
  204. (unsigned char) pSettings->usNumTransfers;
  205. rBusmasterCfg1.ReRequest = (unsigned char) pSettings->usReRequest;
  206. rBusmasterCfg1.MEMCS16 = pSettings->bEnableMEMCS16;
  207. rBusmasterCfg2.IsaMemCmdWidth =
  208. (unsigned char) pSettings->usIsaMemCmdWidth;
  209. rIsaProtCfg.Reserved = 0;
  210. rIsaProtCfg.GateIOCHRDY = pSettings->bGateIOCHRDY;
  211. rPowerMgmtCfg.Reserved = 0;
  212. rPowerMgmtCfg.Enable = pSettings->bEnablePwrMgmt;
  213. rHBusTimerCfg.LoadValue =
  214. (unsigned char) pSettings->usHBusTimerLoadValue;
  215. rLBusTimeoutDisable.Reserved = 0;
  216. rLBusTimeoutDisable.DisableTimeout =
  217. pSettings->bDisableLBusTimeout;
  218. MKWORD(rChipReset) = ~pSettings->usChipletEnable;
  219. rClockControl1.Reserved1 = rClockControl1.Reserved2 = 0;
  220. rClockControl1.N_Divisor = pSettings->usN_Divisor;
  221. rClockControl1.M_Multiplier = pSettings->usM_Multiplier;
  222. rClockControl2.Reserved = 0;
  223. rClockControl2.PllBypass = pSettings->bPllBypass;
  224. /* Issue a soft reset to the chip */
  225. /* Note: Since we may be coming in with 3780i clocks suspended, we must keep
  226. * soft-reset active for 10ms.
  227. */
  228. rSlaveControl.ClockControl = 0;
  229. rSlaveControl.SoftReset = TRUE;
  230. rSlaveControl.ConfigMode = FALSE;
  231. rSlaveControl.Reserved = 0;
  232. PRINTK_4(TRACE_3780I,
  233. "3780i::dsp3780i_EnableDSP usDspBaseIO %x index %x taddr %x\n",
  234. usDspBaseIO, DSP_IsaSlaveControl,
  235. usDspBaseIO + DSP_IsaSlaveControl);
  236. PRINTK_2(TRACE_3780I,
  237. "3780i::dsp3780i_EnableDSP rSlaveContrl %x\n",
  238. MKWORD(rSlaveControl));
  239. spin_lock_irqsave(&dsp_lock, flags);
  240. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  241. MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
  242. PRINTK_2(TRACE_3780I,
  243. "3780i::dsp3780i_EnableDSP rSlaveControl 2 %x\n", tval);
  244. for (i = 0; i < 11; i++)
  245. udelay(2000);
  246. rSlaveControl.SoftReset = FALSE;
  247. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  248. MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
  249. PRINTK_2(TRACE_3780I,
  250. "3780i::dsp3780i_EnableDSP rSlaveControl 3 %x\n", tval);
  251. /* Program our general configuration registers */
  252. WriteGenCfg(DSP_HBridgeCfg1Index, MKBYTE(rHBridgeCfg1));
  253. WriteGenCfg(DSP_HBridgeCfg2Index, MKBYTE(rHBridgeCfg2));
  254. WriteGenCfg(DSP_BusMasterCfg1Index, MKBYTE(rBusmasterCfg1));
  255. WriteGenCfg(DSP_BusMasterCfg2Index, MKBYTE(rBusmasterCfg2));
  256. WriteGenCfg(DSP_IsaProtCfgIndex, MKBYTE(rIsaProtCfg));
  257. WriteGenCfg(DSP_PowerMgCfgIndex, MKBYTE(rPowerMgmtCfg));
  258. WriteGenCfg(DSP_HBusTimerCfgIndex, MKBYTE(rHBusTimerCfg));
  259. if (pSettings->bModemEnabled) {
  260. WriteGenCfg(DSP_UartCfg1Index, MKBYTE(rUartCfg1));
  261. WriteGenCfg(DSP_UartCfg2Index, MKBYTE(rUartCfg2));
  262. }
  263. rHBridgeControl.EnableDspInt = FALSE;
  264. rHBridgeControl.MemAutoInc = TRUE;
  265. rHBridgeControl.IoAutoInc = FALSE;
  266. rHBridgeControl.DiagnosticMode = FALSE;
  267. PRINTK_3(TRACE_3780I,
  268. "3780i::dsp3780i_EnableDSP DSP_HBridgeControl %x rHBridgeControl %x\n",
  269. DSP_HBridgeControl, MKWORD(rHBridgeControl));
  270. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  271. spin_unlock_irqrestore(&dsp_lock, flags);
  272. WriteMsaCfg(DSP_LBusTimeoutDisable, MKWORD(rLBusTimeoutDisable));
  273. WriteMsaCfg(DSP_ClockControl_1, MKWORD(rClockControl1));
  274. WriteMsaCfg(DSP_ClockControl_2, MKWORD(rClockControl2));
  275. WriteMsaCfg(DSP_ChipReset, MKWORD(rChipReset));
  276. ChipID = ReadMsaCfg(DSP_ChipID);
  277. PRINTK_2(TRACE_3780I,
  278. "3780i::dsp3780I_EnableDSP exiting bRC=TRUE, ChipID %x\n",
  279. ChipID);
  280. return 0;
  281. }
  282. int dsp3780I_DisableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings)
  283. {
  284. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  285. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  286. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP entry\n");
  287. rSlaveControl.ClockControl = 0;
  288. rSlaveControl.SoftReset = TRUE;
  289. rSlaveControl.ConfigMode = FALSE;
  290. rSlaveControl.Reserved = 0;
  291. spin_lock_irqsave(&dsp_lock, flags);
  292. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  293. udelay(5);
  294. rSlaveControl.ClockControl = 1;
  295. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  296. spin_unlock_irqrestore(&dsp_lock, flags);
  297. udelay(5);
  298. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP exit\n");
  299. return 0;
  300. }
  301. int dsp3780I_Reset(DSP_3780I_CONFIG_SETTINGS * pSettings)
  302. {
  303. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  304. DSP_BOOT_DOMAIN rBootDomain;
  305. DSP_HBRIDGE_CONTROL rHBridgeControl;
  306. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset entry\n");
  307. spin_lock_irqsave(&dsp_lock, flags);
  308. /* Mask DSP to PC interrupt */
  309. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  310. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rHBridgeControl %x\n",
  311. MKWORD(rHBridgeControl));
  312. rHBridgeControl.EnableDspInt = FALSE;
  313. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  314. spin_unlock_irqrestore(&dsp_lock, flags);
  315. /* Reset the core via the boot domain register */
  316. rBootDomain.ResetCore = TRUE;
  317. rBootDomain.Halt = TRUE;
  318. rBootDomain.NMI = TRUE;
  319. rBootDomain.Reserved = 0;
  320. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rBootDomain %x\n",
  321. MKWORD(rBootDomain));
  322. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  323. /* Reset all the chiplets and then reactivate them */
  324. WriteMsaCfg(DSP_ChipReset, 0xFFFF);
  325. udelay(5);
  326. WriteMsaCfg(DSP_ChipReset,
  327. (unsigned short) (~pSettings->usChipletEnable));
  328. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset exit bRC=0\n");
  329. return 0;
  330. }
  331. int dsp3780I_Run(DSP_3780I_CONFIG_SETTINGS * pSettings)
  332. {
  333. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  334. DSP_BOOT_DOMAIN rBootDomain;
  335. DSP_HBRIDGE_CONTROL rHBridgeControl;
  336. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run entry\n");
  337. /* Transition the core to a running state */
  338. rBootDomain.ResetCore = TRUE;
  339. rBootDomain.Halt = FALSE;
  340. rBootDomain.NMI = TRUE;
  341. rBootDomain.Reserved = 0;
  342. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  343. udelay(5);
  344. rBootDomain.ResetCore = FALSE;
  345. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  346. udelay(5);
  347. rBootDomain.NMI = FALSE;
  348. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  349. udelay(5);
  350. /* Enable DSP to PC interrupt */
  351. spin_lock_irqsave(&dsp_lock, flags);
  352. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  353. rHBridgeControl.EnableDspInt = TRUE;
  354. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Run rHBridgeControl %x\n",
  355. MKWORD(rHBridgeControl));
  356. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  357. spin_unlock_irqrestore(&dsp_lock, flags);
  358. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run exit bRC=TRUE\n");
  359. return 0;
  360. }
  361. int dsp3780I_ReadDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  362. unsigned uCount, unsigned long ulDSPAddr)
  363. {
  364. unsigned short __user *pusBuffer = pvBuffer;
  365. unsigned short val;
  366. PRINTK_5(TRACE_3780I,
  367. "3780i::dsp3780I_ReadDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  368. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  369. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  370. spin_lock_irqsave(&dsp_lock, flags);
  371. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  372. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  373. spin_unlock_irqrestore(&dsp_lock, flags);
  374. /* Transfer the memory block */
  375. while (uCount-- != 0) {
  376. spin_lock_irqsave(&dsp_lock, flags);
  377. val = InWordDsp(DSP_MsaDataDSISHigh);
  378. spin_unlock_irqrestore(&dsp_lock, flags);
  379. if(put_user(val, pusBuffer++))
  380. return -EFAULT;
  381. PRINTK_3(TRACE_3780I,
  382. "3780I::dsp3780I_ReadDStore uCount %x val %x\n",
  383. uCount, val);
  384. PaceMsaAccess(usDspBaseIO);
  385. }
  386. PRINTK_1(TRACE_3780I,
  387. "3780I::dsp3780I_ReadDStore exit bRC=TRUE\n");
  388. return 0;
  389. }
  390. int dsp3780I_ReadAndClearDStore(unsigned short usDspBaseIO,
  391. void __user *pvBuffer, unsigned uCount,
  392. unsigned long ulDSPAddr)
  393. {
  394. unsigned short __user *pusBuffer = pvBuffer;
  395. unsigned short val;
  396. PRINTK_5(TRACE_3780I,
  397. "3780i::dsp3780I_ReadAndDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  398. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  399. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  400. spin_lock_irqsave(&dsp_lock, flags);
  401. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  402. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  403. spin_unlock_irqrestore(&dsp_lock, flags);
  404. /* Transfer the memory block */
  405. while (uCount-- != 0) {
  406. spin_lock_irqsave(&dsp_lock, flags);
  407. val = InWordDsp(DSP_ReadAndClear);
  408. spin_unlock_irqrestore(&dsp_lock, flags);
  409. if(put_user(val, pusBuffer++))
  410. return -EFAULT;
  411. PRINTK_3(TRACE_3780I,
  412. "3780I::dsp3780I_ReadAndCleanDStore uCount %x val %x\n",
  413. uCount, val);
  414. PaceMsaAccess(usDspBaseIO);
  415. }
  416. PRINTK_1(TRACE_3780I,
  417. "3780I::dsp3780I_ReadAndClearDStore exit bRC=TRUE\n");
  418. return 0;
  419. }
  420. int dsp3780I_WriteDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  421. unsigned uCount, unsigned long ulDSPAddr)
  422. {
  423. unsigned short __user *pusBuffer = pvBuffer;
  424. PRINTK_5(TRACE_3780I,
  425. "3780i::dsp3780D_WriteDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  426. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  427. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  428. spin_lock_irqsave(&dsp_lock, flags);
  429. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  430. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  431. spin_unlock_irqrestore(&dsp_lock, flags);
  432. /* Transfer the memory block */
  433. while (uCount-- != 0) {
  434. unsigned short val;
  435. if(get_user(val, pusBuffer++))
  436. return -EFAULT;
  437. spin_lock_irqsave(&dsp_lock, flags);
  438. OutWordDsp(DSP_MsaDataDSISHigh, val);
  439. spin_unlock_irqrestore(&dsp_lock, flags);
  440. PRINTK_3(TRACE_3780I,
  441. "3780I::dsp3780I_WriteDStore uCount %x val %x\n",
  442. uCount, val);
  443. PaceMsaAccess(usDspBaseIO);
  444. }
  445. PRINTK_1(TRACE_3780I,
  446. "3780I::dsp3780D_WriteDStore exit bRC=TRUE\n");
  447. return 0;
  448. }
  449. int dsp3780I_ReadIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  450. unsigned uCount, unsigned long ulDSPAddr)
  451. {
  452. unsigned short __user *pusBuffer = pvBuffer;
  453. PRINTK_5(TRACE_3780I,
  454. "3780i::dsp3780I_ReadIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  455. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  456. /*
  457. * Set the initial MSA address. To convert from an instruction store
  458. * address to an MSA address
  459. * shift the address two bits to the left and set bit 22
  460. */
  461. ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
  462. spin_lock_irqsave(&dsp_lock, flags);
  463. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  464. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  465. spin_unlock_irqrestore(&dsp_lock, flags);
  466. /* Transfer the memory block */
  467. while (uCount-- != 0) {
  468. unsigned short val_lo, val_hi;
  469. spin_lock_irqsave(&dsp_lock, flags);
  470. val_lo = InWordDsp(DSP_MsaDataISLow);
  471. val_hi = InWordDsp(DSP_MsaDataDSISHigh);
  472. spin_unlock_irqrestore(&dsp_lock, flags);
  473. if(put_user(val_lo, pusBuffer++))
  474. return -EFAULT;
  475. if(put_user(val_hi, pusBuffer++))
  476. return -EFAULT;
  477. PRINTK_4(TRACE_3780I,
  478. "3780I::dsp3780I_ReadIStore uCount %x val_lo %x val_hi %x\n",
  479. uCount, val_lo, val_hi);
  480. PaceMsaAccess(usDspBaseIO);
  481. }
  482. PRINTK_1(TRACE_3780I,
  483. "3780I::dsp3780I_ReadIStore exit bRC=TRUE\n");
  484. return 0;
  485. }
  486. int dsp3780I_WriteIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  487. unsigned uCount, unsigned long ulDSPAddr)
  488. {
  489. unsigned short __user *pusBuffer = pvBuffer;
  490. PRINTK_5(TRACE_3780I,
  491. "3780i::dsp3780I_WriteIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  492. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  493. /*
  494. * Set the initial MSA address. To convert from an instruction store
  495. * address to an MSA address
  496. * shift the address two bits to the left and set bit 22
  497. */
  498. ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
  499. spin_lock_irqsave(&dsp_lock, flags);
  500. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  501. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  502. spin_unlock_irqrestore(&dsp_lock, flags);
  503. /* Transfer the memory block */
  504. while (uCount-- != 0) {
  505. unsigned short val_lo, val_hi;
  506. if(get_user(val_lo, pusBuffer++))
  507. return -EFAULT;
  508. if(get_user(val_hi, pusBuffer++))
  509. return -EFAULT;
  510. spin_lock_irqsave(&dsp_lock, flags);
  511. OutWordDsp(DSP_MsaDataISLow, val_lo);
  512. OutWordDsp(DSP_MsaDataDSISHigh, val_hi);
  513. spin_unlock_irqrestore(&dsp_lock, flags);
  514. PRINTK_4(TRACE_3780I,
  515. "3780I::dsp3780I_WriteIStore uCount %x val_lo %x val_hi %x\n",
  516. uCount, val_lo, val_hi);
  517. PaceMsaAccess(usDspBaseIO);
  518. }
  519. PRINTK_1(TRACE_3780I,
  520. "3780I::dsp3780I_WriteIStore exit bRC=TRUE\n");
  521. return 0;
  522. }
  523. int dsp3780I_GetIPCSource(unsigned short usDspBaseIO,
  524. unsigned short *pusIPCSource)
  525. {
  526. DSP_HBRIDGE_CONTROL rHBridgeControl;
  527. unsigned short temp;
  528. PRINTK_3(TRACE_3780I,
  529. "3780i::dsp3780I_GetIPCSource entry usDspBaseIO %x pusIPCSource %p\n",
  530. usDspBaseIO, pusIPCSource);
  531. /*
  532. * Disable DSP to PC interrupts, read the interrupt register,
  533. * clear the pending IPC bits, and reenable DSP to PC interrupts
  534. */
  535. spin_lock_irqsave(&dsp_lock, flags);
  536. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  537. rHBridgeControl.EnableDspInt = FALSE;
  538. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  539. *pusIPCSource = InWordDsp(DSP_Interrupt);
  540. temp = (unsigned short) ~(*pusIPCSource);
  541. PRINTK_3(TRACE_3780I,
  542. "3780i::dsp3780I_GetIPCSource, usIPCSource %x ~ %x\n",
  543. *pusIPCSource, temp);
  544. OutWordDsp(DSP_Interrupt, (unsigned short) ~(*pusIPCSource));
  545. rHBridgeControl.EnableDspInt = TRUE;
  546. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  547. spin_unlock_irqrestore(&dsp_lock, flags);
  548. PRINTK_2(TRACE_3780I,
  549. "3780i::dsp3780I_GetIPCSource exit usIPCSource %x\n",
  550. *pusIPCSource);
  551. return 0;
  552. }