i915_dma.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. static void i915_write_hws_pga(struct drm_device *dev)
  45. {
  46. drm_i915_private_t *dev_priv = dev->dev_private;
  47. u32 addr;
  48. addr = dev_priv->status_page_dmah->busaddr;
  49. if (INTEL_INFO(dev)->gen >= 4)
  50. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  51. I915_WRITE(HWS_PGA, addr);
  52. }
  53. /**
  54. * Sets up the hardware status page for devices that need a physical address
  55. * in the register.
  56. */
  57. static int i915_init_phys_hws(struct drm_device *dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  61. /* Program Hardware Status Page */
  62. dev_priv->status_page_dmah =
  63. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  64. if (!dev_priv->status_page_dmah) {
  65. DRM_ERROR("Can not allocate hardware status page\n");
  66. return -ENOMEM;
  67. }
  68. ring->status_page.page_addr =
  69. (void __force __iomem *)dev_priv->status_page_dmah->vaddr;
  70. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  71. i915_write_hws_pga(dev);
  72. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  73. return 0;
  74. }
  75. /**
  76. * Frees the hardware status page, whether it's a physical address or a virtual
  77. * address set up by the X Server.
  78. */
  79. static void i915_free_hws(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  83. if (dev_priv->status_page_dmah) {
  84. drm_pci_free(dev, dev_priv->status_page_dmah);
  85. dev_priv->status_page_dmah = NULL;
  86. }
  87. if (ring->status_page.gfx_addr) {
  88. ring->status_page.gfx_addr = 0;
  89. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  90. }
  91. /* Need to rewrite hardware status page */
  92. I915_WRITE(HWS_PGA, 0x1ffff000);
  93. }
  94. void i915_kernel_lost_context(struct drm_device * dev)
  95. {
  96. drm_i915_private_t *dev_priv = dev->dev_private;
  97. struct drm_i915_master_private *master_priv;
  98. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  99. /*
  100. * We should never lose context on the ring with modesetting
  101. * as we don't expose it to userspace
  102. */
  103. if (drm_core_check_feature(dev, DRIVER_MODESET))
  104. return;
  105. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  106. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  107. ring->space = ring->head - (ring->tail + 8);
  108. if (ring->space < 0)
  109. ring->space += ring->size;
  110. if (!dev->primary->master)
  111. return;
  112. master_priv = dev->primary->master->driver_priv;
  113. if (ring->head == ring->tail && master_priv->sarea_priv)
  114. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  115. }
  116. static int i915_dma_cleanup(struct drm_device * dev)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. int i;
  120. /* Make sure interrupts are disabled here because the uninstall ioctl
  121. * may not have been called from userspace and after dev_private
  122. * is freed, it's too late.
  123. */
  124. if (dev->irq_enabled)
  125. drm_irq_uninstall(dev);
  126. mutex_lock(&dev->struct_mutex);
  127. for (i = 0; i < I915_NUM_RINGS; i++)
  128. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  129. mutex_unlock(&dev->struct_mutex);
  130. /* Clear the HWS virtual address at teardown */
  131. if (I915_NEED_GFX_HWS(dev))
  132. i915_free_hws(dev);
  133. return 0;
  134. }
  135. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  136. {
  137. drm_i915_private_t *dev_priv = dev->dev_private;
  138. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  139. int ret;
  140. master_priv->sarea = drm_getsarea(dev);
  141. if (master_priv->sarea) {
  142. master_priv->sarea_priv = (drm_i915_sarea_t *)
  143. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  144. } else {
  145. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  146. }
  147. if (init->ring_size != 0) {
  148. if (LP_RING(dev_priv)->obj != NULL) {
  149. i915_dma_cleanup(dev);
  150. DRM_ERROR("Client tried to initialize ringbuffer in "
  151. "GEM mode\n");
  152. return -EINVAL;
  153. }
  154. ret = intel_render_ring_init_dri(dev,
  155. init->ring_start,
  156. init->ring_size);
  157. if (ret) {
  158. i915_dma_cleanup(dev);
  159. return ret;
  160. }
  161. }
  162. dev_priv->cpp = init->cpp;
  163. dev_priv->back_offset = init->back_offset;
  164. dev_priv->front_offset = init->front_offset;
  165. dev_priv->current_page = 0;
  166. if (master_priv->sarea_priv)
  167. master_priv->sarea_priv->pf_current_page = 0;
  168. /* Allow hardware batchbuffers unless told otherwise.
  169. */
  170. dev_priv->allow_batchbuffer = 1;
  171. return 0;
  172. }
  173. static int i915_dma_resume(struct drm_device * dev)
  174. {
  175. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  176. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  177. DRM_DEBUG_DRIVER("%s\n", __func__);
  178. if (ring->map.handle == NULL) {
  179. DRM_ERROR("can not ioremap virtual address for"
  180. " ring buffer\n");
  181. return -ENOMEM;
  182. }
  183. /* Program Hardware Status Page */
  184. if (!ring->status_page.page_addr) {
  185. DRM_ERROR("Can not find hardware status page\n");
  186. return -EINVAL;
  187. }
  188. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  189. ring->status_page.page_addr);
  190. if (ring->status_page.gfx_addr != 0)
  191. intel_ring_setup_status_page(ring);
  192. else
  193. i915_write_hws_pga(dev);
  194. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  195. return 0;
  196. }
  197. static int i915_dma_init(struct drm_device *dev, void *data,
  198. struct drm_file *file_priv)
  199. {
  200. drm_i915_init_t *init = data;
  201. int retcode = 0;
  202. switch (init->func) {
  203. case I915_INIT_DMA:
  204. retcode = i915_initialize(dev, init);
  205. break;
  206. case I915_CLEANUP_DMA:
  207. retcode = i915_dma_cleanup(dev);
  208. break;
  209. case I915_RESUME_DMA:
  210. retcode = i915_dma_resume(dev);
  211. break;
  212. default:
  213. retcode = -EINVAL;
  214. break;
  215. }
  216. return retcode;
  217. }
  218. /* Implement basically the same security restrictions as hardware does
  219. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  220. *
  221. * Most of the calculations below involve calculating the size of a
  222. * particular instruction. It's important to get the size right as
  223. * that tells us where the next instruction to check is. Any illegal
  224. * instruction detected will be given a size of zero, which is a
  225. * signal to abort the rest of the buffer.
  226. */
  227. static int validate_cmd(int cmd)
  228. {
  229. switch (((cmd >> 29) & 0x7)) {
  230. case 0x0:
  231. switch ((cmd >> 23) & 0x3f) {
  232. case 0x0:
  233. return 1; /* MI_NOOP */
  234. case 0x4:
  235. return 1; /* MI_FLUSH */
  236. default:
  237. return 0; /* disallow everything else */
  238. }
  239. break;
  240. case 0x1:
  241. return 0; /* reserved */
  242. case 0x2:
  243. return (cmd & 0xff) + 2; /* 2d commands */
  244. case 0x3:
  245. if (((cmd >> 24) & 0x1f) <= 0x18)
  246. return 1;
  247. switch ((cmd >> 24) & 0x1f) {
  248. case 0x1c:
  249. return 1;
  250. case 0x1d:
  251. switch ((cmd >> 16) & 0xff) {
  252. case 0x3:
  253. return (cmd & 0x1f) + 2;
  254. case 0x4:
  255. return (cmd & 0xf) + 2;
  256. default:
  257. return (cmd & 0xffff) + 2;
  258. }
  259. case 0x1e:
  260. if (cmd & (1 << 23))
  261. return (cmd & 0xffff) + 1;
  262. else
  263. return 1;
  264. case 0x1f:
  265. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  266. return (cmd & 0x1ffff) + 2;
  267. else if (cmd & (1 << 17)) /* indirect random */
  268. if ((cmd & 0xffff) == 0)
  269. return 0; /* unknown length, too hard */
  270. else
  271. return (((cmd & 0xffff) + 1) / 2) + 1;
  272. else
  273. return 2; /* indirect sequential */
  274. default:
  275. return 0;
  276. }
  277. default:
  278. return 0;
  279. }
  280. return 0;
  281. }
  282. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  283. {
  284. drm_i915_private_t *dev_priv = dev->dev_private;
  285. int i, ret;
  286. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  287. return -EINVAL;
  288. for (i = 0; i < dwords;) {
  289. int sz = validate_cmd(buffer[i]);
  290. if (sz == 0 || i + sz > dwords)
  291. return -EINVAL;
  292. i += sz;
  293. }
  294. ret = BEGIN_LP_RING((dwords+1)&~1);
  295. if (ret)
  296. return ret;
  297. for (i = 0; i < dwords; i++)
  298. OUT_RING(buffer[i]);
  299. if (dwords & 1)
  300. OUT_RING(0);
  301. ADVANCE_LP_RING();
  302. return 0;
  303. }
  304. int
  305. i915_emit_box(struct drm_device *dev,
  306. struct drm_clip_rect *box,
  307. int DR1, int DR4)
  308. {
  309. struct drm_i915_private *dev_priv = dev->dev_private;
  310. int ret;
  311. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  312. box->y2 <= 0 || box->x2 <= 0) {
  313. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  314. box->x1, box->y1, box->x2, box->y2);
  315. return -EINVAL;
  316. }
  317. if (INTEL_INFO(dev)->gen >= 4) {
  318. ret = BEGIN_LP_RING(4);
  319. if (ret)
  320. return ret;
  321. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  322. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  323. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  324. OUT_RING(DR4);
  325. } else {
  326. ret = BEGIN_LP_RING(6);
  327. if (ret)
  328. return ret;
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  332. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. }
  336. ADVANCE_LP_RING();
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. if (BEGIN_LP_RING(4) == 0) {
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. }
  359. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  360. drm_i915_cmdbuffer_t *cmd,
  361. struct drm_clip_rect *cliprects,
  362. void *cmdbuf)
  363. {
  364. int nbox = cmd->num_cliprects;
  365. int i = 0, count, ret;
  366. if (cmd->sz & 0x3) {
  367. DRM_ERROR("alignment");
  368. return -EINVAL;
  369. }
  370. i915_kernel_lost_context(dev);
  371. count = nbox ? nbox : 1;
  372. for (i = 0; i < count; i++) {
  373. if (i < nbox) {
  374. ret = i915_emit_box(dev, &cliprects[i],
  375. cmd->DR1, cmd->DR4);
  376. if (ret)
  377. return ret;
  378. }
  379. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  380. if (ret)
  381. return ret;
  382. }
  383. i915_emit_breadcrumb(dev);
  384. return 0;
  385. }
  386. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  387. drm_i915_batchbuffer_t * batch,
  388. struct drm_clip_rect *cliprects)
  389. {
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. int nbox = batch->num_cliprects;
  392. int i, count, ret;
  393. if ((batch->start | batch->used) & 0x7) {
  394. DRM_ERROR("alignment");
  395. return -EINVAL;
  396. }
  397. i915_kernel_lost_context(dev);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. ret = i915_emit_box(dev, &cliprects[i],
  402. batch->DR1, batch->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. if (!IS_I830(dev) && !IS_845G(dev)) {
  407. ret = BEGIN_LP_RING(2);
  408. if (ret)
  409. return ret;
  410. if (INTEL_INFO(dev)->gen >= 4) {
  411. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  412. OUT_RING(batch->start);
  413. } else {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. }
  417. } else {
  418. ret = BEGIN_LP_RING(4);
  419. if (ret)
  420. return ret;
  421. OUT_RING(MI_BATCH_BUFFER);
  422. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  423. OUT_RING(batch->start + batch->used - 4);
  424. OUT_RING(0);
  425. }
  426. ADVANCE_LP_RING();
  427. }
  428. if (IS_G4X(dev) || IS_GEN5(dev)) {
  429. if (BEGIN_LP_RING(2) == 0) {
  430. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  431. OUT_RING(MI_NOOP);
  432. ADVANCE_LP_RING();
  433. }
  434. }
  435. i915_emit_breadcrumb(dev);
  436. return 0;
  437. }
  438. static int i915_dispatch_flip(struct drm_device * dev)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. struct drm_i915_master_private *master_priv =
  442. dev->primary->master->driver_priv;
  443. int ret;
  444. if (!master_priv->sarea_priv)
  445. return -EINVAL;
  446. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  447. __func__,
  448. dev_priv->current_page,
  449. master_priv->sarea_priv->pf_current_page);
  450. i915_kernel_lost_context(dev);
  451. ret = BEGIN_LP_RING(10);
  452. if (ret)
  453. return ret;
  454. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  455. OUT_RING(0);
  456. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  457. OUT_RING(0);
  458. if (dev_priv->current_page == 0) {
  459. OUT_RING(dev_priv->back_offset);
  460. dev_priv->current_page = 1;
  461. } else {
  462. OUT_RING(dev_priv->front_offset);
  463. dev_priv->current_page = 0;
  464. }
  465. OUT_RING(0);
  466. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  467. OUT_RING(0);
  468. ADVANCE_LP_RING();
  469. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  470. if (BEGIN_LP_RING(4) == 0) {
  471. OUT_RING(MI_STORE_DWORD_INDEX);
  472. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  473. OUT_RING(dev_priv->counter);
  474. OUT_RING(0);
  475. ADVANCE_LP_RING();
  476. }
  477. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  478. return 0;
  479. }
  480. static int i915_quiescent(struct drm_device *dev)
  481. {
  482. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  483. i915_kernel_lost_context(dev);
  484. return intel_wait_ring_idle(ring);
  485. }
  486. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  487. struct drm_file *file_priv)
  488. {
  489. int ret;
  490. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  491. mutex_lock(&dev->struct_mutex);
  492. ret = i915_quiescent(dev);
  493. mutex_unlock(&dev->struct_mutex);
  494. return ret;
  495. }
  496. static int i915_batchbuffer(struct drm_device *dev, void *data,
  497. struct drm_file *file_priv)
  498. {
  499. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  500. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  501. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  502. master_priv->sarea_priv;
  503. drm_i915_batchbuffer_t *batch = data;
  504. int ret;
  505. struct drm_clip_rect *cliprects = NULL;
  506. if (!dev_priv->allow_batchbuffer) {
  507. DRM_ERROR("Batchbuffer ioctl disabled\n");
  508. return -EINVAL;
  509. }
  510. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  511. batch->start, batch->used, batch->num_cliprects);
  512. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  513. if (batch->num_cliprects < 0)
  514. return -EINVAL;
  515. if (batch->num_cliprects) {
  516. cliprects = kcalloc(batch->num_cliprects,
  517. sizeof(struct drm_clip_rect),
  518. GFP_KERNEL);
  519. if (cliprects == NULL)
  520. return -ENOMEM;
  521. ret = copy_from_user(cliprects, batch->cliprects,
  522. batch->num_cliprects *
  523. sizeof(struct drm_clip_rect));
  524. if (ret != 0) {
  525. ret = -EFAULT;
  526. goto fail_free;
  527. }
  528. }
  529. mutex_lock(&dev->struct_mutex);
  530. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  531. mutex_unlock(&dev->struct_mutex);
  532. if (sarea_priv)
  533. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  534. fail_free:
  535. kfree(cliprects);
  536. return ret;
  537. }
  538. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_cmdbuffer_t *cmdbuf = data;
  546. struct drm_clip_rect *cliprects = NULL;
  547. void *batch_data;
  548. int ret;
  549. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  550. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  551. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  552. if (cmdbuf->num_cliprects < 0)
  553. return -EINVAL;
  554. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  555. if (batch_data == NULL)
  556. return -ENOMEM;
  557. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  558. if (ret != 0) {
  559. ret = -EFAULT;
  560. goto fail_batch_free;
  561. }
  562. if (cmdbuf->num_cliprects) {
  563. cliprects = kcalloc(cmdbuf->num_cliprects,
  564. sizeof(struct drm_clip_rect), GFP_KERNEL);
  565. if (cliprects == NULL) {
  566. ret = -ENOMEM;
  567. goto fail_batch_free;
  568. }
  569. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  570. cmdbuf->num_cliprects *
  571. sizeof(struct drm_clip_rect));
  572. if (ret != 0) {
  573. ret = -EFAULT;
  574. goto fail_clip_free;
  575. }
  576. }
  577. mutex_lock(&dev->struct_mutex);
  578. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  579. mutex_unlock(&dev->struct_mutex);
  580. if (ret) {
  581. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  582. goto fail_clip_free;
  583. }
  584. if (sarea_priv)
  585. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  586. fail_clip_free:
  587. kfree(cliprects);
  588. fail_batch_free:
  589. kfree(batch_data);
  590. return ret;
  591. }
  592. static int i915_flip_bufs(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv)
  594. {
  595. int ret;
  596. DRM_DEBUG_DRIVER("%s\n", __func__);
  597. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  598. mutex_lock(&dev->struct_mutex);
  599. ret = i915_dispatch_flip(dev);
  600. mutex_unlock(&dev->struct_mutex);
  601. return ret;
  602. }
  603. static int i915_getparam(struct drm_device *dev, void *data,
  604. struct drm_file *file_priv)
  605. {
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. drm_i915_getparam_t *param = data;
  608. int value;
  609. if (!dev_priv) {
  610. DRM_ERROR("called with no initialization\n");
  611. return -EINVAL;
  612. }
  613. switch (param->param) {
  614. case I915_PARAM_IRQ_ACTIVE:
  615. value = dev->pdev->irq ? 1 : 0;
  616. break;
  617. case I915_PARAM_ALLOW_BATCHBUFFER:
  618. value = dev_priv->allow_batchbuffer ? 1 : 0;
  619. break;
  620. case I915_PARAM_LAST_DISPATCH:
  621. value = READ_BREADCRUMB(dev_priv);
  622. break;
  623. case I915_PARAM_CHIPSET_ID:
  624. value = dev->pci_device;
  625. break;
  626. case I915_PARAM_HAS_GEM:
  627. value = dev_priv->has_gem;
  628. break;
  629. case I915_PARAM_NUM_FENCES_AVAIL:
  630. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  631. break;
  632. case I915_PARAM_HAS_OVERLAY:
  633. value = dev_priv->overlay ? 1 : 0;
  634. break;
  635. case I915_PARAM_HAS_PAGEFLIPPING:
  636. value = 1;
  637. break;
  638. case I915_PARAM_HAS_EXECBUF2:
  639. /* depends on GEM */
  640. value = dev_priv->has_gem;
  641. break;
  642. case I915_PARAM_HAS_BSD:
  643. value = HAS_BSD(dev);
  644. break;
  645. case I915_PARAM_HAS_BLT:
  646. value = HAS_BLT(dev);
  647. break;
  648. case I915_PARAM_HAS_RELAXED_FENCING:
  649. value = 1;
  650. break;
  651. case I915_PARAM_HAS_COHERENT_RINGS:
  652. value = 1;
  653. break;
  654. case I915_PARAM_HAS_EXEC_CONSTANTS:
  655. value = INTEL_INFO(dev)->gen >= 4;
  656. break;
  657. case I915_PARAM_HAS_RELAXED_DELTA:
  658. value = 1;
  659. break;
  660. default:
  661. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  662. param->param);
  663. return -EINVAL;
  664. }
  665. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  666. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  667. return -EFAULT;
  668. }
  669. return 0;
  670. }
  671. static int i915_setparam(struct drm_device *dev, void *data,
  672. struct drm_file *file_priv)
  673. {
  674. drm_i915_private_t *dev_priv = dev->dev_private;
  675. drm_i915_setparam_t *param = data;
  676. if (!dev_priv) {
  677. DRM_ERROR("called with no initialization\n");
  678. return -EINVAL;
  679. }
  680. switch (param->param) {
  681. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  682. break;
  683. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  684. dev_priv->tex_lru_log_granularity = param->value;
  685. break;
  686. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  687. dev_priv->allow_batchbuffer = param->value;
  688. break;
  689. case I915_SETPARAM_NUM_USED_FENCES:
  690. if (param->value > dev_priv->num_fence_regs ||
  691. param->value < 0)
  692. return -EINVAL;
  693. /* Userspace can use first N regs */
  694. dev_priv->fence_reg_start = param->value;
  695. break;
  696. default:
  697. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  698. param->param);
  699. return -EINVAL;
  700. }
  701. return 0;
  702. }
  703. static int i915_set_status_page(struct drm_device *dev, void *data,
  704. struct drm_file *file_priv)
  705. {
  706. drm_i915_private_t *dev_priv = dev->dev_private;
  707. drm_i915_hws_addr_t *hws = data;
  708. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  709. if (!I915_NEED_GFX_HWS(dev))
  710. return -EINVAL;
  711. if (!dev_priv) {
  712. DRM_ERROR("called with no initialization\n");
  713. return -EINVAL;
  714. }
  715. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  716. WARN(1, "tried to set status page when mode setting active\n");
  717. return 0;
  718. }
  719. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  720. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  721. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  722. dev_priv->hws_map.size = 4*1024;
  723. dev_priv->hws_map.type = 0;
  724. dev_priv->hws_map.flags = 0;
  725. dev_priv->hws_map.mtrr = 0;
  726. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  727. if (dev_priv->hws_map.handle == NULL) {
  728. i915_dma_cleanup(dev);
  729. ring->status_page.gfx_addr = 0;
  730. DRM_ERROR("can not ioremap virtual address for"
  731. " G33 hw status page\n");
  732. return -ENOMEM;
  733. }
  734. ring->status_page.page_addr =
  735. (void __force __iomem *)dev_priv->hws_map.handle;
  736. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  737. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  738. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  739. ring->status_page.gfx_addr);
  740. DRM_DEBUG_DRIVER("load hws at %p\n",
  741. ring->status_page.page_addr);
  742. return 0;
  743. }
  744. static int i915_get_bridge_dev(struct drm_device *dev)
  745. {
  746. struct drm_i915_private *dev_priv = dev->dev_private;
  747. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  748. if (!dev_priv->bridge_dev) {
  749. DRM_ERROR("bridge device not found\n");
  750. return -1;
  751. }
  752. return 0;
  753. }
  754. #define MCHBAR_I915 0x44
  755. #define MCHBAR_I965 0x48
  756. #define MCHBAR_SIZE (4*4096)
  757. #define DEVEN_REG 0x54
  758. #define DEVEN_MCHBAR_EN (1 << 28)
  759. /* Allocate space for the MCH regs if needed, return nonzero on error */
  760. static int
  761. intel_alloc_mchbar_resource(struct drm_device *dev)
  762. {
  763. drm_i915_private_t *dev_priv = dev->dev_private;
  764. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  765. u32 temp_lo, temp_hi = 0;
  766. u64 mchbar_addr;
  767. int ret;
  768. if (INTEL_INFO(dev)->gen >= 4)
  769. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  770. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  771. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  772. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  773. #ifdef CONFIG_PNP
  774. if (mchbar_addr &&
  775. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  776. return 0;
  777. #endif
  778. /* Get some space for it */
  779. dev_priv->mch_res.name = "i915 MCHBAR";
  780. dev_priv->mch_res.flags = IORESOURCE_MEM;
  781. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  782. &dev_priv->mch_res,
  783. MCHBAR_SIZE, MCHBAR_SIZE,
  784. PCIBIOS_MIN_MEM,
  785. 0, pcibios_align_resource,
  786. dev_priv->bridge_dev);
  787. if (ret) {
  788. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  789. dev_priv->mch_res.start = 0;
  790. return ret;
  791. }
  792. if (INTEL_INFO(dev)->gen >= 4)
  793. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  794. upper_32_bits(dev_priv->mch_res.start));
  795. pci_write_config_dword(dev_priv->bridge_dev, reg,
  796. lower_32_bits(dev_priv->mch_res.start));
  797. return 0;
  798. }
  799. /* Setup MCHBAR if possible, return true if we should disable it again */
  800. static void
  801. intel_setup_mchbar(struct drm_device *dev)
  802. {
  803. drm_i915_private_t *dev_priv = dev->dev_private;
  804. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  805. u32 temp;
  806. bool enabled;
  807. dev_priv->mchbar_need_disable = false;
  808. if (IS_I915G(dev) || IS_I915GM(dev)) {
  809. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  810. enabled = !!(temp & DEVEN_MCHBAR_EN);
  811. } else {
  812. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  813. enabled = temp & 1;
  814. }
  815. /* If it's already enabled, don't have to do anything */
  816. if (enabled)
  817. return;
  818. if (intel_alloc_mchbar_resource(dev))
  819. return;
  820. dev_priv->mchbar_need_disable = true;
  821. /* Space is allocated or reserved, so enable it. */
  822. if (IS_I915G(dev) || IS_I915GM(dev)) {
  823. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  824. temp | DEVEN_MCHBAR_EN);
  825. } else {
  826. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  827. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  828. }
  829. }
  830. static void
  831. intel_teardown_mchbar(struct drm_device *dev)
  832. {
  833. drm_i915_private_t *dev_priv = dev->dev_private;
  834. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  835. u32 temp;
  836. if (dev_priv->mchbar_need_disable) {
  837. if (IS_I915G(dev) || IS_I915GM(dev)) {
  838. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  839. temp &= ~DEVEN_MCHBAR_EN;
  840. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  841. } else {
  842. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  843. temp &= ~1;
  844. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  845. }
  846. }
  847. if (dev_priv->mch_res.start)
  848. release_resource(&dev_priv->mch_res);
  849. }
  850. #define PTE_ADDRESS_MASK 0xfffff000
  851. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  852. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  853. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  854. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  855. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  856. #define PTE_VALID (1 << 0)
  857. /**
  858. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  859. * a physical one
  860. * @dev: drm device
  861. * @offset: address to translate
  862. *
  863. * Some chip functions require allocations from stolen space and need the
  864. * physical address of the memory in question.
  865. */
  866. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  867. {
  868. struct drm_i915_private *dev_priv = dev->dev_private;
  869. struct pci_dev *pdev = dev_priv->bridge_dev;
  870. u32 base;
  871. #if 0
  872. /* On the machines I have tested the Graphics Base of Stolen Memory
  873. * is unreliable, so compute the base by subtracting the stolen memory
  874. * from the Top of Low Usable DRAM which is where the BIOS places
  875. * the graphics stolen memory.
  876. */
  877. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  878. /* top 32bits are reserved = 0 */
  879. pci_read_config_dword(pdev, 0xA4, &base);
  880. } else {
  881. /* XXX presume 8xx is the same as i915 */
  882. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  883. }
  884. #else
  885. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  886. u16 val;
  887. pci_read_config_word(pdev, 0xb0, &val);
  888. base = val >> 4 << 20;
  889. } else {
  890. u8 val;
  891. pci_read_config_byte(pdev, 0x9c, &val);
  892. base = val >> 3 << 27;
  893. }
  894. base -= dev_priv->mm.gtt->stolen_size;
  895. #endif
  896. return base + offset;
  897. }
  898. static void i915_warn_stolen(struct drm_device *dev)
  899. {
  900. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  901. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  902. }
  903. static void i915_setup_compression(struct drm_device *dev, int size)
  904. {
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  907. unsigned long cfb_base;
  908. unsigned long ll_base = 0;
  909. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  910. if (compressed_fb)
  911. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  912. if (!compressed_fb)
  913. goto err;
  914. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  915. if (!cfb_base)
  916. goto err_fb;
  917. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  918. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  919. 4096, 4096, 0);
  920. if (compressed_llb)
  921. compressed_llb = drm_mm_get_block(compressed_llb,
  922. 4096, 4096);
  923. if (!compressed_llb)
  924. goto err_fb;
  925. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  926. if (!ll_base)
  927. goto err_llb;
  928. }
  929. dev_priv->cfb_size = size;
  930. intel_disable_fbc(dev);
  931. dev_priv->compressed_fb = compressed_fb;
  932. if (HAS_PCH_SPLIT(dev))
  933. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  934. else if (IS_GM45(dev)) {
  935. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  936. } else {
  937. I915_WRITE(FBC_CFB_BASE, cfb_base);
  938. I915_WRITE(FBC_LL_BASE, ll_base);
  939. dev_priv->compressed_llb = compressed_llb;
  940. }
  941. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  942. cfb_base, ll_base, size >> 20);
  943. return;
  944. err_llb:
  945. drm_mm_put_block(compressed_llb);
  946. err_fb:
  947. drm_mm_put_block(compressed_fb);
  948. err:
  949. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  950. i915_warn_stolen(dev);
  951. }
  952. static void i915_cleanup_compression(struct drm_device *dev)
  953. {
  954. struct drm_i915_private *dev_priv = dev->dev_private;
  955. drm_mm_put_block(dev_priv->compressed_fb);
  956. if (dev_priv->compressed_llb)
  957. drm_mm_put_block(dev_priv->compressed_llb);
  958. }
  959. /* true = enable decode, false = disable decoder */
  960. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  961. {
  962. struct drm_device *dev = cookie;
  963. intel_modeset_vga_set_state(dev, state);
  964. if (state)
  965. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  966. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  967. else
  968. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  969. }
  970. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  971. {
  972. struct drm_device *dev = pci_get_drvdata(pdev);
  973. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  974. if (state == VGA_SWITCHEROO_ON) {
  975. printk(KERN_INFO "i915: switched on\n");
  976. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  977. /* i915 resume handler doesn't set to D0 */
  978. pci_set_power_state(dev->pdev, PCI_D0);
  979. i915_resume(dev);
  980. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  981. } else {
  982. printk(KERN_ERR "i915: switched off\n");
  983. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  984. i915_suspend(dev, pmm);
  985. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  986. }
  987. }
  988. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  989. {
  990. struct drm_device *dev = pci_get_drvdata(pdev);
  991. bool can_switch;
  992. spin_lock(&dev->count_lock);
  993. can_switch = (dev->open_count == 0);
  994. spin_unlock(&dev->count_lock);
  995. return can_switch;
  996. }
  997. static int i915_load_gem_init(struct drm_device *dev)
  998. {
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. unsigned long prealloc_size, gtt_size, mappable_size;
  1001. int ret;
  1002. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1003. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1004. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1005. /* Basic memrange allocator for stolen space */
  1006. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1007. /* Let GEM Manage all of the aperture.
  1008. *
  1009. * However, leave one page at the end still bound to the scratch page.
  1010. * There are a number of places where the hardware apparently
  1011. * prefetches past the end of the object, and we've seen multiple
  1012. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1013. * at the last page of the aperture. One page should be enough to
  1014. * keep any prefetching inside of the aperture.
  1015. */
  1016. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1017. mutex_lock(&dev->struct_mutex);
  1018. ret = i915_gem_init_ringbuffer(dev);
  1019. mutex_unlock(&dev->struct_mutex);
  1020. if (ret)
  1021. return ret;
  1022. /* Try to set up FBC with a reasonable compressed buffer size */
  1023. if (I915_HAS_FBC(dev) && i915_powersave) {
  1024. int cfb_size;
  1025. /* Leave 1M for line length buffer & misc. */
  1026. /* Try to get a 32M buffer... */
  1027. if (prealloc_size > (36*1024*1024))
  1028. cfb_size = 32*1024*1024;
  1029. else /* fall back to 7/8 of the stolen space */
  1030. cfb_size = prealloc_size * 7 / 8;
  1031. i915_setup_compression(dev, cfb_size);
  1032. }
  1033. /* Allow hardware batchbuffers unless told otherwise. */
  1034. dev_priv->allow_batchbuffer = 1;
  1035. return 0;
  1036. }
  1037. static int i915_load_modeset_init(struct drm_device *dev)
  1038. {
  1039. struct drm_i915_private *dev_priv = dev->dev_private;
  1040. int ret;
  1041. ret = intel_parse_bios(dev);
  1042. if (ret)
  1043. DRM_INFO("failed to find VBIOS tables\n");
  1044. /* If we have > 1 VGA cards, then we need to arbitrate access
  1045. * to the common VGA resources.
  1046. *
  1047. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1048. * then we do not take part in VGA arbitration and the
  1049. * vga_client_register() fails with -ENODEV.
  1050. */
  1051. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1052. if (ret && ret != -ENODEV)
  1053. goto out;
  1054. intel_register_dsm_handler();
  1055. ret = vga_switcheroo_register_client(dev->pdev,
  1056. i915_switcheroo_set_state,
  1057. NULL,
  1058. i915_switcheroo_can_switch);
  1059. if (ret)
  1060. goto cleanup_vga_client;
  1061. /* IIR "flip pending" bit means done if this bit is set */
  1062. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1063. dev_priv->flip_pending_is_done = true;
  1064. intel_modeset_init(dev);
  1065. ret = i915_load_gem_init(dev);
  1066. if (ret)
  1067. goto cleanup_vga_switcheroo;
  1068. intel_modeset_gem_init(dev);
  1069. if (HAS_PCH_SPLIT(dev)) {
  1070. dev->driver->irq_handler = ironlake_irq_handler;
  1071. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1072. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1073. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1074. } else {
  1075. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1076. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1077. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1078. dev->driver->irq_handler = i915_driver_irq_handler;
  1079. }
  1080. ret = drm_irq_install(dev);
  1081. if (ret)
  1082. goto cleanup_gem;
  1083. /* Always safe in the mode setting case. */
  1084. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1085. dev->vblank_disable_allowed = 1;
  1086. ret = intel_fbdev_init(dev);
  1087. if (ret)
  1088. goto cleanup_irq;
  1089. drm_kms_helper_poll_init(dev);
  1090. /* We're off and running w/KMS */
  1091. dev_priv->mm.suspended = 0;
  1092. return 0;
  1093. cleanup_irq:
  1094. drm_irq_uninstall(dev);
  1095. cleanup_gem:
  1096. mutex_lock(&dev->struct_mutex);
  1097. i915_gem_cleanup_ringbuffer(dev);
  1098. mutex_unlock(&dev->struct_mutex);
  1099. cleanup_vga_switcheroo:
  1100. vga_switcheroo_unregister_client(dev->pdev);
  1101. cleanup_vga_client:
  1102. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1103. out:
  1104. return ret;
  1105. }
  1106. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1107. {
  1108. struct drm_i915_master_private *master_priv;
  1109. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1110. if (!master_priv)
  1111. return -ENOMEM;
  1112. master->driver_priv = master_priv;
  1113. return 0;
  1114. }
  1115. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1116. {
  1117. struct drm_i915_master_private *master_priv = master->driver_priv;
  1118. if (!master_priv)
  1119. return;
  1120. kfree(master_priv);
  1121. master->driver_priv = NULL;
  1122. }
  1123. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1124. {
  1125. drm_i915_private_t *dev_priv = dev->dev_private;
  1126. u32 tmp;
  1127. tmp = I915_READ(CLKCFG);
  1128. switch (tmp & CLKCFG_FSB_MASK) {
  1129. case CLKCFG_FSB_533:
  1130. dev_priv->fsb_freq = 533; /* 133*4 */
  1131. break;
  1132. case CLKCFG_FSB_800:
  1133. dev_priv->fsb_freq = 800; /* 200*4 */
  1134. break;
  1135. case CLKCFG_FSB_667:
  1136. dev_priv->fsb_freq = 667; /* 167*4 */
  1137. break;
  1138. case CLKCFG_FSB_400:
  1139. dev_priv->fsb_freq = 400; /* 100*4 */
  1140. break;
  1141. }
  1142. switch (tmp & CLKCFG_MEM_MASK) {
  1143. case CLKCFG_MEM_533:
  1144. dev_priv->mem_freq = 533;
  1145. break;
  1146. case CLKCFG_MEM_667:
  1147. dev_priv->mem_freq = 667;
  1148. break;
  1149. case CLKCFG_MEM_800:
  1150. dev_priv->mem_freq = 800;
  1151. break;
  1152. }
  1153. /* detect pineview DDR3 setting */
  1154. tmp = I915_READ(CSHRDDR3CTL);
  1155. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1156. }
  1157. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1158. {
  1159. drm_i915_private_t *dev_priv = dev->dev_private;
  1160. u16 ddrpll, csipll;
  1161. ddrpll = I915_READ16(DDRMPLL1);
  1162. csipll = I915_READ16(CSIPLL0);
  1163. switch (ddrpll & 0xff) {
  1164. case 0xc:
  1165. dev_priv->mem_freq = 800;
  1166. break;
  1167. case 0x10:
  1168. dev_priv->mem_freq = 1066;
  1169. break;
  1170. case 0x14:
  1171. dev_priv->mem_freq = 1333;
  1172. break;
  1173. case 0x18:
  1174. dev_priv->mem_freq = 1600;
  1175. break;
  1176. default:
  1177. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1178. ddrpll & 0xff);
  1179. dev_priv->mem_freq = 0;
  1180. break;
  1181. }
  1182. dev_priv->r_t = dev_priv->mem_freq;
  1183. switch (csipll & 0x3ff) {
  1184. case 0x00c:
  1185. dev_priv->fsb_freq = 3200;
  1186. break;
  1187. case 0x00e:
  1188. dev_priv->fsb_freq = 3733;
  1189. break;
  1190. case 0x010:
  1191. dev_priv->fsb_freq = 4266;
  1192. break;
  1193. case 0x012:
  1194. dev_priv->fsb_freq = 4800;
  1195. break;
  1196. case 0x014:
  1197. dev_priv->fsb_freq = 5333;
  1198. break;
  1199. case 0x016:
  1200. dev_priv->fsb_freq = 5866;
  1201. break;
  1202. case 0x018:
  1203. dev_priv->fsb_freq = 6400;
  1204. break;
  1205. default:
  1206. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1207. csipll & 0x3ff);
  1208. dev_priv->fsb_freq = 0;
  1209. break;
  1210. }
  1211. if (dev_priv->fsb_freq == 3200) {
  1212. dev_priv->c_m = 0;
  1213. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1214. dev_priv->c_m = 1;
  1215. } else {
  1216. dev_priv->c_m = 2;
  1217. }
  1218. }
  1219. static const struct cparams {
  1220. u16 i;
  1221. u16 t;
  1222. u16 m;
  1223. u16 c;
  1224. } cparams[] = {
  1225. { 1, 1333, 301, 28664 },
  1226. { 1, 1066, 294, 24460 },
  1227. { 1, 800, 294, 25192 },
  1228. { 0, 1333, 276, 27605 },
  1229. { 0, 1066, 276, 27605 },
  1230. { 0, 800, 231, 23784 },
  1231. };
  1232. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1233. {
  1234. u64 total_count, diff, ret;
  1235. u32 count1, count2, count3, m = 0, c = 0;
  1236. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1237. int i;
  1238. diff1 = now - dev_priv->last_time1;
  1239. count1 = I915_READ(DMIEC);
  1240. count2 = I915_READ(DDREC);
  1241. count3 = I915_READ(CSIEC);
  1242. total_count = count1 + count2 + count3;
  1243. /* FIXME: handle per-counter overflow */
  1244. if (total_count < dev_priv->last_count1) {
  1245. diff = ~0UL - dev_priv->last_count1;
  1246. diff += total_count;
  1247. } else {
  1248. diff = total_count - dev_priv->last_count1;
  1249. }
  1250. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1251. if (cparams[i].i == dev_priv->c_m &&
  1252. cparams[i].t == dev_priv->r_t) {
  1253. m = cparams[i].m;
  1254. c = cparams[i].c;
  1255. break;
  1256. }
  1257. }
  1258. diff = div_u64(diff, diff1);
  1259. ret = ((m * diff) + c);
  1260. ret = div_u64(ret, 10);
  1261. dev_priv->last_count1 = total_count;
  1262. dev_priv->last_time1 = now;
  1263. return ret;
  1264. }
  1265. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1266. {
  1267. unsigned long m, x, b;
  1268. u32 tsfs;
  1269. tsfs = I915_READ(TSFS);
  1270. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1271. x = I915_READ8(TR1);
  1272. b = tsfs & TSFS_INTR_MASK;
  1273. return ((m * x) / 127) - b;
  1274. }
  1275. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1276. {
  1277. static const struct v_table {
  1278. u16 vd; /* in .1 mil */
  1279. u16 vm; /* in .1 mil */
  1280. } v_table[] = {
  1281. { 0, 0, },
  1282. { 375, 0, },
  1283. { 500, 0, },
  1284. { 625, 0, },
  1285. { 750, 0, },
  1286. { 875, 0, },
  1287. { 1000, 0, },
  1288. { 1125, 0, },
  1289. { 4125, 3000, },
  1290. { 4125, 3000, },
  1291. { 4125, 3000, },
  1292. { 4125, 3000, },
  1293. { 4125, 3000, },
  1294. { 4125, 3000, },
  1295. { 4125, 3000, },
  1296. { 4125, 3000, },
  1297. { 4125, 3000, },
  1298. { 4125, 3000, },
  1299. { 4125, 3000, },
  1300. { 4125, 3000, },
  1301. { 4125, 3000, },
  1302. { 4125, 3000, },
  1303. { 4125, 3000, },
  1304. { 4125, 3000, },
  1305. { 4125, 3000, },
  1306. { 4125, 3000, },
  1307. { 4125, 3000, },
  1308. { 4125, 3000, },
  1309. { 4125, 3000, },
  1310. { 4125, 3000, },
  1311. { 4125, 3000, },
  1312. { 4125, 3000, },
  1313. { 4250, 3125, },
  1314. { 4375, 3250, },
  1315. { 4500, 3375, },
  1316. { 4625, 3500, },
  1317. { 4750, 3625, },
  1318. { 4875, 3750, },
  1319. { 5000, 3875, },
  1320. { 5125, 4000, },
  1321. { 5250, 4125, },
  1322. { 5375, 4250, },
  1323. { 5500, 4375, },
  1324. { 5625, 4500, },
  1325. { 5750, 4625, },
  1326. { 5875, 4750, },
  1327. { 6000, 4875, },
  1328. { 6125, 5000, },
  1329. { 6250, 5125, },
  1330. { 6375, 5250, },
  1331. { 6500, 5375, },
  1332. { 6625, 5500, },
  1333. { 6750, 5625, },
  1334. { 6875, 5750, },
  1335. { 7000, 5875, },
  1336. { 7125, 6000, },
  1337. { 7250, 6125, },
  1338. { 7375, 6250, },
  1339. { 7500, 6375, },
  1340. { 7625, 6500, },
  1341. { 7750, 6625, },
  1342. { 7875, 6750, },
  1343. { 8000, 6875, },
  1344. { 8125, 7000, },
  1345. { 8250, 7125, },
  1346. { 8375, 7250, },
  1347. { 8500, 7375, },
  1348. { 8625, 7500, },
  1349. { 8750, 7625, },
  1350. { 8875, 7750, },
  1351. { 9000, 7875, },
  1352. { 9125, 8000, },
  1353. { 9250, 8125, },
  1354. { 9375, 8250, },
  1355. { 9500, 8375, },
  1356. { 9625, 8500, },
  1357. { 9750, 8625, },
  1358. { 9875, 8750, },
  1359. { 10000, 8875, },
  1360. { 10125, 9000, },
  1361. { 10250, 9125, },
  1362. { 10375, 9250, },
  1363. { 10500, 9375, },
  1364. { 10625, 9500, },
  1365. { 10750, 9625, },
  1366. { 10875, 9750, },
  1367. { 11000, 9875, },
  1368. { 11125, 10000, },
  1369. { 11250, 10125, },
  1370. { 11375, 10250, },
  1371. { 11500, 10375, },
  1372. { 11625, 10500, },
  1373. { 11750, 10625, },
  1374. { 11875, 10750, },
  1375. { 12000, 10875, },
  1376. { 12125, 11000, },
  1377. { 12250, 11125, },
  1378. { 12375, 11250, },
  1379. { 12500, 11375, },
  1380. { 12625, 11500, },
  1381. { 12750, 11625, },
  1382. { 12875, 11750, },
  1383. { 13000, 11875, },
  1384. { 13125, 12000, },
  1385. { 13250, 12125, },
  1386. { 13375, 12250, },
  1387. { 13500, 12375, },
  1388. { 13625, 12500, },
  1389. { 13750, 12625, },
  1390. { 13875, 12750, },
  1391. { 14000, 12875, },
  1392. { 14125, 13000, },
  1393. { 14250, 13125, },
  1394. { 14375, 13250, },
  1395. { 14500, 13375, },
  1396. { 14625, 13500, },
  1397. { 14750, 13625, },
  1398. { 14875, 13750, },
  1399. { 15000, 13875, },
  1400. { 15125, 14000, },
  1401. { 15250, 14125, },
  1402. { 15375, 14250, },
  1403. { 15500, 14375, },
  1404. { 15625, 14500, },
  1405. { 15750, 14625, },
  1406. { 15875, 14750, },
  1407. { 16000, 14875, },
  1408. { 16125, 15000, },
  1409. };
  1410. if (dev_priv->info->is_mobile)
  1411. return v_table[pxvid].vm;
  1412. else
  1413. return v_table[pxvid].vd;
  1414. }
  1415. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1416. {
  1417. struct timespec now, diff1;
  1418. u64 diff;
  1419. unsigned long diffms;
  1420. u32 count;
  1421. getrawmonotonic(&now);
  1422. diff1 = timespec_sub(now, dev_priv->last_time2);
  1423. /* Don't divide by 0 */
  1424. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1425. if (!diffms)
  1426. return;
  1427. count = I915_READ(GFXEC);
  1428. if (count < dev_priv->last_count2) {
  1429. diff = ~0UL - dev_priv->last_count2;
  1430. diff += count;
  1431. } else {
  1432. diff = count - dev_priv->last_count2;
  1433. }
  1434. dev_priv->last_count2 = count;
  1435. dev_priv->last_time2 = now;
  1436. /* More magic constants... */
  1437. diff = diff * 1181;
  1438. diff = div_u64(diff, diffms * 10);
  1439. dev_priv->gfx_power = diff;
  1440. }
  1441. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1442. {
  1443. unsigned long t, corr, state1, corr2, state2;
  1444. u32 pxvid, ext_v;
  1445. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1446. pxvid = (pxvid >> 24) & 0x7f;
  1447. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1448. state1 = ext_v;
  1449. t = i915_mch_val(dev_priv);
  1450. /* Revel in the empirically derived constants */
  1451. /* Correction factor in 1/100000 units */
  1452. if (t > 80)
  1453. corr = ((t * 2349) + 135940);
  1454. else if (t >= 50)
  1455. corr = ((t * 964) + 29317);
  1456. else /* < 50 */
  1457. corr = ((t * 301) + 1004);
  1458. corr = corr * ((150142 * state1) / 10000 - 78642);
  1459. corr /= 100000;
  1460. corr2 = (corr * dev_priv->corr);
  1461. state2 = (corr2 * state1) / 10000;
  1462. state2 /= 100; /* convert to mW */
  1463. i915_update_gfx_val(dev_priv);
  1464. return dev_priv->gfx_power + state2;
  1465. }
  1466. /* Global for IPS driver to get at the current i915 device */
  1467. static struct drm_i915_private *i915_mch_dev;
  1468. /*
  1469. * Lock protecting IPS related data structures
  1470. * - i915_mch_dev
  1471. * - dev_priv->max_delay
  1472. * - dev_priv->min_delay
  1473. * - dev_priv->fmax
  1474. * - dev_priv->gpu_busy
  1475. */
  1476. static DEFINE_SPINLOCK(mchdev_lock);
  1477. /**
  1478. * i915_read_mch_val - return value for IPS use
  1479. *
  1480. * Calculate and return a value for the IPS driver to use when deciding whether
  1481. * we have thermal and power headroom to increase CPU or GPU power budget.
  1482. */
  1483. unsigned long i915_read_mch_val(void)
  1484. {
  1485. struct drm_i915_private *dev_priv;
  1486. unsigned long chipset_val, graphics_val, ret = 0;
  1487. spin_lock(&mchdev_lock);
  1488. if (!i915_mch_dev)
  1489. goto out_unlock;
  1490. dev_priv = i915_mch_dev;
  1491. chipset_val = i915_chipset_val(dev_priv);
  1492. graphics_val = i915_gfx_val(dev_priv);
  1493. ret = chipset_val + graphics_val;
  1494. out_unlock:
  1495. spin_unlock(&mchdev_lock);
  1496. return ret;
  1497. }
  1498. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1499. /**
  1500. * i915_gpu_raise - raise GPU frequency limit
  1501. *
  1502. * Raise the limit; IPS indicates we have thermal headroom.
  1503. */
  1504. bool i915_gpu_raise(void)
  1505. {
  1506. struct drm_i915_private *dev_priv;
  1507. bool ret = true;
  1508. spin_lock(&mchdev_lock);
  1509. if (!i915_mch_dev) {
  1510. ret = false;
  1511. goto out_unlock;
  1512. }
  1513. dev_priv = i915_mch_dev;
  1514. if (dev_priv->max_delay > dev_priv->fmax)
  1515. dev_priv->max_delay--;
  1516. out_unlock:
  1517. spin_unlock(&mchdev_lock);
  1518. return ret;
  1519. }
  1520. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1521. /**
  1522. * i915_gpu_lower - lower GPU frequency limit
  1523. *
  1524. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1525. * frequency maximum.
  1526. */
  1527. bool i915_gpu_lower(void)
  1528. {
  1529. struct drm_i915_private *dev_priv;
  1530. bool ret = true;
  1531. spin_lock(&mchdev_lock);
  1532. if (!i915_mch_dev) {
  1533. ret = false;
  1534. goto out_unlock;
  1535. }
  1536. dev_priv = i915_mch_dev;
  1537. if (dev_priv->max_delay < dev_priv->min_delay)
  1538. dev_priv->max_delay++;
  1539. out_unlock:
  1540. spin_unlock(&mchdev_lock);
  1541. return ret;
  1542. }
  1543. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1544. /**
  1545. * i915_gpu_busy - indicate GPU business to IPS
  1546. *
  1547. * Tell the IPS driver whether or not the GPU is busy.
  1548. */
  1549. bool i915_gpu_busy(void)
  1550. {
  1551. struct drm_i915_private *dev_priv;
  1552. bool ret = false;
  1553. spin_lock(&mchdev_lock);
  1554. if (!i915_mch_dev)
  1555. goto out_unlock;
  1556. dev_priv = i915_mch_dev;
  1557. ret = dev_priv->busy;
  1558. out_unlock:
  1559. spin_unlock(&mchdev_lock);
  1560. return ret;
  1561. }
  1562. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1563. /**
  1564. * i915_gpu_turbo_disable - disable graphics turbo
  1565. *
  1566. * Disable graphics turbo by resetting the max frequency and setting the
  1567. * current frequency to the default.
  1568. */
  1569. bool i915_gpu_turbo_disable(void)
  1570. {
  1571. struct drm_i915_private *dev_priv;
  1572. bool ret = true;
  1573. spin_lock(&mchdev_lock);
  1574. if (!i915_mch_dev) {
  1575. ret = false;
  1576. goto out_unlock;
  1577. }
  1578. dev_priv = i915_mch_dev;
  1579. dev_priv->max_delay = dev_priv->fstart;
  1580. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1581. ret = false;
  1582. out_unlock:
  1583. spin_unlock(&mchdev_lock);
  1584. return ret;
  1585. }
  1586. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1587. /**
  1588. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1589. * IPS got loaded first.
  1590. *
  1591. * This awkward dance is so that neither module has to depend on the
  1592. * other in order for IPS to do the appropriate communication of
  1593. * GPU turbo limits to i915.
  1594. */
  1595. static void
  1596. ips_ping_for_i915_load(void)
  1597. {
  1598. void (*link)(void);
  1599. link = symbol_get(ips_link_to_i915_driver);
  1600. if (link) {
  1601. link();
  1602. symbol_put(ips_link_to_i915_driver);
  1603. }
  1604. }
  1605. /**
  1606. * i915_driver_load - setup chip and create an initial config
  1607. * @dev: DRM device
  1608. * @flags: startup flags
  1609. *
  1610. * The driver load routine has to do several things:
  1611. * - drive output discovery via intel_modeset_init()
  1612. * - initialize the memory manager
  1613. * - allocate initial config memory
  1614. * - setup the DRM framebuffer with the allocated memory
  1615. */
  1616. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1617. {
  1618. struct drm_i915_private *dev_priv;
  1619. int ret = 0, mmio_bar;
  1620. uint32_t agp_size;
  1621. /* i915 has 4 more counters */
  1622. dev->counters += 4;
  1623. dev->types[6] = _DRM_STAT_IRQ;
  1624. dev->types[7] = _DRM_STAT_PRIMARY;
  1625. dev->types[8] = _DRM_STAT_SECONDARY;
  1626. dev->types[9] = _DRM_STAT_DMA;
  1627. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1628. if (dev_priv == NULL)
  1629. return -ENOMEM;
  1630. dev->dev_private = (void *)dev_priv;
  1631. dev_priv->dev = dev;
  1632. dev_priv->info = (struct intel_device_info *) flags;
  1633. if (i915_get_bridge_dev(dev)) {
  1634. ret = -EIO;
  1635. goto free_priv;
  1636. }
  1637. /* overlay on gen2 is broken and can't address above 1G */
  1638. if (IS_GEN2(dev))
  1639. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1640. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1641. * using 32bit addressing, overwriting memory if HWS is located
  1642. * above 4GB.
  1643. *
  1644. * The documentation also mentions an issue with undefined
  1645. * behaviour if any general state is accessed within a page above 4GB,
  1646. * which also needs to be handled carefully.
  1647. */
  1648. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1649. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1650. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1651. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1652. if (!dev_priv->regs) {
  1653. DRM_ERROR("failed to map registers\n");
  1654. ret = -EIO;
  1655. goto put_bridge;
  1656. }
  1657. dev_priv->mm.gtt = intel_gtt_get();
  1658. if (!dev_priv->mm.gtt) {
  1659. DRM_ERROR("Failed to initialize GTT\n");
  1660. ret = -ENODEV;
  1661. goto out_iomapfree;
  1662. }
  1663. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1664. dev_priv->mm.gtt_mapping =
  1665. io_mapping_create_wc(dev->agp->base, agp_size);
  1666. if (dev_priv->mm.gtt_mapping == NULL) {
  1667. ret = -EIO;
  1668. goto out_rmmap;
  1669. }
  1670. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1671. * one would think, because the kernel disables PAT on first
  1672. * generation Core chips because WC PAT gets overridden by a UC
  1673. * MTRR if present. Even if a UC MTRR isn't present.
  1674. */
  1675. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1676. agp_size,
  1677. MTRR_TYPE_WRCOMB, 1);
  1678. if (dev_priv->mm.gtt_mtrr < 0) {
  1679. DRM_INFO("MTRR allocation failed. Graphics "
  1680. "performance may suffer.\n");
  1681. }
  1682. /* The i915 workqueue is primarily used for batched retirement of
  1683. * requests (and thus managing bo) once the task has been completed
  1684. * by the GPU. i915_gem_retire_requests() is called directly when we
  1685. * need high-priority retirement, such as waiting for an explicit
  1686. * bo.
  1687. *
  1688. * It is also used for periodic low-priority events, such as
  1689. * idle-timers and recording error state.
  1690. *
  1691. * All tasks on the workqueue are expected to acquire the dev mutex
  1692. * so there is no point in running more than one instance of the
  1693. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1694. */
  1695. dev_priv->wq = alloc_workqueue("i915",
  1696. WQ_UNBOUND | WQ_NON_REENTRANT,
  1697. 1);
  1698. if (dev_priv->wq == NULL) {
  1699. DRM_ERROR("Failed to create our workqueue.\n");
  1700. ret = -ENOMEM;
  1701. goto out_iomapfree;
  1702. }
  1703. /* enable GEM by default */
  1704. dev_priv->has_gem = 1;
  1705. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1706. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1707. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1708. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1709. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1710. }
  1711. /* Try to make sure MCHBAR is enabled before poking at it */
  1712. intel_setup_mchbar(dev);
  1713. intel_setup_gmbus(dev);
  1714. intel_opregion_setup(dev);
  1715. /* Make sure the bios did its job and set up vital registers */
  1716. intel_setup_bios(dev);
  1717. i915_gem_load(dev);
  1718. /* Init HWS */
  1719. if (!I915_NEED_GFX_HWS(dev)) {
  1720. ret = i915_init_phys_hws(dev);
  1721. if (ret)
  1722. goto out_gem_unload;
  1723. }
  1724. if (IS_PINEVIEW(dev))
  1725. i915_pineview_get_mem_freq(dev);
  1726. else if (IS_GEN5(dev))
  1727. i915_ironlake_get_mem_freq(dev);
  1728. /* On the 945G/GM, the chipset reports the MSI capability on the
  1729. * integrated graphics even though the support isn't actually there
  1730. * according to the published specs. It doesn't appear to function
  1731. * correctly in testing on 945G.
  1732. * This may be a side effect of MSI having been made available for PEG
  1733. * and the registers being closely associated.
  1734. *
  1735. * According to chipset errata, on the 965GM, MSI interrupts may
  1736. * be lost or delayed, but we use them anyways to avoid
  1737. * stuck interrupts on some machines.
  1738. */
  1739. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1740. pci_enable_msi(dev->pdev);
  1741. spin_lock_init(&dev_priv->irq_lock);
  1742. spin_lock_init(&dev_priv->error_lock);
  1743. spin_lock_init(&dev_priv->rps_lock);
  1744. if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1745. dev_priv->num_pipe = 2;
  1746. else
  1747. dev_priv->num_pipe = 1;
  1748. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1749. if (ret)
  1750. goto out_gem_unload;
  1751. /* Start out suspended */
  1752. dev_priv->mm.suspended = 1;
  1753. intel_detect_pch(dev);
  1754. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1755. ret = i915_load_modeset_init(dev);
  1756. if (ret < 0) {
  1757. DRM_ERROR("failed to init modeset\n");
  1758. goto out_gem_unload;
  1759. }
  1760. }
  1761. /* Must be done after probing outputs */
  1762. intel_opregion_init(dev);
  1763. acpi_video_register();
  1764. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1765. (unsigned long) dev);
  1766. spin_lock(&mchdev_lock);
  1767. i915_mch_dev = dev_priv;
  1768. dev_priv->mchdev_lock = &mchdev_lock;
  1769. spin_unlock(&mchdev_lock);
  1770. ips_ping_for_i915_load();
  1771. return 0;
  1772. out_gem_unload:
  1773. if (dev->pdev->msi_enabled)
  1774. pci_disable_msi(dev->pdev);
  1775. intel_teardown_gmbus(dev);
  1776. intel_teardown_mchbar(dev);
  1777. destroy_workqueue(dev_priv->wq);
  1778. out_iomapfree:
  1779. io_mapping_free(dev_priv->mm.gtt_mapping);
  1780. out_rmmap:
  1781. pci_iounmap(dev->pdev, dev_priv->regs);
  1782. put_bridge:
  1783. pci_dev_put(dev_priv->bridge_dev);
  1784. free_priv:
  1785. kfree(dev_priv);
  1786. return ret;
  1787. }
  1788. int i915_driver_unload(struct drm_device *dev)
  1789. {
  1790. struct drm_i915_private *dev_priv = dev->dev_private;
  1791. int ret;
  1792. spin_lock(&mchdev_lock);
  1793. i915_mch_dev = NULL;
  1794. spin_unlock(&mchdev_lock);
  1795. if (dev_priv->mm.inactive_shrinker.shrink)
  1796. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1797. mutex_lock(&dev->struct_mutex);
  1798. ret = i915_gpu_idle(dev);
  1799. if (ret)
  1800. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1801. mutex_unlock(&dev->struct_mutex);
  1802. /* Cancel the retire work handler, which should be idle now. */
  1803. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1804. io_mapping_free(dev_priv->mm.gtt_mapping);
  1805. if (dev_priv->mm.gtt_mtrr >= 0) {
  1806. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1807. dev->agp->agp_info.aper_size * 1024 * 1024);
  1808. dev_priv->mm.gtt_mtrr = -1;
  1809. }
  1810. acpi_video_unregister();
  1811. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1812. intel_fbdev_fini(dev);
  1813. intel_modeset_cleanup(dev);
  1814. /*
  1815. * free the memory space allocated for the child device
  1816. * config parsed from VBT
  1817. */
  1818. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1819. kfree(dev_priv->child_dev);
  1820. dev_priv->child_dev = NULL;
  1821. dev_priv->child_dev_num = 0;
  1822. }
  1823. vga_switcheroo_unregister_client(dev->pdev);
  1824. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1825. }
  1826. /* Free error state after interrupts are fully disabled. */
  1827. del_timer_sync(&dev_priv->hangcheck_timer);
  1828. cancel_work_sync(&dev_priv->error_work);
  1829. i915_destroy_error_state(dev);
  1830. if (dev->pdev->msi_enabled)
  1831. pci_disable_msi(dev->pdev);
  1832. intel_opregion_fini(dev);
  1833. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1834. /* Flush any outstanding unpin_work. */
  1835. flush_workqueue(dev_priv->wq);
  1836. i915_gem_free_all_phys_object(dev);
  1837. mutex_lock(&dev->struct_mutex);
  1838. i915_gem_cleanup_ringbuffer(dev);
  1839. mutex_unlock(&dev->struct_mutex);
  1840. if (I915_HAS_FBC(dev) && i915_powersave)
  1841. i915_cleanup_compression(dev);
  1842. drm_mm_takedown(&dev_priv->mm.stolen);
  1843. intel_cleanup_overlay(dev);
  1844. if (!I915_NEED_GFX_HWS(dev))
  1845. i915_free_hws(dev);
  1846. }
  1847. if (dev_priv->regs != NULL)
  1848. pci_iounmap(dev->pdev, dev_priv->regs);
  1849. intel_teardown_gmbus(dev);
  1850. intel_teardown_mchbar(dev);
  1851. destroy_workqueue(dev_priv->wq);
  1852. pci_dev_put(dev_priv->bridge_dev);
  1853. kfree(dev->dev_private);
  1854. return 0;
  1855. }
  1856. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1857. {
  1858. struct drm_i915_file_private *file_priv;
  1859. DRM_DEBUG_DRIVER("\n");
  1860. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1861. if (!file_priv)
  1862. return -ENOMEM;
  1863. file->driver_priv = file_priv;
  1864. spin_lock_init(&file_priv->mm.lock);
  1865. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1866. return 0;
  1867. }
  1868. /**
  1869. * i915_driver_lastclose - clean up after all DRM clients have exited
  1870. * @dev: DRM device
  1871. *
  1872. * Take care of cleaning up after all DRM clients have exited. In the
  1873. * mode setting case, we want to restore the kernel's initial mode (just
  1874. * in case the last client left us in a bad state).
  1875. *
  1876. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1877. * and DMA structures, since the kernel won't be using them, and clea
  1878. * up any GEM state.
  1879. */
  1880. void i915_driver_lastclose(struct drm_device * dev)
  1881. {
  1882. drm_i915_private_t *dev_priv = dev->dev_private;
  1883. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1884. intel_fb_restore_mode(dev);
  1885. vga_switcheroo_process_delayed_switch();
  1886. return;
  1887. }
  1888. i915_gem_lastclose(dev);
  1889. if (dev_priv->agp_heap)
  1890. i915_mem_takedown(&(dev_priv->agp_heap));
  1891. i915_dma_cleanup(dev);
  1892. }
  1893. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1894. {
  1895. drm_i915_private_t *dev_priv = dev->dev_private;
  1896. i915_gem_release(dev, file_priv);
  1897. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1898. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1899. }
  1900. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1901. {
  1902. struct drm_i915_file_private *file_priv = file->driver_priv;
  1903. kfree(file_priv);
  1904. }
  1905. struct drm_ioctl_desc i915_ioctls[] = {
  1906. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1907. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1908. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1909. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1910. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1911. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1912. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1913. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1914. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1915. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1916. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1917. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1918. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1919. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1920. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1921. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1922. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1923. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1924. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1925. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1926. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1927. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1928. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1929. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1930. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1931. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1932. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1933. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1934. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1935. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1936. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1937. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1938. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1939. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1940. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1941. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1942. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1943. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1944. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1945. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1946. };
  1947. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1948. /**
  1949. * Determine if the device really is AGP or not.
  1950. *
  1951. * All Intel graphics chipsets are treated as AGP, even if they are really
  1952. * PCI-e.
  1953. *
  1954. * \param dev The device to be tested.
  1955. *
  1956. * \returns
  1957. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1958. */
  1959. int i915_driver_device_is_agp(struct drm_device * dev)
  1960. {
  1961. return 1;
  1962. }