ql4_def.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <linux/bsg-lib.h>
  27. #include <net/tcp.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_host.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_cmnd.h>
  32. #include <scsi/scsi_transport.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include <scsi/scsi_bsg_iscsi.h>
  35. #include <scsi/scsi_netlink.h>
  36. #include <scsi/libiscsi.h>
  37. #include "ql4_dbg.h"
  38. #include "ql4_nx.h"
  39. #include "ql4_fw.h"
  40. #include "ql4_nvram.h"
  41. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  42. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  43. #endif
  44. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  45. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  46. #endif
  47. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  48. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  49. #endif
  50. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  51. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  52. #endif
  53. #define ISP4XXX_PCI_FN_1 0x1
  54. #define ISP4XXX_PCI_FN_2 0x3
  55. #define QLA_SUCCESS 0
  56. #define QLA_ERROR 1
  57. /*
  58. * Data bit definitions
  59. */
  60. #define BIT_0 0x1
  61. #define BIT_1 0x2
  62. #define BIT_2 0x4
  63. #define BIT_3 0x8
  64. #define BIT_4 0x10
  65. #define BIT_5 0x20
  66. #define BIT_6 0x40
  67. #define BIT_7 0x80
  68. #define BIT_8 0x100
  69. #define BIT_9 0x200
  70. #define BIT_10 0x400
  71. #define BIT_11 0x800
  72. #define BIT_12 0x1000
  73. #define BIT_13 0x2000
  74. #define BIT_14 0x4000
  75. #define BIT_15 0x8000
  76. #define BIT_16 0x10000
  77. #define BIT_17 0x20000
  78. #define BIT_18 0x40000
  79. #define BIT_19 0x80000
  80. #define BIT_20 0x100000
  81. #define BIT_21 0x200000
  82. #define BIT_22 0x400000
  83. #define BIT_23 0x800000
  84. #define BIT_24 0x1000000
  85. #define BIT_25 0x2000000
  86. #define BIT_26 0x4000000
  87. #define BIT_27 0x8000000
  88. #define BIT_28 0x10000000
  89. #define BIT_29 0x20000000
  90. #define BIT_30 0x40000000
  91. #define BIT_31 0x80000000
  92. /**
  93. * Macros to help code, maintain, etc.
  94. **/
  95. #define ql4_printk(level, ha, format, arg...) \
  96. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  97. /*
  98. * Host adapter default definitions
  99. ***********************************/
  100. #define MAX_HBAS 16
  101. #define MAX_BUSES 1
  102. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  103. #define MAX_LUNS 0xffff
  104. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  105. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  106. #define MAX_PDU_ENTRIES 32
  107. #define INVALID_ENTRY 0xFFFF
  108. #define MAX_CMDS_TO_RISC 1024
  109. #define MAX_SRBS MAX_CMDS_TO_RISC
  110. #define MBOX_AEN_REG_COUNT 8
  111. #define MAX_INIT_RETRIES 5
  112. /*
  113. * Buffer sizes
  114. */
  115. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  116. #define RESPONSE_QUEUE_DEPTH 64
  117. #define QUEUE_SIZE 64
  118. #define DMA_BUFFER_SIZE 512
  119. /*
  120. * Misc
  121. */
  122. #define MAC_ADDR_LEN 6 /* in bytes */
  123. #define IP_ADDR_LEN 4 /* in bytes */
  124. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  125. #define DRIVER_NAME "qla4xxx"
  126. #define MAX_LINKED_CMDS_PER_LUN 3
  127. #define MAX_REQS_SERVICED_PER_INTR 1
  128. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  129. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  130. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  131. #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
  132. /* recovery timeout */
  133. #define LSDW(x) ((u32)((u64)(x)))
  134. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  135. /*
  136. * Retry & Timeout Values
  137. */
  138. #define MBOX_TOV 60
  139. #define SOFT_RESET_TOV 30
  140. #define RESET_INTR_TOV 3
  141. #define SEMAPHORE_TOV 10
  142. #define ADAPTER_INIT_TOV 30
  143. #define ADAPTER_RESET_TOV 180
  144. #define EXTEND_CMD_TOV 60
  145. #define WAIT_CMD_TOV 30
  146. #define EH_WAIT_CMD_TOV 120
  147. #define FIRMWARE_UP_TOV 60
  148. #define RESET_FIRMWARE_TOV 30
  149. #define LOGOUT_TOV 10
  150. #define IOCB_TOV_MARGIN 10
  151. #define RELOGIN_TOV 18
  152. #define ISNS_DEREG_TOV 5
  153. #define HBA_ONLINE_TOV 30
  154. #define DISABLE_ACB_TOV 30
  155. #define IP_CONFIG_TOV 30
  156. #define LOGIN_TOV 12
  157. #define MAX_RESET_HA_RETRIES 2
  158. #define FW_ALIVE_WAIT_TOV 3
  159. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  160. /*
  161. * SCSI Request Block structure (srb) that is placed
  162. * on cmd->SCp location of every I/O [We have 22 bytes available]
  163. */
  164. struct srb {
  165. struct list_head list; /* (8) */
  166. struct scsi_qla_host *ha; /* HA the SP is queued on */
  167. struct ddb_entry *ddb;
  168. uint16_t flags; /* (1) Status flags. */
  169. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  170. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  171. uint8_t state; /* (1) Status flags. */
  172. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  173. #define SRB_FREE_STATE 1
  174. #define SRB_ACTIVE_STATE 3
  175. #define SRB_ACTIVE_TIMEOUT_STATE 4
  176. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  177. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  178. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  179. struct kref srb_ref; /* reference count for this srb */
  180. uint8_t err_id; /* error id */
  181. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  182. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  183. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  184. #define SRB_ERR_OTHER 4
  185. uint16_t reserved;
  186. uint16_t iocb_tov;
  187. uint16_t iocb_cnt; /* Number of used iocbs */
  188. uint16_t cc_stat;
  189. /* Used for extended sense / status continuation */
  190. uint8_t *req_sense_ptr;
  191. uint16_t req_sense_len;
  192. uint16_t reserved2;
  193. };
  194. /*
  195. * Asynchronous Event Queue structure
  196. */
  197. struct aen {
  198. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  199. };
  200. struct ql4_aen_log {
  201. int count;
  202. struct aen entry[MAX_AEN_ENTRIES];
  203. };
  204. /*
  205. * Device Database (DDB) structure
  206. */
  207. struct ddb_entry {
  208. struct scsi_qla_host *ha;
  209. struct iscsi_cls_session *sess;
  210. struct iscsi_cls_conn *conn;
  211. uint16_t fw_ddb_index; /* DDB firmware index */
  212. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  213. uint16_t ddb_type;
  214. #define FLASH_DDB 0x01
  215. struct dev_db_entry fw_ddb_entry;
  216. int (*unblock_sess)(struct iscsi_cls_session *cls_session);
  217. int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
  218. struct ddb_entry *ddb_entry, uint32_t state);
  219. /* Driver Re-login */
  220. unsigned long flags; /* DDB Flags */
  221. uint16_t default_relogin_timeout; /* Max time to wait for
  222. * relogin to complete */
  223. atomic_t retry_relogin_timer; /* Min Time between relogins
  224. * (4000 only) */
  225. atomic_t relogin_timer; /* Max Time to wait for
  226. * relogin to complete */
  227. atomic_t relogin_retry_count; /* Num of times relogin has been
  228. * retried */
  229. uint32_t default_time2wait; /* Default Min time between
  230. * relogins (+aens) */
  231. };
  232. struct qla_ddb_index {
  233. struct list_head list;
  234. uint16_t fw_ddb_idx;
  235. struct dev_db_entry fw_ddb;
  236. };
  237. #define DDB_IPADDR_LEN 64
  238. struct ql4_tuple_ddb {
  239. int port;
  240. int tpgt;
  241. char ip_addr[DDB_IPADDR_LEN];
  242. char iscsi_name[ISCSI_NAME_SIZE];
  243. uint16_t options;
  244. #define DDB_OPT_IPV6 0x0e0e
  245. #define DDB_OPT_IPV4 0x0f0f
  246. };
  247. /*
  248. * DDB states.
  249. */
  250. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  251. * this device */
  252. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  253. * commands */
  254. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  255. * to re-login */
  256. /*
  257. * DDB flags.
  258. */
  259. #define DF_RELOGIN 0 /* Relogin to device */
  260. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  261. #define DF_FO_MASKED 3
  262. struct ql82xx_hw_data {
  263. /* Offsets for flash/nvram access (set to ~0 if not used). */
  264. uint32_t flash_conf_off;
  265. uint32_t flash_data_off;
  266. uint32_t fdt_wrt_disable;
  267. uint32_t fdt_erase_cmd;
  268. uint32_t fdt_block_size;
  269. uint32_t fdt_unprotect_sec_cmd;
  270. uint32_t fdt_protect_sec_cmd;
  271. uint32_t flt_region_flt;
  272. uint32_t flt_region_fdt;
  273. uint32_t flt_region_boot;
  274. uint32_t flt_region_bootload;
  275. uint32_t flt_region_fw;
  276. uint32_t flt_iscsi_param;
  277. uint32_t flt_region_chap;
  278. uint32_t flt_chap_size;
  279. };
  280. struct qla4_8xxx_legacy_intr_set {
  281. uint32_t int_vec_bit;
  282. uint32_t tgt_status_reg;
  283. uint32_t tgt_mask_reg;
  284. uint32_t pci_int_reg;
  285. };
  286. /* MSI-X Support */
  287. #define QLA_MSIX_DEFAULT 0x00
  288. #define QLA_MSIX_RSP_Q 0x01
  289. #define QLA_MSIX_ENTRIES 2
  290. #define QLA_MIDX_DEFAULT 0
  291. #define QLA_MIDX_RSP_Q 1
  292. struct ql4_msix_entry {
  293. int have_irq;
  294. uint16_t msix_vector;
  295. uint16_t msix_entry;
  296. };
  297. /*
  298. * ISP Operations
  299. */
  300. struct isp_operations {
  301. int (*iospace_config) (struct scsi_qla_host *ha);
  302. void (*pci_config) (struct scsi_qla_host *);
  303. void (*disable_intrs) (struct scsi_qla_host *);
  304. void (*enable_intrs) (struct scsi_qla_host *);
  305. int (*start_firmware) (struct scsi_qla_host *);
  306. irqreturn_t (*intr_handler) (int , void *);
  307. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  308. int (*reset_chip) (struct scsi_qla_host *);
  309. int (*reset_firmware) (struct scsi_qla_host *);
  310. void (*queue_iocb) (struct scsi_qla_host *);
  311. void (*complete_iocb) (struct scsi_qla_host *);
  312. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  313. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  314. int (*get_sys_info) (struct scsi_qla_host *);
  315. };
  316. /*qla4xxx ipaddress configuration details */
  317. struct ipaddress_config {
  318. uint16_t ipv4_options;
  319. uint16_t tcp_options;
  320. uint16_t ipv4_vlan_tag;
  321. uint8_t ipv4_addr_state;
  322. uint8_t ip_address[IP_ADDR_LEN];
  323. uint8_t subnet_mask[IP_ADDR_LEN];
  324. uint8_t gateway[IP_ADDR_LEN];
  325. uint32_t ipv6_options;
  326. uint32_t ipv6_addl_options;
  327. uint8_t ipv6_link_local_state;
  328. uint8_t ipv6_addr0_state;
  329. uint8_t ipv6_addr1_state;
  330. uint8_t ipv6_default_router_state;
  331. uint16_t ipv6_vlan_tag;
  332. struct in6_addr ipv6_link_local_addr;
  333. struct in6_addr ipv6_addr0;
  334. struct in6_addr ipv6_addr1;
  335. struct in6_addr ipv6_default_router_addr;
  336. uint16_t eth_mtu_size;
  337. uint16_t ipv4_port;
  338. uint16_t ipv6_port;
  339. };
  340. #define QL4_CHAP_MAX_NAME_LEN 256
  341. #define QL4_CHAP_MAX_SECRET_LEN 100
  342. #define LOCAL_CHAP 0
  343. #define BIDI_CHAP 1
  344. struct ql4_chap_format {
  345. u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
  346. u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
  347. u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
  348. u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
  349. u16 intr_chap_name_length;
  350. u16 intr_secret_length;
  351. u16 target_chap_name_length;
  352. u16 target_secret_length;
  353. };
  354. struct ip_address_format {
  355. u8 ip_type;
  356. u8 ip_address[16];
  357. };
  358. struct ql4_conn_info {
  359. u16 dest_port;
  360. struct ip_address_format dest_ipaddr;
  361. struct ql4_chap_format chap;
  362. };
  363. struct ql4_boot_session_info {
  364. u8 target_name[224];
  365. struct ql4_conn_info conn_list[1];
  366. };
  367. struct ql4_boot_tgt_info {
  368. struct ql4_boot_session_info boot_pri_sess;
  369. struct ql4_boot_session_info boot_sec_sess;
  370. };
  371. /*
  372. * Linux Host Adapter structure
  373. */
  374. struct scsi_qla_host {
  375. /* Linux adapter configuration data */
  376. unsigned long flags;
  377. #define AF_ONLINE 0 /* 0x00000001 */
  378. #define AF_INIT_DONE 1 /* 0x00000002 */
  379. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  380. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  381. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  382. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  383. #define AF_LINK_UP 8 /* 0x00000100 */
  384. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  385. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  386. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  387. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  388. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  389. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  390. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  391. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  392. #define AF_EEH_BUSY 20 /* 0x00100000 */
  393. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  394. #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
  395. unsigned long dpc_flags;
  396. #define DPC_RESET_HA 1 /* 0x00000002 */
  397. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  398. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  399. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  400. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  401. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  402. #define DPC_AEN 9 /* 0x00000200 */
  403. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  404. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  405. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  406. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  407. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  408. struct Scsi_Host *host; /* pointer to host data */
  409. uint32_t tot_ddbs;
  410. uint16_t iocb_cnt;
  411. /* SRB cache. */
  412. #define SRB_MIN_REQ 128
  413. mempool_t *srb_mempool;
  414. /* pci information */
  415. struct pci_dev *pdev;
  416. struct isp_reg __iomem *reg; /* Base I/O address */
  417. unsigned long pio_address;
  418. unsigned long pio_length;
  419. #define MIN_IOBASE_LEN 0x100
  420. uint16_t req_q_count;
  421. unsigned long host_no;
  422. /* NVRAM registers */
  423. struct eeprom_data *nvram;
  424. spinlock_t hardware_lock ____cacheline_aligned;
  425. uint32_t eeprom_cmd_data;
  426. /* Counters for general statistics */
  427. uint64_t isr_count;
  428. uint64_t adapter_error_count;
  429. uint64_t device_error_count;
  430. uint64_t total_io_count;
  431. uint64_t total_mbytes_xferred;
  432. uint64_t link_failure_count;
  433. uint64_t invalid_crc_count;
  434. uint32_t bytes_xfered;
  435. uint32_t spurious_int_count;
  436. uint32_t aborted_io_count;
  437. uint32_t io_timeout_count;
  438. uint32_t mailbox_timeout_count;
  439. uint32_t seconds_since_last_intr;
  440. uint32_t seconds_since_last_heartbeat;
  441. uint32_t mac_index;
  442. /* Info Needed for Management App */
  443. /* --- From GetFwVersion --- */
  444. uint32_t firmware_version[2];
  445. uint32_t patch_number;
  446. uint32_t build_number;
  447. uint32_t board_id;
  448. /* --- From Init_FW --- */
  449. /* init_cb_t *init_cb; */
  450. uint16_t firmware_options;
  451. uint8_t alias[32];
  452. uint8_t name_string[256];
  453. uint8_t heartbeat_interval;
  454. /* --- From FlashSysInfo --- */
  455. uint8_t my_mac[MAC_ADDR_LEN];
  456. uint8_t serial_number[16];
  457. uint16_t port_num;
  458. /* --- From GetFwState --- */
  459. uint32_t firmware_state;
  460. uint32_t addl_fw_state;
  461. /* Linux kernel thread */
  462. struct workqueue_struct *dpc_thread;
  463. struct work_struct dpc_work;
  464. /* Linux timer thread */
  465. struct timer_list timer;
  466. uint32_t timer_active;
  467. /* Recovery Timers */
  468. atomic_t check_relogin_timeouts;
  469. uint32_t retry_reset_ha_cnt;
  470. uint32_t isp_reset_timer; /* reset test timer */
  471. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  472. int eh_start;
  473. struct list_head free_srb_q;
  474. uint16_t free_srb_q_count;
  475. uint16_t num_srbs_allocated;
  476. /* DMA Memory Block */
  477. void *queues;
  478. dma_addr_t queues_dma;
  479. unsigned long queues_len;
  480. #define MEM_ALIGN_VALUE \
  481. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  482. sizeof(struct queue_entry))
  483. /* request and response queue variables */
  484. dma_addr_t request_dma;
  485. struct queue_entry *request_ring;
  486. struct queue_entry *request_ptr;
  487. dma_addr_t response_dma;
  488. struct queue_entry *response_ring;
  489. struct queue_entry *response_ptr;
  490. dma_addr_t shadow_regs_dma;
  491. struct shadow_regs *shadow_regs;
  492. uint16_t request_in; /* Current indexes. */
  493. uint16_t request_out;
  494. uint16_t response_in;
  495. uint16_t response_out;
  496. /* aen queue variables */
  497. uint16_t aen_q_count; /* Number of available aen_q entries */
  498. uint16_t aen_in; /* Current indexes */
  499. uint16_t aen_out;
  500. struct aen aen_q[MAX_AEN_ENTRIES];
  501. struct ql4_aen_log aen_log;/* tracks all aens */
  502. /* This mutex protects several threads to do mailbox commands
  503. * concurrently.
  504. */
  505. struct mutex mbox_sem;
  506. /* temporary mailbox status registers */
  507. volatile uint8_t mbox_status_count;
  508. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  509. /* FW ddb index map */
  510. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  511. /* Saved srb for status continuation entry processing */
  512. struct srb *status_srb;
  513. uint8_t acb_version;
  514. /* qla82xx specific fields */
  515. struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
  516. unsigned long nx_pcibase; /* Base I/O address */
  517. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  518. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  519. unsigned long first_page_group_start;
  520. unsigned long first_page_group_end;
  521. uint32_t crb_win;
  522. uint32_t curr_window;
  523. uint32_t ddr_mn_window;
  524. unsigned long mn_win_crb;
  525. unsigned long ms_win_crb;
  526. int qdr_sn_window;
  527. rwlock_t hw_lock;
  528. uint16_t func_num;
  529. int link_width;
  530. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  531. u32 nx_crb_mask;
  532. uint8_t revision_id;
  533. uint32_t fw_heartbeat_counter;
  534. struct isp_operations *isp_ops;
  535. struct ql82xx_hw_data hw;
  536. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  537. uint32_t nx_dev_init_timeout;
  538. uint32_t nx_reset_timeout;
  539. struct completion mbx_intr_comp;
  540. struct ipaddress_config ip_config;
  541. struct iscsi_iface *iface_ipv4;
  542. struct iscsi_iface *iface_ipv6_0;
  543. struct iscsi_iface *iface_ipv6_1;
  544. /* --- From About Firmware --- */
  545. uint16_t iscsi_major;
  546. uint16_t iscsi_minor;
  547. uint16_t bootload_major;
  548. uint16_t bootload_minor;
  549. uint16_t bootload_patch;
  550. uint16_t bootload_build;
  551. uint16_t def_timeout; /* Default login timeout */
  552. uint32_t flash_state;
  553. #define QLFLASH_WAITING 0
  554. #define QLFLASH_READING 1
  555. #define QLFLASH_WRITING 2
  556. struct dma_pool *chap_dma_pool;
  557. uint8_t *chap_list; /* CHAP table cache */
  558. struct mutex chap_sem;
  559. #define CHAP_DMA_BLOCK_SIZE 512
  560. struct workqueue_struct *task_wq;
  561. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  562. #define SYSFS_FLAG_FW_SEL_BOOT 2
  563. struct iscsi_boot_kset *boot_kset;
  564. struct ql4_boot_tgt_info boot_tgt;
  565. uint16_t phy_port_num;
  566. uint16_t phy_port_cnt;
  567. uint16_t iscsi_pci_func_cnt;
  568. uint8_t model_name[16];
  569. struct completion disable_acb_comp;
  570. struct dma_pool *fw_ddb_dma_pool;
  571. #define DDB_DMA_BLOCK_SIZE 512
  572. uint16_t pri_ddb_idx;
  573. uint16_t sec_ddb_idx;
  574. int is_reset;
  575. uint16_t temperature;
  576. };
  577. struct ql4_task_data {
  578. struct scsi_qla_host *ha;
  579. uint8_t iocb_req_cnt;
  580. dma_addr_t data_dma;
  581. void *req_buffer;
  582. dma_addr_t req_dma;
  583. uint32_t req_len;
  584. void *resp_buffer;
  585. dma_addr_t resp_dma;
  586. uint32_t resp_len;
  587. struct iscsi_task *task;
  588. struct passthru_status sts;
  589. struct work_struct task_work;
  590. };
  591. struct qla_endpoint {
  592. struct Scsi_Host *host;
  593. struct sockaddr dst_addr;
  594. };
  595. struct qla_conn {
  596. struct qla_endpoint *qla_ep;
  597. };
  598. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  599. {
  600. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  601. }
  602. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  603. {
  604. return ((ha->ip_config.ipv6_options &
  605. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  606. }
  607. static inline int is_qla4010(struct scsi_qla_host *ha)
  608. {
  609. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  610. }
  611. static inline int is_qla4022(struct scsi_qla_host *ha)
  612. {
  613. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  614. }
  615. static inline int is_qla4032(struct scsi_qla_host *ha)
  616. {
  617. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  618. }
  619. static inline int is_qla40XX(struct scsi_qla_host *ha)
  620. {
  621. return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
  622. }
  623. static inline int is_qla8022(struct scsi_qla_host *ha)
  624. {
  625. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  626. }
  627. /* Note: Currently AER/EEH is now supported only for 8022 cards
  628. * This function needs to be updated when AER/EEH is enabled
  629. * for other cards.
  630. */
  631. static inline int is_aer_supported(struct scsi_qla_host *ha)
  632. {
  633. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  634. }
  635. static inline int adapter_up(struct scsi_qla_host *ha)
  636. {
  637. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  638. (test_bit(AF_LINK_UP, &ha->flags) != 0);
  639. }
  640. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  641. {
  642. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  643. }
  644. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  645. {
  646. return (is_qla4010(ha) ?
  647. &ha->reg->u1.isp4010.nvram :
  648. &ha->reg->u1.isp4022.semaphore);
  649. }
  650. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  651. {
  652. return (is_qla4010(ha) ?
  653. &ha->reg->u1.isp4010.nvram :
  654. &ha->reg->u1.isp4022.nvram);
  655. }
  656. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  657. {
  658. return (is_qla4010(ha) ?
  659. &ha->reg->u2.isp4010.ext_hw_conf :
  660. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  661. }
  662. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  663. {
  664. return (is_qla4010(ha) ?
  665. &ha->reg->u2.isp4010.port_status :
  666. &ha->reg->u2.isp4022.p0.port_status);
  667. }
  668. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  669. {
  670. return (is_qla4010(ha) ?
  671. &ha->reg->u2.isp4010.port_ctrl :
  672. &ha->reg->u2.isp4022.p0.port_ctrl);
  673. }
  674. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  675. {
  676. return (is_qla4010(ha) ?
  677. &ha->reg->u2.isp4010.port_err_status :
  678. &ha->reg->u2.isp4022.p0.port_err_status);
  679. }
  680. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  681. {
  682. return (is_qla4010(ha) ?
  683. &ha->reg->u2.isp4010.gp_out :
  684. &ha->reg->u2.isp4022.p0.gp_out);
  685. }
  686. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  687. {
  688. return (is_qla4010(ha) ?
  689. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  690. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  691. }
  692. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  693. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  694. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  695. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  696. {
  697. if (is_qla4010(a))
  698. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  699. QL4010_FLASH_SEM_BITS);
  700. else
  701. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  702. (QL4022_RESOURCE_BITS_BASE_CODE |
  703. (a->mac_index)) << 13);
  704. }
  705. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  706. {
  707. if (is_qla4010(a))
  708. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  709. else
  710. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  711. }
  712. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  713. {
  714. if (is_qla4010(a))
  715. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  716. QL4010_NVRAM_SEM_BITS);
  717. else
  718. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  719. (QL4022_RESOURCE_BITS_BASE_CODE |
  720. (a->mac_index)) << 10);
  721. }
  722. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  723. {
  724. if (is_qla4010(a))
  725. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  726. else
  727. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  728. }
  729. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  730. {
  731. if (is_qla4010(a))
  732. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  733. QL4010_DRVR_SEM_BITS);
  734. else
  735. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  736. (QL4022_RESOURCE_BITS_BASE_CODE |
  737. (a->mac_index)) << 1);
  738. }
  739. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  740. {
  741. if (is_qla4010(a))
  742. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  743. else
  744. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  745. }
  746. static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
  747. {
  748. return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
  749. test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
  750. test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
  751. test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
  752. test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
  753. test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
  754. }
  755. /*---------------------------------------------------------------------------*/
  756. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  757. #define INIT_ADAPTER 0
  758. #define RESET_ADAPTER 1
  759. #define PRESERVE_DDB_LIST 0
  760. #define REBUILD_DDB_LIST 1
  761. /* Defines for process_aen() */
  762. #define PROCESS_ALL_AENS 0
  763. #define FLUSH_DDB_CHANGED_AENS 1
  764. #endif /*_QLA4XXX_H */