omap2.dtsi 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * Device Tree Source for OMAP2 SoC
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of any
  8. * kind, whether express or implied.
  9. */
  10. #include <dt-bindings/gpio/gpio.h>
  11. #include <dt-bindings/interrupt-controller/irq.h>
  12. #include <dt-bindings/pinctrl/omap.h>
  13. #include "skeleton.dtsi"
  14. / {
  15. compatible = "ti,omap2430", "ti,omap2420", "ti,omap2";
  16. interrupt-parent = <&intc>;
  17. aliases {
  18. serial0 = &uart1;
  19. serial1 = &uart2;
  20. serial2 = &uart3;
  21. i2c0 = &i2c1;
  22. i2c1 = &i2c2;
  23. };
  24. cpus {
  25. #address-cells = <0>;
  26. #size-cells = <0>;
  27. cpu {
  28. compatible = "arm,arm1136jf-s";
  29. device_type = "cpu";
  30. };
  31. };
  32. pmu {
  33. compatible = "arm,arm1136-pmu";
  34. interrupts = <3>;
  35. };
  36. soc {
  37. compatible = "ti,omap-infra";
  38. mpu {
  39. compatible = "ti,omap2-mpu";
  40. ti,hwmods = "mpu";
  41. };
  42. };
  43. ocp {
  44. compatible = "simple-bus";
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. ranges;
  48. ti,hwmods = "l3_main";
  49. aes: aes@480a6000 {
  50. compatible = "ti,omap2-aes";
  51. ti,hwmods = "aes";
  52. reg = <0x480a6000 0x50>;
  53. dmas = <&sdma 9 &sdma 10>;
  54. dma-names = "tx", "rx";
  55. };
  56. hdq1w: 1w@480b2000 {
  57. compatible = "ti,omap2420-1w";
  58. ti,hwmods = "hdq1w";
  59. reg = <0x480b2000 0x1000>;
  60. interrupts = <58>;
  61. };
  62. mailbox: mailbox@48094000 {
  63. compatible = "ti,omap2-mailbox";
  64. ti,hwmods = "mailbox";
  65. reg = <0x48094000 0x200>;
  66. interrupts = <26>;
  67. };
  68. intc: interrupt-controller@1 {
  69. compatible = "ti,omap2-intc";
  70. interrupt-controller;
  71. #interrupt-cells = <1>;
  72. ti,intc-size = <96>;
  73. reg = <0x480FE000 0x1000>;
  74. };
  75. sdma: dma-controller@48056000 {
  76. compatible = "ti,omap2430-sdma", "ti,omap2420-sdma";
  77. ti,hwmods = "dma";
  78. reg = <0x48056000 0x1000>;
  79. interrupts = <12>,
  80. <13>,
  81. <14>,
  82. <15>;
  83. #dma-cells = <1>;
  84. #dma-channels = <32>;
  85. #dma-requests = <64>;
  86. };
  87. i2c1: i2c@48070000 {
  88. compatible = "ti,omap2-i2c";
  89. ti,hwmods = "i2c1";
  90. reg = <0x48070000 0x80>;
  91. #address-cells = <1>;
  92. #size-cells = <0>;
  93. interrupts = <56>;
  94. dmas = <&sdma 27 &sdma 28>;
  95. dma-names = "tx", "rx";
  96. };
  97. i2c2: i2c@48072000 {
  98. compatible = "ti,omap2-i2c";
  99. ti,hwmods = "i2c2";
  100. reg = <0x48072000 0x80>;
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. interrupts = <57>;
  104. dmas = <&sdma 29 &sdma 30>;
  105. dma-names = "tx", "rx";
  106. };
  107. mcspi1: mcspi@48098000 {
  108. compatible = "ti,omap2-mcspi";
  109. ti,hwmods = "mcspi1";
  110. reg = <0x48098000 0x100>;
  111. interrupts = <65>;
  112. dmas = <&sdma 35 &sdma 36 &sdma 37 &sdma 38
  113. &sdma 39 &sdma 40 &sdma 41 &sdma 42>;
  114. dma-names = "tx0", "rx0", "tx1", "rx1",
  115. "tx2", "rx2", "tx3", "rx3";
  116. };
  117. mcspi2: mcspi@4809a000 {
  118. compatible = "ti,omap2-mcspi";
  119. ti,hwmods = "mcspi2";
  120. reg = <0x4809a000 0x100>;
  121. interrupts = <66>;
  122. dmas = <&sdma 43 &sdma 44 &sdma 45 &sdma 46>;
  123. dma-names = "tx0", "rx0", "tx1", "rx1";
  124. };
  125. rng: rng@480a0000 {
  126. compatible = "ti,omap2-rng";
  127. ti,hwmods = "rng";
  128. reg = <0x480a0000 0x50>;
  129. interrupts = <36>;
  130. };
  131. sham: sham@480a4000 {
  132. compatible = "ti,omap2-sham";
  133. ti,hwmods = "sham";
  134. reg = <0x480a4000 0x64>;
  135. interrupts = <51>;
  136. dmas = <&sdma 13>;
  137. dma-names = "rx";
  138. };
  139. uart1: serial@4806a000 {
  140. compatible = "ti,omap2-uart";
  141. ti,hwmods = "uart1";
  142. reg = <0x4806a000 0x2000>;
  143. interrupts = <72>;
  144. dmas = <&sdma 49 &sdma 50>;
  145. dma-names = "tx", "rx";
  146. clock-frequency = <48000000>;
  147. };
  148. uart2: serial@4806c000 {
  149. compatible = "ti,omap2-uart";
  150. ti,hwmods = "uart2";
  151. reg = <0x4806c000 0x400>;
  152. interrupts = <73>;
  153. dmas = <&sdma 51 &sdma 52>;
  154. dma-names = "tx", "rx";
  155. clock-frequency = <48000000>;
  156. };
  157. uart3: serial@4806e000 {
  158. compatible = "ti,omap2-uart";
  159. ti,hwmods = "uart3";
  160. reg = <0x4806e000 0x400>;
  161. interrupts = <74>;
  162. dmas = <&sdma 53 &sdma 54>;
  163. dma-names = "tx", "rx";
  164. clock-frequency = <48000000>;
  165. };
  166. timer2: timer@4802a000 {
  167. compatible = "ti,omap2420-timer";
  168. reg = <0x4802a000 0x400>;
  169. interrupts = <38>;
  170. ti,hwmods = "timer2";
  171. };
  172. timer3: timer@48078000 {
  173. compatible = "ti,omap2420-timer";
  174. reg = <0x48078000 0x400>;
  175. interrupts = <39>;
  176. ti,hwmods = "timer3";
  177. };
  178. timer4: timer@4807a000 {
  179. compatible = "ti,omap2420-timer";
  180. reg = <0x4807a000 0x400>;
  181. interrupts = <40>;
  182. ti,hwmods = "timer4";
  183. };
  184. timer5: timer@4807c000 {
  185. compatible = "ti,omap2420-timer";
  186. reg = <0x4807c000 0x400>;
  187. interrupts = <41>;
  188. ti,hwmods = "timer5";
  189. ti,timer-dsp;
  190. };
  191. timer6: timer@4807e000 {
  192. compatible = "ti,omap2420-timer";
  193. reg = <0x4807e000 0x400>;
  194. interrupts = <42>;
  195. ti,hwmods = "timer6";
  196. ti,timer-dsp;
  197. };
  198. timer7: timer@48080000 {
  199. compatible = "ti,omap2420-timer";
  200. reg = <0x48080000 0x400>;
  201. interrupts = <43>;
  202. ti,hwmods = "timer7";
  203. ti,timer-dsp;
  204. };
  205. timer8: timer@48082000 {
  206. compatible = "ti,omap2420-timer";
  207. reg = <0x48082000 0x400>;
  208. interrupts = <44>;
  209. ti,hwmods = "timer8";
  210. ti,timer-dsp;
  211. };
  212. timer9: timer@48084000 {
  213. compatible = "ti,omap2420-timer";
  214. reg = <0x48084000 0x400>;
  215. interrupts = <45>;
  216. ti,hwmods = "timer9";
  217. ti,timer-pwm;
  218. };
  219. timer10: timer@48086000 {
  220. compatible = "ti,omap2420-timer";
  221. reg = <0x48086000 0x400>;
  222. interrupts = <46>;
  223. ti,hwmods = "timer10";
  224. ti,timer-pwm;
  225. };
  226. timer11: timer@48088000 {
  227. compatible = "ti,omap2420-timer";
  228. reg = <0x48088000 0x400>;
  229. interrupts = <47>;
  230. ti,hwmods = "timer11";
  231. ti,timer-pwm;
  232. };
  233. timer12: timer@4808a000 {
  234. compatible = "ti,omap2420-timer";
  235. reg = <0x4808a000 0x400>;
  236. interrupts = <48>;
  237. ti,hwmods = "timer12";
  238. ti,timer-pwm;
  239. };
  240. };
  241. };