p54spi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
  3. * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
  4. *
  5. * This driver is a port from stlc45xx:
  6. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/firmware.h>
  26. #include <linux/delay.h>
  27. #include <linux/irq.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/gpio.h>
  31. #include "p54spi.h"
  32. #include "p54spi_eeprom.h"
  33. #include "p54.h"
  34. #include "p54common.h"
  35. MODULE_FIRMWARE("3826.arm");
  36. MODULE_ALIAS("stlc45xx");
  37. /*
  38. * gpios should be handled in board files and provided via platform data,
  39. * but because it's currently impossible for p54spi to have a header file
  40. * in include/linux, let's use module paramaters for now
  41. */
  42. static int p54spi_gpio_power = 97;
  43. module_param(p54spi_gpio_power, int, 0444);
  44. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  45. static int p54spi_gpio_irq = 87;
  46. module_param(p54spi_gpio_irq, int, 0444);
  47. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  48. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  49. void *buf, size_t len)
  50. {
  51. struct spi_transfer t[2];
  52. struct spi_message m;
  53. __le16 addr;
  54. /* We first push the address */
  55. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  56. spi_message_init(&m);
  57. memset(t, 0, sizeof(t));
  58. t[0].tx_buf = &addr;
  59. t[0].len = sizeof(addr);
  60. spi_message_add_tail(&t[0], &m);
  61. t[1].rx_buf = buf;
  62. t[1].len = len;
  63. spi_message_add_tail(&t[1], &m);
  64. spi_sync(priv->spi, &m);
  65. }
  66. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  67. const void *buf, size_t len)
  68. {
  69. struct spi_transfer t[3];
  70. struct spi_message m;
  71. __le16 addr;
  72. /* We first push the address */
  73. addr = cpu_to_le16(address << 8);
  74. spi_message_init(&m);
  75. memset(t, 0, sizeof(t));
  76. t[0].tx_buf = &addr;
  77. t[0].len = sizeof(addr);
  78. spi_message_add_tail(&t[0], &m);
  79. t[1].tx_buf = buf;
  80. t[1].len = len & ~1;
  81. spi_message_add_tail(&t[1], &m);
  82. if (len % 2) {
  83. __le16 last_word;
  84. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  85. t[2].tx_buf = &last_word;
  86. t[2].len = sizeof(last_word);
  87. spi_message_add_tail(&t[2], &m);
  88. }
  89. spi_sync(priv->spi, &m);
  90. }
  91. static u16 p54spi_read16(struct p54s_priv *priv, u8 addr)
  92. {
  93. __le16 val;
  94. p54spi_spi_read(priv, addr, &val, sizeof(val));
  95. return le16_to_cpu(val);
  96. }
  97. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  98. {
  99. __le32 val;
  100. p54spi_spi_read(priv, addr, &val, sizeof(val));
  101. return le32_to_cpu(val);
  102. }
  103. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  104. {
  105. p54spi_spi_write(priv, addr, &val, sizeof(val));
  106. }
  107. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  108. {
  109. p54spi_spi_write(priv, addr, &val, sizeof(val));
  110. }
  111. struct p54spi_spi_reg {
  112. u16 address; /* __le16 ? */
  113. u16 length;
  114. char *name;
  115. };
  116. static const struct p54spi_spi_reg p54spi_registers_array[] =
  117. {
  118. { SPI_ADRS_ARM_INTERRUPTS, 32, "ARM_INT " },
  119. { SPI_ADRS_ARM_INT_EN, 32, "ARM_INT_ENA " },
  120. { SPI_ADRS_HOST_INTERRUPTS, 32, "HOST_INT " },
  121. { SPI_ADRS_HOST_INT_EN, 32, "HOST_INT_ENA" },
  122. { SPI_ADRS_HOST_INT_ACK, 32, "HOST_INT_ACK" },
  123. { SPI_ADRS_GEN_PURP_1, 32, "GP1_COMM " },
  124. { SPI_ADRS_GEN_PURP_2, 32, "GP2_COMM " },
  125. { SPI_ADRS_DEV_CTRL_STAT, 32, "DEV_CTRL_STA" },
  126. { SPI_ADRS_DMA_DATA, 16, "DMA_DATA " },
  127. { SPI_ADRS_DMA_WRITE_CTRL, 16, "DMA_WR_CTRL " },
  128. { SPI_ADRS_DMA_WRITE_LEN, 16, "DMA_WR_LEN " },
  129. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_WR_BASE " },
  130. { SPI_ADRS_DMA_READ_CTRL, 16, "DMA_RD_CTRL " },
  131. { SPI_ADRS_DMA_READ_LEN, 16, "DMA_RD_LEN " },
  132. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_RD_BASE " }
  133. };
  134. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, __le32 bits)
  135. {
  136. int i;
  137. for (i = 0; i < 2000; i++) {
  138. __le32 buffer = p54spi_read32(priv, reg);
  139. if ((buffer & bits) == bits)
  140. return 1;
  141. }
  142. return 0;
  143. }
  144. static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
  145. const void *buf, size_t len)
  146. {
  147. if (!p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL,
  148. cpu_to_le32(HOST_ALLOWED))) {
  149. dev_err(&priv->spi->dev, "spi_write_dma not allowed "
  150. "to DMA write.\n");
  151. return -EAGAIN;
  152. }
  153. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  154. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  155. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
  156. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
  157. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
  158. return 0;
  159. }
  160. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  161. {
  162. struct p54s_priv *priv = dev->priv;
  163. int ret;
  164. /* FIXME: should driver use it's own struct device? */
  165. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  166. if (ret < 0) {
  167. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  168. return ret;
  169. }
  170. ret = p54_parse_firmware(dev, priv->firmware);
  171. if (ret) {
  172. release_firmware(priv->firmware);
  173. return ret;
  174. }
  175. return 0;
  176. }
  177. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  178. {
  179. struct p54s_priv *priv = dev->priv;
  180. const struct firmware *eeprom;
  181. int ret;
  182. /*
  183. * allow users to customize their eeprom.
  184. */
  185. ret = request_firmware(&eeprom, "3826.eeprom", &priv->spi->dev);
  186. if (ret < 0) {
  187. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  188. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  189. sizeof(p54spi_eeprom));
  190. } else {
  191. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  192. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  193. (int)eeprom->size);
  194. release_firmware(eeprom);
  195. }
  196. return ret;
  197. }
  198. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  199. {
  200. struct p54s_priv *priv = dev->priv;
  201. unsigned long fw_len, _fw_len;
  202. unsigned int offset = 0;
  203. int err = 0;
  204. u8 *fw;
  205. fw_len = priv->firmware->size;
  206. fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
  207. if (!fw)
  208. return -ENOMEM;
  209. /* stop the device */
  210. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  211. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  212. SPI_CTRL_STAT_START_HALTED));
  213. msleep(TARGET_BOOT_SLEEP);
  214. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  215. SPI_CTRL_STAT_HOST_OVERRIDE |
  216. SPI_CTRL_STAT_START_HALTED));
  217. msleep(TARGET_BOOT_SLEEP);
  218. while (fw_len > 0) {
  219. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  220. err = p54spi_spi_write_dma(priv, cpu_to_le32(
  221. ISL38XX_DEV_FIRMWARE_ADDR + offset),
  222. (fw + offset), _fw_len);
  223. if (err < 0)
  224. goto out;
  225. fw_len -= _fw_len;
  226. offset += _fw_len;
  227. }
  228. BUG_ON(fw_len != 0);
  229. /* enable host interrupts */
  230. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  231. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  232. /* boot the device */
  233. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  234. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  235. SPI_CTRL_STAT_RAM_BOOT));
  236. msleep(TARGET_BOOT_SLEEP);
  237. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  238. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  239. msleep(TARGET_BOOT_SLEEP);
  240. out:
  241. kfree(fw);
  242. return err;
  243. }
  244. static void p54spi_power_off(struct p54s_priv *priv)
  245. {
  246. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  247. gpio_set_value(p54spi_gpio_power, 0);
  248. }
  249. static void p54spi_power_on(struct p54s_priv *priv)
  250. {
  251. gpio_set_value(p54spi_gpio_power, 1);
  252. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  253. /*
  254. * need to wait a while before device can be accessed, the lenght
  255. * is just a guess
  256. */
  257. msleep(10);
  258. }
  259. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  260. {
  261. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  262. }
  263. static int p54spi_wakeup(struct p54s_priv *priv)
  264. {
  265. /* wake the chip */
  266. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  267. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  268. /* And wait for the READY interrupt */
  269. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  270. cpu_to_le32(SPI_HOST_INT_READY))) {
  271. dev_err(&priv->spi->dev, "INT_READY timeout\n");
  272. return -EBUSY;
  273. }
  274. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  275. return 0;
  276. }
  277. static inline void p54spi_sleep(struct p54s_priv *priv)
  278. {
  279. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  280. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  281. }
  282. static void p54spi_int_ready(struct p54s_priv *priv)
  283. {
  284. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  285. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  286. switch (priv->fw_state) {
  287. case FW_STATE_BOOTING:
  288. priv->fw_state = FW_STATE_READY;
  289. complete(&priv->fw_comp);
  290. break;
  291. case FW_STATE_RESETTING:
  292. priv->fw_state = FW_STATE_READY;
  293. /* TODO: reinitialize state */
  294. break;
  295. default:
  296. break;
  297. }
  298. }
  299. static int p54spi_rx(struct p54s_priv *priv)
  300. {
  301. struct sk_buff *skb;
  302. u16 len;
  303. if (p54spi_wakeup(priv) < 0)
  304. return -EBUSY;
  305. /* dummy read to flush SPI DMA controller bug */
  306. p54spi_read16(priv, SPI_ADRS_GEN_PURP_1);
  307. len = p54spi_read16(priv, SPI_ADRS_DMA_DATA);
  308. if (len == 0) {
  309. dev_err(&priv->spi->dev, "rx request of zero bytes");
  310. return 0;
  311. }
  312. /* Firmware may insert up to 4 padding bytes after the lmac header,
  313. * but it does not amend the size of SPI data transfer.
  314. * Such packets has correct data size in header, thus referencing
  315. * past the end of allocated skb. Reserve extra 4 bytes for this case */
  316. skb = dev_alloc_skb(len + 4);
  317. if (!skb) {
  318. dev_err(&priv->spi->dev, "could not alloc skb");
  319. return 0;
  320. }
  321. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, skb_put(skb, len), len);
  322. p54spi_sleep(priv);
  323. /* Put additional bytes to compensate for the possible
  324. * alignment-caused truncation */
  325. skb_put(skb, 4);
  326. if (p54_rx(priv->hw, skb) == 0)
  327. dev_kfree_skb(skb);
  328. return 0;
  329. }
  330. static irqreturn_t p54spi_interrupt(int irq, void *config)
  331. {
  332. struct spi_device *spi = config;
  333. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  334. queue_work(priv->hw->workqueue, &priv->work);
  335. return IRQ_HANDLED;
  336. }
  337. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  338. {
  339. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  340. int ret = 0;
  341. if (p54spi_wakeup(priv) < 0)
  342. return -EBUSY;
  343. ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
  344. if (ret < 0)
  345. goto out;
  346. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  347. cpu_to_le32(SPI_HOST_INT_WR_READY))) {
  348. dev_err(&priv->spi->dev, "WR_READY timeout\n");
  349. ret = -1;
  350. goto out;
  351. }
  352. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  353. p54spi_sleep(priv);
  354. if (FREE_AFTER_TX(skb))
  355. p54_free_skb(priv->hw, skb);
  356. out:
  357. return ret;
  358. }
  359. static int p54spi_wq_tx(struct p54s_priv *priv)
  360. {
  361. struct p54s_tx_info *entry;
  362. struct sk_buff *skb;
  363. struct ieee80211_tx_info *info;
  364. struct p54_tx_info *minfo;
  365. struct p54s_tx_info *dinfo;
  366. unsigned long flags;
  367. int ret = 0;
  368. spin_lock_irqsave(&priv->tx_lock, flags);
  369. while (!list_empty(&priv->tx_pending)) {
  370. entry = list_entry(priv->tx_pending.next,
  371. struct p54s_tx_info, tx_list);
  372. list_del_init(&entry->tx_list);
  373. spin_unlock_irqrestore(&priv->tx_lock, flags);
  374. dinfo = container_of((void *) entry, struct p54s_tx_info,
  375. tx_list);
  376. minfo = container_of((void *) dinfo, struct p54_tx_info,
  377. data);
  378. info = container_of((void *) minfo, struct ieee80211_tx_info,
  379. rate_driver_data);
  380. skb = container_of((void *) info, struct sk_buff, cb);
  381. ret = p54spi_tx_frame(priv, skb);
  382. if (ret < 0) {
  383. p54_free_skb(priv->hw, skb);
  384. return ret;
  385. }
  386. spin_lock_irqsave(&priv->tx_lock, flags);
  387. }
  388. spin_unlock_irqrestore(&priv->tx_lock, flags);
  389. return ret;
  390. }
  391. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  392. {
  393. struct p54s_priv *priv = dev->priv;
  394. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  395. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  396. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  397. unsigned long flags;
  398. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  399. spin_lock_irqsave(&priv->tx_lock, flags);
  400. list_add_tail(&di->tx_list, &priv->tx_pending);
  401. spin_unlock_irqrestore(&priv->tx_lock, flags);
  402. queue_work(priv->hw->workqueue, &priv->work);
  403. }
  404. static void p54spi_work(struct work_struct *work)
  405. {
  406. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  407. u32 ints;
  408. int ret;
  409. mutex_lock(&priv->mutex);
  410. if (priv->fw_state == FW_STATE_OFF &&
  411. priv->fw_state == FW_STATE_RESET)
  412. goto out;
  413. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  414. if (ints & SPI_HOST_INT_READY) {
  415. p54spi_int_ready(priv);
  416. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  417. }
  418. if (priv->fw_state != FW_STATE_READY)
  419. goto out;
  420. if (ints & SPI_HOST_INT_UPDATE) {
  421. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  422. ret = p54spi_rx(priv);
  423. if (ret < 0)
  424. goto out;
  425. }
  426. if (ints & SPI_HOST_INT_SW_UPDATE) {
  427. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  428. ret = p54spi_rx(priv);
  429. if (ret < 0)
  430. goto out;
  431. }
  432. ret = p54spi_wq_tx(priv);
  433. out:
  434. mutex_unlock(&priv->mutex);
  435. }
  436. static int p54spi_op_start(struct ieee80211_hw *dev)
  437. {
  438. struct p54s_priv *priv = dev->priv;
  439. unsigned long timeout;
  440. int ret = 0;
  441. if (mutex_lock_interruptible(&priv->mutex)) {
  442. ret = -EINTR;
  443. goto out;
  444. }
  445. priv->fw_state = FW_STATE_BOOTING;
  446. p54spi_power_on(priv);
  447. ret = p54spi_upload_firmware(dev);
  448. if (ret < 0) {
  449. p54spi_power_off(priv);
  450. goto out_unlock;
  451. }
  452. mutex_unlock(&priv->mutex);
  453. timeout = msecs_to_jiffies(2000);
  454. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  455. timeout);
  456. if (!timeout) {
  457. dev_err(&priv->spi->dev, "firmware boot failed");
  458. p54spi_power_off(priv);
  459. ret = -1;
  460. goto out;
  461. }
  462. if (mutex_lock_interruptible(&priv->mutex)) {
  463. ret = -EINTR;
  464. p54spi_power_off(priv);
  465. goto out;
  466. }
  467. WARN_ON(priv->fw_state != FW_STATE_READY);
  468. out_unlock:
  469. mutex_unlock(&priv->mutex);
  470. out:
  471. return ret;
  472. }
  473. static void p54spi_op_stop(struct ieee80211_hw *dev)
  474. {
  475. struct p54s_priv *priv = dev->priv;
  476. unsigned long flags;
  477. if (mutex_lock_interruptible(&priv->mutex)) {
  478. /* FIXME: how to handle this error? */
  479. return;
  480. }
  481. WARN_ON(priv->fw_state != FW_STATE_READY);
  482. cancel_work_sync(&priv->work);
  483. p54spi_power_off(priv);
  484. spin_lock_irqsave(&priv->tx_lock, flags);
  485. INIT_LIST_HEAD(&priv->tx_pending);
  486. spin_unlock_irqrestore(&priv->tx_lock, flags);
  487. priv->fw_state = FW_STATE_OFF;
  488. mutex_unlock(&priv->mutex);
  489. }
  490. static int __devinit p54spi_probe(struct spi_device *spi)
  491. {
  492. struct p54s_priv *priv = NULL;
  493. struct ieee80211_hw *hw;
  494. int ret = -EINVAL;
  495. hw = p54_init_common(sizeof(*priv));
  496. if (!hw) {
  497. dev_err(&priv->spi->dev, "could not alloc ieee80211_hw");
  498. return -ENOMEM;
  499. }
  500. priv = hw->priv;
  501. priv->hw = hw;
  502. dev_set_drvdata(&spi->dev, priv);
  503. priv->spi = spi;
  504. spi->bits_per_word = 16;
  505. spi->max_speed_hz = 24000000;
  506. ret = spi_setup(spi);
  507. if (ret < 0) {
  508. dev_err(&priv->spi->dev, "spi_setup failed");
  509. goto err_free_common;
  510. }
  511. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  512. if (ret < 0) {
  513. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  514. goto err_free_common;
  515. }
  516. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  517. if (ret < 0) {
  518. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  519. goto err_free_common;
  520. }
  521. gpio_direction_output(p54spi_gpio_power, 0);
  522. gpio_direction_input(p54spi_gpio_irq);
  523. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  524. p54spi_interrupt, IRQF_DISABLED, "p54spi",
  525. priv->spi);
  526. if (ret < 0) {
  527. dev_err(&priv->spi->dev, "request_irq() failed");
  528. goto err_free_common;
  529. }
  530. set_irq_type(gpio_to_irq(p54spi_gpio_irq),
  531. IRQ_TYPE_EDGE_RISING);
  532. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  533. INIT_WORK(&priv->work, p54spi_work);
  534. init_completion(&priv->fw_comp);
  535. INIT_LIST_HEAD(&priv->tx_pending);
  536. mutex_init(&priv->mutex);
  537. SET_IEEE80211_DEV(hw, &spi->dev);
  538. priv->common.open = p54spi_op_start;
  539. priv->common.stop = p54spi_op_stop;
  540. priv->common.tx = p54spi_op_tx;
  541. ret = p54spi_request_firmware(hw);
  542. if (ret < 0)
  543. goto err_free_common;
  544. ret = p54spi_request_eeprom(hw);
  545. if (ret)
  546. goto err_free_common;
  547. ret = p54_register_common(hw, &priv->spi->dev);
  548. if (ret)
  549. goto err_free_common;
  550. return 0;
  551. err_free_common:
  552. p54_free_common(priv->hw);
  553. return ret;
  554. }
  555. static int __devexit p54spi_remove(struct spi_device *spi)
  556. {
  557. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  558. ieee80211_unregister_hw(priv->hw);
  559. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  560. gpio_free(p54spi_gpio_power);
  561. gpio_free(p54spi_gpio_irq);
  562. release_firmware(priv->firmware);
  563. mutex_destroy(&priv->mutex);
  564. p54_free_common(priv->hw);
  565. ieee80211_free_hw(priv->hw);
  566. return 0;
  567. }
  568. static struct spi_driver p54spi_driver = {
  569. .driver = {
  570. /* use cx3110x name because board-n800.c uses that for the
  571. * SPI port */
  572. .name = "cx3110x",
  573. .bus = &spi_bus_type,
  574. .owner = THIS_MODULE,
  575. },
  576. .probe = p54spi_probe,
  577. .remove = __devexit_p(p54spi_remove),
  578. };
  579. static int __init p54spi_init(void)
  580. {
  581. int ret;
  582. ret = spi_register_driver(&p54spi_driver);
  583. if (ret < 0) {
  584. printk(KERN_ERR "failed to register SPI driver: %d", ret);
  585. goto out;
  586. }
  587. out:
  588. return ret;
  589. }
  590. static void __exit p54spi_exit(void)
  591. {
  592. spi_unregister_driver(&p54spi_driver);
  593. }
  594. module_init(p54spi_init);
  595. module_exit(p54spi_exit);
  596. MODULE_LICENSE("GPL");
  597. MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");