board-sh7785lcr.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * Renesas Technology Corp. R0P7785LC0011RL Support.
  3. *
  4. * Copyright (C) 2008 Yoshihiro Shimoda
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/sm501.h>
  14. #include <linux/sm501-regs.h>
  15. #include <linux/fb.h>
  16. #include <linux/mtd/physmap.h>
  17. #include <linux/delay.h>
  18. #include <linux/i2c.h>
  19. #include <linux/i2c-pca-platform.h>
  20. #include <linux/i2c-algo-pca.h>
  21. #include <linux/irq.h>
  22. #include <linux/clk.h>
  23. #include <linux/errno.h>
  24. #include <mach/sh7785lcr.h>
  25. #include <asm/heartbeat.h>
  26. #include <asm/clock.h>
  27. /*
  28. * NOTE: This board has 2 physical memory maps.
  29. * Please look at include/asm-sh/sh7785lcr.h or hardware manual.
  30. */
  31. static struct resource heartbeat_resources[] = {
  32. [0] = {
  33. .start = PLD_LEDCR,
  34. .end = PLD_LEDCR,
  35. .flags = IORESOURCE_MEM,
  36. },
  37. };
  38. static struct heartbeat_data heartbeat_data = {
  39. .regsize = 8,
  40. };
  41. static struct platform_device heartbeat_device = {
  42. .name = "heartbeat",
  43. .id = -1,
  44. .dev = {
  45. .platform_data = &heartbeat_data,
  46. },
  47. .num_resources = ARRAY_SIZE(heartbeat_resources),
  48. .resource = heartbeat_resources,
  49. };
  50. static struct mtd_partition nor_flash_partitions[] = {
  51. {
  52. .name = "loader",
  53. .offset = 0x00000000,
  54. .size = 512 * 1024,
  55. },
  56. {
  57. .name = "bootenv",
  58. .offset = MTDPART_OFS_APPEND,
  59. .size = 512 * 1024,
  60. },
  61. {
  62. .name = "kernel",
  63. .offset = MTDPART_OFS_APPEND,
  64. .size = 4 * 1024 * 1024,
  65. },
  66. {
  67. .name = "data",
  68. .offset = MTDPART_OFS_APPEND,
  69. .size = MTDPART_SIZ_FULL,
  70. },
  71. };
  72. static struct physmap_flash_data nor_flash_data = {
  73. .width = 4,
  74. .parts = nor_flash_partitions,
  75. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  76. };
  77. static struct resource nor_flash_resources[] = {
  78. [0] = {
  79. .start = NOR_FLASH_ADDR,
  80. .end = NOR_FLASH_ADDR + NOR_FLASH_SIZE - 1,
  81. .flags = IORESOURCE_MEM,
  82. }
  83. };
  84. static struct platform_device nor_flash_device = {
  85. .name = "physmap-flash",
  86. .dev = {
  87. .platform_data = &nor_flash_data,
  88. },
  89. .num_resources = ARRAY_SIZE(nor_flash_resources),
  90. .resource = nor_flash_resources,
  91. };
  92. static struct resource r8a66597_usb_host_resources[] = {
  93. [0] = {
  94. .name = "r8a66597_hcd",
  95. .start = R8A66597_ADDR,
  96. .end = R8A66597_ADDR + R8A66597_SIZE - 1,
  97. .flags = IORESOURCE_MEM,
  98. },
  99. [1] = {
  100. .name = "r8a66597_hcd",
  101. .start = 2,
  102. .end = 2,
  103. .flags = IORESOURCE_IRQ,
  104. },
  105. };
  106. static struct platform_device r8a66597_usb_host_device = {
  107. .name = "r8a66597_hcd",
  108. .id = -1,
  109. .dev = {
  110. .dma_mask = NULL,
  111. .coherent_dma_mask = 0xffffffff,
  112. },
  113. .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
  114. .resource = r8a66597_usb_host_resources,
  115. };
  116. static struct resource sm501_resources[] = {
  117. [0] = {
  118. .start = SM107_MEM_ADDR,
  119. .end = SM107_MEM_ADDR + SM107_MEM_SIZE - 1,
  120. .flags = IORESOURCE_MEM,
  121. },
  122. [1] = {
  123. .start = SM107_REG_ADDR,
  124. .end = SM107_REG_ADDR + SM107_REG_SIZE - 1,
  125. .flags = IORESOURCE_MEM,
  126. },
  127. [2] = {
  128. .start = 10,
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct fb_videomode sm501_default_mode_crt = {
  133. .pixclock = 35714, /* 28MHz */
  134. .xres = 640,
  135. .yres = 480,
  136. .left_margin = 105,
  137. .right_margin = 16,
  138. .upper_margin = 33,
  139. .lower_margin = 10,
  140. .hsync_len = 39,
  141. .vsync_len = 2,
  142. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  143. };
  144. static struct fb_videomode sm501_default_mode_pnl = {
  145. .pixclock = 40000, /* 25MHz */
  146. .xres = 640,
  147. .yres = 480,
  148. .left_margin = 2,
  149. .right_margin = 16,
  150. .upper_margin = 33,
  151. .lower_margin = 10,
  152. .hsync_len = 39,
  153. .vsync_len = 2,
  154. .sync = 0,
  155. };
  156. static struct sm501_platdata_fbsub sm501_pdata_fbsub_pnl = {
  157. .def_bpp = 16,
  158. .def_mode = &sm501_default_mode_pnl,
  159. .flags = SM501FB_FLAG_USE_INIT_MODE |
  160. SM501FB_FLAG_USE_HWCURSOR |
  161. SM501FB_FLAG_USE_HWACCEL |
  162. SM501FB_FLAG_DISABLE_AT_EXIT |
  163. SM501FB_FLAG_PANEL_NO_VBIASEN,
  164. };
  165. static struct sm501_platdata_fbsub sm501_pdata_fbsub_crt = {
  166. .def_bpp = 16,
  167. .def_mode = &sm501_default_mode_crt,
  168. .flags = SM501FB_FLAG_USE_INIT_MODE |
  169. SM501FB_FLAG_USE_HWCURSOR |
  170. SM501FB_FLAG_USE_HWACCEL |
  171. SM501FB_FLAG_DISABLE_AT_EXIT,
  172. };
  173. static struct sm501_platdata_fb sm501_fb_pdata = {
  174. .fb_route = SM501_FB_OWN,
  175. .fb_crt = &sm501_pdata_fbsub_crt,
  176. .fb_pnl = &sm501_pdata_fbsub_pnl,
  177. };
  178. static struct sm501_initdata sm501_initdata = {
  179. .gpio_high = {
  180. .set = 0x00001fe0,
  181. .mask = 0x0,
  182. },
  183. .devices = 0,
  184. .mclk = 84 * 1000000,
  185. .m1xclk = 112 * 1000000,
  186. };
  187. static struct sm501_platdata sm501_platform_data = {
  188. .init = &sm501_initdata,
  189. .fb = &sm501_fb_pdata,
  190. };
  191. static struct platform_device sm501_device = {
  192. .name = "sm501",
  193. .id = -1,
  194. .dev = {
  195. .platform_data = &sm501_platform_data,
  196. },
  197. .num_resources = ARRAY_SIZE(sm501_resources),
  198. .resource = sm501_resources,
  199. };
  200. static struct resource i2c_resources[] = {
  201. [0] = {
  202. .start = PCA9564_ADDR,
  203. .end = PCA9564_ADDR + PCA9564_SIZE - 1,
  204. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  205. },
  206. [1] = {
  207. .start = 12,
  208. .end = 12,
  209. .flags = IORESOURCE_IRQ,
  210. },
  211. };
  212. static struct i2c_pca9564_pf_platform_data i2c_platform_data = {
  213. .gpio = 0,
  214. .i2c_clock_speed = I2C_PCA_CON_330kHz,
  215. .timeout = HZ,
  216. };
  217. static struct platform_device i2c_device = {
  218. .name = "i2c-pca-platform",
  219. .id = -1,
  220. .dev = {
  221. .platform_data = &i2c_platform_data,
  222. },
  223. .num_resources = ARRAY_SIZE(i2c_resources),
  224. .resource = i2c_resources,
  225. };
  226. static struct platform_device *sh7785lcr_devices[] __initdata = {
  227. &heartbeat_device,
  228. &nor_flash_device,
  229. &r8a66597_usb_host_device,
  230. &sm501_device,
  231. &i2c_device,
  232. };
  233. static struct i2c_board_info __initdata sh7785lcr_i2c_devices[] = {
  234. {
  235. I2C_BOARD_INFO("r2025sd", 0x32),
  236. },
  237. };
  238. static int __init sh7785lcr_devices_setup(void)
  239. {
  240. i2c_register_board_info(0, sh7785lcr_i2c_devices,
  241. ARRAY_SIZE(sh7785lcr_i2c_devices));
  242. return platform_add_devices(sh7785lcr_devices,
  243. ARRAY_SIZE(sh7785lcr_devices));
  244. }
  245. __initcall(sh7785lcr_devices_setup);
  246. /* Initialize IRQ setting */
  247. void __init init_sh7785lcr_IRQ(void)
  248. {
  249. plat_irq_setup_pins(IRQ_MODE_IRQ7654);
  250. plat_irq_setup_pins(IRQ_MODE_IRQ3210);
  251. }
  252. static int sh7785lcr_clk_init(void)
  253. {
  254. struct clk *clk;
  255. int ret;
  256. clk = clk_get(NULL, "extal");
  257. if (!clk || IS_ERR(clk))
  258. return PTR_ERR(clk);
  259. ret = clk_set_rate(clk, 33333333);
  260. clk_put(clk);
  261. return ret;
  262. }
  263. static void sh7785lcr_power_off(void)
  264. {
  265. unsigned char *p;
  266. p = ioremap(PLD_POFCR, PLD_POFCR + 1);
  267. if (!p) {
  268. printk(KERN_ERR "%s: ioremap error.\n", __func__);
  269. return;
  270. }
  271. *p = 0x01;
  272. iounmap(p);
  273. set_bl_bit();
  274. while (1)
  275. cpu_relax();
  276. }
  277. /* Initialize the board */
  278. static void __init sh7785lcr_setup(char **cmdline_p)
  279. {
  280. void __iomem *sm501_reg;
  281. printk(KERN_INFO "Renesas Technology Corp. R0P7785LC0011RL support.\n");
  282. pm_power_off = sh7785lcr_power_off;
  283. /* sm501 DRAM configuration */
  284. sm501_reg = (void __iomem *)0xb3e00000 + SM501_DRAM_CONTROL;
  285. writel(0x000307c2, sm501_reg);
  286. }
  287. /*
  288. * The Machine Vector
  289. */
  290. static struct sh_machine_vector mv_sh7785lcr __initmv = {
  291. .mv_name = "SH7785LCR",
  292. .mv_setup = sh7785lcr_setup,
  293. .mv_clk_init = sh7785lcr_clk_init,
  294. .mv_init_irq = init_sh7785lcr_IRQ,
  295. };