ep0.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
  54. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  55. struct dwc3_ep *dep, struct dwc3_request *req);
  56. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  57. {
  58. switch (state) {
  59. case EP0_UNCONNECTED:
  60. return "Unconnected";
  61. case EP0_SETUP_PHASE:
  62. return "Setup Phase";
  63. case EP0_DATA_PHASE:
  64. return "Data Phase";
  65. case EP0_STATUS_PHASE:
  66. return "Status Phase";
  67. default:
  68. return "UNKNOWN";
  69. }
  70. }
  71. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  72. u32 len, u32 type)
  73. {
  74. struct dwc3_gadget_ep_cmd_params params;
  75. struct dwc3_trb *trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb = dwc->ep0_trb;
  84. trb->bpl = lower_32_bits(buf_dma);
  85. trb->bph = upper_32_bits(buf_dma);
  86. trb->size = len;
  87. trb->ctrl = type;
  88. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  89. | DWC3_TRB_CTRL_LST
  90. | DWC3_TRB_CTRL_IOC
  91. | DWC3_TRB_CTRL_ISP_IMI);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. req->request.actual = 0;
  112. req->request.status = -EINPROGRESS;
  113. req->epnum = dep->number;
  114. list_add_tail(&req->list, &dep->request_list);
  115. /*
  116. * Gadget driver might not be quick enough to queue a request
  117. * before we get a Transfer Not Ready event on this endpoint.
  118. *
  119. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  120. * flag is set, it's telling us that as soon as Gadget queues the
  121. * required request, we should kick the transfer here because the
  122. * IRQ we were waiting for is long gone.
  123. */
  124. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  125. unsigned direction;
  126. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  127. if (dwc->ep0state != EP0_DATA_PHASE) {
  128. dev_WARN(dwc->dev, "Unexpected pending request\n");
  129. return 0;
  130. }
  131. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  132. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  133. DWC3_EP0_DIR_IN);
  134. return 0;
  135. }
  136. /*
  137. * In case gadget driver asked us to delay the STATUS phase,
  138. * handle it here.
  139. */
  140. if (dwc->delayed_status) {
  141. dwc->delayed_status = false;
  142. if (dwc->ep0state == EP0_STATUS_PHASE)
  143. __dwc3_ep0_do_control_status(dwc, dwc->eps[1]);
  144. else
  145. dev_dbg(dwc->dev, "too early for delayed status\n");
  146. return 0;
  147. }
  148. return 0;
  149. }
  150. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  151. gfp_t gfp_flags)
  152. {
  153. struct dwc3_request *req = to_dwc3_request(request);
  154. struct dwc3_ep *dep = to_dwc3_ep(ep);
  155. struct dwc3 *dwc = dep->dwc;
  156. unsigned long flags;
  157. int ret;
  158. spin_lock_irqsave(&dwc->lock, flags);
  159. if (!dep->endpoint.desc) {
  160. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  161. request, dep->name);
  162. ret = -ESHUTDOWN;
  163. goto out;
  164. }
  165. /* we share one TRB for ep0/1 */
  166. if (!list_empty(&dep->request_list)) {
  167. ret = -EBUSY;
  168. goto out;
  169. }
  170. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  171. request, dep->name, request->length,
  172. dwc3_ep0_state_string(dwc->ep0state));
  173. ret = __dwc3_gadget_ep0_queue(dep, req);
  174. out:
  175. spin_unlock_irqrestore(&dwc->lock, flags);
  176. return ret;
  177. }
  178. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  179. {
  180. struct dwc3_ep *dep = dwc->eps[0];
  181. /* stall is always issued on EP0 */
  182. __dwc3_gadget_ep_set_halt(dep, 1);
  183. dep->flags = DWC3_EP_ENABLED;
  184. dwc->delayed_status = false;
  185. if (!list_empty(&dep->request_list)) {
  186. struct dwc3_request *req;
  187. req = next_request(&dep->request_list);
  188. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  189. }
  190. dwc->ep0state = EP0_SETUP_PHASE;
  191. dwc3_ep0_out_start(dwc);
  192. }
  193. int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
  194. {
  195. struct dwc3_ep *dep = to_dwc3_ep(ep);
  196. struct dwc3 *dwc = dep->dwc;
  197. dwc3_ep0_stall_and_restart(dwc);
  198. return 0;
  199. }
  200. void dwc3_ep0_out_start(struct dwc3 *dwc)
  201. {
  202. int ret;
  203. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  204. DWC3_TRBCTL_CONTROL_SETUP);
  205. WARN_ON(ret < 0);
  206. }
  207. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  208. {
  209. struct dwc3_ep *dep;
  210. u32 windex = le16_to_cpu(wIndex_le);
  211. u32 epnum;
  212. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  213. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  214. epnum |= 1;
  215. dep = dwc->eps[epnum];
  216. if (dep->flags & DWC3_EP_ENABLED)
  217. return dep;
  218. return NULL;
  219. }
  220. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  221. {
  222. }
  223. /*
  224. * ch 9.4.5
  225. */
  226. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  227. struct usb_ctrlrequest *ctrl)
  228. {
  229. struct dwc3_ep *dep;
  230. u32 recip;
  231. u32 reg;
  232. u16 usb_status = 0;
  233. __le16 *response_pkt;
  234. recip = ctrl->bRequestType & USB_RECIP_MASK;
  235. switch (recip) {
  236. case USB_RECIP_DEVICE:
  237. /*
  238. * LTM will be set once we know how to set this in HW.
  239. */
  240. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  241. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  242. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  243. if (reg & DWC3_DCTL_INITU1ENA)
  244. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  245. if (reg & DWC3_DCTL_INITU2ENA)
  246. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  247. }
  248. break;
  249. case USB_RECIP_INTERFACE:
  250. /*
  251. * Function Remote Wake Capable D0
  252. * Function Remote Wakeup D1
  253. */
  254. break;
  255. case USB_RECIP_ENDPOINT:
  256. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  257. if (!dep)
  258. return -EINVAL;
  259. if (dep->flags & DWC3_EP_STALL)
  260. usb_status = 1 << USB_ENDPOINT_HALT;
  261. break;
  262. default:
  263. return -EINVAL;
  264. };
  265. response_pkt = (__le16 *) dwc->setup_buf;
  266. *response_pkt = cpu_to_le16(usb_status);
  267. dep = dwc->eps[0];
  268. dwc->ep0_usb_req.dep = dep;
  269. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  270. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  271. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  272. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  273. }
  274. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  275. struct usb_ctrlrequest *ctrl, int set)
  276. {
  277. struct dwc3_ep *dep;
  278. u32 recip;
  279. u32 wValue;
  280. u32 wIndex;
  281. u32 reg;
  282. int ret;
  283. wValue = le16_to_cpu(ctrl->wValue);
  284. wIndex = le16_to_cpu(ctrl->wIndex);
  285. recip = ctrl->bRequestType & USB_RECIP_MASK;
  286. switch (recip) {
  287. case USB_RECIP_DEVICE:
  288. switch (wValue) {
  289. case USB_DEVICE_REMOTE_WAKEUP:
  290. break;
  291. /*
  292. * 9.4.1 says only only for SS, in AddressState only for
  293. * default control pipe
  294. */
  295. case USB_DEVICE_U1_ENABLE:
  296. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  297. return -EINVAL;
  298. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  299. return -EINVAL;
  300. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  301. if (set)
  302. reg |= DWC3_DCTL_INITU1ENA;
  303. else
  304. reg &= ~DWC3_DCTL_INITU1ENA;
  305. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  306. break;
  307. case USB_DEVICE_U2_ENABLE:
  308. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  309. return -EINVAL;
  310. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  311. return -EINVAL;
  312. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  313. if (set)
  314. reg |= DWC3_DCTL_INITU2ENA;
  315. else
  316. reg &= ~DWC3_DCTL_INITU2ENA;
  317. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  318. break;
  319. case USB_DEVICE_LTM_ENABLE:
  320. return -EINVAL;
  321. break;
  322. case USB_DEVICE_TEST_MODE:
  323. if ((wIndex & 0xff) != 0)
  324. return -EINVAL;
  325. if (!set)
  326. return -EINVAL;
  327. dwc->test_mode_nr = wIndex >> 8;
  328. dwc->test_mode = true;
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. break;
  334. case USB_RECIP_INTERFACE:
  335. switch (wValue) {
  336. case USB_INTRF_FUNC_SUSPEND:
  337. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  338. /* XXX enable Low power suspend */
  339. ;
  340. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  341. /* XXX enable remote wakeup */
  342. ;
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. break;
  348. case USB_RECIP_ENDPOINT:
  349. switch (wValue) {
  350. case USB_ENDPOINT_HALT:
  351. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  352. if (!dep)
  353. return -EINVAL;
  354. ret = __dwc3_gadget_ep_set_halt(dep, set);
  355. if (ret)
  356. return -EINVAL;
  357. break;
  358. default:
  359. return -EINVAL;
  360. }
  361. break;
  362. default:
  363. return -EINVAL;
  364. };
  365. return 0;
  366. }
  367. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  368. {
  369. u32 addr;
  370. u32 reg;
  371. addr = le16_to_cpu(ctrl->wValue);
  372. if (addr > 127) {
  373. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  374. return -EINVAL;
  375. }
  376. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  377. dev_dbg(dwc->dev, "trying to set address when configured\n");
  378. return -EINVAL;
  379. }
  380. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  381. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  382. reg |= DWC3_DCFG_DEVADDR(addr);
  383. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  384. if (addr)
  385. dwc->dev_state = DWC3_ADDRESS_STATE;
  386. else
  387. dwc->dev_state = DWC3_DEFAULT_STATE;
  388. return 0;
  389. }
  390. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  391. {
  392. int ret;
  393. spin_unlock(&dwc->lock);
  394. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  395. spin_lock(&dwc->lock);
  396. return ret;
  397. }
  398. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  399. {
  400. u32 cfg;
  401. int ret;
  402. u32 reg;
  403. dwc->start_config_issued = false;
  404. cfg = le16_to_cpu(ctrl->wValue);
  405. switch (dwc->dev_state) {
  406. case DWC3_DEFAULT_STATE:
  407. return -EINVAL;
  408. break;
  409. case DWC3_ADDRESS_STATE:
  410. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  411. /* if the cfg matches and the cfg is non zero */
  412. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  413. dwc->dev_state = DWC3_CONFIGURED_STATE;
  414. /*
  415. * Enable transition to U1/U2 state when
  416. * nothing is pending from application.
  417. */
  418. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  419. reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
  420. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  421. dwc->resize_fifos = true;
  422. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  423. }
  424. break;
  425. case DWC3_CONFIGURED_STATE:
  426. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  427. if (!cfg)
  428. dwc->dev_state = DWC3_ADDRESS_STATE;
  429. break;
  430. default:
  431. ret = -EINVAL;
  432. }
  433. return ret;
  434. }
  435. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  436. {
  437. struct dwc3_ep *dep = to_dwc3_ep(ep);
  438. struct dwc3 *dwc = dep->dwc;
  439. u32 param = 0;
  440. u32 reg;
  441. struct timing {
  442. u8 u1sel;
  443. u8 u1pel;
  444. u16 u2sel;
  445. u16 u2pel;
  446. } __packed timing;
  447. int ret;
  448. memcpy(&timing, req->buf, sizeof(timing));
  449. dwc->u1sel = timing.u1sel;
  450. dwc->u1pel = timing.u1pel;
  451. dwc->u2sel = le16_to_cpu(timing.u2sel);
  452. dwc->u2pel = le16_to_cpu(timing.u2pel);
  453. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  454. if (reg & DWC3_DCTL_INITU2ENA)
  455. param = dwc->u2pel;
  456. if (reg & DWC3_DCTL_INITU1ENA)
  457. param = dwc->u1pel;
  458. /*
  459. * According to Synopsys Databook, if parameter is
  460. * greater than 125, a value of zero should be
  461. * programmed in the register.
  462. */
  463. if (param > 125)
  464. param = 0;
  465. /* now that we have the time, issue DGCMD Set Sel */
  466. ret = dwc3_send_gadget_generic_command(dwc,
  467. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  468. WARN_ON(ret < 0);
  469. }
  470. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  471. {
  472. struct dwc3_ep *dep;
  473. u16 wLength;
  474. u16 wValue;
  475. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  476. return -EINVAL;
  477. wValue = le16_to_cpu(ctrl->wValue);
  478. wLength = le16_to_cpu(ctrl->wLength);
  479. if (wLength != 6) {
  480. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  481. wLength);
  482. return -EINVAL;
  483. }
  484. /*
  485. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  486. * queue a usb_request for 6 bytes.
  487. *
  488. * Remember, though, this controller can't handle non-wMaxPacketSize
  489. * aligned transfers on the OUT direction, so we queue a request for
  490. * wMaxPacketSize instead.
  491. */
  492. dep = dwc->eps[0];
  493. dwc->ep0_usb_req.dep = dep;
  494. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  495. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  496. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  497. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  498. }
  499. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  500. {
  501. u16 wLength;
  502. u16 wValue;
  503. u16 wIndex;
  504. wValue = le16_to_cpu(ctrl->wValue);
  505. wLength = le16_to_cpu(ctrl->wLength);
  506. wIndex = le16_to_cpu(ctrl->wIndex);
  507. if (wIndex || wLength)
  508. return -EINVAL;
  509. /*
  510. * REVISIT It's unclear from Databook what to do with this
  511. * value. For now, just cache it.
  512. */
  513. dwc->isoch_delay = wValue;
  514. return 0;
  515. }
  516. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  517. {
  518. int ret;
  519. switch (ctrl->bRequest) {
  520. case USB_REQ_GET_STATUS:
  521. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  522. ret = dwc3_ep0_handle_status(dwc, ctrl);
  523. break;
  524. case USB_REQ_CLEAR_FEATURE:
  525. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  526. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  527. break;
  528. case USB_REQ_SET_FEATURE:
  529. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  530. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  531. break;
  532. case USB_REQ_SET_ADDRESS:
  533. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  534. ret = dwc3_ep0_set_address(dwc, ctrl);
  535. break;
  536. case USB_REQ_SET_CONFIGURATION:
  537. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  538. ret = dwc3_ep0_set_config(dwc, ctrl);
  539. break;
  540. case USB_REQ_SET_SEL:
  541. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  542. ret = dwc3_ep0_set_sel(dwc, ctrl);
  543. break;
  544. case USB_REQ_SET_ISOCH_DELAY:
  545. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  546. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  547. break;
  548. default:
  549. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  550. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  551. break;
  552. };
  553. return ret;
  554. }
  555. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  556. const struct dwc3_event_depevt *event)
  557. {
  558. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  559. int ret = -EINVAL;
  560. u32 len;
  561. if (!dwc->gadget_driver)
  562. goto out;
  563. len = le16_to_cpu(ctrl->wLength);
  564. if (!len) {
  565. dwc->three_stage_setup = false;
  566. dwc->ep0_expect_in = false;
  567. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  568. } else {
  569. dwc->three_stage_setup = true;
  570. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  571. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  572. }
  573. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  574. ret = dwc3_ep0_std_request(dwc, ctrl);
  575. else
  576. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  577. if (ret == USB_GADGET_DELAYED_STATUS)
  578. dwc->delayed_status = true;
  579. out:
  580. if (ret < 0)
  581. dwc3_ep0_stall_and_restart(dwc);
  582. }
  583. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  584. const struct dwc3_event_depevt *event)
  585. {
  586. struct dwc3_request *r = NULL;
  587. struct usb_request *ur;
  588. struct dwc3_trb *trb;
  589. struct dwc3_ep *ep0;
  590. u32 transferred;
  591. u32 length;
  592. u8 epnum;
  593. epnum = event->endpoint_number;
  594. ep0 = dwc->eps[0];
  595. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  596. r = next_request(&ep0->request_list);
  597. ur = &r->request;
  598. trb = dwc->ep0_trb;
  599. length = trb->size & DWC3_TRB_SIZE_MASK;
  600. if (dwc->ep0_bounced) {
  601. unsigned transfer_size = ur->length;
  602. unsigned maxp = ep0->endpoint.maxpacket;
  603. transfer_size += (maxp - (transfer_size % maxp));
  604. transferred = min_t(u32, ur->length,
  605. transfer_size - length);
  606. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  607. dwc->ep0_bounced = false;
  608. } else {
  609. transferred = ur->length - length;
  610. }
  611. ur->actual += transferred;
  612. if ((epnum & 1) && ur->actual < ur->length) {
  613. /* for some reason we did not get everything out */
  614. dwc3_ep0_stall_and_restart(dwc);
  615. } else {
  616. /*
  617. * handle the case where we have to send a zero packet. This
  618. * seems to be case when req.length > maxpacket. Could it be?
  619. */
  620. if (r)
  621. dwc3_gadget_giveback(ep0, r, 0);
  622. }
  623. }
  624. static void dwc3_ep0_complete_status(struct dwc3 *dwc,
  625. const struct dwc3_event_depevt *event)
  626. {
  627. struct dwc3_request *r;
  628. struct dwc3_ep *dep;
  629. dep = dwc->eps[0];
  630. if (!list_empty(&dep->request_list)) {
  631. r = next_request(&dep->request_list);
  632. dwc3_gadget_giveback(dep, r, 0);
  633. }
  634. if (dwc->test_mode) {
  635. int ret;
  636. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  637. if (ret < 0) {
  638. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  639. dwc->test_mode_nr);
  640. dwc3_ep0_stall_and_restart(dwc);
  641. return;
  642. }
  643. }
  644. dwc->ep0state = EP0_SETUP_PHASE;
  645. dwc3_ep0_out_start(dwc);
  646. }
  647. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  648. const struct dwc3_event_depevt *event)
  649. {
  650. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  651. dep->flags &= ~DWC3_EP_BUSY;
  652. dep->resource_index = 0;
  653. dwc->setup_packet_pending = false;
  654. switch (dwc->ep0state) {
  655. case EP0_SETUP_PHASE:
  656. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  657. dwc3_ep0_inspect_setup(dwc, event);
  658. break;
  659. case EP0_DATA_PHASE:
  660. dev_vdbg(dwc->dev, "Data Phase\n");
  661. dwc3_ep0_complete_data(dwc, event);
  662. break;
  663. case EP0_STATUS_PHASE:
  664. dev_vdbg(dwc->dev, "Status Phase\n");
  665. dwc3_ep0_complete_status(dwc, event);
  666. break;
  667. default:
  668. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  669. }
  670. }
  671. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  672. struct dwc3_ep *dep, struct dwc3_request *req)
  673. {
  674. int ret;
  675. req->direction = !!dep->number;
  676. if (req->request.length == 0) {
  677. ret = dwc3_ep0_start_trans(dwc, dep->number,
  678. dwc->ctrl_req_addr, 0,
  679. DWC3_TRBCTL_CONTROL_DATA);
  680. } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
  681. && (dep->number == 0)) {
  682. u32 transfer_size;
  683. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  684. dep->number);
  685. if (ret) {
  686. dev_dbg(dwc->dev, "failed to map request\n");
  687. return;
  688. }
  689. WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
  690. transfer_size = roundup(req->request.length,
  691. (u32) dep->endpoint.maxpacket);
  692. dwc->ep0_bounced = true;
  693. /*
  694. * REVISIT in case request length is bigger than
  695. * DWC3_EP0_BOUNCE_SIZE we will need two chained
  696. * TRBs to handle the transfer.
  697. */
  698. ret = dwc3_ep0_start_trans(dwc, dep->number,
  699. dwc->ep0_bounce_addr, transfer_size,
  700. DWC3_TRBCTL_CONTROL_DATA);
  701. } else {
  702. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  703. dep->number);
  704. if (ret) {
  705. dev_dbg(dwc->dev, "failed to map request\n");
  706. return;
  707. }
  708. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  709. req->request.length, DWC3_TRBCTL_CONTROL_DATA);
  710. }
  711. WARN_ON(ret < 0);
  712. }
  713. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  714. const struct dwc3_event_depevt *event)
  715. {
  716. struct dwc3_ep *dep;
  717. struct dwc3_request *req;
  718. dep = dwc->eps[0];
  719. if (list_empty(&dep->request_list)) {
  720. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  721. dep->flags |= DWC3_EP_PENDING_REQUEST;
  722. if (event->endpoint_number)
  723. dep->flags |= DWC3_EP0_DIR_IN;
  724. return;
  725. }
  726. req = next_request(&dep->request_list);
  727. dep = dwc->eps[event->endpoint_number];
  728. __dwc3_ep0_do_control_data(dwc, dep, req);
  729. }
  730. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  731. {
  732. struct dwc3 *dwc = dep->dwc;
  733. u32 type;
  734. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  735. : DWC3_TRBCTL_CONTROL_STATUS2;
  736. return dwc3_ep0_start_trans(dwc, dep->number,
  737. dwc->ctrl_req_addr, 0, type);
  738. }
  739. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
  740. {
  741. if (dwc->resize_fifos) {
  742. dev_dbg(dwc->dev, "starting to resize fifos\n");
  743. dwc3_gadget_resize_tx_fifos(dwc);
  744. dwc->resize_fifos = 0;
  745. }
  746. WARN_ON(dwc3_ep0_start_control_status(dep));
  747. }
  748. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  749. const struct dwc3_event_depevt *event)
  750. {
  751. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  752. __dwc3_ep0_do_control_status(dwc, dep);
  753. }
  754. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  755. const struct dwc3_event_depevt *event)
  756. {
  757. dwc->setup_packet_pending = true;
  758. switch (event->status) {
  759. case DEPEVT_STATUS_CONTROL_DATA:
  760. dev_vdbg(dwc->dev, "Control Data\n");
  761. dwc->ep0state = EP0_DATA_PHASE;
  762. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  763. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  764. dwc->ep0_next_event,
  765. DWC3_EP0_NRDY_DATA);
  766. dwc3_ep0_stall_and_restart(dwc);
  767. return;
  768. }
  769. /*
  770. * One of the possible error cases is when Host _does_
  771. * request for Data Phase, but it does so on the wrong
  772. * direction.
  773. *
  774. * Here, we already know ep0_next_event is DATA (see above),
  775. * so we only need to check for direction.
  776. */
  777. if (dwc->ep0_expect_in != event->endpoint_number) {
  778. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  779. dwc3_ep0_stall_and_restart(dwc);
  780. return;
  781. }
  782. dwc3_ep0_do_control_data(dwc, event);
  783. break;
  784. case DEPEVT_STATUS_CONTROL_STATUS:
  785. dev_vdbg(dwc->dev, "Control Status\n");
  786. dwc->ep0state = EP0_STATUS_PHASE;
  787. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  788. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  789. dwc->ep0_next_event,
  790. DWC3_EP0_NRDY_STATUS);
  791. dwc3_ep0_stall_and_restart(dwc);
  792. return;
  793. }
  794. if (dwc->delayed_status) {
  795. WARN_ON_ONCE(event->endpoint_number != 1);
  796. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  797. return;
  798. }
  799. dwc3_ep0_do_control_status(dwc, event);
  800. }
  801. }
  802. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  803. const struct dwc3_event_depevt *event)
  804. {
  805. u8 epnum = event->endpoint_number;
  806. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  807. dwc3_ep_event_string(event->endpoint_event),
  808. epnum >> 1, (epnum & 1) ? "in" : "out",
  809. dwc3_ep0_state_string(dwc->ep0state));
  810. switch (event->endpoint_event) {
  811. case DWC3_DEPEVT_XFERCOMPLETE:
  812. dwc3_ep0_xfer_complete(dwc, event);
  813. break;
  814. case DWC3_DEPEVT_XFERNOTREADY:
  815. dwc3_ep0_xfernotready(dwc, event);
  816. break;
  817. case DWC3_DEPEVT_XFERINPROGRESS:
  818. case DWC3_DEPEVT_RXTXFIFOEVT:
  819. case DWC3_DEPEVT_STREAMEVT:
  820. case DWC3_DEPEVT_EPCMDCMPLT:
  821. break;
  822. }
  823. }