r300.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  39. *
  40. * GPU Errata:
  41. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  42. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  43. * However, scheduling such write to the ring seems harmless, i suspect
  44. * the CP read collide with the flush somehow, or maybe the MC, hard to
  45. * tell. (Jerome Glisse)
  46. */
  47. /*
  48. * rv370,rv380 PCIE GART
  49. */
  50. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  51. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  52. {
  53. uint32_t tmp;
  54. int i;
  55. /* Workaround HW bug do flush 2 times */
  56. for (i = 0; i < 2; i++) {
  57. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  58. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  59. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  61. }
  62. mb();
  63. }
  64. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  65. {
  66. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  67. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  68. return -EINVAL;
  69. }
  70. addr = (lower_32_bits(addr) >> 8) |
  71. ((upper_32_bits(addr) & 0xff) << 24) |
  72. 0xc;
  73. /* on x86 we want this to be CPU endian, on powerpc
  74. * on powerpc without HW swappers, it'll get swapped on way
  75. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  76. writel(addr, ((void __iomem *)ptr) + (i * 4));
  77. return 0;
  78. }
  79. int rv370_pcie_gart_init(struct radeon_device *rdev)
  80. {
  81. int r;
  82. if (rdev->gart.table.vram.robj) {
  83. WARN(1, "RV370 PCIE GART already initialized.\n");
  84. return 0;
  85. }
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r)
  89. return r;
  90. r = rv370_debugfs_pcie_gart_info_init(rdev);
  91. if (r)
  92. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  93. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  94. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  95. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  96. return radeon_gart_table_vram_alloc(rdev);
  97. }
  98. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  99. {
  100. uint32_t table_addr;
  101. uint32_t tmp;
  102. int r;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. /* discard memory request outside of configured range */
  111. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  112. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  113. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  114. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - RADEON_GPU_PAGE_SIZE;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  118. table_addr = rdev->gart.table_addr;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  120. /* FIXME: setup default page */
  121. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  122. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  123. /* Clear error */
  124. WREG32_PCIE(0x18, 0);
  125. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  126. tmp |= RADEON_PCIE_TX_GART_EN;
  127. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  128. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  129. rv370_pcie_gart_tlb_flush(rdev);
  130. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  131. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  132. rdev->gart.ready = true;
  133. return 0;
  134. }
  135. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  136. {
  137. u32 tmp;
  138. int r;
  139. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  140. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  141. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  142. if (rdev->gart.table.vram.robj) {
  143. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  144. if (likely(r == 0)) {
  145. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  146. radeon_bo_unpin(rdev->gart.table.vram.robj);
  147. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  148. }
  149. }
  150. }
  151. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  152. {
  153. rv370_pcie_gart_disable(rdev);
  154. radeon_gart_table_vram_free(rdev);
  155. radeon_gart_fini(rdev);
  156. }
  157. void r300_fence_ring_emit(struct radeon_device *rdev,
  158. struct radeon_fence *fence)
  159. {
  160. /* Who ever call radeon_fence_emit should call ring_lock and ask
  161. * for enough space (today caller are ib schedule and buffer move) */
  162. /* Write SC register so SC & US assert idle */
  163. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  164. radeon_ring_write(rdev, 0);
  165. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  166. radeon_ring_write(rdev, 0);
  167. /* Flush 3D cache */
  168. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  169. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  170. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  171. radeon_ring_write(rdev, R300_ZC_FLUSH);
  172. /* Wait until IDLE & CLEAN */
  173. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  174. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  175. RADEON_WAIT_2D_IDLECLEAN |
  176. RADEON_WAIT_DMA_GUI_IDLE));
  177. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  178. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  179. RADEON_HDP_READ_BUFFER_INVALIDATE);
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  182. /* Emit fence sequence & fire IRQ */
  183. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  184. radeon_ring_write(rdev, fence->seq);
  185. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  186. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  187. }
  188. int r300_copy_dma(struct radeon_device *rdev,
  189. uint64_t src_offset,
  190. uint64_t dst_offset,
  191. unsigned num_pages,
  192. struct radeon_fence *fence)
  193. {
  194. uint32_t size;
  195. uint32_t cur_size;
  196. int i, num_loops;
  197. int r = 0;
  198. /* radeon pitch is /64 */
  199. size = num_pages << PAGE_SHIFT;
  200. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  201. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  202. if (r) {
  203. DRM_ERROR("radeon: moving bo (%d).\n", r);
  204. return r;
  205. }
  206. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  207. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  208. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN);
  209. for (i = 0; i < num_loops; i++) {
  210. cur_size = size;
  211. if (cur_size > 0x1FFFFF) {
  212. cur_size = 0x1FFFFF;
  213. }
  214. size -= cur_size;
  215. radeon_ring_write(rdev, PACKET0(0x720, 2));
  216. radeon_ring_write(rdev, src_offset);
  217. radeon_ring_write(rdev, dst_offset);
  218. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  219. src_offset += cur_size;
  220. dst_offset += cur_size;
  221. }
  222. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  223. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  224. if (fence) {
  225. r = radeon_fence_emit(rdev, fence);
  226. }
  227. radeon_ring_unlock_commit(rdev);
  228. return r;
  229. }
  230. void r300_ring_start(struct radeon_device *rdev)
  231. {
  232. unsigned gb_tile_config;
  233. int r;
  234. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  235. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  236. switch(rdev->num_gb_pipes) {
  237. case 2:
  238. gb_tile_config |= R300_PIPE_COUNT_R300;
  239. break;
  240. case 3:
  241. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  242. break;
  243. case 4:
  244. gb_tile_config |= R300_PIPE_COUNT_R420;
  245. break;
  246. case 1:
  247. default:
  248. gb_tile_config |= R300_PIPE_COUNT_RV350;
  249. break;
  250. }
  251. r = radeon_ring_lock(rdev, 64);
  252. if (r) {
  253. return;
  254. }
  255. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  256. radeon_ring_write(rdev,
  257. RADEON_ISYNC_ANY2D_IDLE3D |
  258. RADEON_ISYNC_ANY3D_IDLE2D |
  259. RADEON_ISYNC_WAIT_IDLEGUI |
  260. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  261. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  262. radeon_ring_write(rdev, gb_tile_config);
  263. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  264. radeon_ring_write(rdev,
  265. RADEON_WAIT_2D_IDLECLEAN |
  266. RADEON_WAIT_3D_IDLECLEAN);
  267. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  268. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  269. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  270. radeon_ring_write(rdev, 0);
  271. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  272. radeon_ring_write(rdev, 0);
  273. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  274. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  275. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  276. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  277. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  278. radeon_ring_write(rdev,
  279. RADEON_WAIT_2D_IDLECLEAN |
  280. RADEON_WAIT_3D_IDLECLEAN);
  281. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  282. radeon_ring_write(rdev, 0);
  283. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  284. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  285. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  286. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  287. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  288. radeon_ring_write(rdev,
  289. ((6 << R300_MS_X0_SHIFT) |
  290. (6 << R300_MS_Y0_SHIFT) |
  291. (6 << R300_MS_X1_SHIFT) |
  292. (6 << R300_MS_Y1_SHIFT) |
  293. (6 << R300_MS_X2_SHIFT) |
  294. (6 << R300_MS_Y2_SHIFT) |
  295. (6 << R300_MSBD0_Y_SHIFT) |
  296. (6 << R300_MSBD0_X_SHIFT)));
  297. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  298. radeon_ring_write(rdev,
  299. ((6 << R300_MS_X3_SHIFT) |
  300. (6 << R300_MS_Y3_SHIFT) |
  301. (6 << R300_MS_X4_SHIFT) |
  302. (6 << R300_MS_Y4_SHIFT) |
  303. (6 << R300_MS_X5_SHIFT) |
  304. (6 << R300_MS_Y5_SHIFT) |
  305. (6 << R300_MSBD1_SHIFT)));
  306. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  307. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  308. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  309. radeon_ring_write(rdev,
  310. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  311. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  312. radeon_ring_write(rdev,
  313. R300_GEOMETRY_ROUND_NEAREST |
  314. R300_COLOR_ROUND_NEAREST);
  315. radeon_ring_unlock_commit(rdev);
  316. }
  317. void r300_errata(struct radeon_device *rdev)
  318. {
  319. rdev->pll_errata = 0;
  320. if (rdev->family == CHIP_R300 &&
  321. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  322. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  323. }
  324. }
  325. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  326. {
  327. unsigned i;
  328. uint32_t tmp;
  329. for (i = 0; i < rdev->usec_timeout; i++) {
  330. /* read MC_STATUS */
  331. tmp = RREG32(RADEON_MC_STATUS);
  332. if (tmp & R300_MC_IDLE) {
  333. return 0;
  334. }
  335. DRM_UDELAY(1);
  336. }
  337. return -1;
  338. }
  339. void r300_gpu_init(struct radeon_device *rdev)
  340. {
  341. uint32_t gb_tile_config, tmp;
  342. r100_hdp_reset(rdev);
  343. /* FIXME: rv380 one pipes ? */
  344. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  345. /* r300,r350 */
  346. rdev->num_gb_pipes = 2;
  347. } else {
  348. /* rv350,rv370,rv380 */
  349. rdev->num_gb_pipes = 1;
  350. }
  351. rdev->num_z_pipes = 1;
  352. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  353. switch (rdev->num_gb_pipes) {
  354. case 2:
  355. gb_tile_config |= R300_PIPE_COUNT_R300;
  356. break;
  357. case 3:
  358. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  359. break;
  360. case 4:
  361. gb_tile_config |= R300_PIPE_COUNT_R420;
  362. break;
  363. default:
  364. case 1:
  365. gb_tile_config |= R300_PIPE_COUNT_RV350;
  366. break;
  367. }
  368. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  369. if (r100_gui_wait_for_idle(rdev)) {
  370. printk(KERN_WARNING "Failed to wait GUI idle while "
  371. "programming pipes. Bad things might happen.\n");
  372. }
  373. tmp = RREG32(R300_DST_PIPE_CONFIG);
  374. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  375. WREG32(R300_RB2D_DSTCACHE_MODE,
  376. R300_DC_AUTOFLUSH_ENABLE |
  377. R300_DC_DC_DISABLE_IGNORE_PE);
  378. if (r100_gui_wait_for_idle(rdev)) {
  379. printk(KERN_WARNING "Failed to wait GUI idle while "
  380. "programming pipes. Bad things might happen.\n");
  381. }
  382. if (r300_mc_wait_for_idle(rdev)) {
  383. printk(KERN_WARNING "Failed to wait MC idle while "
  384. "programming pipes. Bad things might happen.\n");
  385. }
  386. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  387. rdev->num_gb_pipes, rdev->num_z_pipes);
  388. }
  389. int r300_ga_reset(struct radeon_device *rdev)
  390. {
  391. uint32_t tmp;
  392. bool reinit_cp;
  393. int i;
  394. reinit_cp = rdev->cp.ready;
  395. rdev->cp.ready = false;
  396. for (i = 0; i < rdev->usec_timeout; i++) {
  397. WREG32(RADEON_CP_CSQ_MODE, 0);
  398. WREG32(RADEON_CP_CSQ_CNTL, 0);
  399. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  400. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  401. udelay(200);
  402. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  403. /* Wait to prevent race in RBBM_STATUS */
  404. mdelay(1);
  405. tmp = RREG32(RADEON_RBBM_STATUS);
  406. if (tmp & ((1 << 20) | (1 << 26))) {
  407. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  408. /* GA still busy soft reset it */
  409. WREG32(0x429C, 0x200);
  410. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  411. WREG32(R300_RE_SCISSORS_TL, 0);
  412. WREG32(R300_RE_SCISSORS_BR, 0);
  413. WREG32(0x24AC, 0);
  414. }
  415. /* Wait to prevent race in RBBM_STATUS */
  416. mdelay(1);
  417. tmp = RREG32(RADEON_RBBM_STATUS);
  418. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  419. break;
  420. }
  421. }
  422. for (i = 0; i < rdev->usec_timeout; i++) {
  423. tmp = RREG32(RADEON_RBBM_STATUS);
  424. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  425. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  426. tmp);
  427. if (reinit_cp) {
  428. return r100_cp_init(rdev, rdev->cp.ring_size);
  429. }
  430. return 0;
  431. }
  432. DRM_UDELAY(1);
  433. }
  434. tmp = RREG32(RADEON_RBBM_STATUS);
  435. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  436. return -1;
  437. }
  438. int r300_gpu_reset(struct radeon_device *rdev)
  439. {
  440. uint32_t status;
  441. /* reset order likely matter */
  442. status = RREG32(RADEON_RBBM_STATUS);
  443. /* reset HDP */
  444. r100_hdp_reset(rdev);
  445. /* reset rb2d */
  446. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  447. r100_rb2d_reset(rdev);
  448. }
  449. /* reset GA */
  450. if (status & ((1 << 20) | (1 << 26))) {
  451. r300_ga_reset(rdev);
  452. }
  453. /* reset CP */
  454. status = RREG32(RADEON_RBBM_STATUS);
  455. if (status & (1 << 16)) {
  456. r100_cp_reset(rdev);
  457. }
  458. /* Check if GPU is idle */
  459. status = RREG32(RADEON_RBBM_STATUS);
  460. if (status & RADEON_RBBM_ACTIVE) {
  461. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  462. return -1;
  463. }
  464. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  465. return 0;
  466. }
  467. /*
  468. * r300,r350,rv350,rv380 VRAM info
  469. */
  470. void r300_vram_info(struct radeon_device *rdev)
  471. {
  472. uint32_t tmp;
  473. /* DDR for all card after R300 & IGP */
  474. rdev->mc.vram_is_ddr = true;
  475. tmp = RREG32(RADEON_MEM_CNTL);
  476. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  477. switch (tmp) {
  478. case 0: rdev->mc.vram_width = 64; break;
  479. case 1: rdev->mc.vram_width = 128; break;
  480. case 2: rdev->mc.vram_width = 256; break;
  481. default: rdev->mc.vram_width = 128; break;
  482. }
  483. r100_vram_init_sizes(rdev);
  484. }
  485. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  486. {
  487. uint32_t link_width_cntl, mask;
  488. if (rdev->flags & RADEON_IS_IGP)
  489. return;
  490. if (!(rdev->flags & RADEON_IS_PCIE))
  491. return;
  492. /* FIXME wait for idle */
  493. switch (lanes) {
  494. case 0:
  495. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  496. break;
  497. case 1:
  498. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  499. break;
  500. case 2:
  501. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  502. break;
  503. case 4:
  504. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  505. break;
  506. case 8:
  507. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  508. break;
  509. case 12:
  510. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  511. break;
  512. case 16:
  513. default:
  514. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  515. break;
  516. }
  517. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  518. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  519. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  520. return;
  521. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  522. RADEON_PCIE_LC_RECONFIG_NOW |
  523. RADEON_PCIE_LC_RECONFIG_LATER |
  524. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  525. link_width_cntl |= mask;
  526. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  527. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  528. RADEON_PCIE_LC_RECONFIG_NOW));
  529. /* wait for lane set to complete */
  530. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  531. while (link_width_cntl == 0xffffffff)
  532. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  533. }
  534. #if defined(CONFIG_DEBUG_FS)
  535. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  536. {
  537. struct drm_info_node *node = (struct drm_info_node *) m->private;
  538. struct drm_device *dev = node->minor->dev;
  539. struct radeon_device *rdev = dev->dev_private;
  540. uint32_t tmp;
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  542. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  544. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  546. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  548. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  550. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  551. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  552. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  553. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  554. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  555. return 0;
  556. }
  557. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  558. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  559. };
  560. #endif
  561. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  562. {
  563. #if defined(CONFIG_DEBUG_FS)
  564. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  565. #else
  566. return 0;
  567. #endif
  568. }
  569. static int r300_packet0_check(struct radeon_cs_parser *p,
  570. struct radeon_cs_packet *pkt,
  571. unsigned idx, unsigned reg)
  572. {
  573. struct radeon_cs_reloc *reloc;
  574. struct r100_cs_track *track;
  575. volatile uint32_t *ib;
  576. uint32_t tmp, tile_flags = 0;
  577. unsigned i;
  578. int r;
  579. u32 idx_value;
  580. ib = p->ib->ptr;
  581. track = (struct r100_cs_track *)p->track;
  582. idx_value = radeon_get_ib_value(p, idx);
  583. switch(reg) {
  584. case AVIVO_D1MODE_VLINE_START_END:
  585. case RADEON_CRTC_GUI_TRIG_VLINE:
  586. r = r100_cs_packet_parse_vline(p);
  587. if (r) {
  588. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  589. idx, reg);
  590. r100_cs_dump_packet(p, pkt);
  591. return r;
  592. }
  593. break;
  594. case RADEON_DST_PITCH_OFFSET:
  595. case RADEON_SRC_PITCH_OFFSET:
  596. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  597. if (r)
  598. return r;
  599. break;
  600. case R300_RB3D_COLOROFFSET0:
  601. case R300_RB3D_COLOROFFSET1:
  602. case R300_RB3D_COLOROFFSET2:
  603. case R300_RB3D_COLOROFFSET3:
  604. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  605. r = r100_cs_packet_next_reloc(p, &reloc);
  606. if (r) {
  607. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  608. idx, reg);
  609. r100_cs_dump_packet(p, pkt);
  610. return r;
  611. }
  612. track->cb[i].robj = reloc->robj;
  613. track->cb[i].offset = idx_value;
  614. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  615. break;
  616. case R300_ZB_DEPTHOFFSET:
  617. r = r100_cs_packet_next_reloc(p, &reloc);
  618. if (r) {
  619. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  620. idx, reg);
  621. r100_cs_dump_packet(p, pkt);
  622. return r;
  623. }
  624. track->zb.robj = reloc->robj;
  625. track->zb.offset = idx_value;
  626. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  627. break;
  628. case R300_TX_OFFSET_0:
  629. case R300_TX_OFFSET_0+4:
  630. case R300_TX_OFFSET_0+8:
  631. case R300_TX_OFFSET_0+12:
  632. case R300_TX_OFFSET_0+16:
  633. case R300_TX_OFFSET_0+20:
  634. case R300_TX_OFFSET_0+24:
  635. case R300_TX_OFFSET_0+28:
  636. case R300_TX_OFFSET_0+32:
  637. case R300_TX_OFFSET_0+36:
  638. case R300_TX_OFFSET_0+40:
  639. case R300_TX_OFFSET_0+44:
  640. case R300_TX_OFFSET_0+48:
  641. case R300_TX_OFFSET_0+52:
  642. case R300_TX_OFFSET_0+56:
  643. case R300_TX_OFFSET_0+60:
  644. i = (reg - R300_TX_OFFSET_0) >> 2;
  645. r = r100_cs_packet_next_reloc(p, &reloc);
  646. if (r) {
  647. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  648. idx, reg);
  649. r100_cs_dump_packet(p, pkt);
  650. return r;
  651. }
  652. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  653. tile_flags |= R300_TXO_MACRO_TILE;
  654. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  655. tile_flags |= R300_TXO_MICRO_TILE;
  656. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  657. tmp |= tile_flags;
  658. ib[idx] = tmp;
  659. track->textures[i].robj = reloc->robj;
  660. break;
  661. /* Tracked registers */
  662. case 0x2084:
  663. /* VAP_VF_CNTL */
  664. track->vap_vf_cntl = idx_value;
  665. break;
  666. case 0x20B4:
  667. /* VAP_VTX_SIZE */
  668. track->vtx_size = idx_value & 0x7F;
  669. break;
  670. case 0x2134:
  671. /* VAP_VF_MAX_VTX_INDX */
  672. track->max_indx = idx_value & 0x00FFFFFFUL;
  673. break;
  674. case 0x43E4:
  675. /* SC_SCISSOR1 */
  676. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  677. if (p->rdev->family < CHIP_RV515) {
  678. track->maxy -= 1440;
  679. }
  680. break;
  681. case 0x4E00:
  682. /* RB3D_CCTL */
  683. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  684. break;
  685. case 0x4E38:
  686. case 0x4E3C:
  687. case 0x4E40:
  688. case 0x4E44:
  689. /* RB3D_COLORPITCH0 */
  690. /* RB3D_COLORPITCH1 */
  691. /* RB3D_COLORPITCH2 */
  692. /* RB3D_COLORPITCH3 */
  693. r = r100_cs_packet_next_reloc(p, &reloc);
  694. if (r) {
  695. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  696. idx, reg);
  697. r100_cs_dump_packet(p, pkt);
  698. return r;
  699. }
  700. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  701. tile_flags |= R300_COLOR_TILE_ENABLE;
  702. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  703. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  704. tmp = idx_value & ~(0x7 << 16);
  705. tmp |= tile_flags;
  706. ib[idx] = tmp;
  707. i = (reg - 0x4E38) >> 2;
  708. track->cb[i].pitch = idx_value & 0x3FFE;
  709. switch (((idx_value >> 21) & 0xF)) {
  710. case 9:
  711. case 11:
  712. case 12:
  713. track->cb[i].cpp = 1;
  714. break;
  715. case 3:
  716. case 4:
  717. case 13:
  718. case 15:
  719. track->cb[i].cpp = 2;
  720. break;
  721. case 6:
  722. track->cb[i].cpp = 4;
  723. break;
  724. case 10:
  725. track->cb[i].cpp = 8;
  726. break;
  727. case 7:
  728. track->cb[i].cpp = 16;
  729. break;
  730. default:
  731. DRM_ERROR("Invalid color buffer format (%d) !\n",
  732. ((idx_value >> 21) & 0xF));
  733. return -EINVAL;
  734. }
  735. break;
  736. case 0x4F00:
  737. /* ZB_CNTL */
  738. if (idx_value & 2) {
  739. track->z_enabled = true;
  740. } else {
  741. track->z_enabled = false;
  742. }
  743. break;
  744. case 0x4F10:
  745. /* ZB_FORMAT */
  746. switch ((idx_value & 0xF)) {
  747. case 0:
  748. case 1:
  749. track->zb.cpp = 2;
  750. break;
  751. case 2:
  752. track->zb.cpp = 4;
  753. break;
  754. default:
  755. DRM_ERROR("Invalid z buffer format (%d) !\n",
  756. (idx_value & 0xF));
  757. return -EINVAL;
  758. }
  759. break;
  760. case 0x4F24:
  761. /* ZB_DEPTHPITCH */
  762. r = r100_cs_packet_next_reloc(p, &reloc);
  763. if (r) {
  764. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  765. idx, reg);
  766. r100_cs_dump_packet(p, pkt);
  767. return r;
  768. }
  769. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  770. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  771. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  772. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  773. tmp = idx_value & ~(0x7 << 16);
  774. tmp |= tile_flags;
  775. ib[idx] = tmp;
  776. track->zb.pitch = idx_value & 0x3FFC;
  777. break;
  778. case 0x4104:
  779. for (i = 0; i < 16; i++) {
  780. bool enabled;
  781. enabled = !!(idx_value & (1 << i));
  782. track->textures[i].enabled = enabled;
  783. }
  784. break;
  785. case 0x44C0:
  786. case 0x44C4:
  787. case 0x44C8:
  788. case 0x44CC:
  789. case 0x44D0:
  790. case 0x44D4:
  791. case 0x44D8:
  792. case 0x44DC:
  793. case 0x44E0:
  794. case 0x44E4:
  795. case 0x44E8:
  796. case 0x44EC:
  797. case 0x44F0:
  798. case 0x44F4:
  799. case 0x44F8:
  800. case 0x44FC:
  801. /* TX_FORMAT1_[0-15] */
  802. i = (reg - 0x44C0) >> 2;
  803. tmp = (idx_value >> 25) & 0x3;
  804. track->textures[i].tex_coord_type = tmp;
  805. switch ((idx_value & 0x1F)) {
  806. case R300_TX_FORMAT_X8:
  807. case R300_TX_FORMAT_Y4X4:
  808. case R300_TX_FORMAT_Z3Y3X2:
  809. track->textures[i].cpp = 1;
  810. break;
  811. case R300_TX_FORMAT_X16:
  812. case R300_TX_FORMAT_Y8X8:
  813. case R300_TX_FORMAT_Z5Y6X5:
  814. case R300_TX_FORMAT_Z6Y5X5:
  815. case R300_TX_FORMAT_W4Z4Y4X4:
  816. case R300_TX_FORMAT_W1Z5Y5X5:
  817. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  818. case R300_TX_FORMAT_B8G8_B8G8:
  819. case R300_TX_FORMAT_G8R8_G8B8:
  820. track->textures[i].cpp = 2;
  821. break;
  822. case R300_TX_FORMAT_Y16X16:
  823. case R300_TX_FORMAT_Z11Y11X10:
  824. case R300_TX_FORMAT_Z10Y11X11:
  825. case R300_TX_FORMAT_W8Z8Y8X8:
  826. case R300_TX_FORMAT_W2Z10Y10X10:
  827. case 0x17:
  828. case R300_TX_FORMAT_FL_I32:
  829. case 0x1e:
  830. track->textures[i].cpp = 4;
  831. break;
  832. case R300_TX_FORMAT_W16Z16Y16X16:
  833. case R300_TX_FORMAT_FL_R16G16B16A16:
  834. case R300_TX_FORMAT_FL_I32A32:
  835. track->textures[i].cpp = 8;
  836. break;
  837. case R300_TX_FORMAT_FL_R32G32B32A32:
  838. track->textures[i].cpp = 16;
  839. break;
  840. case R300_TX_FORMAT_DXT1:
  841. track->textures[i].cpp = 1;
  842. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  843. break;
  844. case R300_TX_FORMAT_ATI2N:
  845. if (p->rdev->family < CHIP_R420) {
  846. DRM_ERROR("Invalid texture format %u\n",
  847. (idx_value & 0x1F));
  848. return -EINVAL;
  849. }
  850. /* The same rules apply as for DXT3/5. */
  851. /* Pass through. */
  852. case R300_TX_FORMAT_DXT3:
  853. case R300_TX_FORMAT_DXT5:
  854. track->textures[i].cpp = 1;
  855. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  856. break;
  857. default:
  858. DRM_ERROR("Invalid texture format %u\n",
  859. (idx_value & 0x1F));
  860. return -EINVAL;
  861. break;
  862. }
  863. break;
  864. case 0x4400:
  865. case 0x4404:
  866. case 0x4408:
  867. case 0x440C:
  868. case 0x4410:
  869. case 0x4414:
  870. case 0x4418:
  871. case 0x441C:
  872. case 0x4420:
  873. case 0x4424:
  874. case 0x4428:
  875. case 0x442C:
  876. case 0x4430:
  877. case 0x4434:
  878. case 0x4438:
  879. case 0x443C:
  880. /* TX_FILTER0_[0-15] */
  881. i = (reg - 0x4400) >> 2;
  882. tmp = idx_value & 0x7;
  883. if (tmp == 2 || tmp == 4 || tmp == 6) {
  884. track->textures[i].roundup_w = false;
  885. }
  886. tmp = (idx_value >> 3) & 0x7;
  887. if (tmp == 2 || tmp == 4 || tmp == 6) {
  888. track->textures[i].roundup_h = false;
  889. }
  890. break;
  891. case 0x4500:
  892. case 0x4504:
  893. case 0x4508:
  894. case 0x450C:
  895. case 0x4510:
  896. case 0x4514:
  897. case 0x4518:
  898. case 0x451C:
  899. case 0x4520:
  900. case 0x4524:
  901. case 0x4528:
  902. case 0x452C:
  903. case 0x4530:
  904. case 0x4534:
  905. case 0x4538:
  906. case 0x453C:
  907. /* TX_FORMAT2_[0-15] */
  908. i = (reg - 0x4500) >> 2;
  909. tmp = idx_value & 0x3FFF;
  910. track->textures[i].pitch = tmp + 1;
  911. if (p->rdev->family >= CHIP_RV515) {
  912. tmp = ((idx_value >> 15) & 1) << 11;
  913. track->textures[i].width_11 = tmp;
  914. tmp = ((idx_value >> 16) & 1) << 11;
  915. track->textures[i].height_11 = tmp;
  916. /* ATI1N */
  917. if (idx_value & (1 << 14)) {
  918. /* The same rules apply as for DXT1. */
  919. track->textures[i].compress_format =
  920. R100_TRACK_COMP_DXT1;
  921. }
  922. } else if (idx_value & (1 << 14)) {
  923. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  924. return -EINVAL;
  925. }
  926. break;
  927. case 0x4480:
  928. case 0x4484:
  929. case 0x4488:
  930. case 0x448C:
  931. case 0x4490:
  932. case 0x4494:
  933. case 0x4498:
  934. case 0x449C:
  935. case 0x44A0:
  936. case 0x44A4:
  937. case 0x44A8:
  938. case 0x44AC:
  939. case 0x44B0:
  940. case 0x44B4:
  941. case 0x44B8:
  942. case 0x44BC:
  943. /* TX_FORMAT0_[0-15] */
  944. i = (reg - 0x4480) >> 2;
  945. tmp = idx_value & 0x7FF;
  946. track->textures[i].width = tmp + 1;
  947. tmp = (idx_value >> 11) & 0x7FF;
  948. track->textures[i].height = tmp + 1;
  949. tmp = (idx_value >> 26) & 0xF;
  950. track->textures[i].num_levels = tmp;
  951. tmp = idx_value & (1 << 31);
  952. track->textures[i].use_pitch = !!tmp;
  953. tmp = (idx_value >> 22) & 0xF;
  954. track->textures[i].txdepth = tmp;
  955. break;
  956. case R300_ZB_ZPASS_ADDR:
  957. r = r100_cs_packet_next_reloc(p, &reloc);
  958. if (r) {
  959. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  960. idx, reg);
  961. r100_cs_dump_packet(p, pkt);
  962. return r;
  963. }
  964. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  965. break;
  966. case 0x4e0c:
  967. /* RB3D_COLOR_CHANNEL_MASK */
  968. track->color_channel_mask = idx_value;
  969. break;
  970. case 0x4d1c:
  971. /* ZB_BW_CNTL */
  972. track->fastfill = !!(idx_value & (1 << 2));
  973. break;
  974. case 0x4e04:
  975. /* RB3D_BLENDCNTL */
  976. track->blend_read_enable = !!(idx_value & (1 << 2));
  977. break;
  978. case 0x4be8:
  979. /* valid register only on RV530 */
  980. if (p->rdev->family == CHIP_RV530)
  981. break;
  982. /* fallthrough do not move */
  983. default:
  984. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  985. reg, idx);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. static int r300_packet3_check(struct radeon_cs_parser *p,
  991. struct radeon_cs_packet *pkt)
  992. {
  993. struct radeon_cs_reloc *reloc;
  994. struct r100_cs_track *track;
  995. volatile uint32_t *ib;
  996. unsigned idx;
  997. int r;
  998. ib = p->ib->ptr;
  999. idx = pkt->idx + 1;
  1000. track = (struct r100_cs_track *)p->track;
  1001. switch(pkt->opcode) {
  1002. case PACKET3_3D_LOAD_VBPNTR:
  1003. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1004. if (r)
  1005. return r;
  1006. break;
  1007. case PACKET3_INDX_BUFFER:
  1008. r = r100_cs_packet_next_reloc(p, &reloc);
  1009. if (r) {
  1010. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1011. r100_cs_dump_packet(p, pkt);
  1012. return r;
  1013. }
  1014. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1015. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1016. if (r) {
  1017. return r;
  1018. }
  1019. break;
  1020. /* Draw packet */
  1021. case PACKET3_3D_DRAW_IMMD:
  1022. /* Number of dwords is vtx_size * (num_vertices - 1)
  1023. * PRIM_WALK must be equal to 3 vertex data in embedded
  1024. * in cmd stream */
  1025. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1026. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1027. return -EINVAL;
  1028. }
  1029. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1030. track->immd_dwords = pkt->count - 1;
  1031. r = r100_cs_track_check(p->rdev, track);
  1032. if (r) {
  1033. return r;
  1034. }
  1035. break;
  1036. case PACKET3_3D_DRAW_IMMD_2:
  1037. /* Number of dwords is vtx_size * (num_vertices - 1)
  1038. * PRIM_WALK must be equal to 3 vertex data in embedded
  1039. * in cmd stream */
  1040. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1041. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1042. return -EINVAL;
  1043. }
  1044. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1045. track->immd_dwords = pkt->count;
  1046. r = r100_cs_track_check(p->rdev, track);
  1047. if (r) {
  1048. return r;
  1049. }
  1050. break;
  1051. case PACKET3_3D_DRAW_VBUF:
  1052. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1053. r = r100_cs_track_check(p->rdev, track);
  1054. if (r) {
  1055. return r;
  1056. }
  1057. break;
  1058. case PACKET3_3D_DRAW_VBUF_2:
  1059. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1060. r = r100_cs_track_check(p->rdev, track);
  1061. if (r) {
  1062. return r;
  1063. }
  1064. break;
  1065. case PACKET3_3D_DRAW_INDX:
  1066. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1067. r = r100_cs_track_check(p->rdev, track);
  1068. if (r) {
  1069. return r;
  1070. }
  1071. break;
  1072. case PACKET3_3D_DRAW_INDX_2:
  1073. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1074. r = r100_cs_track_check(p->rdev, track);
  1075. if (r) {
  1076. return r;
  1077. }
  1078. break;
  1079. case PACKET3_NOP:
  1080. break;
  1081. default:
  1082. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1083. return -EINVAL;
  1084. }
  1085. return 0;
  1086. }
  1087. int r300_cs_parse(struct radeon_cs_parser *p)
  1088. {
  1089. struct radeon_cs_packet pkt;
  1090. struct r100_cs_track *track;
  1091. int r;
  1092. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1093. r100_cs_track_clear(p->rdev, track);
  1094. p->track = track;
  1095. do {
  1096. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1097. if (r) {
  1098. return r;
  1099. }
  1100. p->idx += pkt.count + 2;
  1101. switch (pkt.type) {
  1102. case PACKET_TYPE0:
  1103. r = r100_cs_parse_packet0(p, &pkt,
  1104. p->rdev->config.r300.reg_safe_bm,
  1105. p->rdev->config.r300.reg_safe_bm_size,
  1106. &r300_packet0_check);
  1107. break;
  1108. case PACKET_TYPE2:
  1109. break;
  1110. case PACKET_TYPE3:
  1111. r = r300_packet3_check(p, &pkt);
  1112. break;
  1113. default:
  1114. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1115. return -EINVAL;
  1116. }
  1117. if (r) {
  1118. return r;
  1119. }
  1120. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1121. return 0;
  1122. }
  1123. void r300_set_reg_safe(struct radeon_device *rdev)
  1124. {
  1125. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1126. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1127. }
  1128. void r300_mc_program(struct radeon_device *rdev)
  1129. {
  1130. struct r100_mc_save save;
  1131. int r;
  1132. r = r100_debugfs_mc_info_init(rdev);
  1133. if (r) {
  1134. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1135. }
  1136. /* Stops all mc clients */
  1137. r100_mc_stop(rdev, &save);
  1138. if (rdev->flags & RADEON_IS_AGP) {
  1139. WREG32(R_00014C_MC_AGP_LOCATION,
  1140. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1141. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1142. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1143. WREG32(R_00015C_AGP_BASE_2,
  1144. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1145. } else {
  1146. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1147. WREG32(R_000170_AGP_BASE, 0);
  1148. WREG32(R_00015C_AGP_BASE_2, 0);
  1149. }
  1150. /* Wait for mc idle */
  1151. if (r300_mc_wait_for_idle(rdev))
  1152. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1153. /* Program MC, should be a 32bits limited address space */
  1154. WREG32(R_000148_MC_FB_LOCATION,
  1155. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1156. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1157. r100_mc_resume(rdev, &save);
  1158. }
  1159. void r300_clock_startup(struct radeon_device *rdev)
  1160. {
  1161. u32 tmp;
  1162. if (radeon_dynclks != -1 && radeon_dynclks)
  1163. radeon_legacy_set_clock_gating(rdev, 1);
  1164. /* We need to force on some of the block */
  1165. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1166. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1167. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1168. tmp |= S_00000D_FORCE_VAP(1);
  1169. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1170. }
  1171. static int r300_startup(struct radeon_device *rdev)
  1172. {
  1173. int r;
  1174. /* set common regs */
  1175. r100_set_common_regs(rdev);
  1176. /* program mc */
  1177. r300_mc_program(rdev);
  1178. /* Resume clock */
  1179. r300_clock_startup(rdev);
  1180. /* Initialize GPU configuration (# pipes, ...) */
  1181. r300_gpu_init(rdev);
  1182. /* Initialize GART (initialize after TTM so we can allocate
  1183. * memory through TTM but finalize after TTM) */
  1184. if (rdev->flags & RADEON_IS_PCIE) {
  1185. r = rv370_pcie_gart_enable(rdev);
  1186. if (r)
  1187. return r;
  1188. }
  1189. if (rdev->family == CHIP_R300 ||
  1190. rdev->family == CHIP_R350 ||
  1191. rdev->family == CHIP_RV350)
  1192. r100_enable_bm(rdev);
  1193. if (rdev->flags & RADEON_IS_PCI) {
  1194. r = r100_pci_gart_enable(rdev);
  1195. if (r)
  1196. return r;
  1197. }
  1198. /* Enable IRQ */
  1199. r100_irq_set(rdev);
  1200. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1201. /* 1M ring buffer */
  1202. r = r100_cp_init(rdev, 1024 * 1024);
  1203. if (r) {
  1204. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1205. return r;
  1206. }
  1207. r = r100_wb_init(rdev);
  1208. if (r)
  1209. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1210. r = r100_ib_init(rdev);
  1211. if (r) {
  1212. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1213. return r;
  1214. }
  1215. return 0;
  1216. }
  1217. int r300_resume(struct radeon_device *rdev)
  1218. {
  1219. /* Make sur GART are not working */
  1220. if (rdev->flags & RADEON_IS_PCIE)
  1221. rv370_pcie_gart_disable(rdev);
  1222. if (rdev->flags & RADEON_IS_PCI)
  1223. r100_pci_gart_disable(rdev);
  1224. /* Resume clock before doing reset */
  1225. r300_clock_startup(rdev);
  1226. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1227. if (radeon_gpu_reset(rdev)) {
  1228. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1229. RREG32(R_000E40_RBBM_STATUS),
  1230. RREG32(R_0007C0_CP_STAT));
  1231. }
  1232. /* post */
  1233. radeon_combios_asic_init(rdev->ddev);
  1234. /* Resume clock after posting */
  1235. r300_clock_startup(rdev);
  1236. /* Initialize surface registers */
  1237. radeon_surface_init(rdev);
  1238. return r300_startup(rdev);
  1239. }
  1240. int r300_suspend(struct radeon_device *rdev)
  1241. {
  1242. r100_cp_disable(rdev);
  1243. r100_wb_disable(rdev);
  1244. r100_irq_disable(rdev);
  1245. if (rdev->flags & RADEON_IS_PCIE)
  1246. rv370_pcie_gart_disable(rdev);
  1247. if (rdev->flags & RADEON_IS_PCI)
  1248. r100_pci_gart_disable(rdev);
  1249. return 0;
  1250. }
  1251. void r300_fini(struct radeon_device *rdev)
  1252. {
  1253. r100_cp_fini(rdev);
  1254. r100_wb_fini(rdev);
  1255. r100_ib_fini(rdev);
  1256. radeon_gem_fini(rdev);
  1257. if (rdev->flags & RADEON_IS_PCIE)
  1258. rv370_pcie_gart_fini(rdev);
  1259. if (rdev->flags & RADEON_IS_PCI)
  1260. r100_pci_gart_fini(rdev);
  1261. radeon_agp_fini(rdev);
  1262. radeon_irq_kms_fini(rdev);
  1263. radeon_fence_driver_fini(rdev);
  1264. radeon_bo_fini(rdev);
  1265. radeon_atombios_fini(rdev);
  1266. kfree(rdev->bios);
  1267. rdev->bios = NULL;
  1268. }
  1269. int r300_init(struct radeon_device *rdev)
  1270. {
  1271. int r;
  1272. /* Disable VGA */
  1273. r100_vga_render_disable(rdev);
  1274. /* Initialize scratch registers */
  1275. radeon_scratch_init(rdev);
  1276. /* Initialize surface registers */
  1277. radeon_surface_init(rdev);
  1278. /* TODO: disable VGA need to use VGA request */
  1279. /* BIOS*/
  1280. if (!radeon_get_bios(rdev)) {
  1281. if (ASIC_IS_AVIVO(rdev))
  1282. return -EINVAL;
  1283. }
  1284. if (rdev->is_atom_bios) {
  1285. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1286. return -EINVAL;
  1287. } else {
  1288. r = radeon_combios_init(rdev);
  1289. if (r)
  1290. return r;
  1291. }
  1292. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1293. if (radeon_gpu_reset(rdev)) {
  1294. dev_warn(rdev->dev,
  1295. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1296. RREG32(R_000E40_RBBM_STATUS),
  1297. RREG32(R_0007C0_CP_STAT));
  1298. }
  1299. /* check if cards are posted or not */
  1300. if (radeon_boot_test_post_card(rdev) == false)
  1301. return -EINVAL;
  1302. /* Set asic errata */
  1303. r300_errata(rdev);
  1304. /* Initialize clocks */
  1305. radeon_get_clock_info(rdev->ddev);
  1306. /* Initialize power management */
  1307. radeon_pm_init(rdev);
  1308. /* Get vram informations */
  1309. r300_vram_info(rdev);
  1310. /* Initialize memory controller (also test AGP) */
  1311. r = r420_mc_init(rdev);
  1312. if (r)
  1313. return r;
  1314. /* Fence driver */
  1315. r = radeon_fence_driver_init(rdev);
  1316. if (r)
  1317. return r;
  1318. r = radeon_irq_kms_init(rdev);
  1319. if (r)
  1320. return r;
  1321. /* Memory manager */
  1322. r = radeon_bo_init(rdev);
  1323. if (r)
  1324. return r;
  1325. if (rdev->flags & RADEON_IS_PCIE) {
  1326. r = rv370_pcie_gart_init(rdev);
  1327. if (r)
  1328. return r;
  1329. }
  1330. if (rdev->flags & RADEON_IS_PCI) {
  1331. r = r100_pci_gart_init(rdev);
  1332. if (r)
  1333. return r;
  1334. }
  1335. r300_set_reg_safe(rdev);
  1336. rdev->accel_working = true;
  1337. r = r300_startup(rdev);
  1338. if (r) {
  1339. /* Somethings want wront with the accel init stop accel */
  1340. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1341. r100_cp_fini(rdev);
  1342. r100_wb_fini(rdev);
  1343. r100_ib_fini(rdev);
  1344. radeon_irq_kms_fini(rdev);
  1345. if (rdev->flags & RADEON_IS_PCIE)
  1346. rv370_pcie_gart_fini(rdev);
  1347. if (rdev->flags & RADEON_IS_PCI)
  1348. r100_pci_gart_fini(rdev);
  1349. radeon_agp_fini(rdev);
  1350. rdev->accel_working = false;
  1351. }
  1352. return 0;
  1353. }