sky2.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.18"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. /* This driver supports yukon2 chipset only */
  127. static const char *yukon2_name[] = {
  128. "XL", /* 0xb3 */
  129. "EC Ultra", /* 0xb4 */
  130. "Extreme", /* 0xb5 */
  131. "EC", /* 0xb6 */
  132. "FE", /* 0xb7 */
  133. "FE+", /* 0xb8 */
  134. };
  135. static void sky2_set_multicast(struct net_device *dev);
  136. /* Access to external PHY */
  137. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_DATA, val);
  141. gma_write16(hw, port, GM_SMI_CTRL,
  142. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  143. for (i = 0; i < PHY_RETRIES; i++) {
  144. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(1);
  147. }
  148. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. }
  151. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  152. {
  153. int i;
  154. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  155. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  156. for (i = 0; i < PHY_RETRIES; i++) {
  157. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  158. *val = gma_read16(hw, port, GM_SMI_DATA);
  159. return 0;
  160. }
  161. udelay(1);
  162. }
  163. return -ETIMEDOUT;
  164. }
  165. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  166. {
  167. u16 v;
  168. if (__gm_phy_read(hw, port, reg, &v) != 0)
  169. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  170. return v;
  171. }
  172. static void sky2_power_on(struct sky2_hw *hw)
  173. {
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  188. u32 reg;
  189. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  190. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  191. /* set all bits to 0 except bits 15..12 and 8 */
  192. reg &= P_ASPM_CONTROL_MSK;
  193. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  194. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  195. /* set all bits to 0 except bits 28 & 27 */
  196. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  197. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  198. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  199. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  200. reg = sky2_read32(hw, B2_GP_IO);
  201. reg |= GLB_GPIO_STAT_RACE_DIS;
  202. sky2_write32(hw, B2_GP_IO, reg);
  203. sky2_read32(hw, B2_GP_IO);
  204. }
  205. }
  206. static void sky2_power_aux(struct sky2_hw *hw)
  207. {
  208. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  209. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  210. else
  211. /* enable bits are inverted */
  212. sky2_write8(hw, B2_Y2_CLK_GATE,
  213. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  214. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  215. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  216. /* switch power to VAUX */
  217. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  218. sky2_write8(hw, B0_POWER_CTRL,
  219. (PC_VAUX_ENA | PC_VCC_ENA |
  220. PC_VAUX_ON | PC_VCC_OFF));
  221. }
  222. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  223. {
  224. u16 reg;
  225. /* disable all GMAC IRQ's */
  226. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  227. /* disable PHY IRQs */
  228. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  230. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  232. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  233. reg = gma_read16(hw, port, GM_RX_CTRL);
  234. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  235. gma_write16(hw, port, GM_RX_CTRL, reg);
  236. }
  237. /* flow control to advertise bits */
  238. static const u16 copper_fc_adv[] = {
  239. [FC_NONE] = 0,
  240. [FC_TX] = PHY_M_AN_ASP,
  241. [FC_RX] = PHY_M_AN_PC,
  242. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  243. };
  244. /* flow control to advertise bits when using 1000BaseX */
  245. static const u16 fiber_fc_adv[] = {
  246. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  247. [FC_TX] = PHY_M_P_ASYM_MD_X,
  248. [FC_RX] = PHY_M_P_SYM_MD_X,
  249. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  250. };
  251. /* flow control to GMA disable bits */
  252. static const u16 gm_fc_disable[] = {
  253. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  254. [FC_TX] = GM_GPCR_FC_RX_DIS,
  255. [FC_RX] = GM_GPCR_FC_TX_DIS,
  256. [FC_BOTH] = 0,
  257. };
  258. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  259. {
  260. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  261. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  262. if (sky2->autoneg == AUTONEG_ENABLE &&
  263. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  264. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  265. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  266. PHY_M_EC_MAC_S_MSK);
  267. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  268. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  269. if (hw->chip_id == CHIP_ID_YUKON_EC)
  270. /* set downshift counter to 3x and enable downshift */
  271. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  272. else
  273. /* set master & slave downshift counter to 1x */
  274. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  275. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  276. }
  277. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  278. if (sky2_is_copper(hw)) {
  279. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  280. /* enable automatic crossover */
  281. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  282. } else {
  283. /* disable energy detect */
  284. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  287. /* downshift on PHY 88E1112 and 88E1149 is changed */
  288. if (sky2->autoneg == AUTONEG_ENABLE
  289. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  290. /* set downshift counter to 3x and enable downshift */
  291. ctrl &= ~PHY_M_PC_DSC_MSK;
  292. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  293. }
  294. }
  295. } else {
  296. /* workaround for deviation #4.88 (CRC errors) */
  297. /* disable Automatic Crossover */
  298. ctrl &= ~PHY_M_PC_MDIX_MSK;
  299. }
  300. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  301. /* special setup for PHY 88E1112 Fiber */
  302. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  303. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  304. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  305. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  306. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  307. ctrl &= ~PHY_M_MAC_MD_MSK;
  308. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  309. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  310. if (hw->pmd_type == 'P') {
  311. /* select page 1 to access Fiber registers */
  312. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  313. /* for SFP-module set SIGDET polarity to low */
  314. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  315. ctrl |= PHY_M_FIB_SIGD_POL;
  316. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  317. }
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  319. }
  320. ctrl = PHY_CT_RESET;
  321. ct1000 = 0;
  322. adv = PHY_AN_CSMA;
  323. reg = 0;
  324. if (sky2->autoneg == AUTONEG_ENABLE) {
  325. if (sky2_is_copper(hw)) {
  326. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  327. ct1000 |= PHY_M_1000C_AFD;
  328. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  329. ct1000 |= PHY_M_1000C_AHD;
  330. if (sky2->advertising & ADVERTISED_100baseT_Full)
  331. adv |= PHY_M_AN_100_FD;
  332. if (sky2->advertising & ADVERTISED_100baseT_Half)
  333. adv |= PHY_M_AN_100_HD;
  334. if (sky2->advertising & ADVERTISED_10baseT_Full)
  335. adv |= PHY_M_AN_10_FD;
  336. if (sky2->advertising & ADVERTISED_10baseT_Half)
  337. adv |= PHY_M_AN_10_HD;
  338. adv |= copper_fc_adv[sky2->flow_mode];
  339. } else { /* special defines for FIBER (88E1040S only) */
  340. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  341. adv |= PHY_M_AN_1000X_AFD;
  342. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  343. adv |= PHY_M_AN_1000X_AHD;
  344. adv |= fiber_fc_adv[sky2->flow_mode];
  345. }
  346. /* Restart Auto-negotiation */
  347. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  348. } else {
  349. /* forced speed/duplex settings */
  350. ct1000 = PHY_M_1000C_MSE;
  351. /* Disable auto update for duplex flow control and speed */
  352. reg |= GM_GPCR_AU_ALL_DIS;
  353. switch (sky2->speed) {
  354. case SPEED_1000:
  355. ctrl |= PHY_CT_SP1000;
  356. reg |= GM_GPCR_SPEED_1000;
  357. break;
  358. case SPEED_100:
  359. ctrl |= PHY_CT_SP100;
  360. reg |= GM_GPCR_SPEED_100;
  361. break;
  362. }
  363. if (sky2->duplex == DUPLEX_FULL) {
  364. reg |= GM_GPCR_DUP_FULL;
  365. ctrl |= PHY_CT_DUP_MD;
  366. } else if (sky2->speed < SPEED_1000)
  367. sky2->flow_mode = FC_NONE;
  368. reg |= gm_fc_disable[sky2->flow_mode];
  369. /* Forward pause packets to GMAC? */
  370. if (sky2->flow_mode & FC_RX)
  371. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  372. else
  373. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  374. }
  375. gma_write16(hw, port, GM_GP_CTRL, reg);
  376. if (hw->flags & SKY2_HW_GIGABIT)
  377. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  378. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  379. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  380. /* Setup Phy LED's */
  381. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  382. ledover = 0;
  383. switch (hw->chip_id) {
  384. case CHIP_ID_YUKON_FE:
  385. /* on 88E3082 these bits are at 11..9 (shifted left) */
  386. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  387. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  388. /* delete ACT LED control bits */
  389. ctrl &= ~PHY_M_FELP_LED1_MSK;
  390. /* change ACT LED control to blink mode */
  391. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  392. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  393. break;
  394. case CHIP_ID_YUKON_FE_P:
  395. /* Enable Link Partner Next Page */
  396. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  397. ctrl |= PHY_M_PC_ENA_LIP_NP;
  398. /* disable Energy Detect and enable scrambler */
  399. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  400. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  401. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  402. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  403. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  404. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  405. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  406. break;
  407. case CHIP_ID_YUKON_XL:
  408. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  409. /* select page 3 to access LED control register */
  410. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  411. /* set LED Function Control register */
  412. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  413. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  414. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  415. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  416. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  417. /* set Polarity Control register */
  418. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  419. (PHY_M_POLC_LS1_P_MIX(4) |
  420. PHY_M_POLC_IS0_P_MIX(4) |
  421. PHY_M_POLC_LOS_CTRL(2) |
  422. PHY_M_POLC_INIT_CTRL(2) |
  423. PHY_M_POLC_STA1_CTRL(2) |
  424. PHY_M_POLC_STA0_CTRL(2)));
  425. /* restore page register */
  426. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  427. break;
  428. case CHIP_ID_YUKON_EC_U:
  429. case CHIP_ID_YUKON_EX:
  430. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  431. /* select page 3 to access LED control register */
  432. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  433. /* set LED Function Control register */
  434. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  435. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  436. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  437. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  438. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  439. /* set Blink Rate in LED Timer Control Register */
  440. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  441. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  442. /* restore page register */
  443. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  444. break;
  445. default:
  446. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  447. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  448. /* turn off the Rx LED (LED_RX) */
  449. ledover &= ~PHY_M_LED_MO_RX;
  450. }
  451. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  452. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  453. /* apply fixes in PHY AFE */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  455. /* increase differential signal amplitude in 10BASE-T */
  456. gm_phy_write(hw, port, 0x18, 0xaa99);
  457. gm_phy_write(hw, port, 0x17, 0x2011);
  458. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  459. gm_phy_write(hw, port, 0x18, 0xa204);
  460. gm_phy_write(hw, port, 0x17, 0x2002);
  461. /* set page register to 0 */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  463. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  464. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  465. /* apply workaround for integrated resistors calibration */
  466. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  467. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  468. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  469. /* no effect on Yukon-XL */
  470. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  471. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  472. /* turn on 100 Mbps LED (LED_LINK100) */
  473. ledover |= PHY_M_LED_MO_100;
  474. }
  475. if (ledover)
  476. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  477. }
  478. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  479. if (sky2->autoneg == AUTONEG_ENABLE)
  480. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  481. else
  482. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  483. }
  484. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  485. {
  486. u32 reg1;
  487. static const u32 phy_power[]
  488. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  489. /* looks like this XL is back asswards .. */
  490. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  491. onoff = !onoff;
  492. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  493. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  494. if (onoff)
  495. /* Turn off phy power saving */
  496. reg1 &= ~phy_power[port];
  497. else
  498. reg1 |= phy_power[port];
  499. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  500. sky2_pci_read32(hw, PCI_DEV_REG1);
  501. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  502. udelay(100);
  503. }
  504. /* Force a renegotiation */
  505. static void sky2_phy_reinit(struct sky2_port *sky2)
  506. {
  507. spin_lock_bh(&sky2->phy_lock);
  508. sky2_phy_init(sky2->hw, sky2->port);
  509. spin_unlock_bh(&sky2->phy_lock);
  510. }
  511. /* Put device in state to listen for Wake On Lan */
  512. static void sky2_wol_init(struct sky2_port *sky2)
  513. {
  514. struct sky2_hw *hw = sky2->hw;
  515. unsigned port = sky2->port;
  516. enum flow_control save_mode;
  517. u16 ctrl;
  518. u32 reg1;
  519. /* Bring hardware out of reset */
  520. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  521. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  522. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  523. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  524. /* Force to 10/100
  525. * sky2_reset will re-enable on resume
  526. */
  527. save_mode = sky2->flow_mode;
  528. ctrl = sky2->advertising;
  529. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  530. sky2->flow_mode = FC_NONE;
  531. sky2_phy_power(hw, port, 1);
  532. sky2_phy_reinit(sky2);
  533. sky2->flow_mode = save_mode;
  534. sky2->advertising = ctrl;
  535. /* Set GMAC to no flow control and auto update for speed/duplex */
  536. gma_write16(hw, port, GM_GP_CTRL,
  537. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  538. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  539. /* Set WOL address */
  540. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  541. sky2->netdev->dev_addr, ETH_ALEN);
  542. /* Turn on appropriate WOL control bits */
  543. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  544. ctrl = 0;
  545. if (sky2->wol & WAKE_PHY)
  546. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  547. else
  548. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  549. if (sky2->wol & WAKE_MAGIC)
  550. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  551. else
  552. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  553. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  554. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  555. /* Turn on legacy PCI-Express PME mode */
  556. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  557. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  558. reg1 |= PCI_Y2_PME_LEGACY;
  559. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  560. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  561. /* block receiver */
  562. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  563. }
  564. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  565. {
  566. struct net_device *dev = hw->dev[port];
  567. if (dev->mtu <= ETH_DATA_LEN)
  568. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  569. TX_JUMBO_DIS | TX_STFW_ENA);
  570. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  571. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  572. TX_STFW_ENA | TX_JUMBO_ENA);
  573. else {
  574. /* set Tx GMAC FIFO Almost Empty Threshold */
  575. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  576. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  577. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  578. TX_JUMBO_ENA | TX_STFW_DIS);
  579. /* Can't do offload because of lack of store/forward */
  580. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  581. }
  582. }
  583. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  584. {
  585. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  586. u16 reg;
  587. u32 rx_reg;
  588. int i;
  589. const u8 *addr = hw->dev[port]->dev_addr;
  590. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  591. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  592. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  593. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  594. /* WA DEV_472 -- looks like crossed wires on port 2 */
  595. /* clear GMAC 1 Control reset */
  596. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  597. do {
  598. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  599. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  600. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  601. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  602. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  603. }
  604. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  605. /* Enable Transmit FIFO Underrun */
  606. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  607. spin_lock_bh(&sky2->phy_lock);
  608. sky2_phy_init(hw, port);
  609. spin_unlock_bh(&sky2->phy_lock);
  610. /* MIB clear */
  611. reg = gma_read16(hw, port, GM_PHY_ADDR);
  612. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  613. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  614. gma_read16(hw, port, i);
  615. gma_write16(hw, port, GM_PHY_ADDR, reg);
  616. /* transmit control */
  617. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  618. /* receive control reg: unicast + multicast + no FCS */
  619. gma_write16(hw, port, GM_RX_CTRL,
  620. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  621. /* transmit flow control */
  622. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  623. /* transmit parameter */
  624. gma_write16(hw, port, GM_TX_PARAM,
  625. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  626. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  627. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  628. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  629. /* serial mode register */
  630. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  631. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  632. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  633. reg |= GM_SMOD_JUMBO_ENA;
  634. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  635. /* virtual address for data */
  636. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  637. /* physical address: used for pause frames */
  638. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  639. /* ignore counter overflows */
  640. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  641. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  642. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  643. /* Configure Rx MAC FIFO */
  644. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  645. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  646. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  647. hw->chip_id == CHIP_ID_YUKON_FE_P)
  648. rx_reg |= GMF_RX_OVER_ON;
  649. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  650. /* Flush Rx MAC FIFO on any flow control or error */
  651. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  652. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  653. reg = RX_GMF_FL_THR_DEF + 1;
  654. /* Another magic mystery workaround from sk98lin */
  655. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  656. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  657. reg = 0x178;
  658. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  659. /* Configure Tx MAC FIFO */
  660. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  661. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  662. if (!(hw->flags & SKY2_HW_RAMBUFFER)) {
  663. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  664. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  665. sky2_set_tx_stfwd(hw, port);
  666. }
  667. }
  668. /* Assign Ram Buffer allocation to queue */
  669. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  670. {
  671. u32 end;
  672. /* convert from K bytes to qwords used for hw register */
  673. start *= 1024/8;
  674. space *= 1024/8;
  675. end = start + space - 1;
  676. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  677. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  678. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  679. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  680. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  681. if (q == Q_R1 || q == Q_R2) {
  682. u32 tp = space - space/4;
  683. /* On receive queue's set the thresholds
  684. * give receiver priority when > 3/4 full
  685. * send pause when down to 2K
  686. */
  687. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  688. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  689. tp = space - 2048/8;
  690. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  691. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  692. } else {
  693. /* Enable store & forward on Tx queue's because
  694. * Tx FIFO is only 1K on Yukon
  695. */
  696. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  697. }
  698. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  699. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  700. }
  701. /* Setup Bus Memory Interface */
  702. static void sky2_qset(struct sky2_hw *hw, u16 q)
  703. {
  704. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  705. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  706. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  707. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  708. }
  709. /* Setup prefetch unit registers. This is the interface between
  710. * hardware and driver list elements
  711. */
  712. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  713. u64 addr, u32 last)
  714. {
  715. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  716. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  717. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  718. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  719. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  720. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  721. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  722. }
  723. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  724. {
  725. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  726. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  727. le->ctrl = 0;
  728. return le;
  729. }
  730. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  731. struct sky2_tx_le *le)
  732. {
  733. return sky2->tx_ring + (le - sky2->tx_le);
  734. }
  735. /* Update chip's next pointer */
  736. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  737. {
  738. /* Make sure write' to descriptors are complete before we tell hardware */
  739. wmb();
  740. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  741. /* Synchronize I/O on since next processor may write to tail */
  742. mmiowb();
  743. }
  744. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  745. {
  746. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  747. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  748. le->ctrl = 0;
  749. return le;
  750. }
  751. /* Build description to hardware for one receive segment */
  752. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  753. dma_addr_t map, unsigned len)
  754. {
  755. struct sky2_rx_le *le;
  756. u32 hi = upper_32_bits(map);
  757. if (sky2->rx_addr64 != hi) {
  758. le = sky2_next_rx(sky2);
  759. le->addr = cpu_to_le32(hi);
  760. le->opcode = OP_ADDR64 | HW_OWNER;
  761. sky2->rx_addr64 = upper_32_bits(map + len);
  762. }
  763. le = sky2_next_rx(sky2);
  764. le->addr = cpu_to_le32((u32) map);
  765. le->length = cpu_to_le16(len);
  766. le->opcode = op | HW_OWNER;
  767. }
  768. /* Build description to hardware for one possibly fragmented skb */
  769. static void sky2_rx_submit(struct sky2_port *sky2,
  770. const struct rx_ring_info *re)
  771. {
  772. int i;
  773. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  774. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  775. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  776. }
  777. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  778. unsigned size)
  779. {
  780. struct sk_buff *skb = re->skb;
  781. int i;
  782. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  783. pci_unmap_len_set(re, data_size, size);
  784. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  785. re->frag_addr[i] = pci_map_page(pdev,
  786. skb_shinfo(skb)->frags[i].page,
  787. skb_shinfo(skb)->frags[i].page_offset,
  788. skb_shinfo(skb)->frags[i].size,
  789. PCI_DMA_FROMDEVICE);
  790. }
  791. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  792. {
  793. struct sk_buff *skb = re->skb;
  794. int i;
  795. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  796. PCI_DMA_FROMDEVICE);
  797. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  798. pci_unmap_page(pdev, re->frag_addr[i],
  799. skb_shinfo(skb)->frags[i].size,
  800. PCI_DMA_FROMDEVICE);
  801. }
  802. /* Tell chip where to start receive checksum.
  803. * Actually has two checksums, but set both same to avoid possible byte
  804. * order problems.
  805. */
  806. static void rx_set_checksum(struct sky2_port *sky2)
  807. {
  808. struct sky2_rx_le *le = sky2_next_rx(sky2);
  809. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  810. le->ctrl = 0;
  811. le->opcode = OP_TCPSTART | HW_OWNER;
  812. sky2_write32(sky2->hw,
  813. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  814. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  815. }
  816. /*
  817. * The RX Stop command will not work for Yukon-2 if the BMU does not
  818. * reach the end of packet and since we can't make sure that we have
  819. * incoming data, we must reset the BMU while it is not doing a DMA
  820. * transfer. Since it is possible that the RX path is still active,
  821. * the RX RAM buffer will be stopped first, so any possible incoming
  822. * data will not trigger a DMA. After the RAM buffer is stopped, the
  823. * BMU is polled until any DMA in progress is ended and only then it
  824. * will be reset.
  825. */
  826. static void sky2_rx_stop(struct sky2_port *sky2)
  827. {
  828. struct sky2_hw *hw = sky2->hw;
  829. unsigned rxq = rxqaddr[sky2->port];
  830. int i;
  831. /* disable the RAM Buffer receive queue */
  832. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  833. for (i = 0; i < 0xffff; i++)
  834. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  835. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  836. goto stopped;
  837. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  838. sky2->netdev->name);
  839. stopped:
  840. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  841. /* reset the Rx prefetch unit */
  842. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  843. mmiowb();
  844. }
  845. /* Clean out receive buffer area, assumes receiver hardware stopped */
  846. static void sky2_rx_clean(struct sky2_port *sky2)
  847. {
  848. unsigned i;
  849. memset(sky2->rx_le, 0, RX_LE_BYTES);
  850. for (i = 0; i < sky2->rx_pending; i++) {
  851. struct rx_ring_info *re = sky2->rx_ring + i;
  852. if (re->skb) {
  853. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  854. kfree_skb(re->skb);
  855. re->skb = NULL;
  856. }
  857. }
  858. }
  859. /* Basic MII support */
  860. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  861. {
  862. struct mii_ioctl_data *data = if_mii(ifr);
  863. struct sky2_port *sky2 = netdev_priv(dev);
  864. struct sky2_hw *hw = sky2->hw;
  865. int err = -EOPNOTSUPP;
  866. if (!netif_running(dev))
  867. return -ENODEV; /* Phy still in reset */
  868. switch (cmd) {
  869. case SIOCGMIIPHY:
  870. data->phy_id = PHY_ADDR_MARV;
  871. /* fallthru */
  872. case SIOCGMIIREG: {
  873. u16 val = 0;
  874. spin_lock_bh(&sky2->phy_lock);
  875. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  876. spin_unlock_bh(&sky2->phy_lock);
  877. data->val_out = val;
  878. break;
  879. }
  880. case SIOCSMIIREG:
  881. if (!capable(CAP_NET_ADMIN))
  882. return -EPERM;
  883. spin_lock_bh(&sky2->phy_lock);
  884. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  885. data->val_in);
  886. spin_unlock_bh(&sky2->phy_lock);
  887. break;
  888. }
  889. return err;
  890. }
  891. #ifdef SKY2_VLAN_TAG_USED
  892. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  893. {
  894. struct sky2_port *sky2 = netdev_priv(dev);
  895. struct sky2_hw *hw = sky2->hw;
  896. u16 port = sky2->port;
  897. netif_tx_lock_bh(dev);
  898. netif_poll_disable(sky2->hw->dev[0]);
  899. sky2->vlgrp = grp;
  900. if (grp) {
  901. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  902. RX_VLAN_STRIP_ON);
  903. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  904. TX_VLAN_TAG_ON);
  905. } else {
  906. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  907. RX_VLAN_STRIP_OFF);
  908. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  909. TX_VLAN_TAG_OFF);
  910. }
  911. netif_poll_enable(sky2->hw->dev[0]);
  912. netif_tx_unlock_bh(dev);
  913. }
  914. #endif
  915. /*
  916. * Allocate an skb for receiving. If the MTU is large enough
  917. * make the skb non-linear with a fragment list of pages.
  918. *
  919. * It appears the hardware has a bug in the FIFO logic that
  920. * cause it to hang if the FIFO gets overrun and the receive buffer
  921. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  922. * aligned except if slab debugging is enabled.
  923. */
  924. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  925. {
  926. struct sk_buff *skb;
  927. unsigned long p;
  928. int i;
  929. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  930. if (!skb)
  931. goto nomem;
  932. p = (unsigned long) skb->data;
  933. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  934. for (i = 0; i < sky2->rx_nfrags; i++) {
  935. struct page *page = alloc_page(GFP_ATOMIC);
  936. if (!page)
  937. goto free_partial;
  938. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  939. }
  940. return skb;
  941. free_partial:
  942. kfree_skb(skb);
  943. nomem:
  944. return NULL;
  945. }
  946. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  947. {
  948. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  949. }
  950. /*
  951. * Allocate and setup receiver buffer pool.
  952. * Normal case this ends up creating one list element for skb
  953. * in the receive ring. Worst case if using large MTU and each
  954. * allocation falls on a different 64 bit region, that results
  955. * in 6 list elements per ring entry.
  956. * One element is used for checksum enable/disable, and one
  957. * extra to avoid wrap.
  958. */
  959. static int sky2_rx_start(struct sky2_port *sky2)
  960. {
  961. struct sky2_hw *hw = sky2->hw;
  962. struct rx_ring_info *re;
  963. unsigned rxq = rxqaddr[sky2->port];
  964. unsigned i, size, space, thresh;
  965. sky2->rx_put = sky2->rx_next = 0;
  966. sky2_qset(hw, rxq);
  967. /* On PCI express lowering the watermark gives better performance */
  968. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  969. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  970. /* These chips have no ram buffer?
  971. * MAC Rx RAM Read is controlled by hardware */
  972. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  973. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  974. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  975. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  976. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  977. if (!(hw->flags & SKY2_HW_NEW_LE))
  978. rx_set_checksum(sky2);
  979. /* Space needed for frame data + headers rounded up */
  980. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  981. /* Stopping point for hardware truncation */
  982. thresh = (size - 8) / sizeof(u32);
  983. /* Account for overhead of skb - to avoid order > 0 allocation */
  984. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  985. + sizeof(struct skb_shared_info);
  986. sky2->rx_nfrags = space >> PAGE_SHIFT;
  987. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  988. if (sky2->rx_nfrags != 0) {
  989. /* Compute residue after pages */
  990. space = sky2->rx_nfrags << PAGE_SHIFT;
  991. if (space < size)
  992. size -= space;
  993. else
  994. size = 0;
  995. /* Optimize to handle small packets and headers */
  996. if (size < copybreak)
  997. size = copybreak;
  998. if (size < ETH_HLEN)
  999. size = ETH_HLEN;
  1000. }
  1001. sky2->rx_data_size = size;
  1002. /* Fill Rx ring */
  1003. for (i = 0; i < sky2->rx_pending; i++) {
  1004. re = sky2->rx_ring + i;
  1005. re->skb = sky2_rx_alloc(sky2);
  1006. if (!re->skb)
  1007. goto nomem;
  1008. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1009. sky2_rx_submit(sky2, re);
  1010. }
  1011. /*
  1012. * The receiver hangs if it receives frames larger than the
  1013. * packet buffer. As a workaround, truncate oversize frames, but
  1014. * the register is limited to 9 bits, so if you do frames > 2052
  1015. * you better get the MTU right!
  1016. */
  1017. if (thresh > 0x1ff)
  1018. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1019. else {
  1020. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1021. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1022. }
  1023. /* Tell chip about available buffers */
  1024. sky2_rx_update(sky2, rxq);
  1025. return 0;
  1026. nomem:
  1027. sky2_rx_clean(sky2);
  1028. return -ENOMEM;
  1029. }
  1030. /* Bring up network interface. */
  1031. static int sky2_up(struct net_device *dev)
  1032. {
  1033. struct sky2_port *sky2 = netdev_priv(dev);
  1034. struct sky2_hw *hw = sky2->hw;
  1035. unsigned port = sky2->port;
  1036. u32 imask;
  1037. int cap, err = -ENOMEM;
  1038. struct net_device *otherdev = hw->dev[sky2->port^1];
  1039. /*
  1040. * On dual port PCI-X card, there is an problem where status
  1041. * can be received out of order due to split transactions
  1042. */
  1043. if (otherdev && netif_running(otherdev) &&
  1044. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1045. struct sky2_port *osky2 = netdev_priv(otherdev);
  1046. u16 cmd;
  1047. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1048. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1049. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1050. sky2->rx_csum = 0;
  1051. osky2->rx_csum = 0;
  1052. }
  1053. if (netif_msg_ifup(sky2))
  1054. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1055. netif_carrier_off(dev);
  1056. /* must be power of 2 */
  1057. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1058. TX_RING_SIZE *
  1059. sizeof(struct sky2_tx_le),
  1060. &sky2->tx_le_map);
  1061. if (!sky2->tx_le)
  1062. goto err_out;
  1063. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1064. GFP_KERNEL);
  1065. if (!sky2->tx_ring)
  1066. goto err_out;
  1067. sky2->tx_prod = sky2->tx_cons = 0;
  1068. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1069. &sky2->rx_le_map);
  1070. if (!sky2->rx_le)
  1071. goto err_out;
  1072. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1073. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1074. GFP_KERNEL);
  1075. if (!sky2->rx_ring)
  1076. goto err_out;
  1077. sky2_phy_power(hw, port, 1);
  1078. sky2_mac_init(hw, port);
  1079. if (hw->flags & SKY2_HW_RAMBUFFER) {
  1080. /* Register is number of 4K blocks on internal RAM buffer. */
  1081. u32 ramsize = sky2_read8(hw, B2_E_0) * 4;
  1082. u32 rxspace;
  1083. printk(KERN_DEBUG PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1084. if (ramsize < 16)
  1085. rxspace = ramsize / 2;
  1086. else
  1087. rxspace = 8 + (2*(ramsize - 16))/3;
  1088. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1089. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1090. /* Make sure SyncQ is disabled */
  1091. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1092. RB_RST_SET);
  1093. }
  1094. sky2_qset(hw, txqaddr[port]);
  1095. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1096. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1097. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1098. /* Set almost empty threshold */
  1099. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1100. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1101. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1102. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1103. TX_RING_SIZE - 1);
  1104. err = sky2_rx_start(sky2);
  1105. if (err)
  1106. goto err_out;
  1107. /* Enable interrupts from phy/mac for port */
  1108. imask = sky2_read32(hw, B0_IMSK);
  1109. imask |= portirq_msk[port];
  1110. sky2_write32(hw, B0_IMSK, imask);
  1111. return 0;
  1112. err_out:
  1113. if (sky2->rx_le) {
  1114. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1115. sky2->rx_le, sky2->rx_le_map);
  1116. sky2->rx_le = NULL;
  1117. }
  1118. if (sky2->tx_le) {
  1119. pci_free_consistent(hw->pdev,
  1120. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1121. sky2->tx_le, sky2->tx_le_map);
  1122. sky2->tx_le = NULL;
  1123. }
  1124. kfree(sky2->tx_ring);
  1125. kfree(sky2->rx_ring);
  1126. sky2->tx_ring = NULL;
  1127. sky2->rx_ring = NULL;
  1128. return err;
  1129. }
  1130. /* Modular subtraction in ring */
  1131. static inline int tx_dist(unsigned tail, unsigned head)
  1132. {
  1133. return (head - tail) & (TX_RING_SIZE - 1);
  1134. }
  1135. /* Number of list elements available for next tx */
  1136. static inline int tx_avail(const struct sky2_port *sky2)
  1137. {
  1138. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1139. }
  1140. /* Estimate of number of transmit list elements required */
  1141. static unsigned tx_le_req(const struct sk_buff *skb)
  1142. {
  1143. unsigned count;
  1144. count = sizeof(dma_addr_t) / sizeof(u32);
  1145. count += skb_shinfo(skb)->nr_frags * count;
  1146. if (skb_is_gso(skb))
  1147. ++count;
  1148. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1149. ++count;
  1150. return count;
  1151. }
  1152. /*
  1153. * Put one packet in ring for transmit.
  1154. * A single packet can generate multiple list elements, and
  1155. * the number of ring elements will probably be less than the number
  1156. * of list elements used.
  1157. */
  1158. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1159. {
  1160. struct sky2_port *sky2 = netdev_priv(dev);
  1161. struct sky2_hw *hw = sky2->hw;
  1162. struct sky2_tx_le *le = NULL;
  1163. struct tx_ring_info *re;
  1164. unsigned i, len;
  1165. dma_addr_t mapping;
  1166. u32 addr64;
  1167. u16 mss;
  1168. u8 ctrl;
  1169. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1170. return NETDEV_TX_BUSY;
  1171. if (unlikely(netif_msg_tx_queued(sky2)))
  1172. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1173. dev->name, sky2->tx_prod, skb->len);
  1174. len = skb_headlen(skb);
  1175. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1176. addr64 = upper_32_bits(mapping);
  1177. /* Send high bits if changed or crosses boundary */
  1178. if (addr64 != sky2->tx_addr64 ||
  1179. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1180. le = get_tx_le(sky2);
  1181. le->addr = cpu_to_le32(addr64);
  1182. le->opcode = OP_ADDR64 | HW_OWNER;
  1183. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1184. }
  1185. /* Check for TCP Segmentation Offload */
  1186. mss = skb_shinfo(skb)->gso_size;
  1187. if (mss != 0) {
  1188. if (!(hw->flags & SKY2_HW_NEW_LE))
  1189. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1190. if (mss != sky2->tx_last_mss) {
  1191. le = get_tx_le(sky2);
  1192. le->addr = cpu_to_le32(mss);
  1193. if (hw->flags & SKY2_HW_NEW_LE)
  1194. le->opcode = OP_MSS | HW_OWNER;
  1195. else
  1196. le->opcode = OP_LRGLEN | HW_OWNER;
  1197. sky2->tx_last_mss = mss;
  1198. }
  1199. }
  1200. ctrl = 0;
  1201. #ifdef SKY2_VLAN_TAG_USED
  1202. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1203. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1204. if (!le) {
  1205. le = get_tx_le(sky2);
  1206. le->addr = 0;
  1207. le->opcode = OP_VLAN|HW_OWNER;
  1208. } else
  1209. le->opcode |= OP_VLAN;
  1210. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1211. ctrl |= INS_VLAN;
  1212. }
  1213. #endif
  1214. /* Handle TCP checksum offload */
  1215. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1216. /* On Yukon EX (some versions) encoding change. */
  1217. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1218. ctrl |= CALSUM; /* auto checksum */
  1219. else {
  1220. const unsigned offset = skb_transport_offset(skb);
  1221. u32 tcpsum;
  1222. tcpsum = offset << 16; /* sum start */
  1223. tcpsum |= offset + skb->csum_offset; /* sum write */
  1224. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1225. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1226. ctrl |= UDPTCP;
  1227. if (tcpsum != sky2->tx_tcpsum) {
  1228. sky2->tx_tcpsum = tcpsum;
  1229. le = get_tx_le(sky2);
  1230. le->addr = cpu_to_le32(tcpsum);
  1231. le->length = 0; /* initial checksum value */
  1232. le->ctrl = 1; /* one packet */
  1233. le->opcode = OP_TCPLISW | HW_OWNER;
  1234. }
  1235. }
  1236. }
  1237. le = get_tx_le(sky2);
  1238. le->addr = cpu_to_le32((u32) mapping);
  1239. le->length = cpu_to_le16(len);
  1240. le->ctrl = ctrl;
  1241. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1242. re = tx_le_re(sky2, le);
  1243. re->skb = skb;
  1244. pci_unmap_addr_set(re, mapaddr, mapping);
  1245. pci_unmap_len_set(re, maplen, len);
  1246. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1247. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1248. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1249. frag->size, PCI_DMA_TODEVICE);
  1250. addr64 = upper_32_bits(mapping);
  1251. if (addr64 != sky2->tx_addr64) {
  1252. le = get_tx_le(sky2);
  1253. le->addr = cpu_to_le32(addr64);
  1254. le->ctrl = 0;
  1255. le->opcode = OP_ADDR64 | HW_OWNER;
  1256. sky2->tx_addr64 = addr64;
  1257. }
  1258. le = get_tx_le(sky2);
  1259. le->addr = cpu_to_le32((u32) mapping);
  1260. le->length = cpu_to_le16(frag->size);
  1261. le->ctrl = ctrl;
  1262. le->opcode = OP_BUFFER | HW_OWNER;
  1263. re = tx_le_re(sky2, le);
  1264. re->skb = skb;
  1265. pci_unmap_addr_set(re, mapaddr, mapping);
  1266. pci_unmap_len_set(re, maplen, frag->size);
  1267. }
  1268. le->ctrl |= EOP;
  1269. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1270. netif_stop_queue(dev);
  1271. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1272. dev->trans_start = jiffies;
  1273. return NETDEV_TX_OK;
  1274. }
  1275. /*
  1276. * Free ring elements from starting at tx_cons until "done"
  1277. *
  1278. * NB: the hardware will tell us about partial completion of multi-part
  1279. * buffers so make sure not to free skb to early.
  1280. */
  1281. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1282. {
  1283. struct net_device *dev = sky2->netdev;
  1284. struct pci_dev *pdev = sky2->hw->pdev;
  1285. unsigned idx;
  1286. BUG_ON(done >= TX_RING_SIZE);
  1287. for (idx = sky2->tx_cons; idx != done;
  1288. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1289. struct sky2_tx_le *le = sky2->tx_le + idx;
  1290. struct tx_ring_info *re = sky2->tx_ring + idx;
  1291. switch(le->opcode & ~HW_OWNER) {
  1292. case OP_LARGESEND:
  1293. case OP_PACKET:
  1294. pci_unmap_single(pdev,
  1295. pci_unmap_addr(re, mapaddr),
  1296. pci_unmap_len(re, maplen),
  1297. PCI_DMA_TODEVICE);
  1298. break;
  1299. case OP_BUFFER:
  1300. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1301. pci_unmap_len(re, maplen),
  1302. PCI_DMA_TODEVICE);
  1303. break;
  1304. }
  1305. if (le->ctrl & EOP) {
  1306. if (unlikely(netif_msg_tx_done(sky2)))
  1307. printk(KERN_DEBUG "%s: tx done %u\n",
  1308. dev->name, idx);
  1309. sky2->net_stats.tx_packets++;
  1310. sky2->net_stats.tx_bytes += re->skb->len;
  1311. dev_kfree_skb_any(re->skb);
  1312. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1313. }
  1314. }
  1315. sky2->tx_cons = idx;
  1316. smp_mb();
  1317. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1318. netif_wake_queue(dev);
  1319. }
  1320. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1321. static void sky2_tx_clean(struct net_device *dev)
  1322. {
  1323. struct sky2_port *sky2 = netdev_priv(dev);
  1324. netif_tx_lock_bh(dev);
  1325. sky2_tx_complete(sky2, sky2->tx_prod);
  1326. netif_tx_unlock_bh(dev);
  1327. }
  1328. /* Network shutdown */
  1329. static int sky2_down(struct net_device *dev)
  1330. {
  1331. struct sky2_port *sky2 = netdev_priv(dev);
  1332. struct sky2_hw *hw = sky2->hw;
  1333. unsigned port = sky2->port;
  1334. u16 ctrl;
  1335. u32 imask;
  1336. /* Never really got started! */
  1337. if (!sky2->tx_le)
  1338. return 0;
  1339. if (netif_msg_ifdown(sky2))
  1340. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1341. /* Stop more packets from being queued */
  1342. netif_stop_queue(dev);
  1343. /* Disable port IRQ */
  1344. imask = sky2_read32(hw, B0_IMSK);
  1345. imask &= ~portirq_msk[port];
  1346. sky2_write32(hw, B0_IMSK, imask);
  1347. sky2_gmac_reset(hw, port);
  1348. /* Stop transmitter */
  1349. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1350. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1351. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1352. RB_RST_SET | RB_DIS_OP_MD);
  1353. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1354. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1355. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1356. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1357. /* Workaround shared GMAC reset */
  1358. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1359. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1360. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1361. /* Disable Force Sync bit and Enable Alloc bit */
  1362. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1363. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1364. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1365. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1366. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1367. /* Reset the PCI FIFO of the async Tx queue */
  1368. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1369. BMU_RST_SET | BMU_FIFO_RST);
  1370. /* Reset the Tx prefetch units */
  1371. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1372. PREF_UNIT_RST_SET);
  1373. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1374. sky2_rx_stop(sky2);
  1375. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1376. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1377. sky2_phy_power(hw, port, 0);
  1378. netif_carrier_off(dev);
  1379. /* turn off LED's */
  1380. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1381. synchronize_irq(hw->pdev->irq);
  1382. sky2_tx_clean(dev);
  1383. sky2_rx_clean(sky2);
  1384. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1385. sky2->rx_le, sky2->rx_le_map);
  1386. kfree(sky2->rx_ring);
  1387. pci_free_consistent(hw->pdev,
  1388. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1389. sky2->tx_le, sky2->tx_le_map);
  1390. kfree(sky2->tx_ring);
  1391. sky2->tx_le = NULL;
  1392. sky2->rx_le = NULL;
  1393. sky2->rx_ring = NULL;
  1394. sky2->tx_ring = NULL;
  1395. return 0;
  1396. }
  1397. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1398. {
  1399. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1400. return SPEED_1000;
  1401. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1402. if (aux & PHY_M_PS_SPEED_100)
  1403. return SPEED_100;
  1404. else
  1405. return SPEED_10;
  1406. }
  1407. switch (aux & PHY_M_PS_SPEED_MSK) {
  1408. case PHY_M_PS_SPEED_1000:
  1409. return SPEED_1000;
  1410. case PHY_M_PS_SPEED_100:
  1411. return SPEED_100;
  1412. default:
  1413. return SPEED_10;
  1414. }
  1415. }
  1416. static void sky2_link_up(struct sky2_port *sky2)
  1417. {
  1418. struct sky2_hw *hw = sky2->hw;
  1419. unsigned port = sky2->port;
  1420. u16 reg;
  1421. static const char *fc_name[] = {
  1422. [FC_NONE] = "none",
  1423. [FC_TX] = "tx",
  1424. [FC_RX] = "rx",
  1425. [FC_BOTH] = "both",
  1426. };
  1427. /* enable Rx/Tx */
  1428. reg = gma_read16(hw, port, GM_GP_CTRL);
  1429. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1430. gma_write16(hw, port, GM_GP_CTRL, reg);
  1431. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1432. netif_carrier_on(sky2->netdev);
  1433. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1434. /* Turn on link LED */
  1435. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1436. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1437. if (hw->flags & SKY2_HW_NEWER_PHY) {
  1438. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1439. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1440. switch(sky2->speed) {
  1441. case SPEED_10:
  1442. led |= PHY_M_LEDC_INIT_CTRL(7);
  1443. break;
  1444. case SPEED_100:
  1445. led |= PHY_M_LEDC_STA1_CTRL(7);
  1446. break;
  1447. case SPEED_1000:
  1448. led |= PHY_M_LEDC_STA0_CTRL(7);
  1449. break;
  1450. }
  1451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1452. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1454. }
  1455. if (netif_msg_link(sky2))
  1456. printk(KERN_INFO PFX
  1457. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1458. sky2->netdev->name, sky2->speed,
  1459. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1460. fc_name[sky2->flow_status]);
  1461. }
  1462. static void sky2_link_down(struct sky2_port *sky2)
  1463. {
  1464. struct sky2_hw *hw = sky2->hw;
  1465. unsigned port = sky2->port;
  1466. u16 reg;
  1467. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1468. reg = gma_read16(hw, port, GM_GP_CTRL);
  1469. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1470. gma_write16(hw, port, GM_GP_CTRL, reg);
  1471. netif_carrier_off(sky2->netdev);
  1472. /* Turn on link LED */
  1473. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1474. if (netif_msg_link(sky2))
  1475. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1476. sky2_phy_init(hw, port);
  1477. }
  1478. static enum flow_control sky2_flow(int rx, int tx)
  1479. {
  1480. if (rx)
  1481. return tx ? FC_BOTH : FC_RX;
  1482. else
  1483. return tx ? FC_TX : FC_NONE;
  1484. }
  1485. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1486. {
  1487. struct sky2_hw *hw = sky2->hw;
  1488. unsigned port = sky2->port;
  1489. u16 advert, lpa;
  1490. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1491. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1492. if (lpa & PHY_M_AN_RF) {
  1493. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1494. return -1;
  1495. }
  1496. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1497. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1498. sky2->netdev->name);
  1499. return -1;
  1500. }
  1501. sky2->speed = sky2_phy_speed(hw, aux);
  1502. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1503. /* Since the pause result bits seem to in different positions on
  1504. * different chips. look at registers.
  1505. */
  1506. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1507. /* Shift for bits in fiber PHY */
  1508. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1509. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1510. if (advert & ADVERTISE_1000XPAUSE)
  1511. advert |= ADVERTISE_PAUSE_CAP;
  1512. if (advert & ADVERTISE_1000XPSE_ASYM)
  1513. advert |= ADVERTISE_PAUSE_ASYM;
  1514. if (lpa & LPA_1000XPAUSE)
  1515. lpa |= LPA_PAUSE_CAP;
  1516. if (lpa & LPA_1000XPAUSE_ASYM)
  1517. lpa |= LPA_PAUSE_ASYM;
  1518. }
  1519. sky2->flow_status = FC_NONE;
  1520. if (advert & ADVERTISE_PAUSE_CAP) {
  1521. if (lpa & LPA_PAUSE_CAP)
  1522. sky2->flow_status = FC_BOTH;
  1523. else if (advert & ADVERTISE_PAUSE_ASYM)
  1524. sky2->flow_status = FC_RX;
  1525. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1526. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1527. sky2->flow_status = FC_TX;
  1528. }
  1529. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1530. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1531. sky2->flow_status = FC_NONE;
  1532. if (sky2->flow_status & FC_TX)
  1533. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1534. else
  1535. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1536. return 0;
  1537. }
  1538. /* Interrupt from PHY */
  1539. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1540. {
  1541. struct net_device *dev = hw->dev[port];
  1542. struct sky2_port *sky2 = netdev_priv(dev);
  1543. u16 istatus, phystat;
  1544. if (!netif_running(dev))
  1545. return;
  1546. spin_lock(&sky2->phy_lock);
  1547. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1548. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1549. if (netif_msg_intr(sky2))
  1550. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1551. sky2->netdev->name, istatus, phystat);
  1552. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1553. if (sky2_autoneg_done(sky2, phystat) == 0)
  1554. sky2_link_up(sky2);
  1555. goto out;
  1556. }
  1557. if (istatus & PHY_M_IS_LSP_CHANGE)
  1558. sky2->speed = sky2_phy_speed(hw, phystat);
  1559. if (istatus & PHY_M_IS_DUP_CHANGE)
  1560. sky2->duplex =
  1561. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1562. if (istatus & PHY_M_IS_LST_CHANGE) {
  1563. if (phystat & PHY_M_PS_LINK_UP)
  1564. sky2_link_up(sky2);
  1565. else
  1566. sky2_link_down(sky2);
  1567. }
  1568. out:
  1569. spin_unlock(&sky2->phy_lock);
  1570. }
  1571. /* Transmit timeout is only called if we are running, carrier is up
  1572. * and tx queue is full (stopped).
  1573. */
  1574. static void sky2_tx_timeout(struct net_device *dev)
  1575. {
  1576. struct sky2_port *sky2 = netdev_priv(dev);
  1577. struct sky2_hw *hw = sky2->hw;
  1578. if (netif_msg_timer(sky2))
  1579. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1580. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1581. dev->name, sky2->tx_cons, sky2->tx_prod,
  1582. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1583. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1584. /* can't restart safely under softirq */
  1585. schedule_work(&hw->restart_work);
  1586. }
  1587. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1588. {
  1589. struct sky2_port *sky2 = netdev_priv(dev);
  1590. struct sky2_hw *hw = sky2->hw;
  1591. unsigned port = sky2->port;
  1592. int err;
  1593. u16 ctl, mode;
  1594. u32 imask;
  1595. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1596. return -EINVAL;
  1597. if (new_mtu > ETH_DATA_LEN &&
  1598. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1599. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1600. return -EINVAL;
  1601. if (!netif_running(dev)) {
  1602. dev->mtu = new_mtu;
  1603. return 0;
  1604. }
  1605. imask = sky2_read32(hw, B0_IMSK);
  1606. sky2_write32(hw, B0_IMSK, 0);
  1607. dev->trans_start = jiffies; /* prevent tx timeout */
  1608. netif_stop_queue(dev);
  1609. netif_poll_disable(hw->dev[0]);
  1610. synchronize_irq(hw->pdev->irq);
  1611. if (!(hw->flags & SKY2_HW_RAMBUFFER))
  1612. sky2_set_tx_stfwd(hw, port);
  1613. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1614. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1615. sky2_rx_stop(sky2);
  1616. sky2_rx_clean(sky2);
  1617. dev->mtu = new_mtu;
  1618. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1619. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1620. if (dev->mtu > ETH_DATA_LEN)
  1621. mode |= GM_SMOD_JUMBO_ENA;
  1622. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1623. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1624. err = sky2_rx_start(sky2);
  1625. sky2_write32(hw, B0_IMSK, imask);
  1626. if (err)
  1627. dev_close(dev);
  1628. else {
  1629. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1630. netif_poll_enable(hw->dev[0]);
  1631. netif_wake_queue(dev);
  1632. }
  1633. return err;
  1634. }
  1635. /* For small just reuse existing skb for next receive */
  1636. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1637. const struct rx_ring_info *re,
  1638. unsigned length)
  1639. {
  1640. struct sk_buff *skb;
  1641. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1642. if (likely(skb)) {
  1643. skb_reserve(skb, 2);
  1644. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1645. length, PCI_DMA_FROMDEVICE);
  1646. skb_copy_from_linear_data(re->skb, skb->data, length);
  1647. skb->ip_summed = re->skb->ip_summed;
  1648. skb->csum = re->skb->csum;
  1649. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1650. length, PCI_DMA_FROMDEVICE);
  1651. re->skb->ip_summed = CHECKSUM_NONE;
  1652. skb_put(skb, length);
  1653. }
  1654. return skb;
  1655. }
  1656. /* Adjust length of skb with fragments to match received data */
  1657. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1658. unsigned int length)
  1659. {
  1660. int i, num_frags;
  1661. unsigned int size;
  1662. /* put header into skb */
  1663. size = min(length, hdr_space);
  1664. skb->tail += size;
  1665. skb->len += size;
  1666. length -= size;
  1667. num_frags = skb_shinfo(skb)->nr_frags;
  1668. for (i = 0; i < num_frags; i++) {
  1669. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1670. if (length == 0) {
  1671. /* don't need this page */
  1672. __free_page(frag->page);
  1673. --skb_shinfo(skb)->nr_frags;
  1674. } else {
  1675. size = min(length, (unsigned) PAGE_SIZE);
  1676. frag->size = size;
  1677. skb->data_len += size;
  1678. skb->truesize += size;
  1679. skb->len += size;
  1680. length -= size;
  1681. }
  1682. }
  1683. }
  1684. /* Normal packet - take skb from ring element and put in a new one */
  1685. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1686. struct rx_ring_info *re,
  1687. unsigned int length)
  1688. {
  1689. struct sk_buff *skb, *nskb;
  1690. unsigned hdr_space = sky2->rx_data_size;
  1691. /* Don't be tricky about reusing pages (yet) */
  1692. nskb = sky2_rx_alloc(sky2);
  1693. if (unlikely(!nskb))
  1694. return NULL;
  1695. skb = re->skb;
  1696. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1697. prefetch(skb->data);
  1698. re->skb = nskb;
  1699. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1700. if (skb_shinfo(skb)->nr_frags)
  1701. skb_put_frags(skb, hdr_space, length);
  1702. else
  1703. skb_put(skb, length);
  1704. return skb;
  1705. }
  1706. /*
  1707. * Receive one packet.
  1708. * For larger packets, get new buffer.
  1709. */
  1710. static struct sk_buff *sky2_receive(struct net_device *dev,
  1711. u16 length, u32 status)
  1712. {
  1713. struct sky2_port *sky2 = netdev_priv(dev);
  1714. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1715. struct sk_buff *skb = NULL;
  1716. u16 count = (status & GMR_FS_LEN) >> 16;
  1717. #ifdef SKY2_VLAN_TAG_USED
  1718. /* Account for vlan tag */
  1719. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1720. count -= VLAN_HLEN;
  1721. #endif
  1722. if (unlikely(netif_msg_rx_status(sky2)))
  1723. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1724. dev->name, sky2->rx_next, status, length);
  1725. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1726. prefetch(sky2->rx_ring + sky2->rx_next);
  1727. if (status & GMR_FS_ANY_ERR)
  1728. goto error;
  1729. if (!(status & GMR_FS_RX_OK))
  1730. goto resubmit;
  1731. /* if length reported by DMA does not match PHY, packet was truncated */
  1732. if (length != count)
  1733. goto len_mismatch;
  1734. if (length < copybreak)
  1735. skb = receive_copy(sky2, re, length);
  1736. else
  1737. skb = receive_new(sky2, re, length);
  1738. resubmit:
  1739. sky2_rx_submit(sky2, re);
  1740. return skb;
  1741. len_mismatch:
  1742. /* Truncation of overlength packets
  1743. causes PHY length to not match MAC length */
  1744. ++sky2->net_stats.rx_length_errors;
  1745. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1746. pr_info(PFX "%s: rx length mismatch: length %d status %#x\n",
  1747. dev->name, length, status);
  1748. goto resubmit;
  1749. error:
  1750. ++sky2->net_stats.rx_errors;
  1751. if (status & GMR_FS_RX_FF_OV) {
  1752. sky2->net_stats.rx_over_errors++;
  1753. goto resubmit;
  1754. }
  1755. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1756. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1757. dev->name, status, length);
  1758. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1759. sky2->net_stats.rx_length_errors++;
  1760. if (status & GMR_FS_FRAGMENT)
  1761. sky2->net_stats.rx_frame_errors++;
  1762. if (status & GMR_FS_CRC_ERR)
  1763. sky2->net_stats.rx_crc_errors++;
  1764. goto resubmit;
  1765. }
  1766. /* Transmit complete */
  1767. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1768. {
  1769. struct sky2_port *sky2 = netdev_priv(dev);
  1770. if (netif_running(dev)) {
  1771. netif_tx_lock(dev);
  1772. sky2_tx_complete(sky2, last);
  1773. netif_tx_unlock(dev);
  1774. }
  1775. }
  1776. /* Process status response ring */
  1777. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1778. {
  1779. int work_done = 0;
  1780. unsigned rx[2] = { 0, 0 };
  1781. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1782. rmb();
  1783. while (hw->st_idx != hwidx) {
  1784. struct sky2_port *sky2;
  1785. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1786. unsigned port = le->css & CSS_LINK_BIT;
  1787. struct net_device *dev;
  1788. struct sk_buff *skb;
  1789. u32 status;
  1790. u16 length;
  1791. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1792. dev = hw->dev[port];
  1793. sky2 = netdev_priv(dev);
  1794. length = le16_to_cpu(le->length);
  1795. status = le32_to_cpu(le->status);
  1796. switch (le->opcode & ~HW_OWNER) {
  1797. case OP_RXSTAT:
  1798. ++rx[port];
  1799. skb = sky2_receive(dev, length, status);
  1800. if (unlikely(!skb)) {
  1801. sky2->net_stats.rx_dropped++;
  1802. break;
  1803. }
  1804. /* This chip reports checksum status differently */
  1805. if (hw->flags & SKY2_HW_NEW_LE) {
  1806. if (sky2->rx_csum &&
  1807. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1808. (le->css & CSS_TCPUDPCSOK))
  1809. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1810. else
  1811. skb->ip_summed = CHECKSUM_NONE;
  1812. }
  1813. skb->protocol = eth_type_trans(skb, dev);
  1814. sky2->net_stats.rx_packets++;
  1815. sky2->net_stats.rx_bytes += skb->len;
  1816. dev->last_rx = jiffies;
  1817. #ifdef SKY2_VLAN_TAG_USED
  1818. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1819. vlan_hwaccel_receive_skb(skb,
  1820. sky2->vlgrp,
  1821. be16_to_cpu(sky2->rx_tag));
  1822. } else
  1823. #endif
  1824. netif_receive_skb(skb);
  1825. /* Stop after net poll weight */
  1826. if (++work_done >= to_do)
  1827. goto exit_loop;
  1828. break;
  1829. #ifdef SKY2_VLAN_TAG_USED
  1830. case OP_RXVLAN:
  1831. sky2->rx_tag = length;
  1832. break;
  1833. case OP_RXCHKSVLAN:
  1834. sky2->rx_tag = length;
  1835. /* fall through */
  1836. #endif
  1837. case OP_RXCHKS:
  1838. if (!sky2->rx_csum)
  1839. break;
  1840. /* If this happens then driver assuming wrong format */
  1841. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1842. if (net_ratelimit())
  1843. printk(KERN_NOTICE "%s: unexpected"
  1844. " checksum status\n",
  1845. dev->name);
  1846. break;
  1847. }
  1848. /* Both checksum counters are programmed to start at
  1849. * the same offset, so unless there is a problem they
  1850. * should match. This failure is an early indication that
  1851. * hardware receive checksumming won't work.
  1852. */
  1853. if (likely(status >> 16 == (status & 0xffff))) {
  1854. skb = sky2->rx_ring[sky2->rx_next].skb;
  1855. skb->ip_summed = CHECKSUM_COMPLETE;
  1856. skb->csum = status & 0xffff;
  1857. } else {
  1858. printk(KERN_NOTICE PFX "%s: hardware receive "
  1859. "checksum problem (status = %#x)\n",
  1860. dev->name, status);
  1861. sky2->rx_csum = 0;
  1862. sky2_write32(sky2->hw,
  1863. Q_ADDR(rxqaddr[port], Q_CSR),
  1864. BMU_DIS_RX_CHKSUM);
  1865. }
  1866. break;
  1867. case OP_TXINDEXLE:
  1868. /* TX index reports status for both ports */
  1869. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1870. sky2_tx_done(hw->dev[0], status & 0xfff);
  1871. if (hw->dev[1])
  1872. sky2_tx_done(hw->dev[1],
  1873. ((status >> 24) & 0xff)
  1874. | (u16)(length & 0xf) << 8);
  1875. break;
  1876. default:
  1877. if (net_ratelimit())
  1878. printk(KERN_WARNING PFX
  1879. "unknown status opcode 0x%x\n", le->opcode);
  1880. }
  1881. }
  1882. /* Fully processed status ring so clear irq */
  1883. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1884. exit_loop:
  1885. if (rx[0])
  1886. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1887. if (rx[1])
  1888. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1889. return work_done;
  1890. }
  1891. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1892. {
  1893. struct net_device *dev = hw->dev[port];
  1894. if (net_ratelimit())
  1895. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1896. dev->name, status);
  1897. if (status & Y2_IS_PAR_RD1) {
  1898. if (net_ratelimit())
  1899. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1900. dev->name);
  1901. /* Clear IRQ */
  1902. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1903. }
  1904. if (status & Y2_IS_PAR_WR1) {
  1905. if (net_ratelimit())
  1906. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1907. dev->name);
  1908. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1909. }
  1910. if (status & Y2_IS_PAR_MAC1) {
  1911. if (net_ratelimit())
  1912. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1913. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1914. }
  1915. if (status & Y2_IS_PAR_RX1) {
  1916. if (net_ratelimit())
  1917. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1918. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1919. }
  1920. if (status & Y2_IS_TCP_TXA1) {
  1921. if (net_ratelimit())
  1922. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1923. dev->name);
  1924. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1925. }
  1926. }
  1927. static void sky2_hw_intr(struct sky2_hw *hw)
  1928. {
  1929. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1930. if (status & Y2_IS_TIST_OV)
  1931. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1932. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1933. u16 pci_err;
  1934. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1935. if (net_ratelimit())
  1936. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1937. pci_err);
  1938. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1939. sky2_pci_write16(hw, PCI_STATUS,
  1940. pci_err | PCI_STATUS_ERROR_BITS);
  1941. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1942. }
  1943. if (status & Y2_IS_PCI_EXP) {
  1944. /* PCI-Express uncorrectable Error occurred */
  1945. u32 pex_err;
  1946. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1947. if (net_ratelimit())
  1948. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1949. pex_err);
  1950. /* clear the interrupt */
  1951. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1952. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1953. 0xffffffffUL);
  1954. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1955. if (pex_err & PEX_FATAL_ERRORS) {
  1956. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1957. hwmsk &= ~Y2_IS_PCI_EXP;
  1958. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1959. }
  1960. }
  1961. if (status & Y2_HWE_L1_MASK)
  1962. sky2_hw_error(hw, 0, status);
  1963. status >>= 8;
  1964. if (status & Y2_HWE_L1_MASK)
  1965. sky2_hw_error(hw, 1, status);
  1966. }
  1967. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1968. {
  1969. struct net_device *dev = hw->dev[port];
  1970. struct sky2_port *sky2 = netdev_priv(dev);
  1971. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1972. if (netif_msg_intr(sky2))
  1973. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1974. dev->name, status);
  1975. if (status & GM_IS_RX_CO_OV)
  1976. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1977. if (status & GM_IS_TX_CO_OV)
  1978. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1979. if (status & GM_IS_RX_FF_OR) {
  1980. ++sky2->net_stats.rx_fifo_errors;
  1981. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1982. }
  1983. if (status & GM_IS_TX_FF_UR) {
  1984. ++sky2->net_stats.tx_fifo_errors;
  1985. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1986. }
  1987. }
  1988. /* This should never happen it is a bug. */
  1989. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1990. u16 q, unsigned ring_size)
  1991. {
  1992. struct net_device *dev = hw->dev[port];
  1993. struct sky2_port *sky2 = netdev_priv(dev);
  1994. unsigned idx;
  1995. const u64 *le = (q == Q_R1 || q == Q_R2)
  1996. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1997. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1998. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1999. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2000. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2001. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2002. }
  2003. static int sky2_rx_hung(struct net_device *dev)
  2004. {
  2005. struct sky2_port *sky2 = netdev_priv(dev);
  2006. struct sky2_hw *hw = sky2->hw;
  2007. unsigned port = sky2->port;
  2008. unsigned rxq = rxqaddr[port];
  2009. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2010. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2011. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2012. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2013. /* If idle and MAC or PCI is stuck */
  2014. if (sky2->check.last == dev->last_rx &&
  2015. ((mac_rp == sky2->check.mac_rp &&
  2016. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2017. /* Check if the PCI RX hang */
  2018. (fifo_rp == sky2->check.fifo_rp &&
  2019. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2020. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2021. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2022. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2023. return 1;
  2024. } else {
  2025. sky2->check.last = dev->last_rx;
  2026. sky2->check.mac_rp = mac_rp;
  2027. sky2->check.mac_lev = mac_lev;
  2028. sky2->check.fifo_rp = fifo_rp;
  2029. sky2->check.fifo_lev = fifo_lev;
  2030. return 0;
  2031. }
  2032. }
  2033. static void sky2_watchdog(unsigned long arg)
  2034. {
  2035. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2036. struct net_device *dev;
  2037. /* Check for lost IRQ once a second */
  2038. if (sky2_read32(hw, B0_ISRC)) {
  2039. dev = hw->dev[0];
  2040. if (__netif_rx_schedule_prep(dev))
  2041. __netif_rx_schedule(dev);
  2042. } else {
  2043. int i, active = 0;
  2044. for (i = 0; i < hw->ports; i++) {
  2045. dev = hw->dev[i];
  2046. if (!netif_running(dev))
  2047. continue;
  2048. ++active;
  2049. /* For chips with Rx FIFO, check if stuck */
  2050. if ((hw->flags & SKY2_HW_RAMBUFFER) &&
  2051. sky2_rx_hung(dev)) {
  2052. pr_info(PFX "%s: receiver hang detected\n",
  2053. dev->name);
  2054. schedule_work(&hw->restart_work);
  2055. return;
  2056. }
  2057. }
  2058. if (active == 0)
  2059. return;
  2060. }
  2061. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2062. }
  2063. /* Hardware/software error handling */
  2064. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2065. {
  2066. if (net_ratelimit())
  2067. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2068. if (status & Y2_IS_HW_ERR)
  2069. sky2_hw_intr(hw);
  2070. if (status & Y2_IS_IRQ_MAC1)
  2071. sky2_mac_intr(hw, 0);
  2072. if (status & Y2_IS_IRQ_MAC2)
  2073. sky2_mac_intr(hw, 1);
  2074. if (status & Y2_IS_CHK_RX1)
  2075. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2076. if (status & Y2_IS_CHK_RX2)
  2077. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2078. if (status & Y2_IS_CHK_TXA1)
  2079. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2080. if (status & Y2_IS_CHK_TXA2)
  2081. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2082. }
  2083. static int sky2_poll(struct net_device *dev0, int *budget)
  2084. {
  2085. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2086. int work_done;
  2087. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2088. if (unlikely(status & Y2_IS_ERROR))
  2089. sky2_err_intr(hw, status);
  2090. if (status & Y2_IS_IRQ_PHY1)
  2091. sky2_phy_intr(hw, 0);
  2092. if (status & Y2_IS_IRQ_PHY2)
  2093. sky2_phy_intr(hw, 1);
  2094. work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
  2095. *budget -= work_done;
  2096. dev0->quota -= work_done;
  2097. /* More work? */
  2098. if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
  2099. return 1;
  2100. /* Bug/Errata workaround?
  2101. * Need to kick the TX irq moderation timer.
  2102. */
  2103. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2104. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2105. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2106. }
  2107. netif_rx_complete(dev0);
  2108. sky2_read32(hw, B0_Y2_SP_LISR);
  2109. return 0;
  2110. }
  2111. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2112. {
  2113. struct sky2_hw *hw = dev_id;
  2114. struct net_device *dev0 = hw->dev[0];
  2115. u32 status;
  2116. /* Reading this mask interrupts as side effect */
  2117. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2118. if (status == 0 || status == ~0)
  2119. return IRQ_NONE;
  2120. prefetch(&hw->st_le[hw->st_idx]);
  2121. if (likely(__netif_rx_schedule_prep(dev0)))
  2122. __netif_rx_schedule(dev0);
  2123. return IRQ_HANDLED;
  2124. }
  2125. #ifdef CONFIG_NET_POLL_CONTROLLER
  2126. static void sky2_netpoll(struct net_device *dev)
  2127. {
  2128. struct sky2_port *sky2 = netdev_priv(dev);
  2129. struct net_device *dev0 = sky2->hw->dev[0];
  2130. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2131. __netif_rx_schedule(dev0);
  2132. }
  2133. #endif
  2134. /* Chip internal frequency for clock calculations */
  2135. static u32 sky2_mhz(const struct sky2_hw *hw)
  2136. {
  2137. switch (hw->chip_id) {
  2138. case CHIP_ID_YUKON_EC:
  2139. case CHIP_ID_YUKON_EC_U:
  2140. case CHIP_ID_YUKON_EX:
  2141. return 125;
  2142. case CHIP_ID_YUKON_FE:
  2143. return 100;
  2144. case CHIP_ID_YUKON_FE_P:
  2145. return 50;
  2146. case CHIP_ID_YUKON_XL:
  2147. return 156;
  2148. default:
  2149. BUG();
  2150. }
  2151. }
  2152. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2153. {
  2154. return sky2_mhz(hw) * us;
  2155. }
  2156. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2157. {
  2158. return clk / sky2_mhz(hw);
  2159. }
  2160. static int __devinit sky2_init(struct sky2_hw *hw)
  2161. {
  2162. u8 t8;
  2163. /* Enable all clocks */
  2164. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2165. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2166. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2167. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2168. switch(hw->chip_id) {
  2169. case CHIP_ID_YUKON_XL:
  2170. hw->flags = SKY2_HW_GIGABIT
  2171. | SKY2_HW_NEWER_PHY
  2172. | SKY2_HW_RAMBUFFER;
  2173. break;
  2174. case CHIP_ID_YUKON_EC_U:
  2175. hw->flags = SKY2_HW_GIGABIT
  2176. | SKY2_HW_NEWER_PHY
  2177. | SKY2_HW_ADV_POWER_CTL;
  2178. break;
  2179. case CHIP_ID_YUKON_EX:
  2180. hw->flags = SKY2_HW_GIGABIT
  2181. | SKY2_HW_NEWER_PHY
  2182. | SKY2_HW_NEW_LE
  2183. | SKY2_HW_ADV_POWER_CTL;
  2184. /* New transmit checksum */
  2185. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2186. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2187. break;
  2188. case CHIP_ID_YUKON_EC:
  2189. /* This rev is really old, and requires untested workarounds */
  2190. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2191. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2192. return -EOPNOTSUPP;
  2193. }
  2194. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RAMBUFFER;
  2195. break;
  2196. case CHIP_ID_YUKON_FE:
  2197. hw->flags = SKY2_HW_RAMBUFFER;
  2198. break;
  2199. case CHIP_ID_YUKON_FE_P:
  2200. hw->flags = SKY2_HW_NEWER_PHY
  2201. | SKY2_HW_NEW_LE
  2202. | SKY2_HW_AUTO_TX_SUM
  2203. | SKY2_HW_ADV_POWER_CTL;
  2204. break;
  2205. default:
  2206. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2207. hw->chip_id);
  2208. return -EOPNOTSUPP;
  2209. }
  2210. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2211. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2212. hw->flags |= SKY2_HW_FIBRE_PHY;
  2213. hw->ports = 1;
  2214. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2215. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2216. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2217. ++hw->ports;
  2218. }
  2219. return 0;
  2220. }
  2221. static void sky2_reset(struct sky2_hw *hw)
  2222. {
  2223. u16 status;
  2224. int i;
  2225. /* disable ASF */
  2226. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2227. status = sky2_read16(hw, HCU_CCSR);
  2228. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2229. HCU_CCSR_UC_STATE_MSK);
  2230. sky2_write16(hw, HCU_CCSR, status);
  2231. } else
  2232. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2233. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2234. /* do a SW reset */
  2235. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2236. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2237. /* clear PCI errors, if any */
  2238. status = sky2_pci_read16(hw, PCI_STATUS);
  2239. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2240. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2241. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2242. /* clear any PEX errors */
  2243. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2244. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2245. sky2_power_on(hw);
  2246. for (i = 0; i < hw->ports; i++) {
  2247. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2248. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2249. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2250. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2251. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2252. | GMC_BYP_RETR_ON);
  2253. }
  2254. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2255. /* Clear I2C IRQ noise */
  2256. sky2_write32(hw, B2_I2C_IRQ, 1);
  2257. /* turn off hardware timer (unused) */
  2258. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2259. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2260. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2261. /* Turn off descriptor polling */
  2262. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2263. /* Turn off receive timestamp */
  2264. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2265. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2266. /* enable the Tx Arbiters */
  2267. for (i = 0; i < hw->ports; i++)
  2268. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2269. /* Initialize ram interface */
  2270. for (i = 0; i < hw->ports; i++) {
  2271. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2272. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2273. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2274. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2275. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2276. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2277. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2278. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2279. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2280. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2281. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2282. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2283. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2284. }
  2285. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2286. for (i = 0; i < hw->ports; i++)
  2287. sky2_gmac_reset(hw, i);
  2288. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2289. hw->st_idx = 0;
  2290. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2291. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2292. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2293. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2294. /* Set the list last index */
  2295. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2296. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2297. sky2_write8(hw, STAT_FIFO_WM, 16);
  2298. /* set Status-FIFO ISR watermark */
  2299. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2300. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2301. else
  2302. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2303. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2304. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2305. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2306. /* enable status unit */
  2307. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2308. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2309. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2310. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2311. }
  2312. static void sky2_restart(struct work_struct *work)
  2313. {
  2314. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2315. struct net_device *dev;
  2316. int i, err;
  2317. rtnl_lock();
  2318. sky2_write32(hw, B0_IMSK, 0);
  2319. sky2_read32(hw, B0_IMSK);
  2320. netif_poll_disable(hw->dev[0]);
  2321. for (i = 0; i < hw->ports; i++) {
  2322. dev = hw->dev[i];
  2323. if (netif_running(dev))
  2324. sky2_down(dev);
  2325. }
  2326. sky2_reset(hw);
  2327. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2328. netif_poll_enable(hw->dev[0]);
  2329. for (i = 0; i < hw->ports; i++) {
  2330. dev = hw->dev[i];
  2331. if (netif_running(dev)) {
  2332. err = sky2_up(dev);
  2333. if (err) {
  2334. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2335. dev->name, err);
  2336. dev_close(dev);
  2337. }
  2338. }
  2339. }
  2340. rtnl_unlock();
  2341. }
  2342. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2343. {
  2344. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2345. }
  2346. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2347. {
  2348. const struct sky2_port *sky2 = netdev_priv(dev);
  2349. wol->supported = sky2_wol_supported(sky2->hw);
  2350. wol->wolopts = sky2->wol;
  2351. }
  2352. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2353. {
  2354. struct sky2_port *sky2 = netdev_priv(dev);
  2355. struct sky2_hw *hw = sky2->hw;
  2356. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2357. return -EOPNOTSUPP;
  2358. sky2->wol = wol->wolopts;
  2359. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2360. hw->chip_id == CHIP_ID_YUKON_EX ||
  2361. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2362. sky2_write32(hw, B0_CTST, sky2->wol
  2363. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2364. if (!netif_running(dev))
  2365. sky2_wol_init(sky2);
  2366. return 0;
  2367. }
  2368. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2369. {
  2370. if (sky2_is_copper(hw)) {
  2371. u32 modes = SUPPORTED_10baseT_Half
  2372. | SUPPORTED_10baseT_Full
  2373. | SUPPORTED_100baseT_Half
  2374. | SUPPORTED_100baseT_Full
  2375. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2376. if (hw->flags & SKY2_HW_GIGABIT)
  2377. modes |= SUPPORTED_1000baseT_Half
  2378. | SUPPORTED_1000baseT_Full;
  2379. return modes;
  2380. } else
  2381. return SUPPORTED_1000baseT_Half
  2382. | SUPPORTED_1000baseT_Full
  2383. | SUPPORTED_Autoneg
  2384. | SUPPORTED_FIBRE;
  2385. }
  2386. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2387. {
  2388. struct sky2_port *sky2 = netdev_priv(dev);
  2389. struct sky2_hw *hw = sky2->hw;
  2390. ecmd->transceiver = XCVR_INTERNAL;
  2391. ecmd->supported = sky2_supported_modes(hw);
  2392. ecmd->phy_address = PHY_ADDR_MARV;
  2393. if (sky2_is_copper(hw)) {
  2394. ecmd->port = PORT_TP;
  2395. ecmd->speed = sky2->speed;
  2396. } else {
  2397. ecmd->speed = SPEED_1000;
  2398. ecmd->port = PORT_FIBRE;
  2399. }
  2400. ecmd->advertising = sky2->advertising;
  2401. ecmd->autoneg = sky2->autoneg;
  2402. ecmd->duplex = sky2->duplex;
  2403. return 0;
  2404. }
  2405. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2406. {
  2407. struct sky2_port *sky2 = netdev_priv(dev);
  2408. const struct sky2_hw *hw = sky2->hw;
  2409. u32 supported = sky2_supported_modes(hw);
  2410. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2411. ecmd->advertising = supported;
  2412. sky2->duplex = -1;
  2413. sky2->speed = -1;
  2414. } else {
  2415. u32 setting;
  2416. switch (ecmd->speed) {
  2417. case SPEED_1000:
  2418. if (ecmd->duplex == DUPLEX_FULL)
  2419. setting = SUPPORTED_1000baseT_Full;
  2420. else if (ecmd->duplex == DUPLEX_HALF)
  2421. setting = SUPPORTED_1000baseT_Half;
  2422. else
  2423. return -EINVAL;
  2424. break;
  2425. case SPEED_100:
  2426. if (ecmd->duplex == DUPLEX_FULL)
  2427. setting = SUPPORTED_100baseT_Full;
  2428. else if (ecmd->duplex == DUPLEX_HALF)
  2429. setting = SUPPORTED_100baseT_Half;
  2430. else
  2431. return -EINVAL;
  2432. break;
  2433. case SPEED_10:
  2434. if (ecmd->duplex == DUPLEX_FULL)
  2435. setting = SUPPORTED_10baseT_Full;
  2436. else if (ecmd->duplex == DUPLEX_HALF)
  2437. setting = SUPPORTED_10baseT_Half;
  2438. else
  2439. return -EINVAL;
  2440. break;
  2441. default:
  2442. return -EINVAL;
  2443. }
  2444. if ((setting & supported) == 0)
  2445. return -EINVAL;
  2446. sky2->speed = ecmd->speed;
  2447. sky2->duplex = ecmd->duplex;
  2448. }
  2449. sky2->autoneg = ecmd->autoneg;
  2450. sky2->advertising = ecmd->advertising;
  2451. if (netif_running(dev)) {
  2452. sky2_phy_reinit(sky2);
  2453. sky2_set_multicast(dev);
  2454. }
  2455. return 0;
  2456. }
  2457. static void sky2_get_drvinfo(struct net_device *dev,
  2458. struct ethtool_drvinfo *info)
  2459. {
  2460. struct sky2_port *sky2 = netdev_priv(dev);
  2461. strcpy(info->driver, DRV_NAME);
  2462. strcpy(info->version, DRV_VERSION);
  2463. strcpy(info->fw_version, "N/A");
  2464. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2465. }
  2466. static const struct sky2_stat {
  2467. char name[ETH_GSTRING_LEN];
  2468. u16 offset;
  2469. } sky2_stats[] = {
  2470. { "tx_bytes", GM_TXO_OK_HI },
  2471. { "rx_bytes", GM_RXO_OK_HI },
  2472. { "tx_broadcast", GM_TXF_BC_OK },
  2473. { "rx_broadcast", GM_RXF_BC_OK },
  2474. { "tx_multicast", GM_TXF_MC_OK },
  2475. { "rx_multicast", GM_RXF_MC_OK },
  2476. { "tx_unicast", GM_TXF_UC_OK },
  2477. { "rx_unicast", GM_RXF_UC_OK },
  2478. { "tx_mac_pause", GM_TXF_MPAUSE },
  2479. { "rx_mac_pause", GM_RXF_MPAUSE },
  2480. { "collisions", GM_TXF_COL },
  2481. { "late_collision",GM_TXF_LAT_COL },
  2482. { "aborted", GM_TXF_ABO_COL },
  2483. { "single_collisions", GM_TXF_SNG_COL },
  2484. { "multi_collisions", GM_TXF_MUL_COL },
  2485. { "rx_short", GM_RXF_SHT },
  2486. { "rx_runt", GM_RXE_FRAG },
  2487. { "rx_64_byte_packets", GM_RXF_64B },
  2488. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2489. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2490. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2491. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2492. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2493. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2494. { "rx_too_long", GM_RXF_LNG_ERR },
  2495. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2496. { "rx_jabber", GM_RXF_JAB_PKT },
  2497. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2498. { "tx_64_byte_packets", GM_TXF_64B },
  2499. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2500. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2501. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2502. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2503. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2504. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2505. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2506. };
  2507. static u32 sky2_get_rx_csum(struct net_device *dev)
  2508. {
  2509. struct sky2_port *sky2 = netdev_priv(dev);
  2510. return sky2->rx_csum;
  2511. }
  2512. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2513. {
  2514. struct sky2_port *sky2 = netdev_priv(dev);
  2515. sky2->rx_csum = data;
  2516. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2517. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2518. return 0;
  2519. }
  2520. static u32 sky2_get_msglevel(struct net_device *netdev)
  2521. {
  2522. struct sky2_port *sky2 = netdev_priv(netdev);
  2523. return sky2->msg_enable;
  2524. }
  2525. static int sky2_nway_reset(struct net_device *dev)
  2526. {
  2527. struct sky2_port *sky2 = netdev_priv(dev);
  2528. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2529. return -EINVAL;
  2530. sky2_phy_reinit(sky2);
  2531. sky2_set_multicast(dev);
  2532. return 0;
  2533. }
  2534. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2535. {
  2536. struct sky2_hw *hw = sky2->hw;
  2537. unsigned port = sky2->port;
  2538. int i;
  2539. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2540. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2541. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2542. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2543. for (i = 2; i < count; i++)
  2544. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2545. }
  2546. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2547. {
  2548. struct sky2_port *sky2 = netdev_priv(netdev);
  2549. sky2->msg_enable = value;
  2550. }
  2551. static int sky2_get_stats_count(struct net_device *dev)
  2552. {
  2553. return ARRAY_SIZE(sky2_stats);
  2554. }
  2555. static void sky2_get_ethtool_stats(struct net_device *dev,
  2556. struct ethtool_stats *stats, u64 * data)
  2557. {
  2558. struct sky2_port *sky2 = netdev_priv(dev);
  2559. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2560. }
  2561. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2562. {
  2563. int i;
  2564. switch (stringset) {
  2565. case ETH_SS_STATS:
  2566. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2567. memcpy(data + i * ETH_GSTRING_LEN,
  2568. sky2_stats[i].name, ETH_GSTRING_LEN);
  2569. break;
  2570. }
  2571. }
  2572. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2573. {
  2574. struct sky2_port *sky2 = netdev_priv(dev);
  2575. return &sky2->net_stats;
  2576. }
  2577. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2578. {
  2579. struct sky2_port *sky2 = netdev_priv(dev);
  2580. struct sky2_hw *hw = sky2->hw;
  2581. unsigned port = sky2->port;
  2582. const struct sockaddr *addr = p;
  2583. if (!is_valid_ether_addr(addr->sa_data))
  2584. return -EADDRNOTAVAIL;
  2585. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2586. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2587. dev->dev_addr, ETH_ALEN);
  2588. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2589. dev->dev_addr, ETH_ALEN);
  2590. /* virtual address for data */
  2591. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2592. /* physical address: used for pause frames */
  2593. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2594. return 0;
  2595. }
  2596. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2597. {
  2598. u32 bit;
  2599. bit = ether_crc(ETH_ALEN, addr) & 63;
  2600. filter[bit >> 3] |= 1 << (bit & 7);
  2601. }
  2602. static void sky2_set_multicast(struct net_device *dev)
  2603. {
  2604. struct sky2_port *sky2 = netdev_priv(dev);
  2605. struct sky2_hw *hw = sky2->hw;
  2606. unsigned port = sky2->port;
  2607. struct dev_mc_list *list = dev->mc_list;
  2608. u16 reg;
  2609. u8 filter[8];
  2610. int rx_pause;
  2611. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2612. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2613. memset(filter, 0, sizeof(filter));
  2614. reg = gma_read16(hw, port, GM_RX_CTRL);
  2615. reg |= GM_RXCR_UCF_ENA;
  2616. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2617. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2618. else if (dev->flags & IFF_ALLMULTI)
  2619. memset(filter, 0xff, sizeof(filter));
  2620. else if (dev->mc_count == 0 && !rx_pause)
  2621. reg &= ~GM_RXCR_MCF_ENA;
  2622. else {
  2623. int i;
  2624. reg |= GM_RXCR_MCF_ENA;
  2625. if (rx_pause)
  2626. sky2_add_filter(filter, pause_mc_addr);
  2627. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2628. sky2_add_filter(filter, list->dmi_addr);
  2629. }
  2630. gma_write16(hw, port, GM_MC_ADDR_H1,
  2631. (u16) filter[0] | ((u16) filter[1] << 8));
  2632. gma_write16(hw, port, GM_MC_ADDR_H2,
  2633. (u16) filter[2] | ((u16) filter[3] << 8));
  2634. gma_write16(hw, port, GM_MC_ADDR_H3,
  2635. (u16) filter[4] | ((u16) filter[5] << 8));
  2636. gma_write16(hw, port, GM_MC_ADDR_H4,
  2637. (u16) filter[6] | ((u16) filter[7] << 8));
  2638. gma_write16(hw, port, GM_RX_CTRL, reg);
  2639. }
  2640. /* Can have one global because blinking is controlled by
  2641. * ethtool and that is always under RTNL mutex
  2642. */
  2643. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2644. {
  2645. u16 pg;
  2646. switch (hw->chip_id) {
  2647. case CHIP_ID_YUKON_XL:
  2648. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2649. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2650. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2651. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2652. PHY_M_LEDC_INIT_CTRL(7) |
  2653. PHY_M_LEDC_STA1_CTRL(7) |
  2654. PHY_M_LEDC_STA0_CTRL(7))
  2655. : 0);
  2656. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2657. break;
  2658. default:
  2659. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2660. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2661. on ? PHY_M_LED_ALL : 0);
  2662. }
  2663. }
  2664. /* blink LED's for finding board */
  2665. static int sky2_phys_id(struct net_device *dev, u32 data)
  2666. {
  2667. struct sky2_port *sky2 = netdev_priv(dev);
  2668. struct sky2_hw *hw = sky2->hw;
  2669. unsigned port = sky2->port;
  2670. u16 ledctrl, ledover = 0;
  2671. long ms;
  2672. int interrupted;
  2673. int onoff = 1;
  2674. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2675. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2676. else
  2677. ms = data * 1000;
  2678. /* save initial values */
  2679. spin_lock_bh(&sky2->phy_lock);
  2680. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2681. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2682. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2683. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2684. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2685. } else {
  2686. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2687. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2688. }
  2689. interrupted = 0;
  2690. while (!interrupted && ms > 0) {
  2691. sky2_led(hw, port, onoff);
  2692. onoff = !onoff;
  2693. spin_unlock_bh(&sky2->phy_lock);
  2694. interrupted = msleep_interruptible(250);
  2695. spin_lock_bh(&sky2->phy_lock);
  2696. ms -= 250;
  2697. }
  2698. /* resume regularly scheduled programming */
  2699. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2700. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2701. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2702. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2703. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2704. } else {
  2705. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2706. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2707. }
  2708. spin_unlock_bh(&sky2->phy_lock);
  2709. return 0;
  2710. }
  2711. static void sky2_get_pauseparam(struct net_device *dev,
  2712. struct ethtool_pauseparam *ecmd)
  2713. {
  2714. struct sky2_port *sky2 = netdev_priv(dev);
  2715. switch (sky2->flow_mode) {
  2716. case FC_NONE:
  2717. ecmd->tx_pause = ecmd->rx_pause = 0;
  2718. break;
  2719. case FC_TX:
  2720. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2721. break;
  2722. case FC_RX:
  2723. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2724. break;
  2725. case FC_BOTH:
  2726. ecmd->tx_pause = ecmd->rx_pause = 1;
  2727. }
  2728. ecmd->autoneg = sky2->autoneg;
  2729. }
  2730. static int sky2_set_pauseparam(struct net_device *dev,
  2731. struct ethtool_pauseparam *ecmd)
  2732. {
  2733. struct sky2_port *sky2 = netdev_priv(dev);
  2734. sky2->autoneg = ecmd->autoneg;
  2735. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2736. if (netif_running(dev))
  2737. sky2_phy_reinit(sky2);
  2738. return 0;
  2739. }
  2740. static int sky2_get_coalesce(struct net_device *dev,
  2741. struct ethtool_coalesce *ecmd)
  2742. {
  2743. struct sky2_port *sky2 = netdev_priv(dev);
  2744. struct sky2_hw *hw = sky2->hw;
  2745. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2746. ecmd->tx_coalesce_usecs = 0;
  2747. else {
  2748. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2749. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2750. }
  2751. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2752. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2753. ecmd->rx_coalesce_usecs = 0;
  2754. else {
  2755. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2756. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2757. }
  2758. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2759. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2760. ecmd->rx_coalesce_usecs_irq = 0;
  2761. else {
  2762. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2763. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2764. }
  2765. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2766. return 0;
  2767. }
  2768. /* Note: this affect both ports */
  2769. static int sky2_set_coalesce(struct net_device *dev,
  2770. struct ethtool_coalesce *ecmd)
  2771. {
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. struct sky2_hw *hw = sky2->hw;
  2774. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2775. if (ecmd->tx_coalesce_usecs > tmax ||
  2776. ecmd->rx_coalesce_usecs > tmax ||
  2777. ecmd->rx_coalesce_usecs_irq > tmax)
  2778. return -EINVAL;
  2779. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2780. return -EINVAL;
  2781. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2782. return -EINVAL;
  2783. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2784. return -EINVAL;
  2785. if (ecmd->tx_coalesce_usecs == 0)
  2786. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2787. else {
  2788. sky2_write32(hw, STAT_TX_TIMER_INI,
  2789. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2790. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2791. }
  2792. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2793. if (ecmd->rx_coalesce_usecs == 0)
  2794. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2795. else {
  2796. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2797. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2798. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2799. }
  2800. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2801. if (ecmd->rx_coalesce_usecs_irq == 0)
  2802. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2803. else {
  2804. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2805. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2806. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2807. }
  2808. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2809. return 0;
  2810. }
  2811. static void sky2_get_ringparam(struct net_device *dev,
  2812. struct ethtool_ringparam *ering)
  2813. {
  2814. struct sky2_port *sky2 = netdev_priv(dev);
  2815. ering->rx_max_pending = RX_MAX_PENDING;
  2816. ering->rx_mini_max_pending = 0;
  2817. ering->rx_jumbo_max_pending = 0;
  2818. ering->tx_max_pending = TX_RING_SIZE - 1;
  2819. ering->rx_pending = sky2->rx_pending;
  2820. ering->rx_mini_pending = 0;
  2821. ering->rx_jumbo_pending = 0;
  2822. ering->tx_pending = sky2->tx_pending;
  2823. }
  2824. static int sky2_set_ringparam(struct net_device *dev,
  2825. struct ethtool_ringparam *ering)
  2826. {
  2827. struct sky2_port *sky2 = netdev_priv(dev);
  2828. int err = 0;
  2829. if (ering->rx_pending > RX_MAX_PENDING ||
  2830. ering->rx_pending < 8 ||
  2831. ering->tx_pending < MAX_SKB_TX_LE ||
  2832. ering->tx_pending > TX_RING_SIZE - 1)
  2833. return -EINVAL;
  2834. if (netif_running(dev))
  2835. sky2_down(dev);
  2836. sky2->rx_pending = ering->rx_pending;
  2837. sky2->tx_pending = ering->tx_pending;
  2838. if (netif_running(dev)) {
  2839. err = sky2_up(dev);
  2840. if (err)
  2841. dev_close(dev);
  2842. else
  2843. sky2_set_multicast(dev);
  2844. }
  2845. return err;
  2846. }
  2847. static int sky2_get_regs_len(struct net_device *dev)
  2848. {
  2849. return 0x4000;
  2850. }
  2851. /*
  2852. * Returns copy of control register region
  2853. * Note: ethtool_get_regs always provides full size (16k) buffer
  2854. */
  2855. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2856. void *p)
  2857. {
  2858. const struct sky2_port *sky2 = netdev_priv(dev);
  2859. const void __iomem *io = sky2->hw->regs;
  2860. regs->version = 1;
  2861. memset(p, 0, regs->len);
  2862. memcpy_fromio(p, io, B3_RAM_ADDR);
  2863. /* skip diagnostic ram region */
  2864. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2865. /* copy GMAC registers */
  2866. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2867. if (sky2->hw->ports > 1)
  2868. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2869. }
  2870. /* In order to do Jumbo packets on these chips, need to turn off the
  2871. * transmit store/forward. Therefore checksum offload won't work.
  2872. */
  2873. static int no_tx_offload(struct net_device *dev)
  2874. {
  2875. const struct sky2_port *sky2 = netdev_priv(dev);
  2876. const struct sky2_hw *hw = sky2->hw;
  2877. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2878. }
  2879. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2880. {
  2881. if (data && no_tx_offload(dev))
  2882. return -EINVAL;
  2883. return ethtool_op_set_tx_csum(dev, data);
  2884. }
  2885. static int sky2_set_tso(struct net_device *dev, u32 data)
  2886. {
  2887. if (data && no_tx_offload(dev))
  2888. return -EINVAL;
  2889. return ethtool_op_set_tso(dev, data);
  2890. }
  2891. static int sky2_get_eeprom_len(struct net_device *dev)
  2892. {
  2893. struct sky2_port *sky2 = netdev_priv(dev);
  2894. u16 reg2;
  2895. reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
  2896. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2897. }
  2898. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2899. {
  2900. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2901. while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
  2902. cpu_relax();
  2903. return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2904. }
  2905. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2906. {
  2907. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  2908. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2909. do {
  2910. cpu_relax();
  2911. } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
  2912. }
  2913. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2914. u8 *data)
  2915. {
  2916. struct sky2_port *sky2 = netdev_priv(dev);
  2917. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2918. int length = eeprom->len;
  2919. u16 offset = eeprom->offset;
  2920. if (!cap)
  2921. return -EINVAL;
  2922. eeprom->magic = SKY2_EEPROM_MAGIC;
  2923. while (length > 0) {
  2924. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2925. int n = min_t(int, length, sizeof(val));
  2926. memcpy(data, &val, n);
  2927. length -= n;
  2928. data += n;
  2929. offset += n;
  2930. }
  2931. return 0;
  2932. }
  2933. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2934. u8 *data)
  2935. {
  2936. struct sky2_port *sky2 = netdev_priv(dev);
  2937. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2938. int length = eeprom->len;
  2939. u16 offset = eeprom->offset;
  2940. if (!cap)
  2941. return -EINVAL;
  2942. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2943. return -EINVAL;
  2944. while (length > 0) {
  2945. u32 val;
  2946. int n = min_t(int, length, sizeof(val));
  2947. if (n < sizeof(val))
  2948. val = sky2_vpd_read(sky2->hw, cap, offset);
  2949. memcpy(&val, data, n);
  2950. sky2_vpd_write(sky2->hw, cap, offset, val);
  2951. length -= n;
  2952. data += n;
  2953. offset += n;
  2954. }
  2955. return 0;
  2956. }
  2957. static const struct ethtool_ops sky2_ethtool_ops = {
  2958. .get_settings = sky2_get_settings,
  2959. .set_settings = sky2_set_settings,
  2960. .get_drvinfo = sky2_get_drvinfo,
  2961. .get_wol = sky2_get_wol,
  2962. .set_wol = sky2_set_wol,
  2963. .get_msglevel = sky2_get_msglevel,
  2964. .set_msglevel = sky2_set_msglevel,
  2965. .nway_reset = sky2_nway_reset,
  2966. .get_regs_len = sky2_get_regs_len,
  2967. .get_regs = sky2_get_regs,
  2968. .get_link = ethtool_op_get_link,
  2969. .get_eeprom_len = sky2_get_eeprom_len,
  2970. .get_eeprom = sky2_get_eeprom,
  2971. .set_eeprom = sky2_set_eeprom,
  2972. .get_sg = ethtool_op_get_sg,
  2973. .set_sg = ethtool_op_set_sg,
  2974. .get_tx_csum = ethtool_op_get_tx_csum,
  2975. .set_tx_csum = sky2_set_tx_csum,
  2976. .get_tso = ethtool_op_get_tso,
  2977. .set_tso = sky2_set_tso,
  2978. .get_rx_csum = sky2_get_rx_csum,
  2979. .set_rx_csum = sky2_set_rx_csum,
  2980. .get_strings = sky2_get_strings,
  2981. .get_coalesce = sky2_get_coalesce,
  2982. .set_coalesce = sky2_set_coalesce,
  2983. .get_ringparam = sky2_get_ringparam,
  2984. .set_ringparam = sky2_set_ringparam,
  2985. .get_pauseparam = sky2_get_pauseparam,
  2986. .set_pauseparam = sky2_set_pauseparam,
  2987. .phys_id = sky2_phys_id,
  2988. .get_stats_count = sky2_get_stats_count,
  2989. .get_ethtool_stats = sky2_get_ethtool_stats,
  2990. };
  2991. #ifdef CONFIG_SKY2_DEBUG
  2992. static struct dentry *sky2_debug;
  2993. static int sky2_debug_show(struct seq_file *seq, void *v)
  2994. {
  2995. struct net_device *dev = seq->private;
  2996. const struct sky2_port *sky2 = netdev_priv(dev);
  2997. const struct sky2_hw *hw = sky2->hw;
  2998. unsigned port = sky2->port;
  2999. unsigned idx, last;
  3000. int sop;
  3001. if (!netif_running(dev))
  3002. return -ENETDOWN;
  3003. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3004. sky2_read32(hw, B0_ISRC),
  3005. sky2_read32(hw, B0_IMSK),
  3006. sky2_read32(hw, B0_Y2_SP_ICR));
  3007. netif_poll_disable(hw->dev[0]);
  3008. last = sky2_read16(hw, STAT_PUT_IDX);
  3009. if (hw->st_idx == last)
  3010. seq_puts(seq, "Status ring (empty)\n");
  3011. else {
  3012. seq_puts(seq, "Status ring\n");
  3013. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3014. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3015. const struct sky2_status_le *le = hw->st_le + idx;
  3016. seq_printf(seq, "[%d] %#x %d %#x\n",
  3017. idx, le->opcode, le->length, le->status);
  3018. }
  3019. seq_puts(seq, "\n");
  3020. }
  3021. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3022. sky2->tx_cons, sky2->tx_prod,
  3023. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3024. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3025. /* Dump contents of tx ring */
  3026. sop = 1;
  3027. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3028. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3029. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3030. u32 a = le32_to_cpu(le->addr);
  3031. if (sop)
  3032. seq_printf(seq, "%u:", idx);
  3033. sop = 0;
  3034. switch(le->opcode & ~HW_OWNER) {
  3035. case OP_ADDR64:
  3036. seq_printf(seq, " %#x:", a);
  3037. break;
  3038. case OP_LRGLEN:
  3039. seq_printf(seq, " mtu=%d", a);
  3040. break;
  3041. case OP_VLAN:
  3042. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3043. break;
  3044. case OP_TCPLISW:
  3045. seq_printf(seq, " csum=%#x", a);
  3046. break;
  3047. case OP_LARGESEND:
  3048. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3049. break;
  3050. case OP_PACKET:
  3051. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3052. break;
  3053. case OP_BUFFER:
  3054. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3055. break;
  3056. default:
  3057. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3058. a, le16_to_cpu(le->length));
  3059. }
  3060. if (le->ctrl & EOP) {
  3061. seq_putc(seq, '\n');
  3062. sop = 1;
  3063. }
  3064. }
  3065. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3066. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3067. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3068. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3069. netif_poll_enable(hw->dev[0]);
  3070. return 0;
  3071. }
  3072. static int sky2_debug_open(struct inode *inode, struct file *file)
  3073. {
  3074. return single_open(file, sky2_debug_show, inode->i_private);
  3075. }
  3076. static const struct file_operations sky2_debug_fops = {
  3077. .owner = THIS_MODULE,
  3078. .open = sky2_debug_open,
  3079. .read = seq_read,
  3080. .llseek = seq_lseek,
  3081. .release = single_release,
  3082. };
  3083. /*
  3084. * Use network device events to create/remove/rename
  3085. * debugfs file entries
  3086. */
  3087. static int sky2_device_event(struct notifier_block *unused,
  3088. unsigned long event, void *ptr)
  3089. {
  3090. struct net_device *dev = ptr;
  3091. if (dev->open == sky2_up) {
  3092. struct sky2_port *sky2 = netdev_priv(dev);
  3093. switch(event) {
  3094. case NETDEV_CHANGENAME:
  3095. if (!netif_running(dev))
  3096. break;
  3097. /* fallthrough */
  3098. case NETDEV_DOWN:
  3099. case NETDEV_GOING_DOWN:
  3100. if (sky2->debugfs) {
  3101. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3102. dev->name);
  3103. debugfs_remove(sky2->debugfs);
  3104. sky2->debugfs = NULL;
  3105. }
  3106. if (event != NETDEV_CHANGENAME)
  3107. break;
  3108. /* fallthrough for changename */
  3109. case NETDEV_UP:
  3110. if (sky2_debug) {
  3111. struct dentry *d;
  3112. d = debugfs_create_file(dev->name, S_IRUGO,
  3113. sky2_debug, dev,
  3114. &sky2_debug_fops);
  3115. if (d == NULL || IS_ERR(d))
  3116. printk(KERN_INFO PFX
  3117. "%s: debugfs create failed\n",
  3118. dev->name);
  3119. else
  3120. sky2->debugfs = d;
  3121. }
  3122. break;
  3123. }
  3124. }
  3125. return NOTIFY_DONE;
  3126. }
  3127. static struct notifier_block sky2_notifier = {
  3128. .notifier_call = sky2_device_event,
  3129. };
  3130. static __init void sky2_debug_init(void)
  3131. {
  3132. struct dentry *ent;
  3133. ent = debugfs_create_dir("sky2", NULL);
  3134. if (!ent || IS_ERR(ent))
  3135. return;
  3136. sky2_debug = ent;
  3137. register_netdevice_notifier(&sky2_notifier);
  3138. }
  3139. static __exit void sky2_debug_cleanup(void)
  3140. {
  3141. if (sky2_debug) {
  3142. unregister_netdevice_notifier(&sky2_notifier);
  3143. debugfs_remove(sky2_debug);
  3144. sky2_debug = NULL;
  3145. }
  3146. }
  3147. #else
  3148. #define sky2_debug_init()
  3149. #define sky2_debug_cleanup()
  3150. #endif
  3151. /* Initialize network device */
  3152. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3153. unsigned port,
  3154. int highmem, int wol)
  3155. {
  3156. struct sky2_port *sky2;
  3157. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3158. if (!dev) {
  3159. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3160. return NULL;
  3161. }
  3162. SET_MODULE_OWNER(dev);
  3163. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3164. dev->irq = hw->pdev->irq;
  3165. dev->open = sky2_up;
  3166. dev->stop = sky2_down;
  3167. dev->do_ioctl = sky2_ioctl;
  3168. dev->hard_start_xmit = sky2_xmit_frame;
  3169. dev->get_stats = sky2_get_stats;
  3170. dev->set_multicast_list = sky2_set_multicast;
  3171. dev->set_mac_address = sky2_set_mac_address;
  3172. dev->change_mtu = sky2_change_mtu;
  3173. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3174. dev->tx_timeout = sky2_tx_timeout;
  3175. dev->watchdog_timeo = TX_WATCHDOG;
  3176. if (port == 0)
  3177. dev->poll = sky2_poll;
  3178. dev->weight = NAPI_WEIGHT;
  3179. #ifdef CONFIG_NET_POLL_CONTROLLER
  3180. /* Network console (only works on port 0)
  3181. * because netpoll makes assumptions about NAPI
  3182. */
  3183. if (port == 0)
  3184. dev->poll_controller = sky2_netpoll;
  3185. #endif
  3186. sky2 = netdev_priv(dev);
  3187. sky2->netdev = dev;
  3188. sky2->hw = hw;
  3189. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3190. /* This chip has hardware problems that generates
  3191. * bogus PHY receive status so by default shut up the message.
  3192. */
  3193. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3194. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  3195. sky2->msg_enable &= ~NETIF_MSG_RX_ERR;
  3196. /* Auto speed and flow control */
  3197. sky2->autoneg = AUTONEG_ENABLE;
  3198. sky2->flow_mode = FC_BOTH;
  3199. sky2->duplex = -1;
  3200. sky2->speed = -1;
  3201. sky2->advertising = sky2_supported_modes(hw);
  3202. sky2->rx_csum = 1;
  3203. sky2->wol = wol;
  3204. spin_lock_init(&sky2->phy_lock);
  3205. sky2->tx_pending = TX_DEF_PENDING;
  3206. sky2->rx_pending = RX_DEF_PENDING;
  3207. hw->dev[port] = dev;
  3208. sky2->port = port;
  3209. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3210. if (highmem)
  3211. dev->features |= NETIF_F_HIGHDMA;
  3212. #ifdef SKY2_VLAN_TAG_USED
  3213. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3214. dev->vlan_rx_register = sky2_vlan_rx_register;
  3215. #endif
  3216. /* read the mac address */
  3217. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3218. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3219. return dev;
  3220. }
  3221. static void __devinit sky2_show_addr(struct net_device *dev)
  3222. {
  3223. const struct sky2_port *sky2 = netdev_priv(dev);
  3224. if (netif_msg_probe(sky2))
  3225. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3226. dev->name,
  3227. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3228. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3229. }
  3230. /* Handle software interrupt used during MSI test */
  3231. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3232. {
  3233. struct sky2_hw *hw = dev_id;
  3234. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3235. if (status == 0)
  3236. return IRQ_NONE;
  3237. if (status & Y2_IS_IRQ_SW) {
  3238. hw->flags |= SKY2_HW_USE_MSI;
  3239. wake_up(&hw->msi_wait);
  3240. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3241. }
  3242. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3243. return IRQ_HANDLED;
  3244. }
  3245. /* Test interrupt path by forcing a a software IRQ */
  3246. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3247. {
  3248. struct pci_dev *pdev = hw->pdev;
  3249. int err;
  3250. init_waitqueue_head (&hw->msi_wait);
  3251. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3252. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3253. if (err) {
  3254. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3255. return err;
  3256. }
  3257. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3258. sky2_read8(hw, B0_CTST);
  3259. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3260. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3261. /* MSI test failed, go back to INTx mode */
  3262. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3263. "switching to INTx mode.\n");
  3264. err = -EOPNOTSUPP;
  3265. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3266. }
  3267. sky2_write32(hw, B0_IMSK, 0);
  3268. sky2_read32(hw, B0_IMSK);
  3269. free_irq(pdev->irq, hw);
  3270. return err;
  3271. }
  3272. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3273. {
  3274. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3275. u16 value;
  3276. if (!pm)
  3277. return 0;
  3278. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3279. return 0;
  3280. return value & PCI_PM_CTRL_PME_ENABLE;
  3281. }
  3282. static int __devinit sky2_probe(struct pci_dev *pdev,
  3283. const struct pci_device_id *ent)
  3284. {
  3285. struct net_device *dev;
  3286. struct sky2_hw *hw;
  3287. int err, using_dac = 0, wol_default;
  3288. err = pci_enable_device(pdev);
  3289. if (err) {
  3290. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3291. goto err_out;
  3292. }
  3293. err = pci_request_regions(pdev, DRV_NAME);
  3294. if (err) {
  3295. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3296. goto err_out_disable;
  3297. }
  3298. pci_set_master(pdev);
  3299. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3300. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3301. using_dac = 1;
  3302. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3303. if (err < 0) {
  3304. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3305. "for consistent allocations\n");
  3306. goto err_out_free_regions;
  3307. }
  3308. } else {
  3309. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3310. if (err) {
  3311. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3312. goto err_out_free_regions;
  3313. }
  3314. }
  3315. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3316. err = -ENOMEM;
  3317. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3318. if (!hw) {
  3319. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3320. goto err_out_free_regions;
  3321. }
  3322. hw->pdev = pdev;
  3323. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3324. if (!hw->regs) {
  3325. dev_err(&pdev->dev, "cannot map device registers\n");
  3326. goto err_out_free_hw;
  3327. }
  3328. #ifdef __BIG_ENDIAN
  3329. /* The sk98lin vendor driver uses hardware byte swapping but
  3330. * this driver uses software swapping.
  3331. */
  3332. {
  3333. u32 reg;
  3334. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3335. reg &= ~PCI_REV_DESC;
  3336. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3337. }
  3338. #endif
  3339. /* ring for status responses */
  3340. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  3341. &hw->st_dma);
  3342. if (!hw->st_le)
  3343. goto err_out_iounmap;
  3344. err = sky2_init(hw);
  3345. if (err)
  3346. goto err_out_iounmap;
  3347. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3348. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3349. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3350. hw->chip_id, hw->chip_rev);
  3351. sky2_reset(hw);
  3352. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3353. if (!dev) {
  3354. err = -ENOMEM;
  3355. goto err_out_free_pci;
  3356. }
  3357. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3358. err = sky2_test_msi(hw);
  3359. if (err == -EOPNOTSUPP)
  3360. pci_disable_msi(pdev);
  3361. else if (err)
  3362. goto err_out_free_netdev;
  3363. }
  3364. err = register_netdev(dev);
  3365. if (err) {
  3366. dev_err(&pdev->dev, "cannot register net device\n");
  3367. goto err_out_free_netdev;
  3368. }
  3369. err = request_irq(pdev->irq, sky2_intr,
  3370. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3371. dev->name, hw);
  3372. if (err) {
  3373. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3374. goto err_out_unregister;
  3375. }
  3376. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3377. sky2_show_addr(dev);
  3378. if (hw->ports > 1) {
  3379. struct net_device *dev1;
  3380. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3381. if (!dev1)
  3382. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3383. else if ((err = register_netdev(dev1))) {
  3384. dev_warn(&pdev->dev,
  3385. "register of second port failed (%d)\n", err);
  3386. hw->dev[1] = NULL;
  3387. free_netdev(dev1);
  3388. } else
  3389. sky2_show_addr(dev1);
  3390. }
  3391. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3392. INIT_WORK(&hw->restart_work, sky2_restart);
  3393. pci_set_drvdata(pdev, hw);
  3394. return 0;
  3395. err_out_unregister:
  3396. if (hw->flags & SKY2_HW_USE_MSI)
  3397. pci_disable_msi(pdev);
  3398. unregister_netdev(dev);
  3399. err_out_free_netdev:
  3400. free_netdev(dev);
  3401. err_out_free_pci:
  3402. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3403. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3404. err_out_iounmap:
  3405. iounmap(hw->regs);
  3406. err_out_free_hw:
  3407. kfree(hw);
  3408. err_out_free_regions:
  3409. pci_release_regions(pdev);
  3410. err_out_disable:
  3411. pci_disable_device(pdev);
  3412. err_out:
  3413. pci_set_drvdata(pdev, NULL);
  3414. return err;
  3415. }
  3416. static void __devexit sky2_remove(struct pci_dev *pdev)
  3417. {
  3418. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3419. struct net_device *dev0, *dev1;
  3420. if (!hw)
  3421. return;
  3422. del_timer_sync(&hw->watchdog_timer);
  3423. flush_scheduled_work();
  3424. sky2_write32(hw, B0_IMSK, 0);
  3425. synchronize_irq(hw->pdev->irq);
  3426. dev0 = hw->dev[0];
  3427. dev1 = hw->dev[1];
  3428. if (dev1)
  3429. unregister_netdev(dev1);
  3430. unregister_netdev(dev0);
  3431. sky2_power_aux(hw);
  3432. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3433. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3434. sky2_read8(hw, B0_CTST);
  3435. free_irq(pdev->irq, hw);
  3436. if (hw->flags & SKY2_HW_USE_MSI)
  3437. pci_disable_msi(pdev);
  3438. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3439. pci_release_regions(pdev);
  3440. pci_disable_device(pdev);
  3441. if (dev1)
  3442. free_netdev(dev1);
  3443. free_netdev(dev0);
  3444. iounmap(hw->regs);
  3445. kfree(hw);
  3446. pci_set_drvdata(pdev, NULL);
  3447. }
  3448. #ifdef CONFIG_PM
  3449. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3450. {
  3451. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3452. int i, wol = 0;
  3453. if (!hw)
  3454. return 0;
  3455. netif_poll_disable(hw->dev[0]);
  3456. for (i = 0; i < hw->ports; i++) {
  3457. struct net_device *dev = hw->dev[i];
  3458. struct sky2_port *sky2 = netdev_priv(dev);
  3459. if (netif_running(dev))
  3460. sky2_down(dev);
  3461. if (sky2->wol)
  3462. sky2_wol_init(sky2);
  3463. wol |= sky2->wol;
  3464. }
  3465. sky2_write32(hw, B0_IMSK, 0);
  3466. sky2_power_aux(hw);
  3467. pci_save_state(pdev);
  3468. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3469. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3470. return 0;
  3471. }
  3472. static int sky2_resume(struct pci_dev *pdev)
  3473. {
  3474. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3475. int i, err;
  3476. if (!hw)
  3477. return 0;
  3478. err = pci_set_power_state(pdev, PCI_D0);
  3479. if (err)
  3480. goto out;
  3481. err = pci_restore_state(pdev);
  3482. if (err)
  3483. goto out;
  3484. pci_enable_wake(pdev, PCI_D0, 0);
  3485. /* Re-enable all clocks */
  3486. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3487. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3488. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3489. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3490. sky2_reset(hw);
  3491. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3492. for (i = 0; i < hw->ports; i++) {
  3493. struct net_device *dev = hw->dev[i];
  3494. if (netif_running(dev)) {
  3495. err = sky2_up(dev);
  3496. if (err) {
  3497. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3498. dev->name, err);
  3499. dev_close(dev);
  3500. goto out;
  3501. }
  3502. sky2_set_multicast(dev);
  3503. }
  3504. }
  3505. netif_poll_enable(hw->dev[0]);
  3506. return 0;
  3507. out:
  3508. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3509. pci_disable_device(pdev);
  3510. return err;
  3511. }
  3512. #endif
  3513. static void sky2_shutdown(struct pci_dev *pdev)
  3514. {
  3515. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3516. int i, wol = 0;
  3517. if (!hw)
  3518. return;
  3519. netif_poll_disable(hw->dev[0]);
  3520. for (i = 0; i < hw->ports; i++) {
  3521. struct net_device *dev = hw->dev[i];
  3522. struct sky2_port *sky2 = netdev_priv(dev);
  3523. if (sky2->wol) {
  3524. wol = 1;
  3525. sky2_wol_init(sky2);
  3526. }
  3527. }
  3528. if (wol)
  3529. sky2_power_aux(hw);
  3530. pci_enable_wake(pdev, PCI_D3hot, wol);
  3531. pci_enable_wake(pdev, PCI_D3cold, wol);
  3532. pci_disable_device(pdev);
  3533. pci_set_power_state(pdev, PCI_D3hot);
  3534. }
  3535. static struct pci_driver sky2_driver = {
  3536. .name = DRV_NAME,
  3537. .id_table = sky2_id_table,
  3538. .probe = sky2_probe,
  3539. .remove = __devexit_p(sky2_remove),
  3540. #ifdef CONFIG_PM
  3541. .suspend = sky2_suspend,
  3542. .resume = sky2_resume,
  3543. #endif
  3544. .shutdown = sky2_shutdown,
  3545. };
  3546. static int __init sky2_init_module(void)
  3547. {
  3548. sky2_debug_init();
  3549. return pci_register_driver(&sky2_driver);
  3550. }
  3551. static void __exit sky2_cleanup_module(void)
  3552. {
  3553. pci_unregister_driver(&sky2_driver);
  3554. sky2_debug_cleanup();
  3555. }
  3556. module_init(sky2_init_module);
  3557. module_exit(sky2_cleanup_module);
  3558. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3559. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3560. MODULE_LICENSE("GPL");
  3561. MODULE_VERSION(DRV_VERSION);