ab8500.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License v2
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. */
  7. #ifndef MFD_AB8500_H
  8. #define MFD_AB8500_H
  9. #include <linux/atomic.h>
  10. #include <linux/mutex.h>
  11. struct device;
  12. /*
  13. * AB IC versions
  14. *
  15. * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
  16. * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
  17. * print of version string.
  18. */
  19. enum ab8500_version {
  20. AB8500_VERSION_AB8500 = 0x0,
  21. AB8500_VERSION_AB8505 = 0x1,
  22. AB8500_VERSION_AB9540 = 0x2,
  23. AB8500_VERSION_AB8540 = 0x3,
  24. AB8500_VERSION_UNDEFINED,
  25. };
  26. /* AB8500 CIDs*/
  27. #define AB8500_CUTEARLY 0x00
  28. #define AB8500_CUT1P0 0x10
  29. #define AB8500_CUT1P1 0x11
  30. #define AB8500_CUT2P0 0x20
  31. #define AB8500_CUT3P0 0x30
  32. #define AB8500_CUT3P3 0x33
  33. /*
  34. * AB8500 bank addresses
  35. */
  36. #define AB8500_SYS_CTRL1_BLOCK 0x1
  37. #define AB8500_SYS_CTRL2_BLOCK 0x2
  38. #define AB8500_REGU_CTRL1 0x3
  39. #define AB8500_REGU_CTRL2 0x4
  40. #define AB8500_USB 0x5
  41. #define AB8500_TVOUT 0x6
  42. #define AB8500_DBI 0x7
  43. #define AB8500_ECI_AV_ACC 0x8
  44. #define AB8500_RESERVED 0x9
  45. #define AB8500_GPADC 0xA
  46. #define AB8500_CHARGER 0xB
  47. #define AB8500_GAS_GAUGE 0xC
  48. #define AB8500_AUDIO 0xD
  49. #define AB8500_INTERRUPT 0xE
  50. #define AB8500_RTC 0xF
  51. #define AB8500_MISC 0x10
  52. #define AB8500_DEVELOPMENT 0x11
  53. #define AB8500_DEBUG 0x12
  54. #define AB8500_PROD_TEST 0x13
  55. #define AB8500_OTP_EMUL 0x15
  56. /*
  57. * Interrupts
  58. * Values used to index into array ab8500_irq_regoffset[] defined in
  59. * drivers/mdf/ab8500-core.c
  60. */
  61. /* Definitions for AB8500 and AB9540 */
  62. /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */
  63. #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */
  64. #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540 */
  65. #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540 */
  66. #define AB8500_INT_TEMP_WARM 3
  67. #define AB8500_INT_PON_KEY2DB_F 4
  68. #define AB8500_INT_PON_KEY2DB_R 5
  69. #define AB8500_INT_PON_KEY1DB_F 6
  70. #define AB8500_INT_PON_KEY1DB_R 7
  71. /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */
  72. #define AB8500_INT_BATT_OVV 8
  73. #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505 */
  74. #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505 */
  75. #define AB8500_INT_VBUS_DET_F 14
  76. #define AB8500_INT_VBUS_DET_R 15
  77. /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */
  78. #define AB8500_INT_VBUS_CH_DROP_END 16
  79. #define AB8500_INT_RTC_60S 17
  80. #define AB8500_INT_RTC_ALARM 18
  81. #define AB8500_INT_BAT_CTRL_INDB 20
  82. #define AB8500_INT_CH_WD_EXP 21
  83. #define AB8500_INT_VBUS_OVV 22
  84. #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540 */
  85. /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */
  86. #define AB8500_INT_CCN_CONV_ACC 24
  87. #define AB8500_INT_INT_AUD 25
  88. #define AB8500_INT_CCEOC 26
  89. #define AB8500_INT_CC_INT_CALIB 27
  90. #define AB8500_INT_LOW_BAT_F 28
  91. #define AB8500_INT_LOW_BAT_R 29
  92. #define AB8500_INT_BUP_CHG_NOT_OK 30
  93. #define AB8500_INT_BUP_CHG_OK 31
  94. /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */
  95. #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505 */
  96. #define AB8500_INT_ACC_DETECT_1DB_F 33
  97. #define AB8500_INT_ACC_DETECT_1DB_R 34
  98. #define AB8500_INT_ACC_DETECT_22DB_F 35
  99. #define AB8500_INT_ACC_DETECT_22DB_R 36
  100. #define AB8500_INT_ACC_DETECT_21DB_F 37
  101. #define AB8500_INT_ACC_DETECT_21DB_R 38
  102. #define AB8500_INT_GP_SW_ADC_CONV_END 39
  103. /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */
  104. #define AB8500_INT_GPIO6R 40 /* not 8505/9540 */
  105. #define AB8500_INT_GPIO7R 41 /* not 8505/9540 */
  106. #define AB8500_INT_GPIO8R 42 /* not 8505/9540 */
  107. #define AB8500_INT_GPIO9R 43 /* not 8505/9540 */
  108. #define AB8500_INT_GPIO10R 44
  109. #define AB8500_INT_GPIO11R 45
  110. #define AB8500_INT_GPIO12R 46 /* not 8505 */
  111. #define AB8500_INT_GPIO13R 47
  112. /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */
  113. #define AB8500_INT_GPIO24R 48 /* not 8505 */
  114. #define AB8500_INT_GPIO25R 49 /* not 8505 */
  115. #define AB8500_INT_GPIO36R 50 /* not 8505/9540 */
  116. #define AB8500_INT_GPIO37R 51 /* not 8505/9540 */
  117. #define AB8500_INT_GPIO38R 52 /* not 8505/9540 */
  118. #define AB8500_INT_GPIO39R 53 /* not 8505/9540 */
  119. #define AB8500_INT_GPIO40R 54
  120. #define AB8500_INT_GPIO41R 55
  121. /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */
  122. #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */
  123. #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */
  124. #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */
  125. #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */
  126. #define AB8500_INT_GPIO10F 60
  127. #define AB8500_INT_GPIO11F 61
  128. #define AB8500_INT_GPIO12F 62 /* not 8505 */
  129. #define AB8500_INT_GPIO13F 63
  130. /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */
  131. #define AB8500_INT_GPIO24F 64 /* not 8505 */
  132. #define AB8500_INT_GPIO25F 65 /* not 8505 */
  133. #define AB8500_INT_GPIO36F 66 /* not 8505/9540 */
  134. #define AB8500_INT_GPIO37F 67 /* not 8505/9540 */
  135. #define AB8500_INT_GPIO38F 68 /* not 8505/9540 */
  136. #define AB8500_INT_GPIO39F 69 /* not 8505/9540 */
  137. #define AB8500_INT_GPIO40F 70
  138. #define AB8500_INT_GPIO41F 71
  139. /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */
  140. #define AB8500_INT_ADP_SOURCE_ERROR 72
  141. #define AB8500_INT_ADP_SINK_ERROR 73
  142. #define AB8500_INT_ADP_PROBE_PLUG 74
  143. #define AB8500_INT_ADP_PROBE_UNPLUG 75
  144. #define AB8500_INT_ADP_SENSE_OFF 76
  145. #define AB8500_INT_USB_PHY_POWER_ERR 78
  146. #define AB8500_INT_USB_LINK_STATUS 79
  147. /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */
  148. #define AB8500_INT_BTEMP_LOW 80
  149. #define AB8500_INT_BTEMP_LOW_MEDIUM 81
  150. #define AB8500_INT_BTEMP_MEDIUM_HIGH 82
  151. #define AB8500_INT_BTEMP_HIGH 83
  152. /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */
  153. #define AB8500_INT_SRP_DETECT 88
  154. #define AB8500_INT_USB_CHARGER_NOT_OKR 89
  155. #define AB8500_INT_ID_WAKEUP_R 90
  156. #define AB8500_INT_ID_DET_R1R 92
  157. #define AB8500_INT_ID_DET_R2R 93
  158. #define AB8500_INT_ID_DET_R3R 94
  159. #define AB8500_INT_ID_DET_R4R 95
  160. /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */
  161. #define AB8500_INT_ID_WAKEUP_F 96
  162. #define AB8500_INT_ID_DET_R1F 98
  163. #define AB8500_INT_ID_DET_R2F 99
  164. #define AB8500_INT_ID_DET_R3F 100
  165. #define AB8500_INT_ID_DET_R4F 101
  166. #define AB8500_INT_CHAUTORESTARTAFTSEC 102
  167. #define AB8500_INT_CHSTOPBYSEC 103
  168. /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */
  169. #define AB8500_INT_USB_CH_TH_PROT_F 104
  170. #define AB8500_INT_USB_CH_TH_PROT_R 105
  171. #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */
  172. #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */
  173. #define AB8500_INT_CHCURLIMNOHSCHIRP 109
  174. #define AB8500_INT_CHCURLIMHSCHIRP 110
  175. #define AB8500_INT_XTAL32K_KO 111
  176. /* Definitions for AB9540 */
  177. /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */
  178. #define AB9540_INT_GPIO50R 113
  179. #define AB9540_INT_GPIO51R 114 /* not 8505 */
  180. #define AB9540_INT_GPIO52R 115
  181. #define AB9540_INT_GPIO53R 116
  182. #define AB9540_INT_GPIO54R 117 /* not 8505 */
  183. #define AB9540_INT_IEXT_CH_RF_BFN_R 118
  184. #define AB9540_INT_IEXT_CH_RF_BFN_F 119
  185. /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */
  186. #define AB9540_INT_GPIO50F 121
  187. #define AB9540_INT_GPIO51F 122 /* not 8505 */
  188. #define AB9540_INT_GPIO52F 123
  189. #define AB9540_INT_GPIO53F 124
  190. #define AB9540_INT_GPIO54F 125 /* not 8505 */
  191. /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */
  192. #define AB8505_INT_KEYSTUCK 128
  193. #define AB8505_INT_IKR 129
  194. #define AB8505_INT_IKP 130
  195. #define AB8505_INT_KP 131
  196. #define AB8505_INT_KEYDEGLITCH 132
  197. #define AB8505_INT_MODPWRSTATUSF 134
  198. #define AB8505_INT_MODPWRSTATUSR 135
  199. /*
  200. * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the
  201. * entire platform. This is a "compile time" constant so this must be set to
  202. * the largest possible value that may be encountered with different AB SOCs.
  203. * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540
  204. * which is larger.
  205. */
  206. #define AB8500_NR_IRQS 112
  207. #define AB8505_NR_IRQS 136
  208. #define AB9540_NR_IRQS 136
  209. /* This is set to the roof of any AB8500 chip variant IRQ counts */
  210. #define AB8500_MAX_NR_IRQS AB9540_NR_IRQS
  211. #define AB8500_NUM_IRQ_REGS 14
  212. #define AB9540_NUM_IRQ_REGS 17
  213. /**
  214. * struct ab8500 - ab8500 internal structure
  215. * @dev: parent device
  216. * @lock: read/write operations lock
  217. * @irq_lock: genirq bus lock
  218. * @transfer_ongoing: 0 if no transfer ongoing
  219. * @irq: irq line
  220. * @version: chip version id (e.g. ab8500 or ab9540)
  221. * @chip_id: chip revision id
  222. * @write: register write
  223. * @write_masked: masked register write
  224. * @read: register read
  225. * @rx_buf: rx buf for SPI
  226. * @tx_buf: tx buf for SPI
  227. * @mask: cache of IRQ regs for bus lock
  228. * @oldmask: cache of previous IRQ regs for bus lock
  229. * @mask_size: Actual number of valid entries in mask[], oldmask[] and
  230. * irq_reg_offset
  231. * @irq_reg_offset: Array of offsets into IRQ registers
  232. */
  233. struct ab8500 {
  234. struct device *dev;
  235. struct mutex lock;
  236. struct mutex irq_lock;
  237. atomic_t transfer_ongoing;
  238. int irq_base;
  239. int irq;
  240. enum ab8500_version version;
  241. u8 chip_id;
  242. int (*write)(struct ab8500 *ab8500, u16 addr, u8 data);
  243. int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data);
  244. int (*read)(struct ab8500 *ab8500, u16 addr);
  245. unsigned long tx_buf[4];
  246. unsigned long rx_buf[4];
  247. u8 *mask;
  248. u8 *oldmask;
  249. int mask_size;
  250. const int *irq_reg_offset;
  251. };
  252. struct regulator_reg_init;
  253. struct regulator_init_data;
  254. struct ab8500_gpio_platform_data;
  255. struct ab8500_codec_platform_data;
  256. /**
  257. * struct ab8500_platform_data - AB8500 platform data
  258. * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
  259. * @init: board-specific initialization after detection of ab8500
  260. * @num_regulator_reg_init: number of regulator init registers
  261. * @regulator_reg_init: regulator init registers
  262. * @num_regulator: number of regulators
  263. * @regulator: machine-specific constraints for regulators
  264. */
  265. struct ab8500_platform_data {
  266. int irq_base;
  267. void (*init) (struct ab8500 *);
  268. int num_regulator_reg_init;
  269. struct ab8500_regulator_reg_init *regulator_reg_init;
  270. int num_regulator;
  271. struct regulator_init_data *regulator;
  272. struct ab8500_gpio_platform_data *gpio;
  273. struct ab8500_codec_platform_data *codec;
  274. };
  275. extern int __devinit ab8500_init(struct ab8500 *ab8500,
  276. enum ab8500_version version);
  277. extern int __devexit ab8500_exit(struct ab8500 *ab8500);
  278. extern int ab8500_suspend(struct ab8500 *ab8500);
  279. static inline int is_ab8500(struct ab8500 *ab)
  280. {
  281. return ab->version == AB8500_VERSION_AB8500;
  282. }
  283. static inline int is_ab8505(struct ab8500 *ab)
  284. {
  285. return ab->version == AB8500_VERSION_AB8505;
  286. }
  287. static inline int is_ab9540(struct ab8500 *ab)
  288. {
  289. return ab->version == AB8500_VERSION_AB9540;
  290. }
  291. static inline int is_ab8540(struct ab8500 *ab)
  292. {
  293. return ab->version == AB8500_VERSION_AB8540;
  294. }
  295. /* exclude also ab8505, ab9540... */
  296. static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab)
  297. {
  298. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0));
  299. }
  300. /* exclude also ab8505, ab9540... */
  301. static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
  302. {
  303. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
  304. }
  305. /* exclude also ab8505, ab9540... */
  306. static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
  307. {
  308. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
  309. }
  310. /* exclude also ab8505, ab9540... */
  311. static inline int is_ab8500_2p0(struct ab8500 *ab)
  312. {
  313. return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0));
  314. }
  315. #endif /* MFD_AB8500_H */