vmx.c 230 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include <asm/kexec.h>
  43. #include "trace.h"
  44. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  45. #define __ex_clear(x, reg) \
  46. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  47. MODULE_AUTHOR("Qumranet");
  48. MODULE_LICENSE("GPL");
  49. static const struct x86_cpu_id vmx_cpu_id[] = {
  50. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  51. {}
  52. };
  53. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  54. static bool __read_mostly enable_vpid = 1;
  55. module_param_named(vpid, enable_vpid, bool, 0444);
  56. static bool __read_mostly flexpriority_enabled = 1;
  57. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  58. static bool __read_mostly enable_ept = 1;
  59. module_param_named(ept, enable_ept, bool, S_IRUGO);
  60. static bool __read_mostly enable_unrestricted_guest = 1;
  61. module_param_named(unrestricted_guest,
  62. enable_unrestricted_guest, bool, S_IRUGO);
  63. static bool __read_mostly enable_ept_ad_bits = 1;
  64. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  65. static bool __read_mostly emulate_invalid_guest_state = true;
  66. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  67. static bool __read_mostly vmm_exclusive = 1;
  68. module_param(vmm_exclusive, bool, S_IRUGO);
  69. static bool __read_mostly fasteoi = 1;
  70. module_param(fasteoi, bool, S_IRUGO);
  71. static bool __read_mostly enable_apicv = 1;
  72. module_param(enable_apicv, bool, S_IRUGO);
  73. static bool __read_mostly enable_shadow_vmcs = 1;
  74. module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
  75. /*
  76. * If nested=1, nested virtualization is supported, i.e., guests may use
  77. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  78. * use VMX instructions.
  79. */
  80. static bool __read_mostly nested = 0;
  81. module_param(nested, bool, S_IRUGO);
  82. #define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
  83. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
  84. #define KVM_VM_CR0_ALWAYS_ON \
  85. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  86. #define KVM_CR4_GUEST_OWNED_BITS \
  87. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  88. | X86_CR4_OSXMMEXCPT)
  89. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  90. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  91. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  92. /*
  93. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  94. * ple_gap: upper bound on the amount of time between two successive
  95. * executions of PAUSE in a loop. Also indicate if ple enabled.
  96. * According to test, this time is usually smaller than 128 cycles.
  97. * ple_window: upper bound on the amount of time a guest is allowed to execute
  98. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  99. * less than 2^12 cycles
  100. * Time is measured based on a counter that runs at the same rate as the TSC,
  101. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  102. */
  103. #define KVM_VMX_DEFAULT_PLE_GAP 128
  104. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  105. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  106. module_param(ple_gap, int, S_IRUGO);
  107. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  108. module_param(ple_window, int, S_IRUGO);
  109. extern const ulong vmx_return;
  110. #define NR_AUTOLOAD_MSRS 8
  111. #define VMCS02_POOL_SIZE 1
  112. struct vmcs {
  113. u32 revision_id;
  114. u32 abort;
  115. char data[0];
  116. };
  117. /*
  118. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  119. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  120. * loaded on this CPU (so we can clear them if the CPU goes down).
  121. */
  122. struct loaded_vmcs {
  123. struct vmcs *vmcs;
  124. int cpu;
  125. int launched;
  126. struct list_head loaded_vmcss_on_cpu_link;
  127. };
  128. struct shared_msr_entry {
  129. unsigned index;
  130. u64 data;
  131. u64 mask;
  132. };
  133. /*
  134. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  135. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  136. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  137. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  138. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  139. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  140. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  141. * underlying hardware which will be used to run L2.
  142. * This structure is packed to ensure that its layout is identical across
  143. * machines (necessary for live migration).
  144. * If there are changes in this struct, VMCS12_REVISION must be changed.
  145. */
  146. typedef u64 natural_width;
  147. struct __packed vmcs12 {
  148. /* According to the Intel spec, a VMCS region must start with the
  149. * following two fields. Then follow implementation-specific data.
  150. */
  151. u32 revision_id;
  152. u32 abort;
  153. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  154. u32 padding[7]; /* room for future expansion */
  155. u64 io_bitmap_a;
  156. u64 io_bitmap_b;
  157. u64 msr_bitmap;
  158. u64 vm_exit_msr_store_addr;
  159. u64 vm_exit_msr_load_addr;
  160. u64 vm_entry_msr_load_addr;
  161. u64 tsc_offset;
  162. u64 virtual_apic_page_addr;
  163. u64 apic_access_addr;
  164. u64 ept_pointer;
  165. u64 guest_physical_address;
  166. u64 vmcs_link_pointer;
  167. u64 guest_ia32_debugctl;
  168. u64 guest_ia32_pat;
  169. u64 guest_ia32_efer;
  170. u64 guest_ia32_perf_global_ctrl;
  171. u64 guest_pdptr0;
  172. u64 guest_pdptr1;
  173. u64 guest_pdptr2;
  174. u64 guest_pdptr3;
  175. u64 host_ia32_pat;
  176. u64 host_ia32_efer;
  177. u64 host_ia32_perf_global_ctrl;
  178. u64 padding64[8]; /* room for future expansion */
  179. /*
  180. * To allow migration of L1 (complete with its L2 guests) between
  181. * machines of different natural widths (32 or 64 bit), we cannot have
  182. * unsigned long fields with no explict size. We use u64 (aliased
  183. * natural_width) instead. Luckily, x86 is little-endian.
  184. */
  185. natural_width cr0_guest_host_mask;
  186. natural_width cr4_guest_host_mask;
  187. natural_width cr0_read_shadow;
  188. natural_width cr4_read_shadow;
  189. natural_width cr3_target_value0;
  190. natural_width cr3_target_value1;
  191. natural_width cr3_target_value2;
  192. natural_width cr3_target_value3;
  193. natural_width exit_qualification;
  194. natural_width guest_linear_address;
  195. natural_width guest_cr0;
  196. natural_width guest_cr3;
  197. natural_width guest_cr4;
  198. natural_width guest_es_base;
  199. natural_width guest_cs_base;
  200. natural_width guest_ss_base;
  201. natural_width guest_ds_base;
  202. natural_width guest_fs_base;
  203. natural_width guest_gs_base;
  204. natural_width guest_ldtr_base;
  205. natural_width guest_tr_base;
  206. natural_width guest_gdtr_base;
  207. natural_width guest_idtr_base;
  208. natural_width guest_dr7;
  209. natural_width guest_rsp;
  210. natural_width guest_rip;
  211. natural_width guest_rflags;
  212. natural_width guest_pending_dbg_exceptions;
  213. natural_width guest_sysenter_esp;
  214. natural_width guest_sysenter_eip;
  215. natural_width host_cr0;
  216. natural_width host_cr3;
  217. natural_width host_cr4;
  218. natural_width host_fs_base;
  219. natural_width host_gs_base;
  220. natural_width host_tr_base;
  221. natural_width host_gdtr_base;
  222. natural_width host_idtr_base;
  223. natural_width host_ia32_sysenter_esp;
  224. natural_width host_ia32_sysenter_eip;
  225. natural_width host_rsp;
  226. natural_width host_rip;
  227. natural_width paddingl[8]; /* room for future expansion */
  228. u32 pin_based_vm_exec_control;
  229. u32 cpu_based_vm_exec_control;
  230. u32 exception_bitmap;
  231. u32 page_fault_error_code_mask;
  232. u32 page_fault_error_code_match;
  233. u32 cr3_target_count;
  234. u32 vm_exit_controls;
  235. u32 vm_exit_msr_store_count;
  236. u32 vm_exit_msr_load_count;
  237. u32 vm_entry_controls;
  238. u32 vm_entry_msr_load_count;
  239. u32 vm_entry_intr_info_field;
  240. u32 vm_entry_exception_error_code;
  241. u32 vm_entry_instruction_len;
  242. u32 tpr_threshold;
  243. u32 secondary_vm_exec_control;
  244. u32 vm_instruction_error;
  245. u32 vm_exit_reason;
  246. u32 vm_exit_intr_info;
  247. u32 vm_exit_intr_error_code;
  248. u32 idt_vectoring_info_field;
  249. u32 idt_vectoring_error_code;
  250. u32 vm_exit_instruction_len;
  251. u32 vmx_instruction_info;
  252. u32 guest_es_limit;
  253. u32 guest_cs_limit;
  254. u32 guest_ss_limit;
  255. u32 guest_ds_limit;
  256. u32 guest_fs_limit;
  257. u32 guest_gs_limit;
  258. u32 guest_ldtr_limit;
  259. u32 guest_tr_limit;
  260. u32 guest_gdtr_limit;
  261. u32 guest_idtr_limit;
  262. u32 guest_es_ar_bytes;
  263. u32 guest_cs_ar_bytes;
  264. u32 guest_ss_ar_bytes;
  265. u32 guest_ds_ar_bytes;
  266. u32 guest_fs_ar_bytes;
  267. u32 guest_gs_ar_bytes;
  268. u32 guest_ldtr_ar_bytes;
  269. u32 guest_tr_ar_bytes;
  270. u32 guest_interruptibility_info;
  271. u32 guest_activity_state;
  272. u32 guest_sysenter_cs;
  273. u32 host_ia32_sysenter_cs;
  274. u32 vmx_preemption_timer_value;
  275. u32 padding32[7]; /* room for future expansion */
  276. u16 virtual_processor_id;
  277. u16 guest_es_selector;
  278. u16 guest_cs_selector;
  279. u16 guest_ss_selector;
  280. u16 guest_ds_selector;
  281. u16 guest_fs_selector;
  282. u16 guest_gs_selector;
  283. u16 guest_ldtr_selector;
  284. u16 guest_tr_selector;
  285. u16 host_es_selector;
  286. u16 host_cs_selector;
  287. u16 host_ss_selector;
  288. u16 host_ds_selector;
  289. u16 host_fs_selector;
  290. u16 host_gs_selector;
  291. u16 host_tr_selector;
  292. };
  293. /*
  294. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  295. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  296. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  297. */
  298. #define VMCS12_REVISION 0x11e57ed0
  299. /*
  300. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  301. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  302. * current implementation, 4K are reserved to avoid future complications.
  303. */
  304. #define VMCS12_SIZE 0x1000
  305. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  306. struct vmcs02_list {
  307. struct list_head list;
  308. gpa_t vmptr;
  309. struct loaded_vmcs vmcs02;
  310. };
  311. /*
  312. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  313. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  314. */
  315. struct nested_vmx {
  316. /* Has the level1 guest done vmxon? */
  317. bool vmxon;
  318. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  319. gpa_t current_vmptr;
  320. /* The host-usable pointer to the above */
  321. struct page *current_vmcs12_page;
  322. struct vmcs12 *current_vmcs12;
  323. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  324. struct list_head vmcs02_pool;
  325. int vmcs02_num;
  326. u64 vmcs01_tsc_offset;
  327. /* L2 must run next, and mustn't decide to exit to L1. */
  328. bool nested_run_pending;
  329. /*
  330. * Guest pages referred to in vmcs02 with host-physical pointers, so
  331. * we must keep them pinned while L2 runs.
  332. */
  333. struct page *apic_access_page;
  334. };
  335. #define POSTED_INTR_ON 0
  336. /* Posted-Interrupt Descriptor */
  337. struct pi_desc {
  338. u32 pir[8]; /* Posted interrupt requested */
  339. u32 control; /* bit 0 of control is outstanding notification bit */
  340. u32 rsvd[7];
  341. } __aligned(64);
  342. static bool pi_test_and_set_on(struct pi_desc *pi_desc)
  343. {
  344. return test_and_set_bit(POSTED_INTR_ON,
  345. (unsigned long *)&pi_desc->control);
  346. }
  347. static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
  348. {
  349. return test_and_clear_bit(POSTED_INTR_ON,
  350. (unsigned long *)&pi_desc->control);
  351. }
  352. static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
  353. {
  354. return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
  355. }
  356. struct vcpu_vmx {
  357. struct kvm_vcpu vcpu;
  358. unsigned long host_rsp;
  359. u8 fail;
  360. u8 cpl;
  361. bool nmi_known_unmasked;
  362. u32 exit_intr_info;
  363. u32 idt_vectoring_info;
  364. ulong rflags;
  365. struct shared_msr_entry *guest_msrs;
  366. int nmsrs;
  367. int save_nmsrs;
  368. unsigned long host_idt_base;
  369. #ifdef CONFIG_X86_64
  370. u64 msr_host_kernel_gs_base;
  371. u64 msr_guest_kernel_gs_base;
  372. #endif
  373. /*
  374. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  375. * non-nested (L1) guest, it always points to vmcs01. For a nested
  376. * guest (L2), it points to a different VMCS.
  377. */
  378. struct loaded_vmcs vmcs01;
  379. struct loaded_vmcs *loaded_vmcs;
  380. bool __launched; /* temporary, used in vmx_vcpu_run */
  381. struct msr_autoload {
  382. unsigned nr;
  383. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  384. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  385. } msr_autoload;
  386. struct {
  387. int loaded;
  388. u16 fs_sel, gs_sel, ldt_sel;
  389. #ifdef CONFIG_X86_64
  390. u16 ds_sel, es_sel;
  391. #endif
  392. int gs_ldt_reload_needed;
  393. int fs_reload_needed;
  394. } host_state;
  395. struct {
  396. int vm86_active;
  397. ulong save_rflags;
  398. struct kvm_segment segs[8];
  399. } rmode;
  400. struct {
  401. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  402. struct kvm_save_segment {
  403. u16 selector;
  404. unsigned long base;
  405. u32 limit;
  406. u32 ar;
  407. } seg[8];
  408. } segment_cache;
  409. int vpid;
  410. bool emulation_required;
  411. /* Support for vnmi-less CPUs */
  412. int soft_vnmi_blocked;
  413. ktime_t entry_time;
  414. s64 vnmi_blocked_time;
  415. u32 exit_reason;
  416. bool rdtscp_enabled;
  417. /* Posted interrupt descriptor */
  418. struct pi_desc pi_desc;
  419. /* Support for a guest hypervisor (nested VMX) */
  420. struct nested_vmx nested;
  421. };
  422. enum segment_cache_field {
  423. SEG_FIELD_SEL = 0,
  424. SEG_FIELD_BASE = 1,
  425. SEG_FIELD_LIMIT = 2,
  426. SEG_FIELD_AR = 3,
  427. SEG_FIELD_NR = 4
  428. };
  429. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  430. {
  431. return container_of(vcpu, struct vcpu_vmx, vcpu);
  432. }
  433. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  434. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  435. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  436. [number##_HIGH] = VMCS12_OFFSET(name)+4
  437. static const unsigned long shadow_read_only_fields[] = {
  438. /*
  439. * We do NOT shadow fields that are modified when L0
  440. * traps and emulates any vmx instruction (e.g. VMPTRLD,
  441. * VMXON...) executed by L1.
  442. * For example, VM_INSTRUCTION_ERROR is read
  443. * by L1 if a vmx instruction fails (part of the error path).
  444. * Note the code assumes this logic. If for some reason
  445. * we start shadowing these fields then we need to
  446. * force a shadow sync when L0 emulates vmx instructions
  447. * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
  448. * by nested_vmx_failValid)
  449. */
  450. VM_EXIT_REASON,
  451. VM_EXIT_INTR_INFO,
  452. VM_EXIT_INSTRUCTION_LEN,
  453. IDT_VECTORING_INFO_FIELD,
  454. IDT_VECTORING_ERROR_CODE,
  455. VM_EXIT_INTR_ERROR_CODE,
  456. EXIT_QUALIFICATION,
  457. GUEST_LINEAR_ADDRESS,
  458. GUEST_PHYSICAL_ADDRESS
  459. };
  460. static const int max_shadow_read_only_fields =
  461. ARRAY_SIZE(shadow_read_only_fields);
  462. static const unsigned long shadow_read_write_fields[] = {
  463. GUEST_RIP,
  464. GUEST_RSP,
  465. GUEST_CR0,
  466. GUEST_CR3,
  467. GUEST_CR4,
  468. GUEST_INTERRUPTIBILITY_INFO,
  469. GUEST_RFLAGS,
  470. GUEST_CS_SELECTOR,
  471. GUEST_CS_AR_BYTES,
  472. GUEST_CS_LIMIT,
  473. GUEST_CS_BASE,
  474. GUEST_ES_BASE,
  475. CR0_GUEST_HOST_MASK,
  476. CR0_READ_SHADOW,
  477. CR4_READ_SHADOW,
  478. TSC_OFFSET,
  479. EXCEPTION_BITMAP,
  480. CPU_BASED_VM_EXEC_CONTROL,
  481. VM_ENTRY_EXCEPTION_ERROR_CODE,
  482. VM_ENTRY_INTR_INFO_FIELD,
  483. VM_ENTRY_INSTRUCTION_LEN,
  484. VM_ENTRY_EXCEPTION_ERROR_CODE,
  485. HOST_FS_BASE,
  486. HOST_GS_BASE,
  487. HOST_FS_SELECTOR,
  488. HOST_GS_SELECTOR
  489. };
  490. static const int max_shadow_read_write_fields =
  491. ARRAY_SIZE(shadow_read_write_fields);
  492. static const unsigned short vmcs_field_to_offset_table[] = {
  493. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  494. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  495. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  496. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  497. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  498. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  499. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  500. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  501. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  502. FIELD(HOST_ES_SELECTOR, host_es_selector),
  503. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  504. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  505. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  506. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  507. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  508. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  509. FIELD64(IO_BITMAP_A, io_bitmap_a),
  510. FIELD64(IO_BITMAP_B, io_bitmap_b),
  511. FIELD64(MSR_BITMAP, msr_bitmap),
  512. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  513. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  514. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  515. FIELD64(TSC_OFFSET, tsc_offset),
  516. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  517. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  518. FIELD64(EPT_POINTER, ept_pointer),
  519. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  520. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  521. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  522. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  523. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  524. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  525. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  526. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  527. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  528. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  529. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  530. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  531. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  532. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  533. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  534. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  535. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  536. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  537. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  538. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  539. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  540. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  541. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  542. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  543. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  544. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  545. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  546. FIELD(TPR_THRESHOLD, tpr_threshold),
  547. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  548. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  549. FIELD(VM_EXIT_REASON, vm_exit_reason),
  550. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  551. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  552. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  553. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  554. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  555. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  556. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  557. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  558. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  559. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  560. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  561. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  562. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  563. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  564. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  565. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  566. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  567. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  568. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  569. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  570. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  571. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  572. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  573. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  574. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  575. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  576. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  577. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  578. FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
  579. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  580. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  581. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  582. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  583. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  584. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  585. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  586. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  587. FIELD(EXIT_QUALIFICATION, exit_qualification),
  588. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  589. FIELD(GUEST_CR0, guest_cr0),
  590. FIELD(GUEST_CR3, guest_cr3),
  591. FIELD(GUEST_CR4, guest_cr4),
  592. FIELD(GUEST_ES_BASE, guest_es_base),
  593. FIELD(GUEST_CS_BASE, guest_cs_base),
  594. FIELD(GUEST_SS_BASE, guest_ss_base),
  595. FIELD(GUEST_DS_BASE, guest_ds_base),
  596. FIELD(GUEST_FS_BASE, guest_fs_base),
  597. FIELD(GUEST_GS_BASE, guest_gs_base),
  598. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  599. FIELD(GUEST_TR_BASE, guest_tr_base),
  600. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  601. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  602. FIELD(GUEST_DR7, guest_dr7),
  603. FIELD(GUEST_RSP, guest_rsp),
  604. FIELD(GUEST_RIP, guest_rip),
  605. FIELD(GUEST_RFLAGS, guest_rflags),
  606. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  607. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  608. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  609. FIELD(HOST_CR0, host_cr0),
  610. FIELD(HOST_CR3, host_cr3),
  611. FIELD(HOST_CR4, host_cr4),
  612. FIELD(HOST_FS_BASE, host_fs_base),
  613. FIELD(HOST_GS_BASE, host_gs_base),
  614. FIELD(HOST_TR_BASE, host_tr_base),
  615. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  616. FIELD(HOST_IDTR_BASE, host_idtr_base),
  617. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  618. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  619. FIELD(HOST_RSP, host_rsp),
  620. FIELD(HOST_RIP, host_rip),
  621. };
  622. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  623. static inline short vmcs_field_to_offset(unsigned long field)
  624. {
  625. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  626. return -1;
  627. return vmcs_field_to_offset_table[field];
  628. }
  629. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  630. {
  631. return to_vmx(vcpu)->nested.current_vmcs12;
  632. }
  633. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  634. {
  635. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  636. if (is_error_page(page))
  637. return NULL;
  638. return page;
  639. }
  640. static void nested_release_page(struct page *page)
  641. {
  642. kvm_release_page_dirty(page);
  643. }
  644. static void nested_release_page_clean(struct page *page)
  645. {
  646. kvm_release_page_clean(page);
  647. }
  648. static u64 construct_eptp(unsigned long root_hpa);
  649. static void kvm_cpu_vmxon(u64 addr);
  650. static void kvm_cpu_vmxoff(void);
  651. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  652. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  653. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  654. struct kvm_segment *var, int seg);
  655. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  656. struct kvm_segment *var, int seg);
  657. static bool guest_state_valid(struct kvm_vcpu *vcpu);
  658. static u32 vmx_segment_access_rights(struct kvm_segment *var);
  659. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
  660. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  661. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  662. /*
  663. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  664. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  665. */
  666. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  667. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  668. static unsigned long *vmx_io_bitmap_a;
  669. static unsigned long *vmx_io_bitmap_b;
  670. static unsigned long *vmx_msr_bitmap_legacy;
  671. static unsigned long *vmx_msr_bitmap_longmode;
  672. static unsigned long *vmx_msr_bitmap_legacy_x2apic;
  673. static unsigned long *vmx_msr_bitmap_longmode_x2apic;
  674. static unsigned long *vmx_vmread_bitmap;
  675. static unsigned long *vmx_vmwrite_bitmap;
  676. static bool cpu_has_load_ia32_efer;
  677. static bool cpu_has_load_perf_global_ctrl;
  678. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  679. static DEFINE_SPINLOCK(vmx_vpid_lock);
  680. static struct vmcs_config {
  681. int size;
  682. int order;
  683. u32 revision_id;
  684. u32 pin_based_exec_ctrl;
  685. u32 cpu_based_exec_ctrl;
  686. u32 cpu_based_2nd_exec_ctrl;
  687. u32 vmexit_ctrl;
  688. u32 vmentry_ctrl;
  689. } vmcs_config;
  690. static struct vmx_capability {
  691. u32 ept;
  692. u32 vpid;
  693. } vmx_capability;
  694. #define VMX_SEGMENT_FIELD(seg) \
  695. [VCPU_SREG_##seg] = { \
  696. .selector = GUEST_##seg##_SELECTOR, \
  697. .base = GUEST_##seg##_BASE, \
  698. .limit = GUEST_##seg##_LIMIT, \
  699. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  700. }
  701. static const struct kvm_vmx_segment_field {
  702. unsigned selector;
  703. unsigned base;
  704. unsigned limit;
  705. unsigned ar_bytes;
  706. } kvm_vmx_segment_fields[] = {
  707. VMX_SEGMENT_FIELD(CS),
  708. VMX_SEGMENT_FIELD(DS),
  709. VMX_SEGMENT_FIELD(ES),
  710. VMX_SEGMENT_FIELD(FS),
  711. VMX_SEGMENT_FIELD(GS),
  712. VMX_SEGMENT_FIELD(SS),
  713. VMX_SEGMENT_FIELD(TR),
  714. VMX_SEGMENT_FIELD(LDTR),
  715. };
  716. static u64 host_efer;
  717. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  718. /*
  719. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  720. * away by decrementing the array size.
  721. */
  722. static const u32 vmx_msr_index[] = {
  723. #ifdef CONFIG_X86_64
  724. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  725. #endif
  726. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  727. };
  728. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  729. static inline bool is_page_fault(u32 intr_info)
  730. {
  731. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  732. INTR_INFO_VALID_MASK)) ==
  733. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  734. }
  735. static inline bool is_no_device(u32 intr_info)
  736. {
  737. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  738. INTR_INFO_VALID_MASK)) ==
  739. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  740. }
  741. static inline bool is_invalid_opcode(u32 intr_info)
  742. {
  743. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  744. INTR_INFO_VALID_MASK)) ==
  745. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  746. }
  747. static inline bool is_external_interrupt(u32 intr_info)
  748. {
  749. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  750. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  751. }
  752. static inline bool is_machine_check(u32 intr_info)
  753. {
  754. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  755. INTR_INFO_VALID_MASK)) ==
  756. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  757. }
  758. static inline bool cpu_has_vmx_msr_bitmap(void)
  759. {
  760. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  761. }
  762. static inline bool cpu_has_vmx_tpr_shadow(void)
  763. {
  764. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  765. }
  766. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  767. {
  768. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  769. }
  770. static inline bool cpu_has_secondary_exec_ctrls(void)
  771. {
  772. return vmcs_config.cpu_based_exec_ctrl &
  773. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  774. }
  775. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  776. {
  777. return vmcs_config.cpu_based_2nd_exec_ctrl &
  778. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  779. }
  780. static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
  781. {
  782. return vmcs_config.cpu_based_2nd_exec_ctrl &
  783. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  784. }
  785. static inline bool cpu_has_vmx_apic_register_virt(void)
  786. {
  787. return vmcs_config.cpu_based_2nd_exec_ctrl &
  788. SECONDARY_EXEC_APIC_REGISTER_VIRT;
  789. }
  790. static inline bool cpu_has_vmx_virtual_intr_delivery(void)
  791. {
  792. return vmcs_config.cpu_based_2nd_exec_ctrl &
  793. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
  794. }
  795. static inline bool cpu_has_vmx_posted_intr(void)
  796. {
  797. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
  798. }
  799. static inline bool cpu_has_vmx_apicv(void)
  800. {
  801. return cpu_has_vmx_apic_register_virt() &&
  802. cpu_has_vmx_virtual_intr_delivery() &&
  803. cpu_has_vmx_posted_intr();
  804. }
  805. static inline bool cpu_has_vmx_flexpriority(void)
  806. {
  807. return cpu_has_vmx_tpr_shadow() &&
  808. cpu_has_vmx_virtualize_apic_accesses();
  809. }
  810. static inline bool cpu_has_vmx_ept_execute_only(void)
  811. {
  812. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  813. }
  814. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  815. {
  816. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  817. }
  818. static inline bool cpu_has_vmx_eptp_writeback(void)
  819. {
  820. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  821. }
  822. static inline bool cpu_has_vmx_ept_2m_page(void)
  823. {
  824. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  825. }
  826. static inline bool cpu_has_vmx_ept_1g_page(void)
  827. {
  828. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  829. }
  830. static inline bool cpu_has_vmx_ept_4levels(void)
  831. {
  832. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  833. }
  834. static inline bool cpu_has_vmx_ept_ad_bits(void)
  835. {
  836. return vmx_capability.ept & VMX_EPT_AD_BIT;
  837. }
  838. static inline bool cpu_has_vmx_invept_context(void)
  839. {
  840. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  841. }
  842. static inline bool cpu_has_vmx_invept_global(void)
  843. {
  844. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  845. }
  846. static inline bool cpu_has_vmx_invvpid_single(void)
  847. {
  848. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  849. }
  850. static inline bool cpu_has_vmx_invvpid_global(void)
  851. {
  852. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  853. }
  854. static inline bool cpu_has_vmx_ept(void)
  855. {
  856. return vmcs_config.cpu_based_2nd_exec_ctrl &
  857. SECONDARY_EXEC_ENABLE_EPT;
  858. }
  859. static inline bool cpu_has_vmx_unrestricted_guest(void)
  860. {
  861. return vmcs_config.cpu_based_2nd_exec_ctrl &
  862. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  863. }
  864. static inline bool cpu_has_vmx_ple(void)
  865. {
  866. return vmcs_config.cpu_based_2nd_exec_ctrl &
  867. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  868. }
  869. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  870. {
  871. return flexpriority_enabled && irqchip_in_kernel(kvm);
  872. }
  873. static inline bool cpu_has_vmx_vpid(void)
  874. {
  875. return vmcs_config.cpu_based_2nd_exec_ctrl &
  876. SECONDARY_EXEC_ENABLE_VPID;
  877. }
  878. static inline bool cpu_has_vmx_rdtscp(void)
  879. {
  880. return vmcs_config.cpu_based_2nd_exec_ctrl &
  881. SECONDARY_EXEC_RDTSCP;
  882. }
  883. static inline bool cpu_has_vmx_invpcid(void)
  884. {
  885. return vmcs_config.cpu_based_2nd_exec_ctrl &
  886. SECONDARY_EXEC_ENABLE_INVPCID;
  887. }
  888. static inline bool cpu_has_virtual_nmis(void)
  889. {
  890. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  891. }
  892. static inline bool cpu_has_vmx_wbinvd_exit(void)
  893. {
  894. return vmcs_config.cpu_based_2nd_exec_ctrl &
  895. SECONDARY_EXEC_WBINVD_EXITING;
  896. }
  897. static inline bool cpu_has_vmx_shadow_vmcs(void)
  898. {
  899. u64 vmx_msr;
  900. rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
  901. /* check if the cpu supports writing r/o exit information fields */
  902. if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
  903. return false;
  904. return vmcs_config.cpu_based_2nd_exec_ctrl &
  905. SECONDARY_EXEC_SHADOW_VMCS;
  906. }
  907. static inline bool report_flexpriority(void)
  908. {
  909. return flexpriority_enabled;
  910. }
  911. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  912. {
  913. return vmcs12->cpu_based_vm_exec_control & bit;
  914. }
  915. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  916. {
  917. return (vmcs12->cpu_based_vm_exec_control &
  918. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  919. (vmcs12->secondary_vm_exec_control & bit);
  920. }
  921. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  922. struct kvm_vcpu *vcpu)
  923. {
  924. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  925. }
  926. static inline bool is_exception(u32 intr_info)
  927. {
  928. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  929. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  930. }
  931. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  932. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  933. struct vmcs12 *vmcs12,
  934. u32 reason, unsigned long qualification);
  935. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  936. {
  937. int i;
  938. for (i = 0; i < vmx->nmsrs; ++i)
  939. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  940. return i;
  941. return -1;
  942. }
  943. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  944. {
  945. struct {
  946. u64 vpid : 16;
  947. u64 rsvd : 48;
  948. u64 gva;
  949. } operand = { vpid, 0, gva };
  950. asm volatile (__ex(ASM_VMX_INVVPID)
  951. /* CF==1 or ZF==1 --> rc = -1 */
  952. "; ja 1f ; ud2 ; 1:"
  953. : : "a"(&operand), "c"(ext) : "cc", "memory");
  954. }
  955. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  956. {
  957. struct {
  958. u64 eptp, gpa;
  959. } operand = {eptp, gpa};
  960. asm volatile (__ex(ASM_VMX_INVEPT)
  961. /* CF==1 or ZF==1 --> rc = -1 */
  962. "; ja 1f ; ud2 ; 1:\n"
  963. : : "a" (&operand), "c" (ext) : "cc", "memory");
  964. }
  965. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  966. {
  967. int i;
  968. i = __find_msr_index(vmx, msr);
  969. if (i >= 0)
  970. return &vmx->guest_msrs[i];
  971. return NULL;
  972. }
  973. static void vmcs_clear(struct vmcs *vmcs)
  974. {
  975. u64 phys_addr = __pa(vmcs);
  976. u8 error;
  977. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  978. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  979. : "cc", "memory");
  980. if (error)
  981. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  982. vmcs, phys_addr);
  983. }
  984. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  985. {
  986. vmcs_clear(loaded_vmcs->vmcs);
  987. loaded_vmcs->cpu = -1;
  988. loaded_vmcs->launched = 0;
  989. }
  990. static void vmcs_load(struct vmcs *vmcs)
  991. {
  992. u64 phys_addr = __pa(vmcs);
  993. u8 error;
  994. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  995. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  996. : "cc", "memory");
  997. if (error)
  998. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  999. vmcs, phys_addr);
  1000. }
  1001. #ifdef CONFIG_KEXEC
  1002. /*
  1003. * This bitmap is used to indicate whether the vmclear
  1004. * operation is enabled on all cpus. All disabled by
  1005. * default.
  1006. */
  1007. static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
  1008. static inline void crash_enable_local_vmclear(int cpu)
  1009. {
  1010. cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1011. }
  1012. static inline void crash_disable_local_vmclear(int cpu)
  1013. {
  1014. cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1015. }
  1016. static inline int crash_local_vmclear_enabled(int cpu)
  1017. {
  1018. return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1019. }
  1020. static void crash_vmclear_local_loaded_vmcss(void)
  1021. {
  1022. int cpu = raw_smp_processor_id();
  1023. struct loaded_vmcs *v;
  1024. if (!crash_local_vmclear_enabled(cpu))
  1025. return;
  1026. list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
  1027. loaded_vmcss_on_cpu_link)
  1028. vmcs_clear(v->vmcs);
  1029. }
  1030. #else
  1031. static inline void crash_enable_local_vmclear(int cpu) { }
  1032. static inline void crash_disable_local_vmclear(int cpu) { }
  1033. #endif /* CONFIG_KEXEC */
  1034. static void __loaded_vmcs_clear(void *arg)
  1035. {
  1036. struct loaded_vmcs *loaded_vmcs = arg;
  1037. int cpu = raw_smp_processor_id();
  1038. if (loaded_vmcs->cpu != cpu)
  1039. return; /* vcpu migration can race with cpu offline */
  1040. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  1041. per_cpu(current_vmcs, cpu) = NULL;
  1042. crash_disable_local_vmclear(cpu);
  1043. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  1044. /*
  1045. * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
  1046. * is before setting loaded_vmcs->vcpu to -1 which is done in
  1047. * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
  1048. * then adds the vmcs into percpu list before it is deleted.
  1049. */
  1050. smp_wmb();
  1051. loaded_vmcs_init(loaded_vmcs);
  1052. crash_enable_local_vmclear(cpu);
  1053. }
  1054. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  1055. {
  1056. int cpu = loaded_vmcs->cpu;
  1057. if (cpu != -1)
  1058. smp_call_function_single(cpu,
  1059. __loaded_vmcs_clear, loaded_vmcs, 1);
  1060. }
  1061. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  1062. {
  1063. if (vmx->vpid == 0)
  1064. return;
  1065. if (cpu_has_vmx_invvpid_single())
  1066. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  1067. }
  1068. static inline void vpid_sync_vcpu_global(void)
  1069. {
  1070. if (cpu_has_vmx_invvpid_global())
  1071. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  1072. }
  1073. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  1074. {
  1075. if (cpu_has_vmx_invvpid_single())
  1076. vpid_sync_vcpu_single(vmx);
  1077. else
  1078. vpid_sync_vcpu_global();
  1079. }
  1080. static inline void ept_sync_global(void)
  1081. {
  1082. if (cpu_has_vmx_invept_global())
  1083. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  1084. }
  1085. static inline void ept_sync_context(u64 eptp)
  1086. {
  1087. if (enable_ept) {
  1088. if (cpu_has_vmx_invept_context())
  1089. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  1090. else
  1091. ept_sync_global();
  1092. }
  1093. }
  1094. static __always_inline unsigned long vmcs_readl(unsigned long field)
  1095. {
  1096. unsigned long value;
  1097. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  1098. : "=a"(value) : "d"(field) : "cc");
  1099. return value;
  1100. }
  1101. static __always_inline u16 vmcs_read16(unsigned long field)
  1102. {
  1103. return vmcs_readl(field);
  1104. }
  1105. static __always_inline u32 vmcs_read32(unsigned long field)
  1106. {
  1107. return vmcs_readl(field);
  1108. }
  1109. static __always_inline u64 vmcs_read64(unsigned long field)
  1110. {
  1111. #ifdef CONFIG_X86_64
  1112. return vmcs_readl(field);
  1113. #else
  1114. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  1115. #endif
  1116. }
  1117. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  1118. {
  1119. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  1120. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  1121. dump_stack();
  1122. }
  1123. static void vmcs_writel(unsigned long field, unsigned long value)
  1124. {
  1125. u8 error;
  1126. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  1127. : "=q"(error) : "a"(value), "d"(field) : "cc");
  1128. if (unlikely(error))
  1129. vmwrite_error(field, value);
  1130. }
  1131. static void vmcs_write16(unsigned long field, u16 value)
  1132. {
  1133. vmcs_writel(field, value);
  1134. }
  1135. static void vmcs_write32(unsigned long field, u32 value)
  1136. {
  1137. vmcs_writel(field, value);
  1138. }
  1139. static void vmcs_write64(unsigned long field, u64 value)
  1140. {
  1141. vmcs_writel(field, value);
  1142. #ifndef CONFIG_X86_64
  1143. asm volatile ("");
  1144. vmcs_writel(field+1, value >> 32);
  1145. #endif
  1146. }
  1147. static void vmcs_clear_bits(unsigned long field, u32 mask)
  1148. {
  1149. vmcs_writel(field, vmcs_readl(field) & ~mask);
  1150. }
  1151. static void vmcs_set_bits(unsigned long field, u32 mask)
  1152. {
  1153. vmcs_writel(field, vmcs_readl(field) | mask);
  1154. }
  1155. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1156. {
  1157. vmx->segment_cache.bitmask = 0;
  1158. }
  1159. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1160. unsigned field)
  1161. {
  1162. bool ret;
  1163. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1164. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1165. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1166. vmx->segment_cache.bitmask = 0;
  1167. }
  1168. ret = vmx->segment_cache.bitmask & mask;
  1169. vmx->segment_cache.bitmask |= mask;
  1170. return ret;
  1171. }
  1172. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1173. {
  1174. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1175. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1176. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1177. return *p;
  1178. }
  1179. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1180. {
  1181. ulong *p = &vmx->segment_cache.seg[seg].base;
  1182. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1183. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1184. return *p;
  1185. }
  1186. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1187. {
  1188. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1189. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1190. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1191. return *p;
  1192. }
  1193. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1194. {
  1195. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1196. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1197. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1198. return *p;
  1199. }
  1200. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1201. {
  1202. u32 eb;
  1203. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1204. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1205. if ((vcpu->guest_debug &
  1206. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1207. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1208. eb |= 1u << BP_VECTOR;
  1209. if (to_vmx(vcpu)->rmode.vm86_active)
  1210. eb = ~0;
  1211. if (enable_ept)
  1212. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1213. if (vcpu->fpu_active)
  1214. eb &= ~(1u << NM_VECTOR);
  1215. /* When we are running a nested L2 guest and L1 specified for it a
  1216. * certain exception bitmap, we must trap the same exceptions and pass
  1217. * them to L1. When running L2, we will only handle the exceptions
  1218. * specified above if L1 did not want them.
  1219. */
  1220. if (is_guest_mode(vcpu))
  1221. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1222. vmcs_write32(EXCEPTION_BITMAP, eb);
  1223. }
  1224. static void clear_atomic_switch_msr_special(unsigned long entry,
  1225. unsigned long exit)
  1226. {
  1227. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1228. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1229. }
  1230. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1231. {
  1232. unsigned i;
  1233. struct msr_autoload *m = &vmx->msr_autoload;
  1234. switch (msr) {
  1235. case MSR_EFER:
  1236. if (cpu_has_load_ia32_efer) {
  1237. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1238. VM_EXIT_LOAD_IA32_EFER);
  1239. return;
  1240. }
  1241. break;
  1242. case MSR_CORE_PERF_GLOBAL_CTRL:
  1243. if (cpu_has_load_perf_global_ctrl) {
  1244. clear_atomic_switch_msr_special(
  1245. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1246. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1247. return;
  1248. }
  1249. break;
  1250. }
  1251. for (i = 0; i < m->nr; ++i)
  1252. if (m->guest[i].index == msr)
  1253. break;
  1254. if (i == m->nr)
  1255. return;
  1256. --m->nr;
  1257. m->guest[i] = m->guest[m->nr];
  1258. m->host[i] = m->host[m->nr];
  1259. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1260. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1261. }
  1262. static void add_atomic_switch_msr_special(unsigned long entry,
  1263. unsigned long exit, unsigned long guest_val_vmcs,
  1264. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1265. {
  1266. vmcs_write64(guest_val_vmcs, guest_val);
  1267. vmcs_write64(host_val_vmcs, host_val);
  1268. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1269. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1270. }
  1271. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1272. u64 guest_val, u64 host_val)
  1273. {
  1274. unsigned i;
  1275. struct msr_autoload *m = &vmx->msr_autoload;
  1276. switch (msr) {
  1277. case MSR_EFER:
  1278. if (cpu_has_load_ia32_efer) {
  1279. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1280. VM_EXIT_LOAD_IA32_EFER,
  1281. GUEST_IA32_EFER,
  1282. HOST_IA32_EFER,
  1283. guest_val, host_val);
  1284. return;
  1285. }
  1286. break;
  1287. case MSR_CORE_PERF_GLOBAL_CTRL:
  1288. if (cpu_has_load_perf_global_ctrl) {
  1289. add_atomic_switch_msr_special(
  1290. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1291. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1292. GUEST_IA32_PERF_GLOBAL_CTRL,
  1293. HOST_IA32_PERF_GLOBAL_CTRL,
  1294. guest_val, host_val);
  1295. return;
  1296. }
  1297. break;
  1298. }
  1299. for (i = 0; i < m->nr; ++i)
  1300. if (m->guest[i].index == msr)
  1301. break;
  1302. if (i == NR_AUTOLOAD_MSRS) {
  1303. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1304. "Can't add msr %x\n", msr);
  1305. return;
  1306. } else if (i == m->nr) {
  1307. ++m->nr;
  1308. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1309. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1310. }
  1311. m->guest[i].index = msr;
  1312. m->guest[i].value = guest_val;
  1313. m->host[i].index = msr;
  1314. m->host[i].value = host_val;
  1315. }
  1316. static void reload_tss(void)
  1317. {
  1318. /*
  1319. * VT restores TR but not its size. Useless.
  1320. */
  1321. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1322. struct desc_struct *descs;
  1323. descs = (void *)gdt->address;
  1324. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1325. load_TR_desc();
  1326. }
  1327. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1328. {
  1329. u64 guest_efer;
  1330. u64 ignore_bits;
  1331. guest_efer = vmx->vcpu.arch.efer;
  1332. /*
  1333. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1334. * outside long mode
  1335. */
  1336. ignore_bits = EFER_NX | EFER_SCE;
  1337. #ifdef CONFIG_X86_64
  1338. ignore_bits |= EFER_LMA | EFER_LME;
  1339. /* SCE is meaningful only in long mode on Intel */
  1340. if (guest_efer & EFER_LMA)
  1341. ignore_bits &= ~(u64)EFER_SCE;
  1342. #endif
  1343. guest_efer &= ~ignore_bits;
  1344. guest_efer |= host_efer & ignore_bits;
  1345. vmx->guest_msrs[efer_offset].data = guest_efer;
  1346. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1347. clear_atomic_switch_msr(vmx, MSR_EFER);
  1348. /* On ept, can't emulate nx, and must switch nx atomically */
  1349. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1350. guest_efer = vmx->vcpu.arch.efer;
  1351. if (!(guest_efer & EFER_LMA))
  1352. guest_efer &= ~EFER_LME;
  1353. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1354. return false;
  1355. }
  1356. return true;
  1357. }
  1358. static unsigned long segment_base(u16 selector)
  1359. {
  1360. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1361. struct desc_struct *d;
  1362. unsigned long table_base;
  1363. unsigned long v;
  1364. if (!(selector & ~3))
  1365. return 0;
  1366. table_base = gdt->address;
  1367. if (selector & 4) { /* from ldt */
  1368. u16 ldt_selector = kvm_read_ldt();
  1369. if (!(ldt_selector & ~3))
  1370. return 0;
  1371. table_base = segment_base(ldt_selector);
  1372. }
  1373. d = (struct desc_struct *)(table_base + (selector & ~7));
  1374. v = get_desc_base(d);
  1375. #ifdef CONFIG_X86_64
  1376. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1377. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1378. #endif
  1379. return v;
  1380. }
  1381. static inline unsigned long kvm_read_tr_base(void)
  1382. {
  1383. u16 tr;
  1384. asm("str %0" : "=g"(tr));
  1385. return segment_base(tr);
  1386. }
  1387. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1388. {
  1389. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1390. int i;
  1391. if (vmx->host_state.loaded)
  1392. return;
  1393. vmx->host_state.loaded = 1;
  1394. /*
  1395. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1396. * allow segment selectors with cpl > 0 or ti == 1.
  1397. */
  1398. vmx->host_state.ldt_sel = kvm_read_ldt();
  1399. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1400. savesegment(fs, vmx->host_state.fs_sel);
  1401. if (!(vmx->host_state.fs_sel & 7)) {
  1402. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1403. vmx->host_state.fs_reload_needed = 0;
  1404. } else {
  1405. vmcs_write16(HOST_FS_SELECTOR, 0);
  1406. vmx->host_state.fs_reload_needed = 1;
  1407. }
  1408. savesegment(gs, vmx->host_state.gs_sel);
  1409. if (!(vmx->host_state.gs_sel & 7))
  1410. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1411. else {
  1412. vmcs_write16(HOST_GS_SELECTOR, 0);
  1413. vmx->host_state.gs_ldt_reload_needed = 1;
  1414. }
  1415. #ifdef CONFIG_X86_64
  1416. savesegment(ds, vmx->host_state.ds_sel);
  1417. savesegment(es, vmx->host_state.es_sel);
  1418. #endif
  1419. #ifdef CONFIG_X86_64
  1420. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1421. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1422. #else
  1423. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1424. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1425. #endif
  1426. #ifdef CONFIG_X86_64
  1427. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1428. if (is_long_mode(&vmx->vcpu))
  1429. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1430. #endif
  1431. for (i = 0; i < vmx->save_nmsrs; ++i)
  1432. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1433. vmx->guest_msrs[i].data,
  1434. vmx->guest_msrs[i].mask);
  1435. }
  1436. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1437. {
  1438. if (!vmx->host_state.loaded)
  1439. return;
  1440. ++vmx->vcpu.stat.host_state_reload;
  1441. vmx->host_state.loaded = 0;
  1442. #ifdef CONFIG_X86_64
  1443. if (is_long_mode(&vmx->vcpu))
  1444. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1445. #endif
  1446. if (vmx->host_state.gs_ldt_reload_needed) {
  1447. kvm_load_ldt(vmx->host_state.ldt_sel);
  1448. #ifdef CONFIG_X86_64
  1449. load_gs_index(vmx->host_state.gs_sel);
  1450. #else
  1451. loadsegment(gs, vmx->host_state.gs_sel);
  1452. #endif
  1453. }
  1454. if (vmx->host_state.fs_reload_needed)
  1455. loadsegment(fs, vmx->host_state.fs_sel);
  1456. #ifdef CONFIG_X86_64
  1457. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1458. loadsegment(ds, vmx->host_state.ds_sel);
  1459. loadsegment(es, vmx->host_state.es_sel);
  1460. }
  1461. #endif
  1462. reload_tss();
  1463. #ifdef CONFIG_X86_64
  1464. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1465. #endif
  1466. /*
  1467. * If the FPU is not active (through the host task or
  1468. * the guest vcpu), then restore the cr0.TS bit.
  1469. */
  1470. if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
  1471. stts();
  1472. load_gdt(&__get_cpu_var(host_gdt));
  1473. }
  1474. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1475. {
  1476. preempt_disable();
  1477. __vmx_load_host_state(vmx);
  1478. preempt_enable();
  1479. }
  1480. /*
  1481. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1482. * vcpu mutex is already taken.
  1483. */
  1484. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1485. {
  1486. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1487. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1488. if (!vmm_exclusive)
  1489. kvm_cpu_vmxon(phys_addr);
  1490. else if (vmx->loaded_vmcs->cpu != cpu)
  1491. loaded_vmcs_clear(vmx->loaded_vmcs);
  1492. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1493. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1494. vmcs_load(vmx->loaded_vmcs->vmcs);
  1495. }
  1496. if (vmx->loaded_vmcs->cpu != cpu) {
  1497. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1498. unsigned long sysenter_esp;
  1499. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1500. local_irq_disable();
  1501. crash_disable_local_vmclear(cpu);
  1502. /*
  1503. * Read loaded_vmcs->cpu should be before fetching
  1504. * loaded_vmcs->loaded_vmcss_on_cpu_link.
  1505. * See the comments in __loaded_vmcs_clear().
  1506. */
  1507. smp_rmb();
  1508. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1509. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1510. crash_enable_local_vmclear(cpu);
  1511. local_irq_enable();
  1512. /*
  1513. * Linux uses per-cpu TSS and GDT, so set these when switching
  1514. * processors.
  1515. */
  1516. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1517. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1518. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1519. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1520. vmx->loaded_vmcs->cpu = cpu;
  1521. }
  1522. }
  1523. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1524. {
  1525. __vmx_load_host_state(to_vmx(vcpu));
  1526. if (!vmm_exclusive) {
  1527. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1528. vcpu->cpu = -1;
  1529. kvm_cpu_vmxoff();
  1530. }
  1531. }
  1532. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1533. {
  1534. ulong cr0;
  1535. if (vcpu->fpu_active)
  1536. return;
  1537. vcpu->fpu_active = 1;
  1538. cr0 = vmcs_readl(GUEST_CR0);
  1539. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1540. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1541. vmcs_writel(GUEST_CR0, cr0);
  1542. update_exception_bitmap(vcpu);
  1543. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1544. if (is_guest_mode(vcpu))
  1545. vcpu->arch.cr0_guest_owned_bits &=
  1546. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1547. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1548. }
  1549. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1550. /*
  1551. * Return the cr0 value that a nested guest would read. This is a combination
  1552. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1553. * its hypervisor (cr0_read_shadow).
  1554. */
  1555. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1556. {
  1557. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1558. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1559. }
  1560. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1561. {
  1562. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1563. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1564. }
  1565. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1566. {
  1567. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1568. * set this *before* calling this function.
  1569. */
  1570. vmx_decache_cr0_guest_bits(vcpu);
  1571. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1572. update_exception_bitmap(vcpu);
  1573. vcpu->arch.cr0_guest_owned_bits = 0;
  1574. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1575. if (is_guest_mode(vcpu)) {
  1576. /*
  1577. * L1's specified read shadow might not contain the TS bit,
  1578. * so now that we turned on shadowing of this bit, we need to
  1579. * set this bit of the shadow. Like in nested_vmx_run we need
  1580. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1581. * up-to-date here because we just decached cr0.TS (and we'll
  1582. * only update vmcs12->guest_cr0 on nested exit).
  1583. */
  1584. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1585. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1586. (vcpu->arch.cr0 & X86_CR0_TS);
  1587. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1588. } else
  1589. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1590. }
  1591. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1592. {
  1593. unsigned long rflags, save_rflags;
  1594. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1595. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1596. rflags = vmcs_readl(GUEST_RFLAGS);
  1597. if (to_vmx(vcpu)->rmode.vm86_active) {
  1598. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1599. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1600. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1601. }
  1602. to_vmx(vcpu)->rflags = rflags;
  1603. }
  1604. return to_vmx(vcpu)->rflags;
  1605. }
  1606. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1607. {
  1608. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1609. to_vmx(vcpu)->rflags = rflags;
  1610. if (to_vmx(vcpu)->rmode.vm86_active) {
  1611. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1612. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1613. }
  1614. vmcs_writel(GUEST_RFLAGS, rflags);
  1615. }
  1616. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1617. {
  1618. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1619. int ret = 0;
  1620. if (interruptibility & GUEST_INTR_STATE_STI)
  1621. ret |= KVM_X86_SHADOW_INT_STI;
  1622. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1623. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1624. return ret & mask;
  1625. }
  1626. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1627. {
  1628. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1629. u32 interruptibility = interruptibility_old;
  1630. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1631. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1632. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1633. else if (mask & KVM_X86_SHADOW_INT_STI)
  1634. interruptibility |= GUEST_INTR_STATE_STI;
  1635. if ((interruptibility != interruptibility_old))
  1636. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1637. }
  1638. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1639. {
  1640. unsigned long rip;
  1641. rip = kvm_rip_read(vcpu);
  1642. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1643. kvm_rip_write(vcpu, rip);
  1644. /* skipping an emulated instruction also counts */
  1645. vmx_set_interrupt_shadow(vcpu, 0);
  1646. }
  1647. /*
  1648. * KVM wants to inject page-faults which it got to the guest. This function
  1649. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1650. * This function assumes it is called with the exit reason in vmcs02 being
  1651. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1652. * is running).
  1653. */
  1654. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1655. {
  1656. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1657. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1658. if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
  1659. return 0;
  1660. nested_vmx_vmexit(vcpu);
  1661. return 1;
  1662. }
  1663. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1664. bool has_error_code, u32 error_code,
  1665. bool reinject)
  1666. {
  1667. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1668. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1669. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1670. nested_pf_handled(vcpu))
  1671. return;
  1672. if (has_error_code) {
  1673. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1674. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1675. }
  1676. if (vmx->rmode.vm86_active) {
  1677. int inc_eip = 0;
  1678. if (kvm_exception_is_soft(nr))
  1679. inc_eip = vcpu->arch.event_exit_inst_len;
  1680. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1681. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1682. return;
  1683. }
  1684. if (kvm_exception_is_soft(nr)) {
  1685. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1686. vmx->vcpu.arch.event_exit_inst_len);
  1687. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1688. } else
  1689. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1690. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1691. }
  1692. static bool vmx_rdtscp_supported(void)
  1693. {
  1694. return cpu_has_vmx_rdtscp();
  1695. }
  1696. static bool vmx_invpcid_supported(void)
  1697. {
  1698. return cpu_has_vmx_invpcid() && enable_ept;
  1699. }
  1700. /*
  1701. * Swap MSR entry in host/guest MSR entry array.
  1702. */
  1703. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1704. {
  1705. struct shared_msr_entry tmp;
  1706. tmp = vmx->guest_msrs[to];
  1707. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1708. vmx->guest_msrs[from] = tmp;
  1709. }
  1710. static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
  1711. {
  1712. unsigned long *msr_bitmap;
  1713. if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
  1714. if (is_long_mode(vcpu))
  1715. msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
  1716. else
  1717. msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
  1718. } else {
  1719. if (is_long_mode(vcpu))
  1720. msr_bitmap = vmx_msr_bitmap_longmode;
  1721. else
  1722. msr_bitmap = vmx_msr_bitmap_legacy;
  1723. }
  1724. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1725. }
  1726. /*
  1727. * Set up the vmcs to automatically save and restore system
  1728. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1729. * mode, as fiddling with msrs is very expensive.
  1730. */
  1731. static void setup_msrs(struct vcpu_vmx *vmx)
  1732. {
  1733. int save_nmsrs, index;
  1734. save_nmsrs = 0;
  1735. #ifdef CONFIG_X86_64
  1736. if (is_long_mode(&vmx->vcpu)) {
  1737. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1738. if (index >= 0)
  1739. move_msr_up(vmx, index, save_nmsrs++);
  1740. index = __find_msr_index(vmx, MSR_LSTAR);
  1741. if (index >= 0)
  1742. move_msr_up(vmx, index, save_nmsrs++);
  1743. index = __find_msr_index(vmx, MSR_CSTAR);
  1744. if (index >= 0)
  1745. move_msr_up(vmx, index, save_nmsrs++);
  1746. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1747. if (index >= 0 && vmx->rdtscp_enabled)
  1748. move_msr_up(vmx, index, save_nmsrs++);
  1749. /*
  1750. * MSR_STAR is only needed on long mode guests, and only
  1751. * if efer.sce is enabled.
  1752. */
  1753. index = __find_msr_index(vmx, MSR_STAR);
  1754. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1755. move_msr_up(vmx, index, save_nmsrs++);
  1756. }
  1757. #endif
  1758. index = __find_msr_index(vmx, MSR_EFER);
  1759. if (index >= 0 && update_transition_efer(vmx, index))
  1760. move_msr_up(vmx, index, save_nmsrs++);
  1761. vmx->save_nmsrs = save_nmsrs;
  1762. if (cpu_has_vmx_msr_bitmap())
  1763. vmx_set_msr_bitmap(&vmx->vcpu);
  1764. }
  1765. /*
  1766. * reads and returns guest's timestamp counter "register"
  1767. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1768. */
  1769. static u64 guest_read_tsc(void)
  1770. {
  1771. u64 host_tsc, tsc_offset;
  1772. rdtscll(host_tsc);
  1773. tsc_offset = vmcs_read64(TSC_OFFSET);
  1774. return host_tsc + tsc_offset;
  1775. }
  1776. /*
  1777. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1778. * counter, even if a nested guest (L2) is currently running.
  1779. */
  1780. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
  1781. {
  1782. u64 tsc_offset;
  1783. tsc_offset = is_guest_mode(vcpu) ?
  1784. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1785. vmcs_read64(TSC_OFFSET);
  1786. return host_tsc + tsc_offset;
  1787. }
  1788. /*
  1789. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1790. * software catchup for faster rates on slower CPUs.
  1791. */
  1792. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1793. {
  1794. if (!scale)
  1795. return;
  1796. if (user_tsc_khz > tsc_khz) {
  1797. vcpu->arch.tsc_catchup = 1;
  1798. vcpu->arch.tsc_always_catchup = 1;
  1799. } else
  1800. WARN(1, "user requested TSC rate below hardware speed\n");
  1801. }
  1802. static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
  1803. {
  1804. return vmcs_read64(TSC_OFFSET);
  1805. }
  1806. /*
  1807. * writes 'offset' into guest's timestamp counter offset register
  1808. */
  1809. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1810. {
  1811. if (is_guest_mode(vcpu)) {
  1812. /*
  1813. * We're here if L1 chose not to trap WRMSR to TSC. According
  1814. * to the spec, this should set L1's TSC; The offset that L1
  1815. * set for L2 remains unchanged, and still needs to be added
  1816. * to the newly set TSC to get L2's TSC.
  1817. */
  1818. struct vmcs12 *vmcs12;
  1819. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1820. /* recalculate vmcs02.TSC_OFFSET: */
  1821. vmcs12 = get_vmcs12(vcpu);
  1822. vmcs_write64(TSC_OFFSET, offset +
  1823. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1824. vmcs12->tsc_offset : 0));
  1825. } else {
  1826. vmcs_write64(TSC_OFFSET, offset);
  1827. }
  1828. }
  1829. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1830. {
  1831. u64 offset = vmcs_read64(TSC_OFFSET);
  1832. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1833. if (is_guest_mode(vcpu)) {
  1834. /* Even when running L2, the adjustment needs to apply to L1 */
  1835. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1836. }
  1837. }
  1838. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1839. {
  1840. return target_tsc - native_read_tsc();
  1841. }
  1842. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1843. {
  1844. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1845. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1846. }
  1847. /*
  1848. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1849. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1850. * all guests if the "nested" module option is off, and can also be disabled
  1851. * for a single guest by disabling its VMX cpuid bit.
  1852. */
  1853. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1854. {
  1855. return nested && guest_cpuid_has_vmx(vcpu);
  1856. }
  1857. /*
  1858. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1859. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1860. * The same values should also be used to verify that vmcs12 control fields are
  1861. * valid during nested entry from L1 to L2.
  1862. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1863. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1864. * bit in the high half is on if the corresponding bit in the control field
  1865. * may be on. See also vmx_control_verify().
  1866. * TODO: allow these variables to be modified (downgraded) by module options
  1867. * or other means.
  1868. */
  1869. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1870. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1871. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1872. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1873. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1874. static u32 nested_vmx_misc_low, nested_vmx_misc_high;
  1875. static __init void nested_vmx_setup_ctls_msrs(void)
  1876. {
  1877. /*
  1878. * Note that as a general rule, the high half of the MSRs (bits in
  1879. * the control fields which may be 1) should be initialized by the
  1880. * intersection of the underlying hardware's MSR (i.e., features which
  1881. * can be supported) and the list of features we want to expose -
  1882. * because they are known to be properly supported in our code.
  1883. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1884. * be set to 0, meaning that L1 may turn off any of these bits. The
  1885. * reason is that if one of these bits is necessary, it will appear
  1886. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1887. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1888. * nested_vmx_exit_handled() will not pass related exits to L1.
  1889. * These rules have exceptions below.
  1890. */
  1891. /* pin-based controls */
  1892. rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
  1893. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
  1894. /*
  1895. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1896. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1897. */
  1898. nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1899. nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
  1900. PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
  1901. PIN_BASED_VMX_PREEMPTION_TIMER;
  1902. nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1903. /*
  1904. * Exit controls
  1905. * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
  1906. * 17 must be 1.
  1907. */
  1908. nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1909. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1910. #ifdef CONFIG_X86_64
  1911. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1912. #else
  1913. nested_vmx_exit_ctls_high = 0;
  1914. #endif
  1915. nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1916. /* entry controls */
  1917. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1918. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1919. /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
  1920. nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1921. nested_vmx_entry_ctls_high &=
  1922. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1923. nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1924. /* cpu-based controls */
  1925. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1926. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1927. nested_vmx_procbased_ctls_low = 0;
  1928. nested_vmx_procbased_ctls_high &=
  1929. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1930. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1931. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1932. CPU_BASED_CR3_STORE_EXITING |
  1933. #ifdef CONFIG_X86_64
  1934. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1935. #endif
  1936. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1937. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1938. CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
  1939. CPU_BASED_PAUSE_EXITING |
  1940. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1941. /*
  1942. * We can allow some features even when not supported by the
  1943. * hardware. For example, L1 can specify an MSR bitmap - and we
  1944. * can use it to avoid exits to L1 - even when L0 runs L2
  1945. * without MSR bitmaps.
  1946. */
  1947. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1948. /* secondary cpu-based controls */
  1949. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1950. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1951. nested_vmx_secondary_ctls_low = 0;
  1952. nested_vmx_secondary_ctls_high &=
  1953. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1954. SECONDARY_EXEC_WBINVD_EXITING;
  1955. /* miscellaneous data */
  1956. rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
  1957. nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
  1958. VMX_MISC_SAVE_EFER_LMA;
  1959. nested_vmx_misc_high = 0;
  1960. }
  1961. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1962. {
  1963. /*
  1964. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1965. */
  1966. return ((control & high) | low) == control;
  1967. }
  1968. static inline u64 vmx_control_msr(u32 low, u32 high)
  1969. {
  1970. return low | ((u64)high << 32);
  1971. }
  1972. /*
  1973. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1974. * also let it use VMX-specific MSRs.
  1975. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1976. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1977. * like all other MSRs).
  1978. */
  1979. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1980. {
  1981. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1982. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1983. /*
  1984. * According to the spec, processors which do not support VMX
  1985. * should throw a #GP(0) when VMX capability MSRs are read.
  1986. */
  1987. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  1988. return 1;
  1989. }
  1990. switch (msr_index) {
  1991. case MSR_IA32_FEATURE_CONTROL:
  1992. *pdata = 0;
  1993. break;
  1994. case MSR_IA32_VMX_BASIC:
  1995. /*
  1996. * This MSR reports some information about VMX support. We
  1997. * should return information about the VMX we emulate for the
  1998. * guest, and the VMCS structure we give it - not about the
  1999. * VMX support of the underlying hardware.
  2000. */
  2001. *pdata = VMCS12_REVISION |
  2002. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  2003. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  2004. break;
  2005. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  2006. case MSR_IA32_VMX_PINBASED_CTLS:
  2007. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  2008. nested_vmx_pinbased_ctls_high);
  2009. break;
  2010. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  2011. case MSR_IA32_VMX_PROCBASED_CTLS:
  2012. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  2013. nested_vmx_procbased_ctls_high);
  2014. break;
  2015. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  2016. case MSR_IA32_VMX_EXIT_CTLS:
  2017. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  2018. nested_vmx_exit_ctls_high);
  2019. break;
  2020. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  2021. case MSR_IA32_VMX_ENTRY_CTLS:
  2022. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  2023. nested_vmx_entry_ctls_high);
  2024. break;
  2025. case MSR_IA32_VMX_MISC:
  2026. *pdata = vmx_control_msr(nested_vmx_misc_low,
  2027. nested_vmx_misc_high);
  2028. break;
  2029. /*
  2030. * These MSRs specify bits which the guest must keep fixed (on or off)
  2031. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  2032. * We picked the standard core2 setting.
  2033. */
  2034. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  2035. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  2036. case MSR_IA32_VMX_CR0_FIXED0:
  2037. *pdata = VMXON_CR0_ALWAYSON;
  2038. break;
  2039. case MSR_IA32_VMX_CR0_FIXED1:
  2040. *pdata = -1ULL;
  2041. break;
  2042. case MSR_IA32_VMX_CR4_FIXED0:
  2043. *pdata = VMXON_CR4_ALWAYSON;
  2044. break;
  2045. case MSR_IA32_VMX_CR4_FIXED1:
  2046. *pdata = -1ULL;
  2047. break;
  2048. case MSR_IA32_VMX_VMCS_ENUM:
  2049. *pdata = 0x1f;
  2050. break;
  2051. case MSR_IA32_VMX_PROCBASED_CTLS2:
  2052. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  2053. nested_vmx_secondary_ctls_high);
  2054. break;
  2055. case MSR_IA32_VMX_EPT_VPID_CAP:
  2056. /* Currently, no nested ept or nested vpid */
  2057. *pdata = 0;
  2058. break;
  2059. default:
  2060. return 0;
  2061. }
  2062. return 1;
  2063. }
  2064. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  2065. {
  2066. if (!nested_vmx_allowed(vcpu))
  2067. return 0;
  2068. if (msr_index == MSR_IA32_FEATURE_CONTROL)
  2069. /* TODO: the right thing. */
  2070. return 1;
  2071. /*
  2072. * No need to treat VMX capability MSRs specially: If we don't handle
  2073. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  2074. */
  2075. return 0;
  2076. }
  2077. /*
  2078. * Reads an msr value (of 'msr_index') into 'pdata'.
  2079. * Returns 0 on success, non-0 otherwise.
  2080. * Assumes vcpu_load() was already called.
  2081. */
  2082. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  2083. {
  2084. u64 data;
  2085. struct shared_msr_entry *msr;
  2086. if (!pdata) {
  2087. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  2088. return -EINVAL;
  2089. }
  2090. switch (msr_index) {
  2091. #ifdef CONFIG_X86_64
  2092. case MSR_FS_BASE:
  2093. data = vmcs_readl(GUEST_FS_BASE);
  2094. break;
  2095. case MSR_GS_BASE:
  2096. data = vmcs_readl(GUEST_GS_BASE);
  2097. break;
  2098. case MSR_KERNEL_GS_BASE:
  2099. vmx_load_host_state(to_vmx(vcpu));
  2100. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  2101. break;
  2102. #endif
  2103. case MSR_EFER:
  2104. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2105. case MSR_IA32_TSC:
  2106. data = guest_read_tsc();
  2107. break;
  2108. case MSR_IA32_SYSENTER_CS:
  2109. data = vmcs_read32(GUEST_SYSENTER_CS);
  2110. break;
  2111. case MSR_IA32_SYSENTER_EIP:
  2112. data = vmcs_readl(GUEST_SYSENTER_EIP);
  2113. break;
  2114. case MSR_IA32_SYSENTER_ESP:
  2115. data = vmcs_readl(GUEST_SYSENTER_ESP);
  2116. break;
  2117. case MSR_TSC_AUX:
  2118. if (!to_vmx(vcpu)->rdtscp_enabled)
  2119. return 1;
  2120. /* Otherwise falls through */
  2121. default:
  2122. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  2123. return 0;
  2124. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  2125. if (msr) {
  2126. data = msr->data;
  2127. break;
  2128. }
  2129. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2130. }
  2131. *pdata = data;
  2132. return 0;
  2133. }
  2134. /*
  2135. * Writes msr value into into the appropriate "register".
  2136. * Returns 0 on success, non-0 otherwise.
  2137. * Assumes vcpu_load() was already called.
  2138. */
  2139. static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2140. {
  2141. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2142. struct shared_msr_entry *msr;
  2143. int ret = 0;
  2144. u32 msr_index = msr_info->index;
  2145. u64 data = msr_info->data;
  2146. switch (msr_index) {
  2147. case MSR_EFER:
  2148. ret = kvm_set_msr_common(vcpu, msr_info);
  2149. break;
  2150. #ifdef CONFIG_X86_64
  2151. case MSR_FS_BASE:
  2152. vmx_segment_cache_clear(vmx);
  2153. vmcs_writel(GUEST_FS_BASE, data);
  2154. break;
  2155. case MSR_GS_BASE:
  2156. vmx_segment_cache_clear(vmx);
  2157. vmcs_writel(GUEST_GS_BASE, data);
  2158. break;
  2159. case MSR_KERNEL_GS_BASE:
  2160. vmx_load_host_state(vmx);
  2161. vmx->msr_guest_kernel_gs_base = data;
  2162. break;
  2163. #endif
  2164. case MSR_IA32_SYSENTER_CS:
  2165. vmcs_write32(GUEST_SYSENTER_CS, data);
  2166. break;
  2167. case MSR_IA32_SYSENTER_EIP:
  2168. vmcs_writel(GUEST_SYSENTER_EIP, data);
  2169. break;
  2170. case MSR_IA32_SYSENTER_ESP:
  2171. vmcs_writel(GUEST_SYSENTER_ESP, data);
  2172. break;
  2173. case MSR_IA32_TSC:
  2174. kvm_write_tsc(vcpu, msr_info);
  2175. break;
  2176. case MSR_IA32_CR_PAT:
  2177. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2178. vmcs_write64(GUEST_IA32_PAT, data);
  2179. vcpu->arch.pat = data;
  2180. break;
  2181. }
  2182. ret = kvm_set_msr_common(vcpu, msr_info);
  2183. break;
  2184. case MSR_IA32_TSC_ADJUST:
  2185. ret = kvm_set_msr_common(vcpu, msr_info);
  2186. break;
  2187. case MSR_TSC_AUX:
  2188. if (!vmx->rdtscp_enabled)
  2189. return 1;
  2190. /* Check reserved bit, higher 32 bits should be zero */
  2191. if ((data >> 32) != 0)
  2192. return 1;
  2193. /* Otherwise falls through */
  2194. default:
  2195. if (vmx_set_vmx_msr(vcpu, msr_index, data))
  2196. break;
  2197. msr = find_msr_entry(vmx, msr_index);
  2198. if (msr) {
  2199. msr->data = data;
  2200. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  2201. preempt_disable();
  2202. kvm_set_shared_msr(msr->index, msr->data,
  2203. msr->mask);
  2204. preempt_enable();
  2205. }
  2206. break;
  2207. }
  2208. ret = kvm_set_msr_common(vcpu, msr_info);
  2209. }
  2210. return ret;
  2211. }
  2212. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2213. {
  2214. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2215. switch (reg) {
  2216. case VCPU_REGS_RSP:
  2217. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2218. break;
  2219. case VCPU_REGS_RIP:
  2220. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2221. break;
  2222. case VCPU_EXREG_PDPTR:
  2223. if (enable_ept)
  2224. ept_save_pdptrs(vcpu);
  2225. break;
  2226. default:
  2227. break;
  2228. }
  2229. }
  2230. static __init int cpu_has_kvm_support(void)
  2231. {
  2232. return cpu_has_vmx();
  2233. }
  2234. static __init int vmx_disabled_by_bios(void)
  2235. {
  2236. u64 msr;
  2237. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2238. if (msr & FEATURE_CONTROL_LOCKED) {
  2239. /* launched w/ TXT and VMX disabled */
  2240. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2241. && tboot_enabled())
  2242. return 1;
  2243. /* launched w/o TXT and VMX only enabled w/ TXT */
  2244. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2245. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2246. && !tboot_enabled()) {
  2247. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2248. "activate TXT before enabling KVM\n");
  2249. return 1;
  2250. }
  2251. /* launched w/o TXT and VMX disabled */
  2252. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2253. && !tboot_enabled())
  2254. return 1;
  2255. }
  2256. return 0;
  2257. }
  2258. static void kvm_cpu_vmxon(u64 addr)
  2259. {
  2260. asm volatile (ASM_VMX_VMXON_RAX
  2261. : : "a"(&addr), "m"(addr)
  2262. : "memory", "cc");
  2263. }
  2264. static int hardware_enable(void *garbage)
  2265. {
  2266. int cpu = raw_smp_processor_id();
  2267. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2268. u64 old, test_bits;
  2269. if (read_cr4() & X86_CR4_VMXE)
  2270. return -EBUSY;
  2271. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2272. /*
  2273. * Now we can enable the vmclear operation in kdump
  2274. * since the loaded_vmcss_on_cpu list on this cpu
  2275. * has been initialized.
  2276. *
  2277. * Though the cpu is not in VMX operation now, there
  2278. * is no problem to enable the vmclear operation
  2279. * for the loaded_vmcss_on_cpu list is empty!
  2280. */
  2281. crash_enable_local_vmclear(cpu);
  2282. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2283. test_bits = FEATURE_CONTROL_LOCKED;
  2284. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2285. if (tboot_enabled())
  2286. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2287. if ((old & test_bits) != test_bits) {
  2288. /* enable and lock */
  2289. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2290. }
  2291. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2292. if (vmm_exclusive) {
  2293. kvm_cpu_vmxon(phys_addr);
  2294. ept_sync_global();
  2295. }
  2296. store_gdt(&__get_cpu_var(host_gdt));
  2297. return 0;
  2298. }
  2299. static void vmclear_local_loaded_vmcss(void)
  2300. {
  2301. int cpu = raw_smp_processor_id();
  2302. struct loaded_vmcs *v, *n;
  2303. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2304. loaded_vmcss_on_cpu_link)
  2305. __loaded_vmcs_clear(v);
  2306. }
  2307. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2308. * tricks.
  2309. */
  2310. static void kvm_cpu_vmxoff(void)
  2311. {
  2312. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2313. }
  2314. static void hardware_disable(void *garbage)
  2315. {
  2316. if (vmm_exclusive) {
  2317. vmclear_local_loaded_vmcss();
  2318. kvm_cpu_vmxoff();
  2319. }
  2320. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2321. }
  2322. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2323. u32 msr, u32 *result)
  2324. {
  2325. u32 vmx_msr_low, vmx_msr_high;
  2326. u32 ctl = ctl_min | ctl_opt;
  2327. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2328. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2329. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2330. /* Ensure minimum (required) set of control bits are supported. */
  2331. if (ctl_min & ~ctl)
  2332. return -EIO;
  2333. *result = ctl;
  2334. return 0;
  2335. }
  2336. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2337. {
  2338. u32 vmx_msr_low, vmx_msr_high;
  2339. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2340. return vmx_msr_high & ctl;
  2341. }
  2342. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2343. {
  2344. u32 vmx_msr_low, vmx_msr_high;
  2345. u32 min, opt, min2, opt2;
  2346. u32 _pin_based_exec_control = 0;
  2347. u32 _cpu_based_exec_control = 0;
  2348. u32 _cpu_based_2nd_exec_control = 0;
  2349. u32 _vmexit_control = 0;
  2350. u32 _vmentry_control = 0;
  2351. min = CPU_BASED_HLT_EXITING |
  2352. #ifdef CONFIG_X86_64
  2353. CPU_BASED_CR8_LOAD_EXITING |
  2354. CPU_BASED_CR8_STORE_EXITING |
  2355. #endif
  2356. CPU_BASED_CR3_LOAD_EXITING |
  2357. CPU_BASED_CR3_STORE_EXITING |
  2358. CPU_BASED_USE_IO_BITMAPS |
  2359. CPU_BASED_MOV_DR_EXITING |
  2360. CPU_BASED_USE_TSC_OFFSETING |
  2361. CPU_BASED_MWAIT_EXITING |
  2362. CPU_BASED_MONITOR_EXITING |
  2363. CPU_BASED_INVLPG_EXITING |
  2364. CPU_BASED_RDPMC_EXITING;
  2365. opt = CPU_BASED_TPR_SHADOW |
  2366. CPU_BASED_USE_MSR_BITMAPS |
  2367. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2368. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2369. &_cpu_based_exec_control) < 0)
  2370. return -EIO;
  2371. #ifdef CONFIG_X86_64
  2372. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2373. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2374. ~CPU_BASED_CR8_STORE_EXITING;
  2375. #endif
  2376. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2377. min2 = 0;
  2378. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2379. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2380. SECONDARY_EXEC_WBINVD_EXITING |
  2381. SECONDARY_EXEC_ENABLE_VPID |
  2382. SECONDARY_EXEC_ENABLE_EPT |
  2383. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2384. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2385. SECONDARY_EXEC_RDTSCP |
  2386. SECONDARY_EXEC_ENABLE_INVPCID |
  2387. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2388. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
  2389. SECONDARY_EXEC_SHADOW_VMCS;
  2390. if (adjust_vmx_controls(min2, opt2,
  2391. MSR_IA32_VMX_PROCBASED_CTLS2,
  2392. &_cpu_based_2nd_exec_control) < 0)
  2393. return -EIO;
  2394. }
  2395. #ifndef CONFIG_X86_64
  2396. if (!(_cpu_based_2nd_exec_control &
  2397. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2398. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2399. #endif
  2400. if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2401. _cpu_based_2nd_exec_control &= ~(
  2402. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2403. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2404. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  2405. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2406. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2407. enabled */
  2408. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2409. CPU_BASED_CR3_STORE_EXITING |
  2410. CPU_BASED_INVLPG_EXITING);
  2411. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2412. vmx_capability.ept, vmx_capability.vpid);
  2413. }
  2414. min = 0;
  2415. #ifdef CONFIG_X86_64
  2416. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2417. #endif
  2418. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
  2419. VM_EXIT_ACK_INTR_ON_EXIT;
  2420. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2421. &_vmexit_control) < 0)
  2422. return -EIO;
  2423. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2424. opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
  2425. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2426. &_pin_based_exec_control) < 0)
  2427. return -EIO;
  2428. if (!(_cpu_based_2nd_exec_control &
  2429. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
  2430. !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
  2431. _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
  2432. min = 0;
  2433. opt = VM_ENTRY_LOAD_IA32_PAT;
  2434. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2435. &_vmentry_control) < 0)
  2436. return -EIO;
  2437. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2438. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2439. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2440. return -EIO;
  2441. #ifdef CONFIG_X86_64
  2442. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2443. if (vmx_msr_high & (1u<<16))
  2444. return -EIO;
  2445. #endif
  2446. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2447. if (((vmx_msr_high >> 18) & 15) != 6)
  2448. return -EIO;
  2449. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2450. vmcs_conf->order = get_order(vmcs_config.size);
  2451. vmcs_conf->revision_id = vmx_msr_low;
  2452. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2453. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2454. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2455. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2456. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2457. cpu_has_load_ia32_efer =
  2458. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2459. VM_ENTRY_LOAD_IA32_EFER)
  2460. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2461. VM_EXIT_LOAD_IA32_EFER);
  2462. cpu_has_load_perf_global_ctrl =
  2463. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2464. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2465. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2466. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2467. /*
  2468. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2469. * but due to arrata below it can't be used. Workaround is to use
  2470. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2471. *
  2472. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2473. *
  2474. * AAK155 (model 26)
  2475. * AAP115 (model 30)
  2476. * AAT100 (model 37)
  2477. * BC86,AAY89,BD102 (model 44)
  2478. * BA97 (model 46)
  2479. *
  2480. */
  2481. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2482. switch (boot_cpu_data.x86_model) {
  2483. case 26:
  2484. case 30:
  2485. case 37:
  2486. case 44:
  2487. case 46:
  2488. cpu_has_load_perf_global_ctrl = false;
  2489. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2490. "does not work properly. Using workaround\n");
  2491. break;
  2492. default:
  2493. break;
  2494. }
  2495. }
  2496. return 0;
  2497. }
  2498. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2499. {
  2500. int node = cpu_to_node(cpu);
  2501. struct page *pages;
  2502. struct vmcs *vmcs;
  2503. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2504. if (!pages)
  2505. return NULL;
  2506. vmcs = page_address(pages);
  2507. memset(vmcs, 0, vmcs_config.size);
  2508. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2509. return vmcs;
  2510. }
  2511. static struct vmcs *alloc_vmcs(void)
  2512. {
  2513. return alloc_vmcs_cpu(raw_smp_processor_id());
  2514. }
  2515. static void free_vmcs(struct vmcs *vmcs)
  2516. {
  2517. free_pages((unsigned long)vmcs, vmcs_config.order);
  2518. }
  2519. /*
  2520. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2521. */
  2522. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2523. {
  2524. if (!loaded_vmcs->vmcs)
  2525. return;
  2526. loaded_vmcs_clear(loaded_vmcs);
  2527. free_vmcs(loaded_vmcs->vmcs);
  2528. loaded_vmcs->vmcs = NULL;
  2529. }
  2530. static void free_kvm_area(void)
  2531. {
  2532. int cpu;
  2533. for_each_possible_cpu(cpu) {
  2534. free_vmcs(per_cpu(vmxarea, cpu));
  2535. per_cpu(vmxarea, cpu) = NULL;
  2536. }
  2537. }
  2538. static __init int alloc_kvm_area(void)
  2539. {
  2540. int cpu;
  2541. for_each_possible_cpu(cpu) {
  2542. struct vmcs *vmcs;
  2543. vmcs = alloc_vmcs_cpu(cpu);
  2544. if (!vmcs) {
  2545. free_kvm_area();
  2546. return -ENOMEM;
  2547. }
  2548. per_cpu(vmxarea, cpu) = vmcs;
  2549. }
  2550. return 0;
  2551. }
  2552. static __init int hardware_setup(void)
  2553. {
  2554. if (setup_vmcs_config(&vmcs_config) < 0)
  2555. return -EIO;
  2556. if (boot_cpu_has(X86_FEATURE_NX))
  2557. kvm_enable_efer_bits(EFER_NX);
  2558. if (!cpu_has_vmx_vpid())
  2559. enable_vpid = 0;
  2560. if (!cpu_has_vmx_shadow_vmcs())
  2561. enable_shadow_vmcs = 0;
  2562. if (!cpu_has_vmx_ept() ||
  2563. !cpu_has_vmx_ept_4levels()) {
  2564. enable_ept = 0;
  2565. enable_unrestricted_guest = 0;
  2566. enable_ept_ad_bits = 0;
  2567. }
  2568. if (!cpu_has_vmx_ept_ad_bits())
  2569. enable_ept_ad_bits = 0;
  2570. if (!cpu_has_vmx_unrestricted_guest())
  2571. enable_unrestricted_guest = 0;
  2572. if (!cpu_has_vmx_flexpriority())
  2573. flexpriority_enabled = 0;
  2574. if (!cpu_has_vmx_tpr_shadow())
  2575. kvm_x86_ops->update_cr8_intercept = NULL;
  2576. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2577. kvm_disable_largepages();
  2578. if (!cpu_has_vmx_ple())
  2579. ple_gap = 0;
  2580. if (!cpu_has_vmx_apicv())
  2581. enable_apicv = 0;
  2582. if (enable_apicv)
  2583. kvm_x86_ops->update_cr8_intercept = NULL;
  2584. else {
  2585. kvm_x86_ops->hwapic_irr_update = NULL;
  2586. kvm_x86_ops->deliver_posted_interrupt = NULL;
  2587. kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
  2588. }
  2589. if (nested)
  2590. nested_vmx_setup_ctls_msrs();
  2591. return alloc_kvm_area();
  2592. }
  2593. static __exit void hardware_unsetup(void)
  2594. {
  2595. free_kvm_area();
  2596. }
  2597. static bool emulation_required(struct kvm_vcpu *vcpu)
  2598. {
  2599. return emulate_invalid_guest_state && !guest_state_valid(vcpu);
  2600. }
  2601. static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
  2602. struct kvm_segment *save)
  2603. {
  2604. if (!emulate_invalid_guest_state) {
  2605. /*
  2606. * CS and SS RPL should be equal during guest entry according
  2607. * to VMX spec, but in reality it is not always so. Since vcpu
  2608. * is in the middle of the transition from real mode to
  2609. * protected mode it is safe to assume that RPL 0 is a good
  2610. * default value.
  2611. */
  2612. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
  2613. save->selector &= ~SELECTOR_RPL_MASK;
  2614. save->dpl = save->selector & SELECTOR_RPL_MASK;
  2615. save->s = 1;
  2616. }
  2617. vmx_set_segment(vcpu, save, seg);
  2618. }
  2619. static void enter_pmode(struct kvm_vcpu *vcpu)
  2620. {
  2621. unsigned long flags;
  2622. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2623. /*
  2624. * Update real mode segment cache. It may be not up-to-date if sement
  2625. * register was written while vcpu was in a guest mode.
  2626. */
  2627. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2628. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2629. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2630. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2631. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2632. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2633. vmx->rmode.vm86_active = 0;
  2634. vmx_segment_cache_clear(vmx);
  2635. vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2636. flags = vmcs_readl(GUEST_RFLAGS);
  2637. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2638. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2639. vmcs_writel(GUEST_RFLAGS, flags);
  2640. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2641. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2642. update_exception_bitmap(vcpu);
  2643. fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2644. fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2645. fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2646. fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2647. fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2648. fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2649. /* CPL is always 0 when CPU enters protected mode */
  2650. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2651. vmx->cpl = 0;
  2652. }
  2653. static void fix_rmode_seg(int seg, struct kvm_segment *save)
  2654. {
  2655. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2656. struct kvm_segment var = *save;
  2657. var.dpl = 0x3;
  2658. if (seg == VCPU_SREG_CS)
  2659. var.type = 0x3;
  2660. if (!emulate_invalid_guest_state) {
  2661. var.selector = var.base >> 4;
  2662. var.base = var.base & 0xffff0;
  2663. var.limit = 0xffff;
  2664. var.g = 0;
  2665. var.db = 0;
  2666. var.present = 1;
  2667. var.s = 1;
  2668. var.l = 0;
  2669. var.unusable = 0;
  2670. var.type = 0x3;
  2671. var.avl = 0;
  2672. if (save->base & 0xf)
  2673. printk_once(KERN_WARNING "kvm: segment base is not "
  2674. "paragraph aligned when entering "
  2675. "protected mode (seg=%d)", seg);
  2676. }
  2677. vmcs_write16(sf->selector, var.selector);
  2678. vmcs_write32(sf->base, var.base);
  2679. vmcs_write32(sf->limit, var.limit);
  2680. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
  2681. }
  2682. static void enter_rmode(struct kvm_vcpu *vcpu)
  2683. {
  2684. unsigned long flags;
  2685. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2686. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2687. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2688. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2689. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2690. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2691. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2692. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2693. vmx->rmode.vm86_active = 1;
  2694. /*
  2695. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2696. * vcpu. Warn the user that an update is overdue.
  2697. */
  2698. if (!vcpu->kvm->arch.tss_addr)
  2699. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2700. "called before entering vcpu\n");
  2701. vmx_segment_cache_clear(vmx);
  2702. vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
  2703. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2704. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2705. flags = vmcs_readl(GUEST_RFLAGS);
  2706. vmx->rmode.save_rflags = flags;
  2707. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2708. vmcs_writel(GUEST_RFLAGS, flags);
  2709. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2710. update_exception_bitmap(vcpu);
  2711. fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2712. fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2713. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2714. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2715. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2716. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2717. kvm_mmu_reset_context(vcpu);
  2718. }
  2719. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2720. {
  2721. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2722. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2723. if (!msr)
  2724. return;
  2725. /*
  2726. * Force kernel_gs_base reloading before EFER changes, as control
  2727. * of this msr depends on is_long_mode().
  2728. */
  2729. vmx_load_host_state(to_vmx(vcpu));
  2730. vcpu->arch.efer = efer;
  2731. if (efer & EFER_LMA) {
  2732. vmcs_write32(VM_ENTRY_CONTROLS,
  2733. vmcs_read32(VM_ENTRY_CONTROLS) |
  2734. VM_ENTRY_IA32E_MODE);
  2735. msr->data = efer;
  2736. } else {
  2737. vmcs_write32(VM_ENTRY_CONTROLS,
  2738. vmcs_read32(VM_ENTRY_CONTROLS) &
  2739. ~VM_ENTRY_IA32E_MODE);
  2740. msr->data = efer & ~EFER_LME;
  2741. }
  2742. setup_msrs(vmx);
  2743. }
  2744. #ifdef CONFIG_X86_64
  2745. static void enter_lmode(struct kvm_vcpu *vcpu)
  2746. {
  2747. u32 guest_tr_ar;
  2748. vmx_segment_cache_clear(to_vmx(vcpu));
  2749. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2750. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2751. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2752. __func__);
  2753. vmcs_write32(GUEST_TR_AR_BYTES,
  2754. (guest_tr_ar & ~AR_TYPE_MASK)
  2755. | AR_TYPE_BUSY_64_TSS);
  2756. }
  2757. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2758. }
  2759. static void exit_lmode(struct kvm_vcpu *vcpu)
  2760. {
  2761. vmcs_write32(VM_ENTRY_CONTROLS,
  2762. vmcs_read32(VM_ENTRY_CONTROLS)
  2763. & ~VM_ENTRY_IA32E_MODE);
  2764. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2765. }
  2766. #endif
  2767. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2768. {
  2769. vpid_sync_context(to_vmx(vcpu));
  2770. if (enable_ept) {
  2771. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2772. return;
  2773. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2774. }
  2775. }
  2776. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2777. {
  2778. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2779. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2780. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2781. }
  2782. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2783. {
  2784. if (enable_ept && is_paging(vcpu))
  2785. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2786. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2787. }
  2788. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2789. {
  2790. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2791. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2792. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2793. }
  2794. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2795. {
  2796. if (!test_bit(VCPU_EXREG_PDPTR,
  2797. (unsigned long *)&vcpu->arch.regs_dirty))
  2798. return;
  2799. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2800. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2801. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2802. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2803. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2804. }
  2805. }
  2806. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2807. {
  2808. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2809. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2810. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2811. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2812. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2813. }
  2814. __set_bit(VCPU_EXREG_PDPTR,
  2815. (unsigned long *)&vcpu->arch.regs_avail);
  2816. __set_bit(VCPU_EXREG_PDPTR,
  2817. (unsigned long *)&vcpu->arch.regs_dirty);
  2818. }
  2819. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2820. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2821. unsigned long cr0,
  2822. struct kvm_vcpu *vcpu)
  2823. {
  2824. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2825. vmx_decache_cr3(vcpu);
  2826. if (!(cr0 & X86_CR0_PG)) {
  2827. /* From paging/starting to nonpaging */
  2828. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2829. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2830. (CPU_BASED_CR3_LOAD_EXITING |
  2831. CPU_BASED_CR3_STORE_EXITING));
  2832. vcpu->arch.cr0 = cr0;
  2833. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2834. } else if (!is_paging(vcpu)) {
  2835. /* From nonpaging to paging */
  2836. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2837. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2838. ~(CPU_BASED_CR3_LOAD_EXITING |
  2839. CPU_BASED_CR3_STORE_EXITING));
  2840. vcpu->arch.cr0 = cr0;
  2841. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2842. }
  2843. if (!(cr0 & X86_CR0_WP))
  2844. *hw_cr0 &= ~X86_CR0_WP;
  2845. }
  2846. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2847. {
  2848. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2849. unsigned long hw_cr0;
  2850. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
  2851. if (enable_unrestricted_guest)
  2852. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2853. else {
  2854. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
  2855. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2856. enter_pmode(vcpu);
  2857. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2858. enter_rmode(vcpu);
  2859. }
  2860. #ifdef CONFIG_X86_64
  2861. if (vcpu->arch.efer & EFER_LME) {
  2862. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2863. enter_lmode(vcpu);
  2864. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2865. exit_lmode(vcpu);
  2866. }
  2867. #endif
  2868. if (enable_ept)
  2869. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2870. if (!vcpu->fpu_active)
  2871. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2872. vmcs_writel(CR0_READ_SHADOW, cr0);
  2873. vmcs_writel(GUEST_CR0, hw_cr0);
  2874. vcpu->arch.cr0 = cr0;
  2875. /* depends on vcpu->arch.cr0 to be set to a new value */
  2876. vmx->emulation_required = emulation_required(vcpu);
  2877. }
  2878. static u64 construct_eptp(unsigned long root_hpa)
  2879. {
  2880. u64 eptp;
  2881. /* TODO write the value reading from MSR */
  2882. eptp = VMX_EPT_DEFAULT_MT |
  2883. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2884. if (enable_ept_ad_bits)
  2885. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2886. eptp |= (root_hpa & PAGE_MASK);
  2887. return eptp;
  2888. }
  2889. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2890. {
  2891. unsigned long guest_cr3;
  2892. u64 eptp;
  2893. guest_cr3 = cr3;
  2894. if (enable_ept) {
  2895. eptp = construct_eptp(cr3);
  2896. vmcs_write64(EPT_POINTER, eptp);
  2897. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2898. vcpu->kvm->arch.ept_identity_map_addr;
  2899. ept_load_pdptrs(vcpu);
  2900. }
  2901. vmx_flush_tlb(vcpu);
  2902. vmcs_writel(GUEST_CR3, guest_cr3);
  2903. }
  2904. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2905. {
  2906. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2907. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2908. if (cr4 & X86_CR4_VMXE) {
  2909. /*
  2910. * To use VMXON (and later other VMX instructions), a guest
  2911. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2912. * So basically the check on whether to allow nested VMX
  2913. * is here.
  2914. */
  2915. if (!nested_vmx_allowed(vcpu))
  2916. return 1;
  2917. }
  2918. if (to_vmx(vcpu)->nested.vmxon &&
  2919. ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
  2920. return 1;
  2921. vcpu->arch.cr4 = cr4;
  2922. if (enable_ept) {
  2923. if (!is_paging(vcpu)) {
  2924. hw_cr4 &= ~X86_CR4_PAE;
  2925. hw_cr4 |= X86_CR4_PSE;
  2926. /*
  2927. * SMEP is disabled if CPU is in non-paging mode in
  2928. * hardware. However KVM always uses paging mode to
  2929. * emulate guest non-paging mode with TDP.
  2930. * To emulate this behavior, SMEP needs to be manually
  2931. * disabled when guest switches to non-paging mode.
  2932. */
  2933. hw_cr4 &= ~X86_CR4_SMEP;
  2934. } else if (!(cr4 & X86_CR4_PAE)) {
  2935. hw_cr4 &= ~X86_CR4_PAE;
  2936. }
  2937. }
  2938. vmcs_writel(CR4_READ_SHADOW, cr4);
  2939. vmcs_writel(GUEST_CR4, hw_cr4);
  2940. return 0;
  2941. }
  2942. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2943. struct kvm_segment *var, int seg)
  2944. {
  2945. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2946. u32 ar;
  2947. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  2948. *var = vmx->rmode.segs[seg];
  2949. if (seg == VCPU_SREG_TR
  2950. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2951. return;
  2952. var->base = vmx_read_guest_seg_base(vmx, seg);
  2953. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2954. return;
  2955. }
  2956. var->base = vmx_read_guest_seg_base(vmx, seg);
  2957. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2958. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2959. ar = vmx_read_guest_seg_ar(vmx, seg);
  2960. var->type = ar & 15;
  2961. var->s = (ar >> 4) & 1;
  2962. var->dpl = (ar >> 5) & 3;
  2963. var->present = (ar >> 7) & 1;
  2964. var->avl = (ar >> 12) & 1;
  2965. var->l = (ar >> 13) & 1;
  2966. var->db = (ar >> 14) & 1;
  2967. var->g = (ar >> 15) & 1;
  2968. var->unusable = (ar >> 16) & 1;
  2969. }
  2970. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2971. {
  2972. struct kvm_segment s;
  2973. if (to_vmx(vcpu)->rmode.vm86_active) {
  2974. vmx_get_segment(vcpu, &s, seg);
  2975. return s.base;
  2976. }
  2977. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  2978. }
  2979. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  2980. {
  2981. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2982. if (!is_protmode(vcpu))
  2983. return 0;
  2984. if (!is_long_mode(vcpu)
  2985. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  2986. return 3;
  2987. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  2988. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2989. vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
  2990. }
  2991. return vmx->cpl;
  2992. }
  2993. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  2994. {
  2995. u32 ar;
  2996. if (var->unusable || !var->present)
  2997. ar = 1 << 16;
  2998. else {
  2999. ar = var->type & 15;
  3000. ar |= (var->s & 1) << 4;
  3001. ar |= (var->dpl & 3) << 5;
  3002. ar |= (var->present & 1) << 7;
  3003. ar |= (var->avl & 1) << 12;
  3004. ar |= (var->l & 1) << 13;
  3005. ar |= (var->db & 1) << 14;
  3006. ar |= (var->g & 1) << 15;
  3007. }
  3008. return ar;
  3009. }
  3010. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  3011. struct kvm_segment *var, int seg)
  3012. {
  3013. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3014. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3015. vmx_segment_cache_clear(vmx);
  3016. if (seg == VCPU_SREG_CS)
  3017. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  3018. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  3019. vmx->rmode.segs[seg] = *var;
  3020. if (seg == VCPU_SREG_TR)
  3021. vmcs_write16(sf->selector, var->selector);
  3022. else if (var->s)
  3023. fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
  3024. goto out;
  3025. }
  3026. vmcs_writel(sf->base, var->base);
  3027. vmcs_write32(sf->limit, var->limit);
  3028. vmcs_write16(sf->selector, var->selector);
  3029. /*
  3030. * Fix the "Accessed" bit in AR field of segment registers for older
  3031. * qemu binaries.
  3032. * IA32 arch specifies that at the time of processor reset the
  3033. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  3034. * is setting it to 0 in the userland code. This causes invalid guest
  3035. * state vmexit when "unrestricted guest" mode is turned on.
  3036. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  3037. * tree. Newer qemu binaries with that qemu fix would not need this
  3038. * kvm hack.
  3039. */
  3040. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  3041. var->type |= 0x1; /* Accessed */
  3042. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
  3043. out:
  3044. vmx->emulation_required |= emulation_required(vcpu);
  3045. }
  3046. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3047. {
  3048. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  3049. *db = (ar >> 14) & 1;
  3050. *l = (ar >> 13) & 1;
  3051. }
  3052. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3053. {
  3054. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  3055. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  3056. }
  3057. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3058. {
  3059. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  3060. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  3061. }
  3062. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3063. {
  3064. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  3065. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  3066. }
  3067. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3068. {
  3069. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  3070. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  3071. }
  3072. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3073. {
  3074. struct kvm_segment var;
  3075. u32 ar;
  3076. vmx_get_segment(vcpu, &var, seg);
  3077. var.dpl = 0x3;
  3078. if (seg == VCPU_SREG_CS)
  3079. var.type = 0x3;
  3080. ar = vmx_segment_access_rights(&var);
  3081. if (var.base != (var.selector << 4))
  3082. return false;
  3083. if (var.limit != 0xffff)
  3084. return false;
  3085. if (ar != 0xf3)
  3086. return false;
  3087. return true;
  3088. }
  3089. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  3090. {
  3091. struct kvm_segment cs;
  3092. unsigned int cs_rpl;
  3093. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3094. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  3095. if (cs.unusable)
  3096. return false;
  3097. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  3098. return false;
  3099. if (!cs.s)
  3100. return false;
  3101. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  3102. if (cs.dpl > cs_rpl)
  3103. return false;
  3104. } else {
  3105. if (cs.dpl != cs_rpl)
  3106. return false;
  3107. }
  3108. if (!cs.present)
  3109. return false;
  3110. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  3111. return true;
  3112. }
  3113. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  3114. {
  3115. struct kvm_segment ss;
  3116. unsigned int ss_rpl;
  3117. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3118. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  3119. if (ss.unusable)
  3120. return true;
  3121. if (ss.type != 3 && ss.type != 7)
  3122. return false;
  3123. if (!ss.s)
  3124. return false;
  3125. if (ss.dpl != ss_rpl) /* DPL != RPL */
  3126. return false;
  3127. if (!ss.present)
  3128. return false;
  3129. return true;
  3130. }
  3131. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3132. {
  3133. struct kvm_segment var;
  3134. unsigned int rpl;
  3135. vmx_get_segment(vcpu, &var, seg);
  3136. rpl = var.selector & SELECTOR_RPL_MASK;
  3137. if (var.unusable)
  3138. return true;
  3139. if (!var.s)
  3140. return false;
  3141. if (!var.present)
  3142. return false;
  3143. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  3144. if (var.dpl < rpl) /* DPL < RPL */
  3145. return false;
  3146. }
  3147. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  3148. * rights flags
  3149. */
  3150. return true;
  3151. }
  3152. static bool tr_valid(struct kvm_vcpu *vcpu)
  3153. {
  3154. struct kvm_segment tr;
  3155. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  3156. if (tr.unusable)
  3157. return false;
  3158. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3159. return false;
  3160. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  3161. return false;
  3162. if (!tr.present)
  3163. return false;
  3164. return true;
  3165. }
  3166. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  3167. {
  3168. struct kvm_segment ldtr;
  3169. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  3170. if (ldtr.unusable)
  3171. return true;
  3172. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3173. return false;
  3174. if (ldtr.type != 2)
  3175. return false;
  3176. if (!ldtr.present)
  3177. return false;
  3178. return true;
  3179. }
  3180. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  3181. {
  3182. struct kvm_segment cs, ss;
  3183. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3184. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3185. return ((cs.selector & SELECTOR_RPL_MASK) ==
  3186. (ss.selector & SELECTOR_RPL_MASK));
  3187. }
  3188. /*
  3189. * Check if guest state is valid. Returns true if valid, false if
  3190. * not.
  3191. * We assume that registers are always usable
  3192. */
  3193. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  3194. {
  3195. if (enable_unrestricted_guest)
  3196. return true;
  3197. /* real mode guest state checks */
  3198. if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  3199. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  3200. return false;
  3201. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  3202. return false;
  3203. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3204. return false;
  3205. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3206. return false;
  3207. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3208. return false;
  3209. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3210. return false;
  3211. } else {
  3212. /* protected mode guest state checks */
  3213. if (!cs_ss_rpl_check(vcpu))
  3214. return false;
  3215. if (!code_segment_valid(vcpu))
  3216. return false;
  3217. if (!stack_segment_valid(vcpu))
  3218. return false;
  3219. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3220. return false;
  3221. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3222. return false;
  3223. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3224. return false;
  3225. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3226. return false;
  3227. if (!tr_valid(vcpu))
  3228. return false;
  3229. if (!ldtr_valid(vcpu))
  3230. return false;
  3231. }
  3232. /* TODO:
  3233. * - Add checks on RIP
  3234. * - Add checks on RFLAGS
  3235. */
  3236. return true;
  3237. }
  3238. static int init_rmode_tss(struct kvm *kvm)
  3239. {
  3240. gfn_t fn;
  3241. u16 data = 0;
  3242. int r, idx, ret = 0;
  3243. idx = srcu_read_lock(&kvm->srcu);
  3244. fn = kvm->arch.tss_addr >> PAGE_SHIFT;
  3245. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3246. if (r < 0)
  3247. goto out;
  3248. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3249. r = kvm_write_guest_page(kvm, fn++, &data,
  3250. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3251. if (r < 0)
  3252. goto out;
  3253. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3254. if (r < 0)
  3255. goto out;
  3256. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3257. if (r < 0)
  3258. goto out;
  3259. data = ~0;
  3260. r = kvm_write_guest_page(kvm, fn, &data,
  3261. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3262. sizeof(u8));
  3263. if (r < 0)
  3264. goto out;
  3265. ret = 1;
  3266. out:
  3267. srcu_read_unlock(&kvm->srcu, idx);
  3268. return ret;
  3269. }
  3270. static int init_rmode_identity_map(struct kvm *kvm)
  3271. {
  3272. int i, idx, r, ret;
  3273. pfn_t identity_map_pfn;
  3274. u32 tmp;
  3275. if (!enable_ept)
  3276. return 1;
  3277. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3278. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3279. "haven't been allocated!\n");
  3280. return 0;
  3281. }
  3282. if (likely(kvm->arch.ept_identity_pagetable_done))
  3283. return 1;
  3284. ret = 0;
  3285. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3286. idx = srcu_read_lock(&kvm->srcu);
  3287. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3288. if (r < 0)
  3289. goto out;
  3290. /* Set up identity-mapping pagetable for EPT in real mode */
  3291. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3292. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3293. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3294. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3295. &tmp, i * sizeof(tmp), sizeof(tmp));
  3296. if (r < 0)
  3297. goto out;
  3298. }
  3299. kvm->arch.ept_identity_pagetable_done = true;
  3300. ret = 1;
  3301. out:
  3302. srcu_read_unlock(&kvm->srcu, idx);
  3303. return ret;
  3304. }
  3305. static void seg_setup(int seg)
  3306. {
  3307. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3308. unsigned int ar;
  3309. vmcs_write16(sf->selector, 0);
  3310. vmcs_writel(sf->base, 0);
  3311. vmcs_write32(sf->limit, 0xffff);
  3312. ar = 0x93;
  3313. if (seg == VCPU_SREG_CS)
  3314. ar |= 0x08; /* code segment */
  3315. vmcs_write32(sf->ar_bytes, ar);
  3316. }
  3317. static int alloc_apic_access_page(struct kvm *kvm)
  3318. {
  3319. struct page *page;
  3320. struct kvm_userspace_memory_region kvm_userspace_mem;
  3321. int r = 0;
  3322. mutex_lock(&kvm->slots_lock);
  3323. if (kvm->arch.apic_access_page)
  3324. goto out;
  3325. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3326. kvm_userspace_mem.flags = 0;
  3327. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3328. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3329. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3330. if (r)
  3331. goto out;
  3332. page = gfn_to_page(kvm, 0xfee00);
  3333. if (is_error_page(page)) {
  3334. r = -EFAULT;
  3335. goto out;
  3336. }
  3337. kvm->arch.apic_access_page = page;
  3338. out:
  3339. mutex_unlock(&kvm->slots_lock);
  3340. return r;
  3341. }
  3342. static int alloc_identity_pagetable(struct kvm *kvm)
  3343. {
  3344. struct page *page;
  3345. struct kvm_userspace_memory_region kvm_userspace_mem;
  3346. int r = 0;
  3347. mutex_lock(&kvm->slots_lock);
  3348. if (kvm->arch.ept_identity_pagetable)
  3349. goto out;
  3350. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3351. kvm_userspace_mem.flags = 0;
  3352. kvm_userspace_mem.guest_phys_addr =
  3353. kvm->arch.ept_identity_map_addr;
  3354. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3355. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3356. if (r)
  3357. goto out;
  3358. page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3359. if (is_error_page(page)) {
  3360. r = -EFAULT;
  3361. goto out;
  3362. }
  3363. kvm->arch.ept_identity_pagetable = page;
  3364. out:
  3365. mutex_unlock(&kvm->slots_lock);
  3366. return r;
  3367. }
  3368. static void allocate_vpid(struct vcpu_vmx *vmx)
  3369. {
  3370. int vpid;
  3371. vmx->vpid = 0;
  3372. if (!enable_vpid)
  3373. return;
  3374. spin_lock(&vmx_vpid_lock);
  3375. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3376. if (vpid < VMX_NR_VPIDS) {
  3377. vmx->vpid = vpid;
  3378. __set_bit(vpid, vmx_vpid_bitmap);
  3379. }
  3380. spin_unlock(&vmx_vpid_lock);
  3381. }
  3382. static void free_vpid(struct vcpu_vmx *vmx)
  3383. {
  3384. if (!enable_vpid)
  3385. return;
  3386. spin_lock(&vmx_vpid_lock);
  3387. if (vmx->vpid != 0)
  3388. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3389. spin_unlock(&vmx_vpid_lock);
  3390. }
  3391. #define MSR_TYPE_R 1
  3392. #define MSR_TYPE_W 2
  3393. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
  3394. u32 msr, int type)
  3395. {
  3396. int f = sizeof(unsigned long);
  3397. if (!cpu_has_vmx_msr_bitmap())
  3398. return;
  3399. /*
  3400. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3401. * have the write-low and read-high bitmap offsets the wrong way round.
  3402. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3403. */
  3404. if (msr <= 0x1fff) {
  3405. if (type & MSR_TYPE_R)
  3406. /* read-low */
  3407. __clear_bit(msr, msr_bitmap + 0x000 / f);
  3408. if (type & MSR_TYPE_W)
  3409. /* write-low */
  3410. __clear_bit(msr, msr_bitmap + 0x800 / f);
  3411. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3412. msr &= 0x1fff;
  3413. if (type & MSR_TYPE_R)
  3414. /* read-high */
  3415. __clear_bit(msr, msr_bitmap + 0x400 / f);
  3416. if (type & MSR_TYPE_W)
  3417. /* write-high */
  3418. __clear_bit(msr, msr_bitmap + 0xc00 / f);
  3419. }
  3420. }
  3421. static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
  3422. u32 msr, int type)
  3423. {
  3424. int f = sizeof(unsigned long);
  3425. if (!cpu_has_vmx_msr_bitmap())
  3426. return;
  3427. /*
  3428. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3429. * have the write-low and read-high bitmap offsets the wrong way round.
  3430. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3431. */
  3432. if (msr <= 0x1fff) {
  3433. if (type & MSR_TYPE_R)
  3434. /* read-low */
  3435. __set_bit(msr, msr_bitmap + 0x000 / f);
  3436. if (type & MSR_TYPE_W)
  3437. /* write-low */
  3438. __set_bit(msr, msr_bitmap + 0x800 / f);
  3439. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3440. msr &= 0x1fff;
  3441. if (type & MSR_TYPE_R)
  3442. /* read-high */
  3443. __set_bit(msr, msr_bitmap + 0x400 / f);
  3444. if (type & MSR_TYPE_W)
  3445. /* write-high */
  3446. __set_bit(msr, msr_bitmap + 0xc00 / f);
  3447. }
  3448. }
  3449. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3450. {
  3451. if (!longmode_only)
  3452. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
  3453. msr, MSR_TYPE_R | MSR_TYPE_W);
  3454. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
  3455. msr, MSR_TYPE_R | MSR_TYPE_W);
  3456. }
  3457. static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
  3458. {
  3459. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3460. msr, MSR_TYPE_R);
  3461. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3462. msr, MSR_TYPE_R);
  3463. }
  3464. static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
  3465. {
  3466. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3467. msr, MSR_TYPE_R);
  3468. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3469. msr, MSR_TYPE_R);
  3470. }
  3471. static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
  3472. {
  3473. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3474. msr, MSR_TYPE_W);
  3475. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3476. msr, MSR_TYPE_W);
  3477. }
  3478. static int vmx_vm_has_apicv(struct kvm *kvm)
  3479. {
  3480. return enable_apicv && irqchip_in_kernel(kvm);
  3481. }
  3482. /*
  3483. * Send interrupt to vcpu via posted interrupt way.
  3484. * 1. If target vcpu is running(non-root mode), send posted interrupt
  3485. * notification to vcpu and hardware will sync PIR to vIRR atomically.
  3486. * 2. If target vcpu isn't running(root mode), kick it to pick up the
  3487. * interrupt from PIR in next vmentry.
  3488. */
  3489. static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
  3490. {
  3491. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3492. int r;
  3493. if (pi_test_and_set_pir(vector, &vmx->pi_desc))
  3494. return;
  3495. r = pi_test_and_set_on(&vmx->pi_desc);
  3496. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3497. #ifdef CONFIG_SMP
  3498. if (!r && (vcpu->mode == IN_GUEST_MODE))
  3499. apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
  3500. POSTED_INTR_VECTOR);
  3501. else
  3502. #endif
  3503. kvm_vcpu_kick(vcpu);
  3504. }
  3505. static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
  3506. {
  3507. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3508. if (!pi_test_and_clear_on(&vmx->pi_desc))
  3509. return;
  3510. kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
  3511. }
  3512. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
  3513. {
  3514. return;
  3515. }
  3516. /*
  3517. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3518. * will not change in the lifetime of the guest.
  3519. * Note that host-state that does change is set elsewhere. E.g., host-state
  3520. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3521. */
  3522. static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
  3523. {
  3524. u32 low32, high32;
  3525. unsigned long tmpl;
  3526. struct desc_ptr dt;
  3527. vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
  3528. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3529. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3530. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3531. #ifdef CONFIG_X86_64
  3532. /*
  3533. * Load null selectors, so we can avoid reloading them in
  3534. * __vmx_load_host_state(), in case userspace uses the null selectors
  3535. * too (the expected case).
  3536. */
  3537. vmcs_write16(HOST_DS_SELECTOR, 0);
  3538. vmcs_write16(HOST_ES_SELECTOR, 0);
  3539. #else
  3540. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3541. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3542. #endif
  3543. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3544. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3545. native_store_idt(&dt);
  3546. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3547. vmx->host_idt_base = dt.address;
  3548. vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
  3549. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3550. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3551. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3552. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3553. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3554. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3555. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3556. }
  3557. }
  3558. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3559. {
  3560. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3561. if (enable_ept)
  3562. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3563. if (is_guest_mode(&vmx->vcpu))
  3564. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3565. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3566. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3567. }
  3568. static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
  3569. {
  3570. u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
  3571. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3572. pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
  3573. return pin_based_exec_ctrl;
  3574. }
  3575. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3576. {
  3577. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3578. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3579. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3580. #ifdef CONFIG_X86_64
  3581. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3582. CPU_BASED_CR8_LOAD_EXITING;
  3583. #endif
  3584. }
  3585. if (!enable_ept)
  3586. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3587. CPU_BASED_CR3_LOAD_EXITING |
  3588. CPU_BASED_INVLPG_EXITING;
  3589. return exec_control;
  3590. }
  3591. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3592. {
  3593. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3594. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3595. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3596. if (vmx->vpid == 0)
  3597. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3598. if (!enable_ept) {
  3599. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3600. enable_unrestricted_guest = 0;
  3601. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3602. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3603. }
  3604. if (!enable_unrestricted_guest)
  3605. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3606. if (!ple_gap)
  3607. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3608. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3609. exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
  3610. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  3611. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  3612. /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
  3613. (handle_vmptrld).
  3614. We can NOT enable shadow_vmcs here because we don't have yet
  3615. a current VMCS12
  3616. */
  3617. exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
  3618. return exec_control;
  3619. }
  3620. static void ept_set_mmio_spte_mask(void)
  3621. {
  3622. /*
  3623. * EPT Misconfigurations can be generated if the value of bits 2:0
  3624. * of an EPT paging-structure entry is 110b (write/execute).
  3625. * Also, magic bits (0xffull << 49) is set to quickly identify mmio
  3626. * spte.
  3627. */
  3628. kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
  3629. }
  3630. /*
  3631. * Sets up the vmcs for emulated real mode.
  3632. */
  3633. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3634. {
  3635. #ifdef CONFIG_X86_64
  3636. unsigned long a;
  3637. #endif
  3638. int i;
  3639. /* I/O */
  3640. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3641. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3642. if (enable_shadow_vmcs) {
  3643. vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
  3644. vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
  3645. }
  3646. if (cpu_has_vmx_msr_bitmap())
  3647. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3648. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3649. /* Control */
  3650. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
  3651. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3652. if (cpu_has_secondary_exec_ctrls()) {
  3653. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3654. vmx_secondary_exec_control(vmx));
  3655. }
  3656. if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
  3657. vmcs_write64(EOI_EXIT_BITMAP0, 0);
  3658. vmcs_write64(EOI_EXIT_BITMAP1, 0);
  3659. vmcs_write64(EOI_EXIT_BITMAP2, 0);
  3660. vmcs_write64(EOI_EXIT_BITMAP3, 0);
  3661. vmcs_write16(GUEST_INTR_STATUS, 0);
  3662. vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
  3663. vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
  3664. }
  3665. if (ple_gap) {
  3666. vmcs_write32(PLE_GAP, ple_gap);
  3667. vmcs_write32(PLE_WINDOW, ple_window);
  3668. }
  3669. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3670. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3671. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3672. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3673. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3674. vmx_set_constant_host_state(vmx);
  3675. #ifdef CONFIG_X86_64
  3676. rdmsrl(MSR_FS_BASE, a);
  3677. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3678. rdmsrl(MSR_GS_BASE, a);
  3679. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3680. #else
  3681. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3682. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3683. #endif
  3684. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3685. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3686. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3687. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3688. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3689. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3690. u32 msr_low, msr_high;
  3691. u64 host_pat;
  3692. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3693. host_pat = msr_low | ((u64) msr_high << 32);
  3694. /* Write the default value follow host pat */
  3695. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3696. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3697. vmx->vcpu.arch.pat = host_pat;
  3698. }
  3699. for (i = 0; i < NR_VMX_MSR; ++i) {
  3700. u32 index = vmx_msr_index[i];
  3701. u32 data_low, data_high;
  3702. int j = vmx->nmsrs;
  3703. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3704. continue;
  3705. if (wrmsr_safe(index, data_low, data_high) < 0)
  3706. continue;
  3707. vmx->guest_msrs[j].index = i;
  3708. vmx->guest_msrs[j].data = 0;
  3709. vmx->guest_msrs[j].mask = -1ull;
  3710. ++vmx->nmsrs;
  3711. }
  3712. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3713. /* 22.2.1, 20.8.1 */
  3714. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3715. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3716. set_cr4_guest_host_mask(vmx);
  3717. return 0;
  3718. }
  3719. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3720. {
  3721. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3722. u64 msr;
  3723. vmx->rmode.vm86_active = 0;
  3724. vmx->soft_vnmi_blocked = 0;
  3725. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3726. kvm_set_cr8(&vmx->vcpu, 0);
  3727. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3728. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3729. msr |= MSR_IA32_APICBASE_BSP;
  3730. kvm_set_apic_base(&vmx->vcpu, msr);
  3731. vmx_segment_cache_clear(vmx);
  3732. seg_setup(VCPU_SREG_CS);
  3733. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3734. vmcs_write32(GUEST_CS_BASE, 0xffff0000);
  3735. seg_setup(VCPU_SREG_DS);
  3736. seg_setup(VCPU_SREG_ES);
  3737. seg_setup(VCPU_SREG_FS);
  3738. seg_setup(VCPU_SREG_GS);
  3739. seg_setup(VCPU_SREG_SS);
  3740. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3741. vmcs_writel(GUEST_TR_BASE, 0);
  3742. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3743. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3744. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3745. vmcs_writel(GUEST_LDTR_BASE, 0);
  3746. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3747. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3748. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3749. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3750. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3751. vmcs_writel(GUEST_RFLAGS, 0x02);
  3752. kvm_rip_write(vcpu, 0xfff0);
  3753. vmcs_writel(GUEST_GDTR_BASE, 0);
  3754. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3755. vmcs_writel(GUEST_IDTR_BASE, 0);
  3756. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3757. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3758. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3759. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3760. /* Special registers */
  3761. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3762. setup_msrs(vmx);
  3763. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3764. if (cpu_has_vmx_tpr_shadow()) {
  3765. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3766. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3767. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3768. __pa(vmx->vcpu.arch.apic->regs));
  3769. vmcs_write32(TPR_THRESHOLD, 0);
  3770. }
  3771. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3772. vmcs_write64(APIC_ACCESS_ADDR,
  3773. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3774. if (vmx_vm_has_apicv(vcpu->kvm))
  3775. memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
  3776. if (vmx->vpid != 0)
  3777. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3778. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3779. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3780. vmx_set_cr4(&vmx->vcpu, 0);
  3781. vmx_set_efer(&vmx->vcpu, 0);
  3782. vmx_fpu_activate(&vmx->vcpu);
  3783. update_exception_bitmap(&vmx->vcpu);
  3784. vpid_sync_context(vmx);
  3785. }
  3786. /*
  3787. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3788. * For most existing hypervisors, this will always return true.
  3789. */
  3790. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3791. {
  3792. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3793. PIN_BASED_EXT_INTR_MASK;
  3794. }
  3795. static void enable_irq_window(struct kvm_vcpu *vcpu)
  3796. {
  3797. u32 cpu_based_vm_exec_control;
  3798. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3799. /*
  3800. * We get here if vmx_interrupt_allowed() said we can't
  3801. * inject to L1 now because L2 must run. Ask L2 to exit
  3802. * right after entry, so we can inject to L1 more promptly.
  3803. */
  3804. kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  3805. return;
  3806. }
  3807. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3808. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3809. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3810. }
  3811. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  3812. {
  3813. u32 cpu_based_vm_exec_control;
  3814. if (!cpu_has_virtual_nmis()) {
  3815. enable_irq_window(vcpu);
  3816. return;
  3817. }
  3818. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
  3819. enable_irq_window(vcpu);
  3820. return;
  3821. }
  3822. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3823. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3824. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3825. }
  3826. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3827. {
  3828. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3829. uint32_t intr;
  3830. int irq = vcpu->arch.interrupt.nr;
  3831. trace_kvm_inj_virq(irq);
  3832. ++vcpu->stat.irq_injections;
  3833. if (vmx->rmode.vm86_active) {
  3834. int inc_eip = 0;
  3835. if (vcpu->arch.interrupt.soft)
  3836. inc_eip = vcpu->arch.event_exit_inst_len;
  3837. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3838. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3839. return;
  3840. }
  3841. intr = irq | INTR_INFO_VALID_MASK;
  3842. if (vcpu->arch.interrupt.soft) {
  3843. intr |= INTR_TYPE_SOFT_INTR;
  3844. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3845. vmx->vcpu.arch.event_exit_inst_len);
  3846. } else
  3847. intr |= INTR_TYPE_EXT_INTR;
  3848. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3849. }
  3850. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3851. {
  3852. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3853. if (is_guest_mode(vcpu))
  3854. return;
  3855. if (!cpu_has_virtual_nmis()) {
  3856. /*
  3857. * Tracking the NMI-blocked state in software is built upon
  3858. * finding the next open IRQ window. This, in turn, depends on
  3859. * well-behaving guests: They have to keep IRQs disabled at
  3860. * least as long as the NMI handler runs. Otherwise we may
  3861. * cause NMI nesting, maybe breaking the guest. But as this is
  3862. * highly unlikely, we can live with the residual risk.
  3863. */
  3864. vmx->soft_vnmi_blocked = 1;
  3865. vmx->vnmi_blocked_time = 0;
  3866. }
  3867. ++vcpu->stat.nmi_injections;
  3868. vmx->nmi_known_unmasked = false;
  3869. if (vmx->rmode.vm86_active) {
  3870. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3871. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3872. return;
  3873. }
  3874. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3875. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3876. }
  3877. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3878. {
  3879. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3880. return 0;
  3881. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3882. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3883. | GUEST_INTR_STATE_NMI));
  3884. }
  3885. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3886. {
  3887. if (!cpu_has_virtual_nmis())
  3888. return to_vmx(vcpu)->soft_vnmi_blocked;
  3889. if (to_vmx(vcpu)->nmi_known_unmasked)
  3890. return false;
  3891. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3892. }
  3893. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3894. {
  3895. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3896. if (!cpu_has_virtual_nmis()) {
  3897. if (vmx->soft_vnmi_blocked != masked) {
  3898. vmx->soft_vnmi_blocked = masked;
  3899. vmx->vnmi_blocked_time = 0;
  3900. }
  3901. } else {
  3902. vmx->nmi_known_unmasked = !masked;
  3903. if (masked)
  3904. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3905. GUEST_INTR_STATE_NMI);
  3906. else
  3907. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3908. GUEST_INTR_STATE_NMI);
  3909. }
  3910. }
  3911. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3912. {
  3913. if (is_guest_mode(vcpu)) {
  3914. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3915. if (to_vmx(vcpu)->nested.nested_run_pending)
  3916. return 0;
  3917. if (nested_exit_on_intr(vcpu)) {
  3918. nested_vmx_vmexit(vcpu);
  3919. vmcs12->vm_exit_reason =
  3920. EXIT_REASON_EXTERNAL_INTERRUPT;
  3921. vmcs12->vm_exit_intr_info = 0;
  3922. /*
  3923. * fall through to normal code, but now in L1, not L2
  3924. */
  3925. }
  3926. }
  3927. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3928. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3929. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3930. }
  3931. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3932. {
  3933. int ret;
  3934. struct kvm_userspace_memory_region tss_mem = {
  3935. .slot = TSS_PRIVATE_MEMSLOT,
  3936. .guest_phys_addr = addr,
  3937. .memory_size = PAGE_SIZE * 3,
  3938. .flags = 0,
  3939. };
  3940. ret = kvm_set_memory_region(kvm, &tss_mem);
  3941. if (ret)
  3942. return ret;
  3943. kvm->arch.tss_addr = addr;
  3944. if (!init_rmode_tss(kvm))
  3945. return -ENOMEM;
  3946. return 0;
  3947. }
  3948. static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
  3949. {
  3950. switch (vec) {
  3951. case BP_VECTOR:
  3952. /*
  3953. * Update instruction length as we may reinject the exception
  3954. * from user space while in guest debugging mode.
  3955. */
  3956. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  3957. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3958. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  3959. return false;
  3960. /* fall through */
  3961. case DB_VECTOR:
  3962. if (vcpu->guest_debug &
  3963. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  3964. return false;
  3965. /* fall through */
  3966. case DE_VECTOR:
  3967. case OF_VECTOR:
  3968. case BR_VECTOR:
  3969. case UD_VECTOR:
  3970. case DF_VECTOR:
  3971. case SS_VECTOR:
  3972. case GP_VECTOR:
  3973. case MF_VECTOR:
  3974. return true;
  3975. break;
  3976. }
  3977. return false;
  3978. }
  3979. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  3980. int vec, u32 err_code)
  3981. {
  3982. /*
  3983. * Instruction with address size override prefix opcode 0x67
  3984. * Cause the #SS fault with 0 error code in VM86 mode.
  3985. */
  3986. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
  3987. if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
  3988. if (vcpu->arch.halt_request) {
  3989. vcpu->arch.halt_request = 0;
  3990. return kvm_emulate_halt(vcpu);
  3991. }
  3992. return 1;
  3993. }
  3994. return 0;
  3995. }
  3996. /*
  3997. * Forward all other exceptions that are valid in real mode.
  3998. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  3999. * the required debugging infrastructure rework.
  4000. */
  4001. kvm_queue_exception(vcpu, vec);
  4002. return 1;
  4003. }
  4004. /*
  4005. * Trigger machine check on the host. We assume all the MSRs are already set up
  4006. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  4007. * We pass a fake environment to the machine check handler because we want
  4008. * the guest to be always treated like user space, no matter what context
  4009. * it used internally.
  4010. */
  4011. static void kvm_machine_check(void)
  4012. {
  4013. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  4014. struct pt_regs regs = {
  4015. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  4016. .flags = X86_EFLAGS_IF,
  4017. };
  4018. do_machine_check(&regs, 0);
  4019. #endif
  4020. }
  4021. static int handle_machine_check(struct kvm_vcpu *vcpu)
  4022. {
  4023. /* already handled by vcpu_run */
  4024. return 1;
  4025. }
  4026. static int handle_exception(struct kvm_vcpu *vcpu)
  4027. {
  4028. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4029. struct kvm_run *kvm_run = vcpu->run;
  4030. u32 intr_info, ex_no, error_code;
  4031. unsigned long cr2, rip, dr6;
  4032. u32 vect_info;
  4033. enum emulation_result er;
  4034. vect_info = vmx->idt_vectoring_info;
  4035. intr_info = vmx->exit_intr_info;
  4036. if (is_machine_check(intr_info))
  4037. return handle_machine_check(vcpu);
  4038. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  4039. return 1; /* already handled by vmx_vcpu_run() */
  4040. if (is_no_device(intr_info)) {
  4041. vmx_fpu_activate(vcpu);
  4042. return 1;
  4043. }
  4044. if (is_invalid_opcode(intr_info)) {
  4045. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  4046. if (er != EMULATE_DONE)
  4047. kvm_queue_exception(vcpu, UD_VECTOR);
  4048. return 1;
  4049. }
  4050. error_code = 0;
  4051. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  4052. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  4053. /*
  4054. * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
  4055. * MMIO, it is better to report an internal error.
  4056. * See the comments in vmx_handle_exit.
  4057. */
  4058. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  4059. !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
  4060. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4061. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  4062. vcpu->run->internal.ndata = 2;
  4063. vcpu->run->internal.data[0] = vect_info;
  4064. vcpu->run->internal.data[1] = intr_info;
  4065. return 0;
  4066. }
  4067. if (is_page_fault(intr_info)) {
  4068. /* EPT won't cause page fault directly */
  4069. BUG_ON(enable_ept);
  4070. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  4071. trace_kvm_page_fault(cr2, error_code);
  4072. if (kvm_event_needs_reinjection(vcpu))
  4073. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  4074. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  4075. }
  4076. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  4077. if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
  4078. return handle_rmode_exception(vcpu, ex_no, error_code);
  4079. switch (ex_no) {
  4080. case DB_VECTOR:
  4081. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  4082. if (!(vcpu->guest_debug &
  4083. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  4084. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  4085. kvm_queue_exception(vcpu, DB_VECTOR);
  4086. return 1;
  4087. }
  4088. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  4089. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  4090. /* fall through */
  4091. case BP_VECTOR:
  4092. /*
  4093. * Update instruction length as we may reinject #BP from
  4094. * user space while in guest debugging mode. Reading it for
  4095. * #DB as well causes no harm, it is not used in that case.
  4096. */
  4097. vmx->vcpu.arch.event_exit_inst_len =
  4098. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  4099. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  4100. rip = kvm_rip_read(vcpu);
  4101. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  4102. kvm_run->debug.arch.exception = ex_no;
  4103. break;
  4104. default:
  4105. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  4106. kvm_run->ex.exception = ex_no;
  4107. kvm_run->ex.error_code = error_code;
  4108. break;
  4109. }
  4110. return 0;
  4111. }
  4112. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  4113. {
  4114. ++vcpu->stat.irq_exits;
  4115. return 1;
  4116. }
  4117. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  4118. {
  4119. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4120. return 0;
  4121. }
  4122. static int handle_io(struct kvm_vcpu *vcpu)
  4123. {
  4124. unsigned long exit_qualification;
  4125. int size, in, string;
  4126. unsigned port;
  4127. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4128. string = (exit_qualification & 16) != 0;
  4129. in = (exit_qualification & 8) != 0;
  4130. ++vcpu->stat.io_exits;
  4131. if (string || in)
  4132. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4133. port = exit_qualification >> 16;
  4134. size = (exit_qualification & 7) + 1;
  4135. skip_emulated_instruction(vcpu);
  4136. return kvm_fast_pio_out(vcpu, size, port);
  4137. }
  4138. static void
  4139. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  4140. {
  4141. /*
  4142. * Patch in the VMCALL instruction:
  4143. */
  4144. hypercall[0] = 0x0f;
  4145. hypercall[1] = 0x01;
  4146. hypercall[2] = 0xc1;
  4147. }
  4148. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  4149. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  4150. {
  4151. if (is_guest_mode(vcpu)) {
  4152. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4153. unsigned long orig_val = val;
  4154. /*
  4155. * We get here when L2 changed cr0 in a way that did not change
  4156. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  4157. * but did change L0 shadowed bits. So we first calculate the
  4158. * effective cr0 value that L1 would like to write into the
  4159. * hardware. It consists of the L2-owned bits from the new
  4160. * value combined with the L1-owned bits from L1's guest_cr0.
  4161. */
  4162. val = (val & ~vmcs12->cr0_guest_host_mask) |
  4163. (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
  4164. /* TODO: will have to take unrestricted guest mode into
  4165. * account */
  4166. if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
  4167. return 1;
  4168. if (kvm_set_cr0(vcpu, val))
  4169. return 1;
  4170. vmcs_writel(CR0_READ_SHADOW, orig_val);
  4171. return 0;
  4172. } else {
  4173. if (to_vmx(vcpu)->nested.vmxon &&
  4174. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  4175. return 1;
  4176. return kvm_set_cr0(vcpu, val);
  4177. }
  4178. }
  4179. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  4180. {
  4181. if (is_guest_mode(vcpu)) {
  4182. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4183. unsigned long orig_val = val;
  4184. /* analogously to handle_set_cr0 */
  4185. val = (val & ~vmcs12->cr4_guest_host_mask) |
  4186. (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
  4187. if (kvm_set_cr4(vcpu, val))
  4188. return 1;
  4189. vmcs_writel(CR4_READ_SHADOW, orig_val);
  4190. return 0;
  4191. } else
  4192. return kvm_set_cr4(vcpu, val);
  4193. }
  4194. /* called to set cr0 as approriate for clts instruction exit. */
  4195. static void handle_clts(struct kvm_vcpu *vcpu)
  4196. {
  4197. if (is_guest_mode(vcpu)) {
  4198. /*
  4199. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  4200. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  4201. * just pretend it's off (also in arch.cr0 for fpu_activate).
  4202. */
  4203. vmcs_writel(CR0_READ_SHADOW,
  4204. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  4205. vcpu->arch.cr0 &= ~X86_CR0_TS;
  4206. } else
  4207. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  4208. }
  4209. static int handle_cr(struct kvm_vcpu *vcpu)
  4210. {
  4211. unsigned long exit_qualification, val;
  4212. int cr;
  4213. int reg;
  4214. int err;
  4215. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4216. cr = exit_qualification & 15;
  4217. reg = (exit_qualification >> 8) & 15;
  4218. switch ((exit_qualification >> 4) & 3) {
  4219. case 0: /* mov to cr */
  4220. val = kvm_register_read(vcpu, reg);
  4221. trace_kvm_cr_write(cr, val);
  4222. switch (cr) {
  4223. case 0:
  4224. err = handle_set_cr0(vcpu, val);
  4225. kvm_complete_insn_gp(vcpu, err);
  4226. return 1;
  4227. case 3:
  4228. err = kvm_set_cr3(vcpu, val);
  4229. kvm_complete_insn_gp(vcpu, err);
  4230. return 1;
  4231. case 4:
  4232. err = handle_set_cr4(vcpu, val);
  4233. kvm_complete_insn_gp(vcpu, err);
  4234. return 1;
  4235. case 8: {
  4236. u8 cr8_prev = kvm_get_cr8(vcpu);
  4237. u8 cr8 = kvm_register_read(vcpu, reg);
  4238. err = kvm_set_cr8(vcpu, cr8);
  4239. kvm_complete_insn_gp(vcpu, err);
  4240. if (irqchip_in_kernel(vcpu->kvm))
  4241. return 1;
  4242. if (cr8_prev <= cr8)
  4243. return 1;
  4244. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  4245. return 0;
  4246. }
  4247. }
  4248. break;
  4249. case 2: /* clts */
  4250. handle_clts(vcpu);
  4251. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  4252. skip_emulated_instruction(vcpu);
  4253. vmx_fpu_activate(vcpu);
  4254. return 1;
  4255. case 1: /*mov from cr*/
  4256. switch (cr) {
  4257. case 3:
  4258. val = kvm_read_cr3(vcpu);
  4259. kvm_register_write(vcpu, reg, val);
  4260. trace_kvm_cr_read(cr, val);
  4261. skip_emulated_instruction(vcpu);
  4262. return 1;
  4263. case 8:
  4264. val = kvm_get_cr8(vcpu);
  4265. kvm_register_write(vcpu, reg, val);
  4266. trace_kvm_cr_read(cr, val);
  4267. skip_emulated_instruction(vcpu);
  4268. return 1;
  4269. }
  4270. break;
  4271. case 3: /* lmsw */
  4272. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  4273. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  4274. kvm_lmsw(vcpu, val);
  4275. skip_emulated_instruction(vcpu);
  4276. return 1;
  4277. default:
  4278. break;
  4279. }
  4280. vcpu->run->exit_reason = 0;
  4281. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  4282. (int)(exit_qualification >> 4) & 3, cr);
  4283. return 0;
  4284. }
  4285. static int handle_dr(struct kvm_vcpu *vcpu)
  4286. {
  4287. unsigned long exit_qualification;
  4288. int dr, reg;
  4289. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  4290. if (!kvm_require_cpl(vcpu, 0))
  4291. return 1;
  4292. dr = vmcs_readl(GUEST_DR7);
  4293. if (dr & DR7_GD) {
  4294. /*
  4295. * As the vm-exit takes precedence over the debug trap, we
  4296. * need to emulate the latter, either for the host or the
  4297. * guest debugging itself.
  4298. */
  4299. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4300. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  4301. vcpu->run->debug.arch.dr7 = dr;
  4302. vcpu->run->debug.arch.pc =
  4303. vmcs_readl(GUEST_CS_BASE) +
  4304. vmcs_readl(GUEST_RIP);
  4305. vcpu->run->debug.arch.exception = DB_VECTOR;
  4306. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  4307. return 0;
  4308. } else {
  4309. vcpu->arch.dr7 &= ~DR7_GD;
  4310. vcpu->arch.dr6 |= DR6_BD;
  4311. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  4312. kvm_queue_exception(vcpu, DB_VECTOR);
  4313. return 1;
  4314. }
  4315. }
  4316. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4317. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  4318. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  4319. if (exit_qualification & TYPE_MOV_FROM_DR) {
  4320. unsigned long val;
  4321. if (!kvm_get_dr(vcpu, dr, &val))
  4322. kvm_register_write(vcpu, reg, val);
  4323. } else
  4324. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  4325. skip_emulated_instruction(vcpu);
  4326. return 1;
  4327. }
  4328. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  4329. {
  4330. vmcs_writel(GUEST_DR7, val);
  4331. }
  4332. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4333. {
  4334. kvm_emulate_cpuid(vcpu);
  4335. return 1;
  4336. }
  4337. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4338. {
  4339. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4340. u64 data;
  4341. if (vmx_get_msr(vcpu, ecx, &data)) {
  4342. trace_kvm_msr_read_ex(ecx);
  4343. kvm_inject_gp(vcpu, 0);
  4344. return 1;
  4345. }
  4346. trace_kvm_msr_read(ecx, data);
  4347. /* FIXME: handling of bits 32:63 of rax, rdx */
  4348. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4349. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4350. skip_emulated_instruction(vcpu);
  4351. return 1;
  4352. }
  4353. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4354. {
  4355. struct msr_data msr;
  4356. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4357. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4358. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4359. msr.data = data;
  4360. msr.index = ecx;
  4361. msr.host_initiated = false;
  4362. if (vmx_set_msr(vcpu, &msr) != 0) {
  4363. trace_kvm_msr_write_ex(ecx, data);
  4364. kvm_inject_gp(vcpu, 0);
  4365. return 1;
  4366. }
  4367. trace_kvm_msr_write(ecx, data);
  4368. skip_emulated_instruction(vcpu);
  4369. return 1;
  4370. }
  4371. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4372. {
  4373. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4374. return 1;
  4375. }
  4376. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4377. {
  4378. u32 cpu_based_vm_exec_control;
  4379. /* clear pending irq */
  4380. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4381. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4382. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4383. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4384. ++vcpu->stat.irq_window_exits;
  4385. /*
  4386. * If the user space waits to inject interrupts, exit as soon as
  4387. * possible
  4388. */
  4389. if (!irqchip_in_kernel(vcpu->kvm) &&
  4390. vcpu->run->request_interrupt_window &&
  4391. !kvm_cpu_has_interrupt(vcpu)) {
  4392. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4393. return 0;
  4394. }
  4395. return 1;
  4396. }
  4397. static int handle_halt(struct kvm_vcpu *vcpu)
  4398. {
  4399. skip_emulated_instruction(vcpu);
  4400. return kvm_emulate_halt(vcpu);
  4401. }
  4402. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4403. {
  4404. skip_emulated_instruction(vcpu);
  4405. kvm_emulate_hypercall(vcpu);
  4406. return 1;
  4407. }
  4408. static int handle_invd(struct kvm_vcpu *vcpu)
  4409. {
  4410. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4411. }
  4412. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4413. {
  4414. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4415. kvm_mmu_invlpg(vcpu, exit_qualification);
  4416. skip_emulated_instruction(vcpu);
  4417. return 1;
  4418. }
  4419. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4420. {
  4421. int err;
  4422. err = kvm_rdpmc(vcpu);
  4423. kvm_complete_insn_gp(vcpu, err);
  4424. return 1;
  4425. }
  4426. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4427. {
  4428. skip_emulated_instruction(vcpu);
  4429. kvm_emulate_wbinvd(vcpu);
  4430. return 1;
  4431. }
  4432. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4433. {
  4434. u64 new_bv = kvm_read_edx_eax(vcpu);
  4435. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4436. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4437. skip_emulated_instruction(vcpu);
  4438. return 1;
  4439. }
  4440. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4441. {
  4442. if (likely(fasteoi)) {
  4443. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4444. int access_type, offset;
  4445. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4446. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4447. /*
  4448. * Sane guest uses MOV to write EOI, with written value
  4449. * not cared. So make a short-circuit here by avoiding
  4450. * heavy instruction emulation.
  4451. */
  4452. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4453. (offset == APIC_EOI)) {
  4454. kvm_lapic_set_eoi(vcpu);
  4455. skip_emulated_instruction(vcpu);
  4456. return 1;
  4457. }
  4458. }
  4459. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4460. }
  4461. static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
  4462. {
  4463. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4464. int vector = exit_qualification & 0xff;
  4465. /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
  4466. kvm_apic_set_eoi_accelerated(vcpu, vector);
  4467. return 1;
  4468. }
  4469. static int handle_apic_write(struct kvm_vcpu *vcpu)
  4470. {
  4471. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4472. u32 offset = exit_qualification & 0xfff;
  4473. /* APIC-write VM exit is trap-like and thus no need to adjust IP */
  4474. kvm_apic_write_nodecode(vcpu, offset);
  4475. return 1;
  4476. }
  4477. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4478. {
  4479. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4480. unsigned long exit_qualification;
  4481. bool has_error_code = false;
  4482. u32 error_code = 0;
  4483. u16 tss_selector;
  4484. int reason, type, idt_v, idt_index;
  4485. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4486. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4487. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4488. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4489. reason = (u32)exit_qualification >> 30;
  4490. if (reason == TASK_SWITCH_GATE && idt_v) {
  4491. switch (type) {
  4492. case INTR_TYPE_NMI_INTR:
  4493. vcpu->arch.nmi_injected = false;
  4494. vmx_set_nmi_mask(vcpu, true);
  4495. break;
  4496. case INTR_TYPE_EXT_INTR:
  4497. case INTR_TYPE_SOFT_INTR:
  4498. kvm_clear_interrupt_queue(vcpu);
  4499. break;
  4500. case INTR_TYPE_HARD_EXCEPTION:
  4501. if (vmx->idt_vectoring_info &
  4502. VECTORING_INFO_DELIVER_CODE_MASK) {
  4503. has_error_code = true;
  4504. error_code =
  4505. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4506. }
  4507. /* fall through */
  4508. case INTR_TYPE_SOFT_EXCEPTION:
  4509. kvm_clear_exception_queue(vcpu);
  4510. break;
  4511. default:
  4512. break;
  4513. }
  4514. }
  4515. tss_selector = exit_qualification;
  4516. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4517. type != INTR_TYPE_EXT_INTR &&
  4518. type != INTR_TYPE_NMI_INTR))
  4519. skip_emulated_instruction(vcpu);
  4520. if (kvm_task_switch(vcpu, tss_selector,
  4521. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4522. has_error_code, error_code) == EMULATE_FAIL) {
  4523. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4524. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4525. vcpu->run->internal.ndata = 0;
  4526. return 0;
  4527. }
  4528. /* clear all local breakpoint enable flags */
  4529. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4530. /*
  4531. * TODO: What about debug traps on tss switch?
  4532. * Are we supposed to inject them and update dr6?
  4533. */
  4534. return 1;
  4535. }
  4536. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4537. {
  4538. unsigned long exit_qualification;
  4539. gpa_t gpa;
  4540. u32 error_code;
  4541. int gla_validity;
  4542. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4543. gla_validity = (exit_qualification >> 7) & 0x3;
  4544. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4545. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4546. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4547. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4548. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4549. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4550. (long unsigned int)exit_qualification);
  4551. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4552. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4553. return 0;
  4554. }
  4555. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4556. trace_kvm_page_fault(gpa, exit_qualification);
  4557. /* It is a write fault? */
  4558. error_code = exit_qualification & (1U << 1);
  4559. /* ept page table is present? */
  4560. error_code |= (exit_qualification >> 3) & 0x1;
  4561. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4562. }
  4563. static u64 ept_rsvd_mask(u64 spte, int level)
  4564. {
  4565. int i;
  4566. u64 mask = 0;
  4567. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4568. mask |= (1ULL << i);
  4569. if (level > 2)
  4570. /* bits 7:3 reserved */
  4571. mask |= 0xf8;
  4572. else if (level == 2) {
  4573. if (spte & (1ULL << 7))
  4574. /* 2MB ref, bits 20:12 reserved */
  4575. mask |= 0x1ff000;
  4576. else
  4577. /* bits 6:3 reserved */
  4578. mask |= 0x78;
  4579. }
  4580. return mask;
  4581. }
  4582. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4583. int level)
  4584. {
  4585. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4586. /* 010b (write-only) */
  4587. WARN_ON((spte & 0x7) == 0x2);
  4588. /* 110b (write/execute) */
  4589. WARN_ON((spte & 0x7) == 0x6);
  4590. /* 100b (execute-only) and value not supported by logical processor */
  4591. if (!cpu_has_vmx_ept_execute_only())
  4592. WARN_ON((spte & 0x7) == 0x4);
  4593. /* not 000b */
  4594. if ((spte & 0x7)) {
  4595. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4596. if (rsvd_bits != 0) {
  4597. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4598. __func__, rsvd_bits);
  4599. WARN_ON(1);
  4600. }
  4601. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4602. u64 ept_mem_type = (spte & 0x38) >> 3;
  4603. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4604. ept_mem_type == 7) {
  4605. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4606. __func__, ept_mem_type);
  4607. WARN_ON(1);
  4608. }
  4609. }
  4610. }
  4611. }
  4612. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4613. {
  4614. u64 sptes[4];
  4615. int nr_sptes, i, ret;
  4616. gpa_t gpa;
  4617. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4618. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4619. if (likely(ret == 1))
  4620. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4621. EMULATE_DONE;
  4622. if (unlikely(!ret))
  4623. return 1;
  4624. /* It is the real ept misconfig */
  4625. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4626. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4627. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4628. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4629. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4630. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4631. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4632. return 0;
  4633. }
  4634. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4635. {
  4636. u32 cpu_based_vm_exec_control;
  4637. /* clear pending NMI */
  4638. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4639. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4640. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4641. ++vcpu->stat.nmi_window_exits;
  4642. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4643. return 1;
  4644. }
  4645. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4646. {
  4647. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4648. enum emulation_result err = EMULATE_DONE;
  4649. int ret = 1;
  4650. u32 cpu_exec_ctrl;
  4651. bool intr_window_requested;
  4652. unsigned count = 130;
  4653. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4654. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4655. while (!guest_state_valid(vcpu) && count-- != 0) {
  4656. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4657. return handle_interrupt_window(&vmx->vcpu);
  4658. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4659. return 1;
  4660. err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
  4661. if (err == EMULATE_DO_MMIO) {
  4662. ret = 0;
  4663. goto out;
  4664. }
  4665. if (err != EMULATE_DONE) {
  4666. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4667. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4668. vcpu->run->internal.ndata = 0;
  4669. return 0;
  4670. }
  4671. if (signal_pending(current))
  4672. goto out;
  4673. if (need_resched())
  4674. schedule();
  4675. }
  4676. vmx->emulation_required = emulation_required(vcpu);
  4677. out:
  4678. return ret;
  4679. }
  4680. /*
  4681. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4682. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4683. */
  4684. static int handle_pause(struct kvm_vcpu *vcpu)
  4685. {
  4686. skip_emulated_instruction(vcpu);
  4687. kvm_vcpu_on_spin(vcpu);
  4688. return 1;
  4689. }
  4690. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4691. {
  4692. kvm_queue_exception(vcpu, UD_VECTOR);
  4693. return 1;
  4694. }
  4695. /*
  4696. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4697. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4698. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4699. * allows keeping them loaded on the processor, and in the future will allow
  4700. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4701. * every entry if they never change.
  4702. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4703. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4704. *
  4705. * The following functions allocate and free a vmcs02 in this pool.
  4706. */
  4707. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4708. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4709. {
  4710. struct vmcs02_list *item;
  4711. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4712. if (item->vmptr == vmx->nested.current_vmptr) {
  4713. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4714. return &item->vmcs02;
  4715. }
  4716. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4717. /* Recycle the least recently used VMCS. */
  4718. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4719. struct vmcs02_list, list);
  4720. item->vmptr = vmx->nested.current_vmptr;
  4721. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4722. return &item->vmcs02;
  4723. }
  4724. /* Create a new VMCS */
  4725. item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4726. if (!item)
  4727. return NULL;
  4728. item->vmcs02.vmcs = alloc_vmcs();
  4729. if (!item->vmcs02.vmcs) {
  4730. kfree(item);
  4731. return NULL;
  4732. }
  4733. loaded_vmcs_init(&item->vmcs02);
  4734. item->vmptr = vmx->nested.current_vmptr;
  4735. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4736. vmx->nested.vmcs02_num++;
  4737. return &item->vmcs02;
  4738. }
  4739. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4740. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4741. {
  4742. struct vmcs02_list *item;
  4743. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4744. if (item->vmptr == vmptr) {
  4745. free_loaded_vmcs(&item->vmcs02);
  4746. list_del(&item->list);
  4747. kfree(item);
  4748. vmx->nested.vmcs02_num--;
  4749. return;
  4750. }
  4751. }
  4752. /*
  4753. * Free all VMCSs saved for this vcpu, except the one pointed by
  4754. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4755. * currently used, if running L2), and vmcs01 when running L2.
  4756. */
  4757. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4758. {
  4759. struct vmcs02_list *item, *n;
  4760. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4761. if (vmx->loaded_vmcs != &item->vmcs02)
  4762. free_loaded_vmcs(&item->vmcs02);
  4763. list_del(&item->list);
  4764. kfree(item);
  4765. }
  4766. vmx->nested.vmcs02_num = 0;
  4767. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4768. free_loaded_vmcs(&vmx->vmcs01);
  4769. }
  4770. /*
  4771. * Emulate the VMXON instruction.
  4772. * Currently, we just remember that VMX is active, and do not save or even
  4773. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4774. * do not currently need to store anything in that guest-allocated memory
  4775. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4776. * argument is different from the VMXON pointer (which the spec says they do).
  4777. */
  4778. static int handle_vmon(struct kvm_vcpu *vcpu)
  4779. {
  4780. struct kvm_segment cs;
  4781. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4782. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4783. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4784. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4785. * Otherwise, we should fail with #UD. We test these now:
  4786. */
  4787. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4788. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4789. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4790. kvm_queue_exception(vcpu, UD_VECTOR);
  4791. return 1;
  4792. }
  4793. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4794. if (is_long_mode(vcpu) && !cs.l) {
  4795. kvm_queue_exception(vcpu, UD_VECTOR);
  4796. return 1;
  4797. }
  4798. if (vmx_get_cpl(vcpu)) {
  4799. kvm_inject_gp(vcpu, 0);
  4800. return 1;
  4801. }
  4802. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4803. vmx->nested.vmcs02_num = 0;
  4804. vmx->nested.vmxon = true;
  4805. skip_emulated_instruction(vcpu);
  4806. return 1;
  4807. }
  4808. /*
  4809. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4810. * for running VMX instructions (except VMXON, whose prerequisites are
  4811. * slightly different). It also specifies what exception to inject otherwise.
  4812. */
  4813. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4814. {
  4815. struct kvm_segment cs;
  4816. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4817. if (!vmx->nested.vmxon) {
  4818. kvm_queue_exception(vcpu, UD_VECTOR);
  4819. return 0;
  4820. }
  4821. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4822. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4823. (is_long_mode(vcpu) && !cs.l)) {
  4824. kvm_queue_exception(vcpu, UD_VECTOR);
  4825. return 0;
  4826. }
  4827. if (vmx_get_cpl(vcpu)) {
  4828. kvm_inject_gp(vcpu, 0);
  4829. return 0;
  4830. }
  4831. return 1;
  4832. }
  4833. /*
  4834. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4835. * just stops using VMX.
  4836. */
  4837. static void free_nested(struct vcpu_vmx *vmx)
  4838. {
  4839. if (!vmx->nested.vmxon)
  4840. return;
  4841. vmx->nested.vmxon = false;
  4842. if (vmx->nested.current_vmptr != -1ull) {
  4843. kunmap(vmx->nested.current_vmcs12_page);
  4844. nested_release_page(vmx->nested.current_vmcs12_page);
  4845. vmx->nested.current_vmptr = -1ull;
  4846. vmx->nested.current_vmcs12 = NULL;
  4847. }
  4848. /* Unpin physical memory we referred to in current vmcs02 */
  4849. if (vmx->nested.apic_access_page) {
  4850. nested_release_page(vmx->nested.apic_access_page);
  4851. vmx->nested.apic_access_page = 0;
  4852. }
  4853. nested_free_all_saved_vmcss(vmx);
  4854. }
  4855. /* Emulate the VMXOFF instruction */
  4856. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4857. {
  4858. if (!nested_vmx_check_permission(vcpu))
  4859. return 1;
  4860. free_nested(to_vmx(vcpu));
  4861. skip_emulated_instruction(vcpu);
  4862. return 1;
  4863. }
  4864. /*
  4865. * Decode the memory-address operand of a vmx instruction, as recorded on an
  4866. * exit caused by such an instruction (run by a guest hypervisor).
  4867. * On success, returns 0. When the operand is invalid, returns 1 and throws
  4868. * #UD or #GP.
  4869. */
  4870. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  4871. unsigned long exit_qualification,
  4872. u32 vmx_instruction_info, gva_t *ret)
  4873. {
  4874. /*
  4875. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  4876. * Execution", on an exit, vmx_instruction_info holds most of the
  4877. * addressing components of the operand. Only the displacement part
  4878. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  4879. * For how an actual address is calculated from all these components,
  4880. * refer to Vol. 1, "Operand Addressing".
  4881. */
  4882. int scaling = vmx_instruction_info & 3;
  4883. int addr_size = (vmx_instruction_info >> 7) & 7;
  4884. bool is_reg = vmx_instruction_info & (1u << 10);
  4885. int seg_reg = (vmx_instruction_info >> 15) & 7;
  4886. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  4887. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  4888. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  4889. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  4890. if (is_reg) {
  4891. kvm_queue_exception(vcpu, UD_VECTOR);
  4892. return 1;
  4893. }
  4894. /* Addr = segment_base + offset */
  4895. /* offset = base + [index * scale] + displacement */
  4896. *ret = vmx_get_segment_base(vcpu, seg_reg);
  4897. if (base_is_valid)
  4898. *ret += kvm_register_read(vcpu, base_reg);
  4899. if (index_is_valid)
  4900. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  4901. *ret += exit_qualification; /* holds the displacement */
  4902. if (addr_size == 1) /* 32 bit */
  4903. *ret &= 0xffffffff;
  4904. /*
  4905. * TODO: throw #GP (and return 1) in various cases that the VM*
  4906. * instructions require it - e.g., offset beyond segment limit,
  4907. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  4908. * address, and so on. Currently these are not checked.
  4909. */
  4910. return 0;
  4911. }
  4912. /*
  4913. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4914. * set the success or error code of an emulated VMX instruction, as specified
  4915. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4916. */
  4917. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4918. {
  4919. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4920. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4921. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4922. }
  4923. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4924. {
  4925. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4926. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4927. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4928. | X86_EFLAGS_CF);
  4929. }
  4930. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4931. u32 vm_instruction_error)
  4932. {
  4933. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4934. /*
  4935. * failValid writes the error number to the current VMCS, which
  4936. * can't be done there isn't a current VMCS.
  4937. */
  4938. nested_vmx_failInvalid(vcpu);
  4939. return;
  4940. }
  4941. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4942. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4943. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4944. | X86_EFLAGS_ZF);
  4945. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4946. }
  4947. /* Emulate the VMCLEAR instruction */
  4948. static int handle_vmclear(struct kvm_vcpu *vcpu)
  4949. {
  4950. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4951. gva_t gva;
  4952. gpa_t vmptr;
  4953. struct vmcs12 *vmcs12;
  4954. struct page *page;
  4955. struct x86_exception e;
  4956. if (!nested_vmx_check_permission(vcpu))
  4957. return 1;
  4958. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4959. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4960. return 1;
  4961. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4962. sizeof(vmptr), &e)) {
  4963. kvm_inject_page_fault(vcpu, &e);
  4964. return 1;
  4965. }
  4966. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4967. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  4968. skip_emulated_instruction(vcpu);
  4969. return 1;
  4970. }
  4971. if (vmptr == vmx->nested.current_vmptr) {
  4972. kunmap(vmx->nested.current_vmcs12_page);
  4973. nested_release_page(vmx->nested.current_vmcs12_page);
  4974. vmx->nested.current_vmptr = -1ull;
  4975. vmx->nested.current_vmcs12 = NULL;
  4976. }
  4977. page = nested_get_page(vcpu, vmptr);
  4978. if (page == NULL) {
  4979. /*
  4980. * For accurate processor emulation, VMCLEAR beyond available
  4981. * physical memory should do nothing at all. However, it is
  4982. * possible that a nested vmx bug, not a guest hypervisor bug,
  4983. * resulted in this case, so let's shut down before doing any
  4984. * more damage:
  4985. */
  4986. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  4987. return 1;
  4988. }
  4989. vmcs12 = kmap(page);
  4990. vmcs12->launch_state = 0;
  4991. kunmap(page);
  4992. nested_release_page(page);
  4993. nested_free_vmcs02(vmx, vmptr);
  4994. skip_emulated_instruction(vcpu);
  4995. nested_vmx_succeed(vcpu);
  4996. return 1;
  4997. }
  4998. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  4999. /* Emulate the VMLAUNCH instruction */
  5000. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  5001. {
  5002. return nested_vmx_run(vcpu, true);
  5003. }
  5004. /* Emulate the VMRESUME instruction */
  5005. static int handle_vmresume(struct kvm_vcpu *vcpu)
  5006. {
  5007. return nested_vmx_run(vcpu, false);
  5008. }
  5009. enum vmcs_field_type {
  5010. VMCS_FIELD_TYPE_U16 = 0,
  5011. VMCS_FIELD_TYPE_U64 = 1,
  5012. VMCS_FIELD_TYPE_U32 = 2,
  5013. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  5014. };
  5015. static inline int vmcs_field_type(unsigned long field)
  5016. {
  5017. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  5018. return VMCS_FIELD_TYPE_U32;
  5019. return (field >> 13) & 0x3 ;
  5020. }
  5021. static inline int vmcs_field_readonly(unsigned long field)
  5022. {
  5023. return (((field >> 10) & 0x3) == 1);
  5024. }
  5025. /*
  5026. * Read a vmcs12 field. Since these can have varying lengths and we return
  5027. * one type, we chose the biggest type (u64) and zero-extend the return value
  5028. * to that size. Note that the caller, handle_vmread, might need to use only
  5029. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  5030. * 64-bit fields are to be returned).
  5031. */
  5032. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  5033. unsigned long field, u64 *ret)
  5034. {
  5035. short offset = vmcs_field_to_offset(field);
  5036. char *p;
  5037. if (offset < 0)
  5038. return 0;
  5039. p = ((char *)(get_vmcs12(vcpu))) + offset;
  5040. switch (vmcs_field_type(field)) {
  5041. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5042. *ret = *((natural_width *)p);
  5043. return 1;
  5044. case VMCS_FIELD_TYPE_U16:
  5045. *ret = *((u16 *)p);
  5046. return 1;
  5047. case VMCS_FIELD_TYPE_U32:
  5048. *ret = *((u32 *)p);
  5049. return 1;
  5050. case VMCS_FIELD_TYPE_U64:
  5051. *ret = *((u64 *)p);
  5052. return 1;
  5053. default:
  5054. return 0; /* can never happen. */
  5055. }
  5056. }
  5057. /*
  5058. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  5059. * used before) all generate the same failure when it is missing.
  5060. */
  5061. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  5062. {
  5063. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5064. if (vmx->nested.current_vmptr == -1ull) {
  5065. nested_vmx_failInvalid(vcpu);
  5066. skip_emulated_instruction(vcpu);
  5067. return 0;
  5068. }
  5069. return 1;
  5070. }
  5071. static int handle_vmread(struct kvm_vcpu *vcpu)
  5072. {
  5073. unsigned long field;
  5074. u64 field_value;
  5075. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5076. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5077. gva_t gva = 0;
  5078. if (!nested_vmx_check_permission(vcpu) ||
  5079. !nested_vmx_check_vmcs12(vcpu))
  5080. return 1;
  5081. /* Decode instruction info and find the field to read */
  5082. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5083. /* Read the field, zero-extended to a u64 field_value */
  5084. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  5085. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5086. skip_emulated_instruction(vcpu);
  5087. return 1;
  5088. }
  5089. /*
  5090. * Now copy part of this value to register or memory, as requested.
  5091. * Note that the number of bits actually copied is 32 or 64 depending
  5092. * on the guest's mode (32 or 64 bit), not on the given field's length.
  5093. */
  5094. if (vmx_instruction_info & (1u << 10)) {
  5095. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  5096. field_value);
  5097. } else {
  5098. if (get_vmx_mem_address(vcpu, exit_qualification,
  5099. vmx_instruction_info, &gva))
  5100. return 1;
  5101. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  5102. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  5103. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  5104. }
  5105. nested_vmx_succeed(vcpu);
  5106. skip_emulated_instruction(vcpu);
  5107. return 1;
  5108. }
  5109. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  5110. {
  5111. unsigned long field;
  5112. gva_t gva;
  5113. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5114. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5115. char *p;
  5116. short offset;
  5117. /* The value to write might be 32 or 64 bits, depending on L1's long
  5118. * mode, and eventually we need to write that into a field of several
  5119. * possible lengths. The code below first zero-extends the value to 64
  5120. * bit (field_value), and then copies only the approriate number of
  5121. * bits into the vmcs12 field.
  5122. */
  5123. u64 field_value = 0;
  5124. struct x86_exception e;
  5125. if (!nested_vmx_check_permission(vcpu) ||
  5126. !nested_vmx_check_vmcs12(vcpu))
  5127. return 1;
  5128. if (vmx_instruction_info & (1u << 10))
  5129. field_value = kvm_register_read(vcpu,
  5130. (((vmx_instruction_info) >> 3) & 0xf));
  5131. else {
  5132. if (get_vmx_mem_address(vcpu, exit_qualification,
  5133. vmx_instruction_info, &gva))
  5134. return 1;
  5135. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  5136. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  5137. kvm_inject_page_fault(vcpu, &e);
  5138. return 1;
  5139. }
  5140. }
  5141. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5142. if (vmcs_field_readonly(field)) {
  5143. nested_vmx_failValid(vcpu,
  5144. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  5145. skip_emulated_instruction(vcpu);
  5146. return 1;
  5147. }
  5148. offset = vmcs_field_to_offset(field);
  5149. if (offset < 0) {
  5150. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5151. skip_emulated_instruction(vcpu);
  5152. return 1;
  5153. }
  5154. p = ((char *) get_vmcs12(vcpu)) + offset;
  5155. switch (vmcs_field_type(field)) {
  5156. case VMCS_FIELD_TYPE_U16:
  5157. *(u16 *)p = field_value;
  5158. break;
  5159. case VMCS_FIELD_TYPE_U32:
  5160. *(u32 *)p = field_value;
  5161. break;
  5162. case VMCS_FIELD_TYPE_U64:
  5163. *(u64 *)p = field_value;
  5164. break;
  5165. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5166. *(natural_width *)p = field_value;
  5167. break;
  5168. default:
  5169. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5170. skip_emulated_instruction(vcpu);
  5171. return 1;
  5172. }
  5173. nested_vmx_succeed(vcpu);
  5174. skip_emulated_instruction(vcpu);
  5175. return 1;
  5176. }
  5177. /* Emulate the VMPTRLD instruction */
  5178. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  5179. {
  5180. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5181. gva_t gva;
  5182. gpa_t vmptr;
  5183. struct x86_exception e;
  5184. if (!nested_vmx_check_permission(vcpu))
  5185. return 1;
  5186. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5187. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5188. return 1;
  5189. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5190. sizeof(vmptr), &e)) {
  5191. kvm_inject_page_fault(vcpu, &e);
  5192. return 1;
  5193. }
  5194. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5195. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  5196. skip_emulated_instruction(vcpu);
  5197. return 1;
  5198. }
  5199. if (vmx->nested.current_vmptr != vmptr) {
  5200. struct vmcs12 *new_vmcs12;
  5201. struct page *page;
  5202. page = nested_get_page(vcpu, vmptr);
  5203. if (page == NULL) {
  5204. nested_vmx_failInvalid(vcpu);
  5205. skip_emulated_instruction(vcpu);
  5206. return 1;
  5207. }
  5208. new_vmcs12 = kmap(page);
  5209. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  5210. kunmap(page);
  5211. nested_release_page_clean(page);
  5212. nested_vmx_failValid(vcpu,
  5213. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  5214. skip_emulated_instruction(vcpu);
  5215. return 1;
  5216. }
  5217. if (vmx->nested.current_vmptr != -1ull) {
  5218. kunmap(vmx->nested.current_vmcs12_page);
  5219. nested_release_page(vmx->nested.current_vmcs12_page);
  5220. }
  5221. vmx->nested.current_vmptr = vmptr;
  5222. vmx->nested.current_vmcs12 = new_vmcs12;
  5223. vmx->nested.current_vmcs12_page = page;
  5224. }
  5225. nested_vmx_succeed(vcpu);
  5226. skip_emulated_instruction(vcpu);
  5227. return 1;
  5228. }
  5229. /* Emulate the VMPTRST instruction */
  5230. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  5231. {
  5232. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5233. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5234. gva_t vmcs_gva;
  5235. struct x86_exception e;
  5236. if (!nested_vmx_check_permission(vcpu))
  5237. return 1;
  5238. if (get_vmx_mem_address(vcpu, exit_qualification,
  5239. vmx_instruction_info, &vmcs_gva))
  5240. return 1;
  5241. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  5242. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  5243. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  5244. sizeof(u64), &e)) {
  5245. kvm_inject_page_fault(vcpu, &e);
  5246. return 1;
  5247. }
  5248. nested_vmx_succeed(vcpu);
  5249. skip_emulated_instruction(vcpu);
  5250. return 1;
  5251. }
  5252. /*
  5253. * The exit handlers return 1 if the exit was handled fully and guest execution
  5254. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  5255. * to be done to userspace and return 0.
  5256. */
  5257. static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  5258. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  5259. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  5260. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  5261. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  5262. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  5263. [EXIT_REASON_CR_ACCESS] = handle_cr,
  5264. [EXIT_REASON_DR_ACCESS] = handle_dr,
  5265. [EXIT_REASON_CPUID] = handle_cpuid,
  5266. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  5267. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  5268. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  5269. [EXIT_REASON_HLT] = handle_halt,
  5270. [EXIT_REASON_INVD] = handle_invd,
  5271. [EXIT_REASON_INVLPG] = handle_invlpg,
  5272. [EXIT_REASON_RDPMC] = handle_rdpmc,
  5273. [EXIT_REASON_VMCALL] = handle_vmcall,
  5274. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  5275. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  5276. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  5277. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  5278. [EXIT_REASON_VMREAD] = handle_vmread,
  5279. [EXIT_REASON_VMRESUME] = handle_vmresume,
  5280. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  5281. [EXIT_REASON_VMOFF] = handle_vmoff,
  5282. [EXIT_REASON_VMON] = handle_vmon,
  5283. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  5284. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  5285. [EXIT_REASON_APIC_WRITE] = handle_apic_write,
  5286. [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
  5287. [EXIT_REASON_WBINVD] = handle_wbinvd,
  5288. [EXIT_REASON_XSETBV] = handle_xsetbv,
  5289. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  5290. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  5291. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  5292. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  5293. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  5294. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  5295. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  5296. };
  5297. static const int kvm_vmx_max_exit_handlers =
  5298. ARRAY_SIZE(kvm_vmx_exit_handlers);
  5299. static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
  5300. struct vmcs12 *vmcs12)
  5301. {
  5302. unsigned long exit_qualification;
  5303. gpa_t bitmap, last_bitmap;
  5304. unsigned int port;
  5305. int size;
  5306. u8 b;
  5307. if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
  5308. return 1;
  5309. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
  5310. return 0;
  5311. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5312. port = exit_qualification >> 16;
  5313. size = (exit_qualification & 7) + 1;
  5314. last_bitmap = (gpa_t)-1;
  5315. b = -1;
  5316. while (size > 0) {
  5317. if (port < 0x8000)
  5318. bitmap = vmcs12->io_bitmap_a;
  5319. else if (port < 0x10000)
  5320. bitmap = vmcs12->io_bitmap_b;
  5321. else
  5322. return 1;
  5323. bitmap += (port & 0x7fff) / 8;
  5324. if (last_bitmap != bitmap)
  5325. if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
  5326. return 1;
  5327. if (b & (1 << (port & 7)))
  5328. return 1;
  5329. port++;
  5330. size--;
  5331. last_bitmap = bitmap;
  5332. }
  5333. return 0;
  5334. }
  5335. /*
  5336. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  5337. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  5338. * disinterest in the current event (read or write a specific MSR) by using an
  5339. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  5340. */
  5341. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  5342. struct vmcs12 *vmcs12, u32 exit_reason)
  5343. {
  5344. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  5345. gpa_t bitmap;
  5346. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
  5347. return 1;
  5348. /*
  5349. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  5350. * for the four combinations of read/write and low/high MSR numbers.
  5351. * First we need to figure out which of the four to use:
  5352. */
  5353. bitmap = vmcs12->msr_bitmap;
  5354. if (exit_reason == EXIT_REASON_MSR_WRITE)
  5355. bitmap += 2048;
  5356. if (msr_index >= 0xc0000000) {
  5357. msr_index -= 0xc0000000;
  5358. bitmap += 1024;
  5359. }
  5360. /* Then read the msr_index'th bit from this bitmap: */
  5361. if (msr_index < 1024*8) {
  5362. unsigned char b;
  5363. if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
  5364. return 1;
  5365. return 1 & (b >> (msr_index & 7));
  5366. } else
  5367. return 1; /* let L1 handle the wrong parameter */
  5368. }
  5369. /*
  5370. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  5371. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  5372. * intercept (via guest_host_mask etc.) the current event.
  5373. */
  5374. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  5375. struct vmcs12 *vmcs12)
  5376. {
  5377. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5378. int cr = exit_qualification & 15;
  5379. int reg = (exit_qualification >> 8) & 15;
  5380. unsigned long val = kvm_register_read(vcpu, reg);
  5381. switch ((exit_qualification >> 4) & 3) {
  5382. case 0: /* mov to cr */
  5383. switch (cr) {
  5384. case 0:
  5385. if (vmcs12->cr0_guest_host_mask &
  5386. (val ^ vmcs12->cr0_read_shadow))
  5387. return 1;
  5388. break;
  5389. case 3:
  5390. if ((vmcs12->cr3_target_count >= 1 &&
  5391. vmcs12->cr3_target_value0 == val) ||
  5392. (vmcs12->cr3_target_count >= 2 &&
  5393. vmcs12->cr3_target_value1 == val) ||
  5394. (vmcs12->cr3_target_count >= 3 &&
  5395. vmcs12->cr3_target_value2 == val) ||
  5396. (vmcs12->cr3_target_count >= 4 &&
  5397. vmcs12->cr3_target_value3 == val))
  5398. return 0;
  5399. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5400. return 1;
  5401. break;
  5402. case 4:
  5403. if (vmcs12->cr4_guest_host_mask &
  5404. (vmcs12->cr4_read_shadow ^ val))
  5405. return 1;
  5406. break;
  5407. case 8:
  5408. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5409. return 1;
  5410. break;
  5411. }
  5412. break;
  5413. case 2: /* clts */
  5414. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5415. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5416. return 1;
  5417. break;
  5418. case 1: /* mov from cr */
  5419. switch (cr) {
  5420. case 3:
  5421. if (vmcs12->cpu_based_vm_exec_control &
  5422. CPU_BASED_CR3_STORE_EXITING)
  5423. return 1;
  5424. break;
  5425. case 8:
  5426. if (vmcs12->cpu_based_vm_exec_control &
  5427. CPU_BASED_CR8_STORE_EXITING)
  5428. return 1;
  5429. break;
  5430. }
  5431. break;
  5432. case 3: /* lmsw */
  5433. /*
  5434. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5435. * cr0. Other attempted changes are ignored, with no exit.
  5436. */
  5437. if (vmcs12->cr0_guest_host_mask & 0xe &
  5438. (val ^ vmcs12->cr0_read_shadow))
  5439. return 1;
  5440. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5441. !(vmcs12->cr0_read_shadow & 0x1) &&
  5442. (val & 0x1))
  5443. return 1;
  5444. break;
  5445. }
  5446. return 0;
  5447. }
  5448. /*
  5449. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5450. * should handle it ourselves in L0 (and then continue L2). Only call this
  5451. * when in is_guest_mode (L2).
  5452. */
  5453. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5454. {
  5455. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5456. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5457. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5458. u32 exit_reason = vmx->exit_reason;
  5459. if (vmx->nested.nested_run_pending)
  5460. return 0;
  5461. if (unlikely(vmx->fail)) {
  5462. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5463. vmcs_read32(VM_INSTRUCTION_ERROR));
  5464. return 1;
  5465. }
  5466. switch (exit_reason) {
  5467. case EXIT_REASON_EXCEPTION_NMI:
  5468. if (!is_exception(intr_info))
  5469. return 0;
  5470. else if (is_page_fault(intr_info))
  5471. return enable_ept;
  5472. return vmcs12->exception_bitmap &
  5473. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5474. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5475. return 0;
  5476. case EXIT_REASON_TRIPLE_FAULT:
  5477. return 1;
  5478. case EXIT_REASON_PENDING_INTERRUPT:
  5479. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
  5480. case EXIT_REASON_NMI_WINDOW:
  5481. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
  5482. case EXIT_REASON_TASK_SWITCH:
  5483. return 1;
  5484. case EXIT_REASON_CPUID:
  5485. return 1;
  5486. case EXIT_REASON_HLT:
  5487. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5488. case EXIT_REASON_INVD:
  5489. return 1;
  5490. case EXIT_REASON_INVLPG:
  5491. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5492. case EXIT_REASON_RDPMC:
  5493. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5494. case EXIT_REASON_RDTSC:
  5495. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5496. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5497. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5498. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5499. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5500. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5501. /*
  5502. * VMX instructions trap unconditionally. This allows L1 to
  5503. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5504. */
  5505. return 1;
  5506. case EXIT_REASON_CR_ACCESS:
  5507. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5508. case EXIT_REASON_DR_ACCESS:
  5509. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5510. case EXIT_REASON_IO_INSTRUCTION:
  5511. return nested_vmx_exit_handled_io(vcpu, vmcs12);
  5512. case EXIT_REASON_MSR_READ:
  5513. case EXIT_REASON_MSR_WRITE:
  5514. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5515. case EXIT_REASON_INVALID_STATE:
  5516. return 1;
  5517. case EXIT_REASON_MWAIT_INSTRUCTION:
  5518. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5519. case EXIT_REASON_MONITOR_INSTRUCTION:
  5520. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5521. case EXIT_REASON_PAUSE_INSTRUCTION:
  5522. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5523. nested_cpu_has2(vmcs12,
  5524. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5525. case EXIT_REASON_MCE_DURING_VMENTRY:
  5526. return 0;
  5527. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5528. return 1;
  5529. case EXIT_REASON_APIC_ACCESS:
  5530. return nested_cpu_has2(vmcs12,
  5531. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5532. case EXIT_REASON_EPT_VIOLATION:
  5533. case EXIT_REASON_EPT_MISCONFIG:
  5534. return 0;
  5535. case EXIT_REASON_PREEMPTION_TIMER:
  5536. return vmcs12->pin_based_vm_exec_control &
  5537. PIN_BASED_VMX_PREEMPTION_TIMER;
  5538. case EXIT_REASON_WBINVD:
  5539. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5540. case EXIT_REASON_XSETBV:
  5541. return 1;
  5542. default:
  5543. return 1;
  5544. }
  5545. }
  5546. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5547. {
  5548. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5549. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5550. }
  5551. /*
  5552. * The guest has exited. See if we can fix it or if we need userspace
  5553. * assistance.
  5554. */
  5555. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5556. {
  5557. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5558. u32 exit_reason = vmx->exit_reason;
  5559. u32 vectoring_info = vmx->idt_vectoring_info;
  5560. /* If guest state is invalid, start emulating */
  5561. if (vmx->emulation_required)
  5562. return handle_invalid_guest_state(vcpu);
  5563. /*
  5564. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  5565. * we did not inject a still-pending event to L1 now because of
  5566. * nested_run_pending, we need to re-enable this bit.
  5567. */
  5568. if (vmx->nested.nested_run_pending)
  5569. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5570. if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
  5571. exit_reason == EXIT_REASON_VMRESUME))
  5572. vmx->nested.nested_run_pending = 1;
  5573. else
  5574. vmx->nested.nested_run_pending = 0;
  5575. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5576. nested_vmx_vmexit(vcpu);
  5577. return 1;
  5578. }
  5579. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5580. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5581. vcpu->run->fail_entry.hardware_entry_failure_reason
  5582. = exit_reason;
  5583. return 0;
  5584. }
  5585. if (unlikely(vmx->fail)) {
  5586. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5587. vcpu->run->fail_entry.hardware_entry_failure_reason
  5588. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5589. return 0;
  5590. }
  5591. /*
  5592. * Note:
  5593. * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
  5594. * delivery event since it indicates guest is accessing MMIO.
  5595. * The vm-exit can be triggered again after return to guest that
  5596. * will cause infinite loop.
  5597. */
  5598. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5599. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5600. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5601. exit_reason != EXIT_REASON_TASK_SWITCH)) {
  5602. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  5603. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
  5604. vcpu->run->internal.ndata = 2;
  5605. vcpu->run->internal.data[0] = vectoring_info;
  5606. vcpu->run->internal.data[1] = exit_reason;
  5607. return 0;
  5608. }
  5609. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5610. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5611. get_vmcs12(vcpu), vcpu)))) {
  5612. if (vmx_interrupt_allowed(vcpu)) {
  5613. vmx->soft_vnmi_blocked = 0;
  5614. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5615. vcpu->arch.nmi_pending) {
  5616. /*
  5617. * This CPU don't support us in finding the end of an
  5618. * NMI-blocked window if the guest runs with IRQs
  5619. * disabled. So we pull the trigger after 1 s of
  5620. * futile waiting, but inform the user about this.
  5621. */
  5622. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5623. "state on VCPU %d after 1 s timeout\n",
  5624. __func__, vcpu->vcpu_id);
  5625. vmx->soft_vnmi_blocked = 0;
  5626. }
  5627. }
  5628. if (exit_reason < kvm_vmx_max_exit_handlers
  5629. && kvm_vmx_exit_handlers[exit_reason])
  5630. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5631. else {
  5632. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5633. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5634. }
  5635. return 0;
  5636. }
  5637. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5638. {
  5639. if (irr == -1 || tpr < irr) {
  5640. vmcs_write32(TPR_THRESHOLD, 0);
  5641. return;
  5642. }
  5643. vmcs_write32(TPR_THRESHOLD, irr);
  5644. }
  5645. static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
  5646. {
  5647. u32 sec_exec_control;
  5648. /*
  5649. * There is not point to enable virtualize x2apic without enable
  5650. * apicv
  5651. */
  5652. if (!cpu_has_vmx_virtualize_x2apic_mode() ||
  5653. !vmx_vm_has_apicv(vcpu->kvm))
  5654. return;
  5655. if (!vm_need_tpr_shadow(vcpu->kvm))
  5656. return;
  5657. sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5658. if (set) {
  5659. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5660. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5661. } else {
  5662. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5663. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5664. }
  5665. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
  5666. vmx_set_msr_bitmap(vcpu);
  5667. }
  5668. static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
  5669. {
  5670. u16 status;
  5671. u8 old;
  5672. if (!vmx_vm_has_apicv(kvm))
  5673. return;
  5674. if (isr == -1)
  5675. isr = 0;
  5676. status = vmcs_read16(GUEST_INTR_STATUS);
  5677. old = status >> 8;
  5678. if (isr != old) {
  5679. status &= 0xff;
  5680. status |= isr << 8;
  5681. vmcs_write16(GUEST_INTR_STATUS, status);
  5682. }
  5683. }
  5684. static void vmx_set_rvi(int vector)
  5685. {
  5686. u16 status;
  5687. u8 old;
  5688. status = vmcs_read16(GUEST_INTR_STATUS);
  5689. old = (u8)status & 0xff;
  5690. if ((u8)vector != old) {
  5691. status &= ~0xff;
  5692. status |= (u8)vector;
  5693. vmcs_write16(GUEST_INTR_STATUS, status);
  5694. }
  5695. }
  5696. static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
  5697. {
  5698. if (max_irr == -1)
  5699. return;
  5700. vmx_set_rvi(max_irr);
  5701. }
  5702. static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
  5703. {
  5704. if (!vmx_vm_has_apicv(vcpu->kvm))
  5705. return;
  5706. vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
  5707. vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
  5708. vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
  5709. vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
  5710. }
  5711. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5712. {
  5713. u32 exit_intr_info;
  5714. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5715. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5716. return;
  5717. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5718. exit_intr_info = vmx->exit_intr_info;
  5719. /* Handle machine checks before interrupts are enabled */
  5720. if (is_machine_check(exit_intr_info))
  5721. kvm_machine_check();
  5722. /* We need to handle NMIs before interrupts are enabled */
  5723. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5724. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5725. kvm_before_handle_nmi(&vmx->vcpu);
  5726. asm("int $2");
  5727. kvm_after_handle_nmi(&vmx->vcpu);
  5728. }
  5729. }
  5730. static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
  5731. {
  5732. u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5733. /*
  5734. * If external interrupt exists, IF bit is set in rflags/eflags on the
  5735. * interrupt stack frame, and interrupt will be enabled on a return
  5736. * from interrupt handler.
  5737. */
  5738. if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
  5739. == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
  5740. unsigned int vector;
  5741. unsigned long entry;
  5742. gate_desc *desc;
  5743. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5744. #ifdef CONFIG_X86_64
  5745. unsigned long tmp;
  5746. #endif
  5747. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5748. desc = (gate_desc *)vmx->host_idt_base + vector;
  5749. entry = gate_offset(*desc);
  5750. asm volatile(
  5751. #ifdef CONFIG_X86_64
  5752. "mov %%" _ASM_SP ", %[sp]\n\t"
  5753. "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
  5754. "push $%c[ss]\n\t"
  5755. "push %[sp]\n\t"
  5756. #endif
  5757. "pushf\n\t"
  5758. "orl $0x200, (%%" _ASM_SP ")\n\t"
  5759. __ASM_SIZE(push) " $%c[cs]\n\t"
  5760. "call *%[entry]\n\t"
  5761. :
  5762. #ifdef CONFIG_X86_64
  5763. [sp]"=&r"(tmp)
  5764. #endif
  5765. :
  5766. [entry]"r"(entry),
  5767. [ss]"i"(__KERNEL_DS),
  5768. [cs]"i"(__KERNEL_CS)
  5769. );
  5770. } else
  5771. local_irq_enable();
  5772. }
  5773. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5774. {
  5775. u32 exit_intr_info;
  5776. bool unblock_nmi;
  5777. u8 vector;
  5778. bool idtv_info_valid;
  5779. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5780. if (cpu_has_virtual_nmis()) {
  5781. if (vmx->nmi_known_unmasked)
  5782. return;
  5783. /*
  5784. * Can't use vmx->exit_intr_info since we're not sure what
  5785. * the exit reason is.
  5786. */
  5787. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5788. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5789. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5790. /*
  5791. * SDM 3: 27.7.1.2 (September 2008)
  5792. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5793. * a guest IRET fault.
  5794. * SDM 3: 23.2.2 (September 2008)
  5795. * Bit 12 is undefined in any of the following cases:
  5796. * If the VM exit sets the valid bit in the IDT-vectoring
  5797. * information field.
  5798. * If the VM exit is due to a double fault.
  5799. */
  5800. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5801. vector != DF_VECTOR && !idtv_info_valid)
  5802. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5803. GUEST_INTR_STATE_NMI);
  5804. else
  5805. vmx->nmi_known_unmasked =
  5806. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5807. & GUEST_INTR_STATE_NMI);
  5808. } else if (unlikely(vmx->soft_vnmi_blocked))
  5809. vmx->vnmi_blocked_time +=
  5810. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5811. }
  5812. static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
  5813. u32 idt_vectoring_info,
  5814. int instr_len_field,
  5815. int error_code_field)
  5816. {
  5817. u8 vector;
  5818. int type;
  5819. bool idtv_info_valid;
  5820. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5821. vcpu->arch.nmi_injected = false;
  5822. kvm_clear_exception_queue(vcpu);
  5823. kvm_clear_interrupt_queue(vcpu);
  5824. if (!idtv_info_valid)
  5825. return;
  5826. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5827. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  5828. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  5829. switch (type) {
  5830. case INTR_TYPE_NMI_INTR:
  5831. vcpu->arch.nmi_injected = true;
  5832. /*
  5833. * SDM 3: 27.7.1.2 (September 2008)
  5834. * Clear bit "block by NMI" before VM entry if a NMI
  5835. * delivery faulted.
  5836. */
  5837. vmx_set_nmi_mask(vcpu, false);
  5838. break;
  5839. case INTR_TYPE_SOFT_EXCEPTION:
  5840. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  5841. /* fall through */
  5842. case INTR_TYPE_HARD_EXCEPTION:
  5843. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  5844. u32 err = vmcs_read32(error_code_field);
  5845. kvm_queue_exception_e(vcpu, vector, err);
  5846. } else
  5847. kvm_queue_exception(vcpu, vector);
  5848. break;
  5849. case INTR_TYPE_SOFT_INTR:
  5850. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  5851. /* fall through */
  5852. case INTR_TYPE_EXT_INTR:
  5853. kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
  5854. break;
  5855. default:
  5856. break;
  5857. }
  5858. }
  5859. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  5860. {
  5861. __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
  5862. VM_EXIT_INSTRUCTION_LEN,
  5863. IDT_VECTORING_ERROR_CODE);
  5864. }
  5865. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  5866. {
  5867. __vmx_complete_interrupts(vcpu,
  5868. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  5869. VM_ENTRY_INSTRUCTION_LEN,
  5870. VM_ENTRY_EXCEPTION_ERROR_CODE);
  5871. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  5872. }
  5873. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  5874. {
  5875. int i, nr_msrs;
  5876. struct perf_guest_switch_msr *msrs;
  5877. msrs = perf_guest_get_msrs(&nr_msrs);
  5878. if (!msrs)
  5879. return;
  5880. for (i = 0; i < nr_msrs; i++)
  5881. if (msrs[i].host == msrs[i].guest)
  5882. clear_atomic_switch_msr(vmx, msrs[i].msr);
  5883. else
  5884. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  5885. msrs[i].host);
  5886. }
  5887. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  5888. {
  5889. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5890. unsigned long debugctlmsr;
  5891. /* Record the guest's net vcpu time for enforced NMI injections. */
  5892. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  5893. vmx->entry_time = ktime_get();
  5894. /* Don't enter VMX if guest state is invalid, let the exit handler
  5895. start emulation until we arrive back to a valid state */
  5896. if (vmx->emulation_required)
  5897. return;
  5898. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  5899. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  5900. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  5901. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  5902. /* When single-stepping over STI and MOV SS, we must clear the
  5903. * corresponding interruptibility bits in the guest state. Otherwise
  5904. * vmentry fails as it then expects bit 14 (BS) in pending debug
  5905. * exceptions being set, but that's not correct for the guest debugging
  5906. * case. */
  5907. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5908. vmx_set_interrupt_shadow(vcpu, 0);
  5909. atomic_switch_perf_msrs(vmx);
  5910. debugctlmsr = get_debugctlmsr();
  5911. vmx->__launched = vmx->loaded_vmcs->launched;
  5912. asm(
  5913. /* Store host registers */
  5914. "push %%" _ASM_DX "; push %%" _ASM_BP ";"
  5915. "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
  5916. "push %%" _ASM_CX " \n\t"
  5917. "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5918. "je 1f \n\t"
  5919. "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5920. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  5921. "1: \n\t"
  5922. /* Reload cr2 if changed */
  5923. "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
  5924. "mov %%cr2, %%" _ASM_DX " \n\t"
  5925. "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
  5926. "je 2f \n\t"
  5927. "mov %%" _ASM_AX", %%cr2 \n\t"
  5928. "2: \n\t"
  5929. /* Check if vmlaunch of vmresume is needed */
  5930. "cmpl $0, %c[launched](%0) \n\t"
  5931. /* Load guest registers. Don't clobber flags. */
  5932. "mov %c[rax](%0), %%" _ASM_AX " \n\t"
  5933. "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
  5934. "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
  5935. "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
  5936. "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
  5937. "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
  5938. #ifdef CONFIG_X86_64
  5939. "mov %c[r8](%0), %%r8 \n\t"
  5940. "mov %c[r9](%0), %%r9 \n\t"
  5941. "mov %c[r10](%0), %%r10 \n\t"
  5942. "mov %c[r11](%0), %%r11 \n\t"
  5943. "mov %c[r12](%0), %%r12 \n\t"
  5944. "mov %c[r13](%0), %%r13 \n\t"
  5945. "mov %c[r14](%0), %%r14 \n\t"
  5946. "mov %c[r15](%0), %%r15 \n\t"
  5947. #endif
  5948. "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
  5949. /* Enter guest mode */
  5950. "jne 1f \n\t"
  5951. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  5952. "jmp 2f \n\t"
  5953. "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
  5954. "2: "
  5955. /* Save guest registers, load host registers, keep flags */
  5956. "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
  5957. "pop %0 \n\t"
  5958. "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
  5959. "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
  5960. __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
  5961. "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
  5962. "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
  5963. "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
  5964. "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
  5965. #ifdef CONFIG_X86_64
  5966. "mov %%r8, %c[r8](%0) \n\t"
  5967. "mov %%r9, %c[r9](%0) \n\t"
  5968. "mov %%r10, %c[r10](%0) \n\t"
  5969. "mov %%r11, %c[r11](%0) \n\t"
  5970. "mov %%r12, %c[r12](%0) \n\t"
  5971. "mov %%r13, %c[r13](%0) \n\t"
  5972. "mov %%r14, %c[r14](%0) \n\t"
  5973. "mov %%r15, %c[r15](%0) \n\t"
  5974. #endif
  5975. "mov %%cr2, %%" _ASM_AX " \n\t"
  5976. "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
  5977. "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
  5978. "setbe %c[fail](%0) \n\t"
  5979. ".pushsection .rodata \n\t"
  5980. ".global vmx_return \n\t"
  5981. "vmx_return: " _ASM_PTR " 2b \n\t"
  5982. ".popsection"
  5983. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  5984. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  5985. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  5986. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  5987. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  5988. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  5989. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  5990. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  5991. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  5992. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  5993. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  5994. #ifdef CONFIG_X86_64
  5995. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  5996. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  5997. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  5998. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  5999. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  6000. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  6001. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  6002. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  6003. #endif
  6004. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  6005. [wordsize]"i"(sizeof(ulong))
  6006. : "cc", "memory"
  6007. #ifdef CONFIG_X86_64
  6008. , "rax", "rbx", "rdi", "rsi"
  6009. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  6010. #else
  6011. , "eax", "ebx", "edi", "esi"
  6012. #endif
  6013. );
  6014. /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
  6015. if (debugctlmsr)
  6016. update_debugctlmsr(debugctlmsr);
  6017. #ifndef CONFIG_X86_64
  6018. /*
  6019. * The sysexit path does not restore ds/es, so we must set them to
  6020. * a reasonable value ourselves.
  6021. *
  6022. * We can't defer this to vmx_load_host_state() since that function
  6023. * may be executed in interrupt context, which saves and restore segments
  6024. * around it, nullifying its effect.
  6025. */
  6026. loadsegment(ds, __USER_DS);
  6027. loadsegment(es, __USER_DS);
  6028. #endif
  6029. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  6030. | (1 << VCPU_EXREG_RFLAGS)
  6031. | (1 << VCPU_EXREG_CPL)
  6032. | (1 << VCPU_EXREG_PDPTR)
  6033. | (1 << VCPU_EXREG_SEGMENTS)
  6034. | (1 << VCPU_EXREG_CR3));
  6035. vcpu->arch.regs_dirty = 0;
  6036. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  6037. vmx->loaded_vmcs->launched = 1;
  6038. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  6039. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  6040. vmx_complete_atomic_exit(vmx);
  6041. vmx_recover_nmi_blocking(vmx);
  6042. vmx_complete_interrupts(vmx);
  6043. }
  6044. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  6045. {
  6046. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6047. free_vpid(vmx);
  6048. free_nested(vmx);
  6049. free_loaded_vmcs(vmx->loaded_vmcs);
  6050. kfree(vmx->guest_msrs);
  6051. kvm_vcpu_uninit(vcpu);
  6052. kmem_cache_free(kvm_vcpu_cache, vmx);
  6053. }
  6054. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  6055. {
  6056. int err;
  6057. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  6058. int cpu;
  6059. if (!vmx)
  6060. return ERR_PTR(-ENOMEM);
  6061. allocate_vpid(vmx);
  6062. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  6063. if (err)
  6064. goto free_vcpu;
  6065. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  6066. err = -ENOMEM;
  6067. if (!vmx->guest_msrs) {
  6068. goto uninit_vcpu;
  6069. }
  6070. vmx->loaded_vmcs = &vmx->vmcs01;
  6071. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  6072. if (!vmx->loaded_vmcs->vmcs)
  6073. goto free_msrs;
  6074. if (!vmm_exclusive)
  6075. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  6076. loaded_vmcs_init(vmx->loaded_vmcs);
  6077. if (!vmm_exclusive)
  6078. kvm_cpu_vmxoff();
  6079. cpu = get_cpu();
  6080. vmx_vcpu_load(&vmx->vcpu, cpu);
  6081. vmx->vcpu.cpu = cpu;
  6082. err = vmx_vcpu_setup(vmx);
  6083. vmx_vcpu_put(&vmx->vcpu);
  6084. put_cpu();
  6085. if (err)
  6086. goto free_vmcs;
  6087. if (vm_need_virtualize_apic_accesses(kvm)) {
  6088. err = alloc_apic_access_page(kvm);
  6089. if (err)
  6090. goto free_vmcs;
  6091. }
  6092. if (enable_ept) {
  6093. if (!kvm->arch.ept_identity_map_addr)
  6094. kvm->arch.ept_identity_map_addr =
  6095. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  6096. err = -ENOMEM;
  6097. if (alloc_identity_pagetable(kvm) != 0)
  6098. goto free_vmcs;
  6099. if (!init_rmode_identity_map(kvm))
  6100. goto free_vmcs;
  6101. }
  6102. vmx->nested.current_vmptr = -1ull;
  6103. vmx->nested.current_vmcs12 = NULL;
  6104. return &vmx->vcpu;
  6105. free_vmcs:
  6106. free_loaded_vmcs(vmx->loaded_vmcs);
  6107. free_msrs:
  6108. kfree(vmx->guest_msrs);
  6109. uninit_vcpu:
  6110. kvm_vcpu_uninit(&vmx->vcpu);
  6111. free_vcpu:
  6112. free_vpid(vmx);
  6113. kmem_cache_free(kvm_vcpu_cache, vmx);
  6114. return ERR_PTR(err);
  6115. }
  6116. static void __init vmx_check_processor_compat(void *rtn)
  6117. {
  6118. struct vmcs_config vmcs_conf;
  6119. *(int *)rtn = 0;
  6120. if (setup_vmcs_config(&vmcs_conf) < 0)
  6121. *(int *)rtn = -EIO;
  6122. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  6123. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  6124. smp_processor_id());
  6125. *(int *)rtn = -EIO;
  6126. }
  6127. }
  6128. static int get_ept_level(void)
  6129. {
  6130. return VMX_EPT_DEFAULT_GAW + 1;
  6131. }
  6132. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  6133. {
  6134. u64 ret;
  6135. /* For VT-d and EPT combination
  6136. * 1. MMIO: always map as UC
  6137. * 2. EPT with VT-d:
  6138. * a. VT-d without snooping control feature: can't guarantee the
  6139. * result, try to trust guest.
  6140. * b. VT-d with snooping control feature: snooping control feature of
  6141. * VT-d engine can guarantee the cache correctness. Just set it
  6142. * to WB to keep consistent with host. So the same as item 3.
  6143. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  6144. * consistent with host MTRR
  6145. */
  6146. if (is_mmio)
  6147. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  6148. else if (vcpu->kvm->arch.iommu_domain &&
  6149. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  6150. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  6151. VMX_EPT_MT_EPTE_SHIFT;
  6152. else
  6153. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  6154. | VMX_EPT_IPAT_BIT;
  6155. return ret;
  6156. }
  6157. static int vmx_get_lpage_level(void)
  6158. {
  6159. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  6160. return PT_DIRECTORY_LEVEL;
  6161. else
  6162. /* For shadow and EPT supported 1GB page */
  6163. return PT_PDPE_LEVEL;
  6164. }
  6165. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  6166. {
  6167. struct kvm_cpuid_entry2 *best;
  6168. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6169. u32 exec_control;
  6170. vmx->rdtscp_enabled = false;
  6171. if (vmx_rdtscp_supported()) {
  6172. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6173. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  6174. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  6175. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  6176. vmx->rdtscp_enabled = true;
  6177. else {
  6178. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6179. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6180. exec_control);
  6181. }
  6182. }
  6183. }
  6184. /* Exposing INVPCID only when PCID is exposed */
  6185. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  6186. if (vmx_invpcid_supported() &&
  6187. best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
  6188. guest_cpuid_has_pcid(vcpu)) {
  6189. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6190. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  6191. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6192. exec_control);
  6193. } else {
  6194. if (cpu_has_secondary_exec_ctrls()) {
  6195. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6196. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  6197. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6198. exec_control);
  6199. }
  6200. if (best)
  6201. best->ebx &= ~bit(X86_FEATURE_INVPCID);
  6202. }
  6203. }
  6204. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  6205. {
  6206. if (func == 1 && nested)
  6207. entry->ecx |= bit(X86_FEATURE_VMX);
  6208. }
  6209. /*
  6210. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  6211. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  6212. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  6213. * guest in a way that will both be appropriate to L1's requests, and our
  6214. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  6215. * function also has additional necessary side-effects, like setting various
  6216. * vcpu->arch fields.
  6217. */
  6218. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6219. {
  6220. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6221. u32 exec_control;
  6222. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  6223. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  6224. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  6225. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  6226. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  6227. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  6228. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  6229. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  6230. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  6231. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  6232. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  6233. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  6234. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  6235. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  6236. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  6237. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  6238. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  6239. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  6240. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  6241. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  6242. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  6243. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  6244. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  6245. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  6246. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  6247. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  6248. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  6249. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  6250. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  6251. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  6252. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  6253. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  6254. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  6255. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  6256. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  6257. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  6258. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  6259. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  6260. vmcs12->vm_entry_intr_info_field);
  6261. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  6262. vmcs12->vm_entry_exception_error_code);
  6263. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  6264. vmcs12->vm_entry_instruction_len);
  6265. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  6266. vmcs12->guest_interruptibility_info);
  6267. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  6268. kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
  6269. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  6270. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  6271. vmcs12->guest_pending_dbg_exceptions);
  6272. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  6273. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  6274. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  6275. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  6276. (vmcs_config.pin_based_exec_ctrl |
  6277. vmcs12->pin_based_vm_exec_control));
  6278. if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
  6279. vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
  6280. vmcs12->vmx_preemption_timer_value);
  6281. /*
  6282. * Whether page-faults are trapped is determined by a combination of
  6283. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  6284. * If enable_ept, L0 doesn't care about page faults and we should
  6285. * set all of these to L1's desires. However, if !enable_ept, L0 does
  6286. * care about (at least some) page faults, and because it is not easy
  6287. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  6288. * to exit on each and every L2 page fault. This is done by setting
  6289. * MASK=MATCH=0 and (see below) EB.PF=1.
  6290. * Note that below we don't need special code to set EB.PF beyond the
  6291. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  6292. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  6293. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  6294. *
  6295. * A problem with this approach (when !enable_ept) is that L1 may be
  6296. * injected with more page faults than it asked for. This could have
  6297. * caused problems, but in practice existing hypervisors don't care.
  6298. * To fix this, we will need to emulate the PFEC checking (on the L1
  6299. * page tables), using walk_addr(), when injecting PFs to L1.
  6300. */
  6301. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  6302. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  6303. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  6304. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  6305. if (cpu_has_secondary_exec_ctrls()) {
  6306. u32 exec_control = vmx_secondary_exec_control(vmx);
  6307. if (!vmx->rdtscp_enabled)
  6308. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6309. /* Take the following fields only from vmcs12 */
  6310. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6311. if (nested_cpu_has(vmcs12,
  6312. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  6313. exec_control |= vmcs12->secondary_vm_exec_control;
  6314. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  6315. /*
  6316. * Translate L1 physical address to host physical
  6317. * address for vmcs02. Keep the page pinned, so this
  6318. * physical address remains valid. We keep a reference
  6319. * to it so we can release it later.
  6320. */
  6321. if (vmx->nested.apic_access_page) /* shouldn't happen */
  6322. nested_release_page(vmx->nested.apic_access_page);
  6323. vmx->nested.apic_access_page =
  6324. nested_get_page(vcpu, vmcs12->apic_access_addr);
  6325. /*
  6326. * If translation failed, no matter: This feature asks
  6327. * to exit when accessing the given address, and if it
  6328. * can never be accessed, this feature won't do
  6329. * anything anyway.
  6330. */
  6331. if (!vmx->nested.apic_access_page)
  6332. exec_control &=
  6333. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6334. else
  6335. vmcs_write64(APIC_ACCESS_ADDR,
  6336. page_to_phys(vmx->nested.apic_access_page));
  6337. }
  6338. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  6339. }
  6340. /*
  6341. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  6342. * Some constant fields are set here by vmx_set_constant_host_state().
  6343. * Other fields are different per CPU, and will be set later when
  6344. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  6345. */
  6346. vmx_set_constant_host_state(vmx);
  6347. /*
  6348. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  6349. * entry, but only if the current (host) sp changed from the value
  6350. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  6351. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  6352. * here we just force the write to happen on entry.
  6353. */
  6354. vmx->host_rsp = 0;
  6355. exec_control = vmx_exec_control(vmx); /* L0's desires */
  6356. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  6357. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  6358. exec_control &= ~CPU_BASED_TPR_SHADOW;
  6359. exec_control |= vmcs12->cpu_based_vm_exec_control;
  6360. /*
  6361. * Merging of IO and MSR bitmaps not currently supported.
  6362. * Rather, exit every time.
  6363. */
  6364. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  6365. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  6366. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  6367. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  6368. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  6369. * bitwise-or of what L1 wants to trap for L2, and what we want to
  6370. * trap. Note that CR0.TS also needs updating - we do this later.
  6371. */
  6372. update_exception_bitmap(vcpu);
  6373. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  6374. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6375. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  6376. vmcs_write32(VM_EXIT_CONTROLS,
  6377. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  6378. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  6379. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  6380. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  6381. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  6382. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  6383. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  6384. set_cr4_guest_host_mask(vmx);
  6385. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  6386. vmcs_write64(TSC_OFFSET,
  6387. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  6388. else
  6389. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6390. if (enable_vpid) {
  6391. /*
  6392. * Trivially support vpid by letting L2s share their parent
  6393. * L1's vpid. TODO: move to a more elaborate solution, giving
  6394. * each L2 its own vpid and exposing the vpid feature to L1.
  6395. */
  6396. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  6397. vmx_flush_tlb(vcpu);
  6398. }
  6399. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  6400. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  6401. if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  6402. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6403. else
  6404. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6405. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  6406. vmx_set_efer(vcpu, vcpu->arch.efer);
  6407. /*
  6408. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  6409. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  6410. * The CR0_READ_SHADOW is what L2 should have expected to read given
  6411. * the specifications by L1; It's not enough to take
  6412. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  6413. * have more bits than L1 expected.
  6414. */
  6415. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  6416. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  6417. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  6418. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  6419. /* shadow page tables on either EPT or shadow page tables */
  6420. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  6421. kvm_mmu_reset_context(vcpu);
  6422. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  6423. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  6424. }
  6425. /*
  6426. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  6427. * for running an L2 nested guest.
  6428. */
  6429. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  6430. {
  6431. struct vmcs12 *vmcs12;
  6432. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6433. int cpu;
  6434. struct loaded_vmcs *vmcs02;
  6435. if (!nested_vmx_check_permission(vcpu) ||
  6436. !nested_vmx_check_vmcs12(vcpu))
  6437. return 1;
  6438. skip_emulated_instruction(vcpu);
  6439. vmcs12 = get_vmcs12(vcpu);
  6440. /*
  6441. * The nested entry process starts with enforcing various prerequisites
  6442. * on vmcs12 as required by the Intel SDM, and act appropriately when
  6443. * they fail: As the SDM explains, some conditions should cause the
  6444. * instruction to fail, while others will cause the instruction to seem
  6445. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  6446. * To speed up the normal (success) code path, we should avoid checking
  6447. * for misconfigurations which will anyway be caught by the processor
  6448. * when using the merged vmcs02.
  6449. */
  6450. if (vmcs12->launch_state == launch) {
  6451. nested_vmx_failValid(vcpu,
  6452. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  6453. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  6454. return 1;
  6455. }
  6456. if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
  6457. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6458. return 1;
  6459. }
  6460. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  6461. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  6462. /*TODO: Also verify bits beyond physical address width are 0*/
  6463. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6464. return 1;
  6465. }
  6466. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  6467. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  6468. /*TODO: Also verify bits beyond physical address width are 0*/
  6469. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6470. return 1;
  6471. }
  6472. if (vmcs12->vm_entry_msr_load_count > 0 ||
  6473. vmcs12->vm_exit_msr_load_count > 0 ||
  6474. vmcs12->vm_exit_msr_store_count > 0) {
  6475. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  6476. __func__);
  6477. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6478. return 1;
  6479. }
  6480. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6481. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6482. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6483. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6484. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6485. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6486. !vmx_control_verify(vmcs12->vm_exit_controls,
  6487. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6488. !vmx_control_verify(vmcs12->vm_entry_controls,
  6489. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6490. {
  6491. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6492. return 1;
  6493. }
  6494. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6495. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6496. nested_vmx_failValid(vcpu,
  6497. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6498. return 1;
  6499. }
  6500. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6501. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6502. nested_vmx_entry_failure(vcpu, vmcs12,
  6503. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6504. return 1;
  6505. }
  6506. if (vmcs12->vmcs_link_pointer != -1ull) {
  6507. nested_vmx_entry_failure(vcpu, vmcs12,
  6508. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6509. return 1;
  6510. }
  6511. /*
  6512. * We're finally done with prerequisite checking, and can start with
  6513. * the nested entry.
  6514. */
  6515. vmcs02 = nested_get_current_vmcs02(vmx);
  6516. if (!vmcs02)
  6517. return -ENOMEM;
  6518. enter_guest_mode(vcpu);
  6519. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6520. cpu = get_cpu();
  6521. vmx->loaded_vmcs = vmcs02;
  6522. vmx_vcpu_put(vcpu);
  6523. vmx_vcpu_load(vcpu, cpu);
  6524. vcpu->cpu = cpu;
  6525. put_cpu();
  6526. vmx_segment_cache_clear(vmx);
  6527. vmcs12->launch_state = 1;
  6528. prepare_vmcs02(vcpu, vmcs12);
  6529. /*
  6530. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6531. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6532. * returned as far as L1 is concerned. It will only return (and set
  6533. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6534. */
  6535. return 1;
  6536. }
  6537. /*
  6538. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6539. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6540. * This function returns the new value we should put in vmcs12.guest_cr0.
  6541. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6542. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6543. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6544. * didn't trap the bit, because if L1 did, so would L0).
  6545. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6546. * been modified by L2, and L1 knows it. So just leave the old value of
  6547. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6548. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6549. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6550. * changed these bits, and therefore they need to be updated, but L0
  6551. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6552. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6553. */
  6554. static inline unsigned long
  6555. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6556. {
  6557. return
  6558. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  6559. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  6560. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  6561. vcpu->arch.cr0_guest_owned_bits));
  6562. }
  6563. static inline unsigned long
  6564. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6565. {
  6566. return
  6567. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  6568. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  6569. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  6570. vcpu->arch.cr4_guest_owned_bits));
  6571. }
  6572. static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
  6573. struct vmcs12 *vmcs12)
  6574. {
  6575. u32 idt_vectoring;
  6576. unsigned int nr;
  6577. if (vcpu->arch.exception.pending) {
  6578. nr = vcpu->arch.exception.nr;
  6579. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6580. if (kvm_exception_is_soft(nr)) {
  6581. vmcs12->vm_exit_instruction_len =
  6582. vcpu->arch.event_exit_inst_len;
  6583. idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
  6584. } else
  6585. idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
  6586. if (vcpu->arch.exception.has_error_code) {
  6587. idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
  6588. vmcs12->idt_vectoring_error_code =
  6589. vcpu->arch.exception.error_code;
  6590. }
  6591. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6592. } else if (vcpu->arch.nmi_pending) {
  6593. vmcs12->idt_vectoring_info_field =
  6594. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
  6595. } else if (vcpu->arch.interrupt.pending) {
  6596. nr = vcpu->arch.interrupt.nr;
  6597. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6598. if (vcpu->arch.interrupt.soft) {
  6599. idt_vectoring |= INTR_TYPE_SOFT_INTR;
  6600. vmcs12->vm_entry_instruction_len =
  6601. vcpu->arch.event_exit_inst_len;
  6602. } else
  6603. idt_vectoring |= INTR_TYPE_EXT_INTR;
  6604. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6605. }
  6606. }
  6607. /*
  6608. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  6609. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  6610. * and this function updates it to reflect the changes to the guest state while
  6611. * L2 was running (and perhaps made some exits which were handled directly by L0
  6612. * without going back to L1), and to reflect the exit reason.
  6613. * Note that we do not have to copy here all VMCS fields, just those that
  6614. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  6615. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  6616. * which already writes to vmcs12 directly.
  6617. */
  6618. static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6619. {
  6620. /* update guest state fields: */
  6621. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  6622. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  6623. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  6624. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  6625. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  6626. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  6627. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  6628. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  6629. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  6630. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  6631. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  6632. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  6633. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  6634. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  6635. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  6636. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  6637. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  6638. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  6639. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  6640. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  6641. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  6642. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  6643. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  6644. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  6645. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  6646. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  6647. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  6648. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  6649. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  6650. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  6651. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  6652. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  6653. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  6654. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  6655. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  6656. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  6657. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  6658. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  6659. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  6660. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  6661. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  6662. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  6663. vmcs12->guest_interruptibility_info =
  6664. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  6665. vmcs12->guest_pending_dbg_exceptions =
  6666. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  6667. vmcs12->vm_entry_controls =
  6668. (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
  6669. (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
  6670. /* TODO: These cannot have changed unless we have MSR bitmaps and
  6671. * the relevant bit asks not to trap the change */
  6672. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  6673. if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
  6674. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  6675. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  6676. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  6677. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  6678. /* update exit information fields: */
  6679. vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
  6680. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  6681. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6682. if ((vmcs12->vm_exit_intr_info &
  6683. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
  6684. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
  6685. vmcs12->vm_exit_intr_error_code =
  6686. vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  6687. vmcs12->idt_vectoring_info_field = 0;
  6688. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  6689. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  6690. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
  6691. /* vm_entry_intr_info_field is cleared on exit. Emulate this
  6692. * instead of reading the real value. */
  6693. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  6694. /*
  6695. * Transfer the event that L0 or L1 may wanted to inject into
  6696. * L2 to IDT_VECTORING_INFO_FIELD.
  6697. */
  6698. vmcs12_save_pending_event(vcpu, vmcs12);
  6699. }
  6700. /*
  6701. * Drop what we picked up for L2 via vmx_complete_interrupts. It is
  6702. * preserved above and would only end up incorrectly in L1.
  6703. */
  6704. vcpu->arch.nmi_injected = false;
  6705. kvm_clear_exception_queue(vcpu);
  6706. kvm_clear_interrupt_queue(vcpu);
  6707. }
  6708. /*
  6709. * A part of what we need to when the nested L2 guest exits and we want to
  6710. * run its L1 parent, is to reset L1's guest state to the host state specified
  6711. * in vmcs12.
  6712. * This function is to be called not only on normal nested exit, but also on
  6713. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  6714. * Failures During or After Loading Guest State").
  6715. * This function should be called when the active VMCS is L1's (vmcs01).
  6716. */
  6717. static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
  6718. struct vmcs12 *vmcs12)
  6719. {
  6720. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  6721. vcpu->arch.efer = vmcs12->host_ia32_efer;
  6722. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  6723. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6724. else
  6725. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6726. vmx_set_efer(vcpu, vcpu->arch.efer);
  6727. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  6728. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  6729. vmx_set_rflags(vcpu, X86_EFLAGS_BIT1);
  6730. /*
  6731. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  6732. * actually changed, because it depends on the current state of
  6733. * fpu_active (which may have changed).
  6734. * Note that vmx_set_cr0 refers to efer set above.
  6735. */
  6736. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  6737. /*
  6738. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  6739. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  6740. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  6741. */
  6742. update_exception_bitmap(vcpu);
  6743. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  6744. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6745. /*
  6746. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  6747. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  6748. */
  6749. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  6750. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  6751. /* shadow page tables on either EPT or shadow page tables */
  6752. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  6753. kvm_mmu_reset_context(vcpu);
  6754. if (enable_vpid) {
  6755. /*
  6756. * Trivially support vpid by letting L2s share their parent
  6757. * L1's vpid. TODO: move to a more elaborate solution, giving
  6758. * each L2 its own vpid and exposing the vpid feature to L1.
  6759. */
  6760. vmx_flush_tlb(vcpu);
  6761. }
  6762. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  6763. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  6764. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  6765. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  6766. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  6767. vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
  6768. vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
  6769. vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
  6770. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
  6771. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
  6772. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
  6773. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
  6774. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
  6775. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
  6776. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
  6777. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6778. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6779. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6780. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6781. vmcs12->host_ia32_perf_global_ctrl);
  6782. kvm_set_dr(vcpu, 7, 0x400);
  6783. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  6784. }
  6785. /*
  6786. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  6787. * and modify vmcs12 to make it see what it would expect to see there if
  6788. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  6789. */
  6790. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  6791. {
  6792. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6793. int cpu;
  6794. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6795. /* trying to cancel vmlaunch/vmresume is a bug */
  6796. WARN_ON_ONCE(vmx->nested.nested_run_pending);
  6797. leave_guest_mode(vcpu);
  6798. prepare_vmcs12(vcpu, vmcs12);
  6799. cpu = get_cpu();
  6800. vmx->loaded_vmcs = &vmx->vmcs01;
  6801. vmx_vcpu_put(vcpu);
  6802. vmx_vcpu_load(vcpu, cpu);
  6803. vcpu->cpu = cpu;
  6804. put_cpu();
  6805. vmx_segment_cache_clear(vmx);
  6806. /* if no vmcs02 cache requested, remove the one we used */
  6807. if (VMCS02_POOL_SIZE == 0)
  6808. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  6809. load_vmcs12_host_state(vcpu, vmcs12);
  6810. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  6811. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6812. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  6813. vmx->host_rsp = 0;
  6814. /* Unpin physical memory we referred to in vmcs02 */
  6815. if (vmx->nested.apic_access_page) {
  6816. nested_release_page(vmx->nested.apic_access_page);
  6817. vmx->nested.apic_access_page = 0;
  6818. }
  6819. /*
  6820. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  6821. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  6822. * success or failure flag accordingly.
  6823. */
  6824. if (unlikely(vmx->fail)) {
  6825. vmx->fail = 0;
  6826. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  6827. } else
  6828. nested_vmx_succeed(vcpu);
  6829. }
  6830. /*
  6831. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  6832. * 23.7 "VM-entry failures during or after loading guest state" (this also
  6833. * lists the acceptable exit-reason and exit-qualification parameters).
  6834. * It should only be called before L2 actually succeeded to run, and when
  6835. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  6836. */
  6837. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  6838. struct vmcs12 *vmcs12,
  6839. u32 reason, unsigned long qualification)
  6840. {
  6841. load_vmcs12_host_state(vcpu, vmcs12);
  6842. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  6843. vmcs12->exit_qualification = qualification;
  6844. nested_vmx_succeed(vcpu);
  6845. }
  6846. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  6847. struct x86_instruction_info *info,
  6848. enum x86_intercept_stage stage)
  6849. {
  6850. return X86EMUL_CONTINUE;
  6851. }
  6852. static struct kvm_x86_ops vmx_x86_ops = {
  6853. .cpu_has_kvm_support = cpu_has_kvm_support,
  6854. .disabled_by_bios = vmx_disabled_by_bios,
  6855. .hardware_setup = hardware_setup,
  6856. .hardware_unsetup = hardware_unsetup,
  6857. .check_processor_compatibility = vmx_check_processor_compat,
  6858. .hardware_enable = hardware_enable,
  6859. .hardware_disable = hardware_disable,
  6860. .cpu_has_accelerated_tpr = report_flexpriority,
  6861. .vcpu_create = vmx_create_vcpu,
  6862. .vcpu_free = vmx_free_vcpu,
  6863. .vcpu_reset = vmx_vcpu_reset,
  6864. .prepare_guest_switch = vmx_save_host_state,
  6865. .vcpu_load = vmx_vcpu_load,
  6866. .vcpu_put = vmx_vcpu_put,
  6867. .update_db_bp_intercept = update_exception_bitmap,
  6868. .get_msr = vmx_get_msr,
  6869. .set_msr = vmx_set_msr,
  6870. .get_segment_base = vmx_get_segment_base,
  6871. .get_segment = vmx_get_segment,
  6872. .set_segment = vmx_set_segment,
  6873. .get_cpl = vmx_get_cpl,
  6874. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  6875. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  6876. .decache_cr3 = vmx_decache_cr3,
  6877. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  6878. .set_cr0 = vmx_set_cr0,
  6879. .set_cr3 = vmx_set_cr3,
  6880. .set_cr4 = vmx_set_cr4,
  6881. .set_efer = vmx_set_efer,
  6882. .get_idt = vmx_get_idt,
  6883. .set_idt = vmx_set_idt,
  6884. .get_gdt = vmx_get_gdt,
  6885. .set_gdt = vmx_set_gdt,
  6886. .set_dr7 = vmx_set_dr7,
  6887. .cache_reg = vmx_cache_reg,
  6888. .get_rflags = vmx_get_rflags,
  6889. .set_rflags = vmx_set_rflags,
  6890. .fpu_activate = vmx_fpu_activate,
  6891. .fpu_deactivate = vmx_fpu_deactivate,
  6892. .tlb_flush = vmx_flush_tlb,
  6893. .run = vmx_vcpu_run,
  6894. .handle_exit = vmx_handle_exit,
  6895. .skip_emulated_instruction = skip_emulated_instruction,
  6896. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  6897. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  6898. .patch_hypercall = vmx_patch_hypercall,
  6899. .set_irq = vmx_inject_irq,
  6900. .set_nmi = vmx_inject_nmi,
  6901. .queue_exception = vmx_queue_exception,
  6902. .cancel_injection = vmx_cancel_injection,
  6903. .interrupt_allowed = vmx_interrupt_allowed,
  6904. .nmi_allowed = vmx_nmi_allowed,
  6905. .get_nmi_mask = vmx_get_nmi_mask,
  6906. .set_nmi_mask = vmx_set_nmi_mask,
  6907. .enable_nmi_window = enable_nmi_window,
  6908. .enable_irq_window = enable_irq_window,
  6909. .update_cr8_intercept = update_cr8_intercept,
  6910. .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
  6911. .vm_has_apicv = vmx_vm_has_apicv,
  6912. .load_eoi_exitmap = vmx_load_eoi_exitmap,
  6913. .hwapic_irr_update = vmx_hwapic_irr_update,
  6914. .hwapic_isr_update = vmx_hwapic_isr_update,
  6915. .sync_pir_to_irr = vmx_sync_pir_to_irr,
  6916. .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
  6917. .set_tss_addr = vmx_set_tss_addr,
  6918. .get_tdp_level = get_ept_level,
  6919. .get_mt_mask = vmx_get_mt_mask,
  6920. .get_exit_info = vmx_get_exit_info,
  6921. .get_lpage_level = vmx_get_lpage_level,
  6922. .cpuid_update = vmx_cpuid_update,
  6923. .rdtscp_supported = vmx_rdtscp_supported,
  6924. .invpcid_supported = vmx_invpcid_supported,
  6925. .set_supported_cpuid = vmx_set_supported_cpuid,
  6926. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  6927. .set_tsc_khz = vmx_set_tsc_khz,
  6928. .read_tsc_offset = vmx_read_tsc_offset,
  6929. .write_tsc_offset = vmx_write_tsc_offset,
  6930. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  6931. .compute_tsc_offset = vmx_compute_tsc_offset,
  6932. .read_l1_tsc = vmx_read_l1_tsc,
  6933. .set_tdp_cr3 = vmx_set_cr3,
  6934. .check_intercept = vmx_check_intercept,
  6935. .handle_external_intr = vmx_handle_external_intr,
  6936. };
  6937. static int __init vmx_init(void)
  6938. {
  6939. int r, i, msr;
  6940. rdmsrl_safe(MSR_EFER, &host_efer);
  6941. for (i = 0; i < NR_VMX_MSR; ++i)
  6942. kvm_define_shared_msr(i, vmx_msr_index[i]);
  6943. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  6944. if (!vmx_io_bitmap_a)
  6945. return -ENOMEM;
  6946. r = -ENOMEM;
  6947. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  6948. if (!vmx_io_bitmap_b)
  6949. goto out;
  6950. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  6951. if (!vmx_msr_bitmap_legacy)
  6952. goto out1;
  6953. vmx_msr_bitmap_legacy_x2apic =
  6954. (unsigned long *)__get_free_page(GFP_KERNEL);
  6955. if (!vmx_msr_bitmap_legacy_x2apic)
  6956. goto out2;
  6957. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  6958. if (!vmx_msr_bitmap_longmode)
  6959. goto out3;
  6960. vmx_msr_bitmap_longmode_x2apic =
  6961. (unsigned long *)__get_free_page(GFP_KERNEL);
  6962. if (!vmx_msr_bitmap_longmode_x2apic)
  6963. goto out4;
  6964. vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  6965. if (!vmx_vmread_bitmap)
  6966. goto out5;
  6967. vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  6968. if (!vmx_vmwrite_bitmap)
  6969. goto out6;
  6970. memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
  6971. memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
  6972. /* shadowed read/write fields */
  6973. for (i = 0; i < max_shadow_read_write_fields; i++) {
  6974. clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
  6975. clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
  6976. }
  6977. /* shadowed read only fields */
  6978. for (i = 0; i < max_shadow_read_only_fields; i++)
  6979. clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
  6980. /*
  6981. * Allow direct access to the PC debug port (it is often used for I/O
  6982. * delays, but the vmexits simply slow things down).
  6983. */
  6984. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  6985. clear_bit(0x80, vmx_io_bitmap_a);
  6986. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  6987. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  6988. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  6989. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  6990. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  6991. __alignof__(struct vcpu_vmx), THIS_MODULE);
  6992. if (r)
  6993. goto out7;
  6994. #ifdef CONFIG_KEXEC
  6995. rcu_assign_pointer(crash_vmclear_loaded_vmcss,
  6996. crash_vmclear_local_loaded_vmcss);
  6997. #endif
  6998. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  6999. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  7000. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  7001. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  7002. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  7003. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  7004. memcpy(vmx_msr_bitmap_legacy_x2apic,
  7005. vmx_msr_bitmap_legacy, PAGE_SIZE);
  7006. memcpy(vmx_msr_bitmap_longmode_x2apic,
  7007. vmx_msr_bitmap_longmode, PAGE_SIZE);
  7008. if (enable_apicv) {
  7009. for (msr = 0x800; msr <= 0x8ff; msr++)
  7010. vmx_disable_intercept_msr_read_x2apic(msr);
  7011. /* According SDM, in x2apic mode, the whole id reg is used.
  7012. * But in KVM, it only use the highest eight bits. Need to
  7013. * intercept it */
  7014. vmx_enable_intercept_msr_read_x2apic(0x802);
  7015. /* TMCCT */
  7016. vmx_enable_intercept_msr_read_x2apic(0x839);
  7017. /* TPR */
  7018. vmx_disable_intercept_msr_write_x2apic(0x808);
  7019. /* EOI */
  7020. vmx_disable_intercept_msr_write_x2apic(0x80b);
  7021. /* SELF-IPI */
  7022. vmx_disable_intercept_msr_write_x2apic(0x83f);
  7023. }
  7024. if (enable_ept) {
  7025. kvm_mmu_set_mask_ptes(0ull,
  7026. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  7027. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  7028. 0ull, VMX_EPT_EXECUTABLE_MASK);
  7029. ept_set_mmio_spte_mask();
  7030. kvm_enable_tdp();
  7031. } else
  7032. kvm_disable_tdp();
  7033. return 0;
  7034. out7:
  7035. free_page((unsigned long)vmx_vmwrite_bitmap);
  7036. out6:
  7037. free_page((unsigned long)vmx_vmread_bitmap);
  7038. out5:
  7039. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7040. out4:
  7041. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7042. out3:
  7043. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7044. out2:
  7045. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7046. out1:
  7047. free_page((unsigned long)vmx_io_bitmap_b);
  7048. out:
  7049. free_page((unsigned long)vmx_io_bitmap_a);
  7050. return r;
  7051. }
  7052. static void __exit vmx_exit(void)
  7053. {
  7054. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7055. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7056. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7057. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7058. free_page((unsigned long)vmx_io_bitmap_b);
  7059. free_page((unsigned long)vmx_io_bitmap_a);
  7060. free_page((unsigned long)vmx_vmwrite_bitmap);
  7061. free_page((unsigned long)vmx_vmread_bitmap);
  7062. #ifdef CONFIG_KEXEC
  7063. rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
  7064. synchronize_rcu();
  7065. #endif
  7066. kvm_exit();
  7067. }
  7068. module_init(vmx_init)
  7069. module_exit(vmx_exit)