ipg.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Include file for Gigabit Ethernet device driver for Network
  3. * Interface Cards (NICs) utilizing the Tamarack Microelectronics
  4. * Inc. IPG Gigabit or Triple Speed Ethernet Media Access
  5. * Controller.
  6. */
  7. #ifndef __LINUX_IPG_H
  8. #define __LINUX_IPG_H
  9. #include <linux/version.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <linux/ioport.h>
  14. #include <linux/errno.h>
  15. #include <asm/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/init.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/version.h>
  23. #include <asm/bitops.h>
  24. /*#include <asm/spinlock.h>*/
  25. #define DrvVer "2.09d"
  26. #define IPG_DEV_KFREE_SKB(skb) dev_kfree_skb_irq(skb)
  27. /*
  28. * Constants
  29. */
  30. /* GMII based PHY IDs */
  31. #define NS 0x2000
  32. #define MARVELL 0x0141
  33. #define ICPLUS_PHY 0x243
  34. /* NIC Physical Layer Device MII register fields. */
  35. #define MII_PHY_SELECTOR_IEEE8023 0x0001
  36. #define MII_PHY_TECHABILITYFIELD 0x1FE0
  37. /* GMII_PHY_1000 need to set to prefer master */
  38. #define GMII_PHY_1000BASETCONTROL_PreferMaster 0x0400
  39. /* NIC Physical Layer Device GMII constants. */
  40. #define GMII_PREAMBLE 0xFFFFFFFF
  41. #define GMII_ST 0x1
  42. #define GMII_READ 0x2
  43. #define GMII_WRITE 0x1
  44. #define GMII_TA_READ_MASK 0x1
  45. #define GMII_TA_WRITE 0x2
  46. /* I/O register offsets. */
  47. enum ipg_regs {
  48. DMA_CTRL = 0x00,
  49. RX_DMA_STATUS = 0x08, // Unused + reserved
  50. TFD_LIST_PTR_0 = 0x10,
  51. TFD_LIST_PTR_1 = 0x14,
  52. TX_DMA_BURST_THRESH = 0x18,
  53. TX_DMA_URGENT_THRESH = 0x19,
  54. TX_DMA_POLL_PERIOD = 0x1a,
  55. RFD_LIST_PTR_0 = 0x1c,
  56. RFD_LIST_PTR_1 = 0x20,
  57. RX_DMA_BURST_THRESH = 0x24,
  58. RX_DMA_URGENT_THRESH = 0x25,
  59. RX_DMA_POLL_PERIOD = 0x26,
  60. DEBUG_CTRL = 0x2c,
  61. ASIC_CTRL = 0x30,
  62. FIFO_CTRL = 0x38, // Unused
  63. FLOW_OFF_THRESH = 0x3c,
  64. FLOW_ON_THRESH = 0x3e,
  65. EEPROM_DATA = 0x48,
  66. EEPROM_CTRL = 0x4a,
  67. EXPROM_ADDR = 0x4c, // Unused
  68. EXPROM_DATA = 0x50, // Unused
  69. WAKE_EVENT = 0x51, // Unused
  70. COUNTDOWN = 0x54, // Unused
  71. INT_STATUS_ACK = 0x5a,
  72. INT_ENABLE = 0x5c,
  73. INT_STATUS = 0x5e, // Unused
  74. TX_STATUS = 0x60,
  75. MAC_CTRL = 0x6c,
  76. VLAN_TAG = 0x70, // Unused
  77. PHY_SET = 0x75, // JES20040127EEPROM
  78. PHY_CTRL = 0x76,
  79. STATION_ADDRESS_0 = 0x78,
  80. STATION_ADDRESS_1 = 0x7a,
  81. STATION_ADDRESS_2 = 0x7c,
  82. MAX_FRAME_SIZE = 0x86,
  83. RECEIVE_MODE = 0x88,
  84. HASHTABLE_0 = 0x8c,
  85. HASHTABLE_1 = 0x90,
  86. RMON_STATISTICS_MASK = 0x98,
  87. STATISTICS_MASK = 0x9c,
  88. RX_JUMBO_FRAMES = 0xbc, // Unused
  89. TCP_CHECKSUM_ERRORS = 0xc0, // Unused
  90. IP_CHECKSUM_ERRORS = 0xc2, // Unused
  91. UDP_CHECKSUM_ERRORS = 0xc4, // Unused
  92. TX_JUMBO_FRAMES = 0xf4 // Unused
  93. };
  94. /* Ethernet MIB statistic register offsets. */
  95. #define IPG_OCTETRCVOK 0xA8
  96. #define IPG_MCSTOCTETRCVDOK 0xAC
  97. #define IPG_BCSTOCTETRCVOK 0xB0
  98. #define IPG_FRAMESRCVDOK 0xB4
  99. #define IPG_MCSTFRAMESRCVDOK 0xB8
  100. #define IPG_BCSTFRAMESRCVDOK 0xBE
  101. #define IPG_MACCONTROLFRAMESRCVD 0xC6
  102. #define IPG_FRAMETOOLONGERRRORS 0xC8
  103. #define IPG_INRANGELENGTHERRORS 0xCA
  104. #define IPG_FRAMECHECKSEQERRORS 0xCC
  105. #define IPG_FRAMESLOSTRXERRORS 0xCE
  106. #define IPG_OCTETXMTOK 0xD0
  107. #define IPG_MCSTOCTETXMTOK 0xD4
  108. #define IPG_BCSTOCTETXMTOK 0xD8
  109. #define IPG_FRAMESXMTDOK 0xDC
  110. #define IPG_MCSTFRAMESXMTDOK 0xE0
  111. #define IPG_FRAMESWDEFERREDXMT 0xE4
  112. #define IPG_LATECOLLISIONS 0xE8
  113. #define IPG_MULTICOLFRAMES 0xEC
  114. #define IPG_SINGLECOLFRAMES 0xF0
  115. #define IPG_BCSTFRAMESXMTDOK 0xF6
  116. #define IPG_CARRIERSENSEERRORS 0xF8
  117. #define IPG_MACCONTROLFRAMESXMTDOK 0xFA
  118. #define IPG_FRAMESABORTXSCOLLS 0xFC
  119. #define IPG_FRAMESWEXDEFERRAL 0xFE
  120. /* RMON statistic register offsets. */
  121. #define IPG_ETHERSTATSCOLLISIONS 0x100
  122. #define IPG_ETHERSTATSOCTETSTRANSMIT 0x104
  123. #define IPG_ETHERSTATSPKTSTRANSMIT 0x108
  124. #define IPG_ETHERSTATSPKTS64OCTESTSTRANSMIT 0x10C
  125. #define IPG_ETHERSTATSPKTS65TO127OCTESTSTRANSMIT 0x110
  126. #define IPG_ETHERSTATSPKTS128TO255OCTESTSTRANSMIT 0x114
  127. #define IPG_ETHERSTATSPKTS256TO511OCTESTSTRANSMIT 0x118
  128. #define IPG_ETHERSTATSPKTS512TO1023OCTESTSTRANSMIT 0x11C
  129. #define IPG_ETHERSTATSPKTS1024TO1518OCTESTSTRANSMIT 0x120
  130. #define IPG_ETHERSTATSCRCALIGNERRORS 0x124
  131. #define IPG_ETHERSTATSUNDERSIZEPKTS 0x128
  132. #define IPG_ETHERSTATSFRAGMENTS 0x12C
  133. #define IPG_ETHERSTATSJABBERS 0x130
  134. #define IPG_ETHERSTATSOCTETS 0x134
  135. #define IPG_ETHERSTATSPKTS 0x138
  136. #define IPG_ETHERSTATSPKTS64OCTESTS 0x13C
  137. #define IPG_ETHERSTATSPKTS65TO127OCTESTS 0x140
  138. #define IPG_ETHERSTATSPKTS128TO255OCTESTS 0x144
  139. #define IPG_ETHERSTATSPKTS256TO511OCTESTS 0x148
  140. #define IPG_ETHERSTATSPKTS512TO1023OCTESTS 0x14C
  141. #define IPG_ETHERSTATSPKTS1024TO1518OCTESTS 0x150
  142. /* RMON statistic register equivalents. */
  143. #define IPG_ETHERSTATSMULTICASTPKTSTRANSMIT 0xE0
  144. #define IPG_ETHERSTATSBROADCASTPKTSTRANSMIT 0xF6
  145. #define IPG_ETHERSTATSMULTICASTPKTS 0xB8
  146. #define IPG_ETHERSTATSBROADCASTPKTS 0xBE
  147. #define IPG_ETHERSTATSOVERSIZEPKTS 0xC8
  148. #define IPG_ETHERSTATSDROPEVENTS 0xCE
  149. /* Serial EEPROM offsets */
  150. #define IPG_EEPROM_CONFIGPARAM 0x00
  151. #define IPG_EEPROM_ASICCTRL 0x01
  152. #define IPG_EEPROM_SUBSYSTEMVENDORID 0x02
  153. #define IPG_EEPROM_SUBSYSTEMID 0x03
  154. #define IPG_EEPROM_STATIONADDRESS0 0x10
  155. #define IPG_EEPROM_STATIONADDRESS1 0x11
  156. #define IPG_EEPROM_STATIONADDRESS2 0x12
  157. /* Register & data structure bit masks */
  158. /* PCI register masks. */
  159. /* IOBaseAddress */
  160. #define IPG_PIB_RSVD_MASK 0xFFFFFE01
  161. #define IPG_PIB_IOBASEADDRESS 0xFFFFFF00
  162. #define IPG_PIB_IOBASEADDRIND 0x00000001
  163. /* MemBaseAddress */
  164. #define IPG_PMB_RSVD_MASK 0xFFFFFE07
  165. #define IPG_PMB_MEMBASEADDRIND 0x00000001
  166. #define IPG_PMB_MEMMAPTYPE 0x00000006
  167. #define IPG_PMB_MEMMAPTYPE0 0x00000002
  168. #define IPG_PMB_MEMMAPTYPE1 0x00000004
  169. #define IPG_PMB_MEMBASEADDRESS 0xFFFFFE00
  170. /* ConfigStatus */
  171. #define IPG_CS_RSVD_MASK 0xFFB0
  172. #define IPG_CS_CAPABILITIES 0x0010
  173. #define IPG_CS_66MHZCAPABLE 0x0020
  174. #define IPG_CS_FASTBACK2BACK 0x0080
  175. #define IPG_CS_DATAPARITYREPORTED 0x0100
  176. #define IPG_CS_DEVSELTIMING 0x0600
  177. #define IPG_CS_SIGNALEDTARGETABORT 0x0800
  178. #define IPG_CS_RECEIVEDTARGETABORT 0x1000
  179. #define IPG_CS_RECEIVEDMASTERABORT 0x2000
  180. #define IPG_CS_SIGNALEDSYSTEMERROR 0x4000
  181. #define IPG_CS_DETECTEDPARITYERROR 0x8000
  182. /* TFD data structure masks. */
  183. /* TFDList, TFC */
  184. #define IPG_TFC_RSVD_MASK 0x0000FFFF9FFFFFFF
  185. #define IPG_TFC_FRAMEID 0x000000000000FFFF
  186. #define IPG_TFC_WORDALIGN 0x0000000000030000
  187. #define IPG_TFC_WORDALIGNTODWORD 0x0000000000000000
  188. #define IPG_TFC_WORDALIGNTOWORD 0x0000000000020000
  189. #define IPG_TFC_WORDALIGNDISABLED 0x0000000000030000
  190. #define IPG_TFC_TCPCHECKSUMENABLE 0x0000000000040000
  191. #define IPG_TFC_UDPCHECKSUMENABLE 0x0000000000080000
  192. #define IPG_TFC_IPCHECKSUMENABLE 0x0000000000100000
  193. #define IPG_TFC_FCSAPPENDDISABLE 0x0000000000200000
  194. #define IPG_TFC_TXINDICATE 0x0000000000400000
  195. #define IPG_TFC_TXDMAINDICATE 0x0000000000800000
  196. #define IPG_TFC_FRAGCOUNT 0x000000000F000000
  197. #define IPG_TFC_VLANTAGINSERT 0x0000000010000000
  198. #define IPG_TFC_TFDDONE 0x0000000080000000
  199. #define IPG_TFC_VID 0x00000FFF00000000
  200. #define IPG_TFC_CFI 0x0000100000000000
  201. #define IPG_TFC_USERPRIORITY 0x0000E00000000000
  202. /* TFDList, FragInfo */
  203. #define IPG_TFI_RSVD_MASK 0xFFFF00FFFFFFFFFF
  204. #define IPG_TFI_FRAGADDR 0x000000FFFFFFFFFF
  205. #define IPG_TFI_FRAGLEN 0xFFFF000000000000LL
  206. /* RFD data structure masks. */
  207. /* RFDList, RFS */
  208. #define IPG_RFS_RSVD_MASK 0x0000FFFFFFFFFFFF
  209. #define IPG_RFS_RXFRAMELEN 0x000000000000FFFF
  210. #define IPG_RFS_RXFIFOOVERRUN 0x0000000000010000
  211. #define IPG_RFS_RXRUNTFRAME 0x0000000000020000
  212. #define IPG_RFS_RXALIGNMENTERROR 0x0000000000040000
  213. #define IPG_RFS_RXFCSERROR 0x0000000000080000
  214. #define IPG_RFS_RXOVERSIZEDFRAME 0x0000000000100000
  215. #define IPG_RFS_RXLENGTHERROR 0x0000000000200000
  216. #define IPG_RFS_VLANDETECTED 0x0000000000400000
  217. #define IPG_RFS_TCPDETECTED 0x0000000000800000
  218. #define IPG_RFS_TCPERROR 0x0000000001000000
  219. #define IPG_RFS_UDPDETECTED 0x0000000002000000
  220. #define IPG_RFS_UDPERROR 0x0000000004000000
  221. #define IPG_RFS_IPDETECTED 0x0000000008000000
  222. #define IPG_RFS_IPERROR 0x0000000010000000
  223. #define IPG_RFS_FRAMESTART 0x0000000020000000
  224. #define IPG_RFS_FRAMEEND 0x0000000040000000
  225. #define IPG_RFS_RFDDONE 0x0000000080000000
  226. #define IPG_RFS_TCI 0x0000FFFF00000000
  227. /* RFDList, FragInfo */
  228. #define IPG_RFI_RSVD_MASK 0xFFFF00FFFFFFFFFF
  229. #define IPG_RFI_FRAGADDR 0x000000FFFFFFFFFF
  230. #define IPG_RFI_FRAGLEN 0xFFFF000000000000LL
  231. /* I/O Register masks. */
  232. /* RMON Statistics Mask */
  233. #define IPG_RZ_ALL 0x0FFFFFFF
  234. /* Statistics Mask */
  235. #define IPG_SM_ALL 0x0FFFFFFF
  236. #define IPG_SM_OCTETRCVOK_FRAMESRCVDOK 0x00000001
  237. #define IPG_SM_MCSTOCTETRCVDOK_MCSTFRAMESRCVDOK 0x00000002
  238. #define IPG_SM_BCSTOCTETRCVDOK_BCSTFRAMESRCVDOK 0x00000004
  239. #define IPG_SM_RXJUMBOFRAMES 0x00000008
  240. #define IPG_SM_TCPCHECKSUMERRORS 0x00000010
  241. #define IPG_SM_IPCHECKSUMERRORS 0x00000020
  242. #define IPG_SM_UDPCHECKSUMERRORS 0x00000040
  243. #define IPG_SM_MACCONTROLFRAMESRCVD 0x00000080
  244. #define IPG_SM_FRAMESTOOLONGERRORS 0x00000100
  245. #define IPG_SM_INRANGELENGTHERRORS 0x00000200
  246. #define IPG_SM_FRAMECHECKSEQERRORS 0x00000400
  247. #define IPG_SM_FRAMESLOSTRXERRORS 0x00000800
  248. #define IPG_SM_OCTETXMTOK_FRAMESXMTOK 0x00001000
  249. #define IPG_SM_MCSTOCTETXMTOK_MCSTFRAMESXMTDOK 0x00002000
  250. #define IPG_SM_BCSTOCTETXMTOK_BCSTFRAMESXMTDOK 0x00004000
  251. #define IPG_SM_FRAMESWDEFERREDXMT 0x00008000
  252. #define IPG_SM_LATECOLLISIONS 0x00010000
  253. #define IPG_SM_MULTICOLFRAMES 0x00020000
  254. #define IPG_SM_SINGLECOLFRAMES 0x00040000
  255. #define IPG_SM_TXJUMBOFRAMES 0x00080000
  256. #define IPG_SM_CARRIERSENSEERRORS 0x00100000
  257. #define IPG_SM_MACCONTROLFRAMESXMTD 0x00200000
  258. #define IPG_SM_FRAMESABORTXSCOLLS 0x00400000
  259. #define IPG_SM_FRAMESWEXDEFERAL 0x00800000
  260. /* Countdown */
  261. #define IPG_CD_RSVD_MASK 0x0700FFFF
  262. #define IPG_CD_COUNT 0x0000FFFF
  263. #define IPG_CD_COUNTDOWNSPEED 0x01000000
  264. #define IPG_CD_COUNTDOWNMODE 0x02000000
  265. #define IPG_CD_COUNTINTENABLED 0x04000000
  266. /* TxDMABurstThresh */
  267. #define IPG_TB_RSVD_MASK 0xFF
  268. /* TxDMAUrgentThresh */
  269. #define IPG_TU_RSVD_MASK 0xFF
  270. /* TxDMAPollPeriod */
  271. #define IPG_TP_RSVD_MASK 0xFF
  272. /* RxDMAUrgentThresh */
  273. #define IPG_RU_RSVD_MASK 0xFF
  274. /* RxDMAPollPeriod */
  275. #define IPG_RP_RSVD_MASK 0xFF
  276. /* ReceiveMode */
  277. #define IPG_RM_RSVD_MASK 0x3F
  278. #define IPG_RM_RECEIVEUNICAST 0x01
  279. #define IPG_RM_RECEIVEMULTICAST 0x02
  280. #define IPG_RM_RECEIVEBROADCAST 0x04
  281. #define IPG_RM_RECEIVEALLFRAMES 0x08
  282. #define IPG_RM_RECEIVEMULTICASTHASH 0x10
  283. #define IPG_RM_RECEIVEIPMULTICAST 0x20
  284. /* PhySet JES20040127EEPROM*/
  285. #define IPG_PS_MEM_LENB9B 0x01
  286. #define IPG_PS_MEM_LEN9 0x02
  287. #define IPG_PS_NON_COMPDET 0x04
  288. /* PhyCtrl */
  289. #define IPG_PC_RSVD_MASK 0xFF
  290. #define IPG_PC_MGMTCLK_LO 0x00
  291. #define IPG_PC_MGMTCLK_HI 0x01
  292. #define IPG_PC_MGMTCLK 0x01
  293. #define IPG_PC_MGMTDATA 0x02
  294. #define IPG_PC_MGMTDIR 0x04
  295. #define IPG_PC_DUPLEX_POLARITY 0x08
  296. #define IPG_PC_DUPLEX_STATUS 0x10
  297. #define IPG_PC_LINK_POLARITY 0x20
  298. #define IPG_PC_LINK_SPEED 0xC0
  299. #define IPG_PC_LINK_SPEED_10MBPS 0x40
  300. #define IPG_PC_LINK_SPEED_100MBPS 0x80
  301. #define IPG_PC_LINK_SPEED_1000MBPS 0xC0
  302. /* DMACtrl */
  303. #define IPG_DC_RSVD_MASK 0xC07D9818
  304. #define IPG_DC_RX_DMA_COMPLETE 0x00000008
  305. #define IPG_DC_RX_DMA_POLL_NOW 0x00000010
  306. #define IPG_DC_TX_DMA_COMPLETE 0x00000800
  307. #define IPG_DC_TX_DMA_POLL_NOW 0x00001000
  308. #define IPG_DC_TX_DMA_IN_PROG 0x00008000
  309. #define IPG_DC_RX_EARLY_DISABLE 0x00010000
  310. #define IPG_DC_MWI_DISABLE 0x00040000
  311. #define IPG_DC_TX_WRITE_BACK_DISABLE 0x00080000
  312. #define IPG_DC_TX_BURST_LIMIT 0x00700000
  313. #define IPG_DC_TARGET_ABORT 0x40000000
  314. #define IPG_DC_MASTER_ABORT 0x80000000
  315. /* ASICCtrl */
  316. #define IPG_AC_RSVD_MASK 0x07FFEFF2
  317. #define IPG_AC_EXP_ROM_SIZE 0x00000002
  318. #define IPG_AC_PHY_SPEED10 0x00000010
  319. #define IPG_AC_PHY_SPEED100 0x00000020
  320. #define IPG_AC_PHY_SPEED1000 0x00000040
  321. #define IPG_AC_PHY_MEDIA 0x00000080
  322. #define IPG_AC_FORCED_CFG 0x00000700
  323. #define IPG_AC_D3RESETDISABLE 0x00000800
  324. #define IPG_AC_SPEED_UP_MODE 0x00002000
  325. #define IPG_AC_LED_MODE 0x00004000
  326. #define IPG_AC_RST_OUT_POLARITY 0x00008000
  327. #define IPG_AC_GLOBAL_RESET 0x00010000
  328. #define IPG_AC_RX_RESET 0x00020000
  329. #define IPG_AC_TX_RESET 0x00040000
  330. #define IPG_AC_DMA 0x00080000
  331. #define IPG_AC_FIFO 0x00100000
  332. #define IPG_AC_NETWORK 0x00200000
  333. #define IPG_AC_HOST 0x00400000
  334. #define IPG_AC_AUTO_INIT 0x00800000
  335. #define IPG_AC_RST_OUT 0x01000000
  336. #define IPG_AC_INT_REQUEST 0x02000000
  337. #define IPG_AC_RESET_BUSY 0x04000000
  338. #define IPG_AC_LED_SPEED 0x08000000 //JES20040127EEPROM
  339. #define IPG_AC_LED_MODE_BIT_1 0x20000000 //JES20040127EEPROM
  340. /* EepromCtrl */
  341. #define IPG_EC_RSVD_MASK 0x83FF
  342. #define IPG_EC_EEPROM_ADDR 0x00FF
  343. #define IPG_EC_EEPROM_OPCODE 0x0300
  344. #define IPG_EC_EEPROM_SUBCOMMAD 0x0000
  345. #define IPG_EC_EEPROM_WRITEOPCODE 0x0100
  346. #define IPG_EC_EEPROM_READOPCODE 0x0200
  347. #define IPG_EC_EEPROM_ERASEOPCODE 0x0300
  348. #define IPG_EC_EEPROM_BUSY 0x8000
  349. /* FIFOCtrl */
  350. #define IPG_FC_RSVD_MASK 0xC001
  351. #define IPG_FC_RAM_TEST_MODE 0x0001
  352. #define IPG_FC_TRANSMITTING 0x4000
  353. #define IPG_FC_RECEIVING 0x8000
  354. /* TxStatus */
  355. #define IPG_TS_RSVD_MASK 0xFFFF00DD
  356. #define IPG_TS_TX_ERROR 0x00000001
  357. #define IPG_TS_LATE_COLLISION 0x00000004
  358. #define IPG_TS_TX_MAX_COLL 0x00000008
  359. #define IPG_TS_TX_UNDERRUN 0x00000010
  360. #define IPG_TS_TX_IND_REQD 0x00000040
  361. #define IPG_TS_TX_COMPLETE 0x00000080
  362. #define IPG_TS_TX_FRAMEID 0xFFFF0000
  363. /* WakeEvent */
  364. #define IPG_WE_WAKE_PKT_ENABLE 0x01
  365. #define IPG_WE_MAGIC_PKT_ENABLE 0x02
  366. #define IPG_WE_LINK_EVT_ENABLE 0x04
  367. #define IPG_WE_WAKE_POLARITY 0x08
  368. #define IPG_WE_WAKE_PKT_EVT 0x10
  369. #define IPG_WE_MAGIC_PKT_EVT 0x20
  370. #define IPG_WE_LINK_EVT 0x40
  371. #define IPG_WE_WOL_ENABLE 0x80
  372. /* IntEnable */
  373. #define IPG_IE_RSVD_MASK 0x1FFE
  374. #define IPG_IE_HOST_ERROR 0x0002
  375. #define IPG_IE_TX_COMPLETE 0x0004
  376. #define IPG_IE_MAC_CTRL_FRAME 0x0008
  377. #define IPG_IE_RX_COMPLETE 0x0010
  378. #define IPG_IE_RX_EARLY 0x0020
  379. #define IPG_IE_INT_REQUESTED 0x0040
  380. #define IPG_IE_UPDATE_STATS 0x0080
  381. #define IPG_IE_LINK_EVENT 0x0100
  382. #define IPG_IE_TX_DMA_COMPLETE 0x0200
  383. #define IPG_IE_RX_DMA_COMPLETE 0x0400
  384. #define IPG_IE_RFD_LIST_END 0x0800
  385. #define IPG_IE_RX_DMA_PRIORITY 0x1000
  386. /* IntStatus */
  387. #define IPG_IS_RSVD_MASK 0x1FFF
  388. #define IPG_IS_INTERRUPT_STATUS 0x0001
  389. #define IPG_IS_HOST_ERROR 0x0002
  390. #define IPG_IS_TX_COMPLETE 0x0004
  391. #define IPG_IS_MAC_CTRL_FRAME 0x0008
  392. #define IPG_IS_RX_COMPLETE 0x0010
  393. #define IPG_IS_RX_EARLY 0x0020
  394. #define IPG_IS_INT_REQUESTED 0x0040
  395. #define IPG_IS_UPDATE_STATS 0x0080
  396. #define IPG_IS_LINK_EVENT 0x0100
  397. #define IPG_IS_TX_DMA_COMPLETE 0x0200
  398. #define IPG_IS_RX_DMA_COMPLETE 0x0400
  399. #define IPG_IS_RFD_LIST_END 0x0800
  400. #define IPG_IS_RX_DMA_PRIORITY 0x1000
  401. /* MACCtrl */
  402. #define IPG_MC_RSVD_MASK 0x7FE33FA3
  403. #define IPG_MC_IFS_SELECT 0x00000003
  404. #define IPG_MC_IFS_4352BIT 0x00000003
  405. #define IPG_MC_IFS_1792BIT 0x00000002
  406. #define IPG_MC_IFS_1024BIT 0x00000001
  407. #define IPG_MC_IFS_96BIT 0x00000000
  408. #define IPG_MC_DUPLEX_SELECT 0x00000020
  409. #define IPG_MC_DUPLEX_SELECT_FD 0x00000020
  410. #define IPG_MC_DUPLEX_SELECT_HD 0x00000000
  411. #define IPG_MC_TX_FLOW_CONTROL_ENABLE 0x00000080
  412. #define IPG_MC_RX_FLOW_CONTROL_ENABLE 0x00000100
  413. #define IPG_MC_RCV_FCS 0x00000200
  414. #define IPG_MC_FIFO_LOOPBACK 0x00000400
  415. #define IPG_MC_MAC_LOOPBACK 0x00000800
  416. #define IPG_MC_AUTO_VLAN_TAGGING 0x00001000
  417. #define IPG_MC_AUTO_VLAN_UNTAGGING 0x00002000
  418. #define IPG_MC_COLLISION_DETECT 0x00010000
  419. #define IPG_MC_CARRIER_SENSE 0x00020000
  420. #define IPG_MC_STATISTICS_ENABLE 0x00200000
  421. #define IPG_MC_STATISTICS_DISABLE 0x00400000
  422. #define IPG_MC_STATISTICS_ENABLED 0x00800000
  423. #define IPG_MC_TX_ENABLE 0x01000000
  424. #define IPG_MC_TX_DISABLE 0x02000000
  425. #define IPG_MC_TX_ENABLED 0x04000000
  426. #define IPG_MC_RX_ENABLE 0x08000000
  427. #define IPG_MC_RX_DISABLE 0x10000000
  428. #define IPG_MC_RX_ENABLED 0x20000000
  429. #define IPG_MC_PAUSED 0x40000000
  430. /*
  431. * Tune
  432. */
  433. /* Assign IPG_APPEND_FCS_ON_TX > 0 for auto FCS append on TX. */
  434. #define IPG_APPEND_FCS_ON_TX 1
  435. /* Assign IPG_APPEND_FCS_ON_TX > 0 for auto FCS strip on RX. */
  436. #define IPG_STRIP_FCS_ON_RX 1
  437. /* Assign IPG_DROP_ON_RX_ETH_ERRORS > 0 to drop RX frames with
  438. * Ethernet errors.
  439. */
  440. #define IPG_DROP_ON_RX_ETH_ERRORS 1
  441. /* Assign IPG_INSERT_MANUAL_VLAN_TAG > 0 to insert VLAN tags manually
  442. * (via TFC).
  443. */
  444. #define IPG_INSERT_MANUAL_VLAN_TAG 0
  445. /* Assign IPG_ADD_IPCHECKSUM_ON_TX > 0 for auto IP checksum on TX. */
  446. #define IPG_ADD_IPCHECKSUM_ON_TX 0
  447. /* Assign IPG_ADD_TCPCHECKSUM_ON_TX > 0 for auto TCP checksum on TX.
  448. * DO NOT USE FOR SILICON REVISIONS B3 AND EARLIER.
  449. */
  450. #define IPG_ADD_TCPCHECKSUM_ON_TX 0
  451. /* Assign IPG_ADD_UDPCHECKSUM_ON_TX > 0 for auto UDP checksum on TX.
  452. * DO NOT USE FOR SILICON REVISIONS B3 AND EARLIER.
  453. */
  454. #define IPG_ADD_UDPCHECKSUM_ON_TX 0
  455. /* If inserting VLAN tags manually, assign the IPG_MANUAL_VLAN_xx
  456. * constants as desired.
  457. */
  458. #define IPG_MANUAL_VLAN_VID 0xABC
  459. #define IPG_MANUAL_VLAN_CFI 0x1
  460. #define IPG_MANUAL_VLAN_USERPRIORITY 0x5
  461. #define IPG_IO_REG_RANGE 0xFF
  462. #define IPG_MEM_REG_RANGE 0x154
  463. #define IPG_DRIVER_NAME "Sundance Technology IPG Triple-Speed Ethernet"
  464. #define IPG_NIC_PHY_ADDRESS 0x01
  465. #define IPG_DMALIST_ALIGN_PAD 0x07
  466. #define IPG_MULTICAST_HASHTABLE_SIZE 0x40
  467. /* Number of miliseconds to wait after issuing a software reset.
  468. * 0x05 <= IPG_AC_RESETWAIT to account for proper 10Mbps operation.
  469. */
  470. #define IPG_AC_RESETWAIT 0x05
  471. /* Number of IPG_AC_RESETWAIT timeperiods before declaring timeout. */
  472. #define IPG_AC_RESET_TIMEOUT 0x0A
  473. /* Minimum number of nanoseconds used to toggle MDC clock during
  474. * MII/GMII register access.
  475. */
  476. #define IPG_PC_PHYCTRLWAIT_NS 200
  477. #define IPG_TFDLIST_LENGTH 0x100
  478. /* Number of frames between TxDMAComplete interrupt.
  479. * 0 < IPG_FRAMESBETWEENTXDMACOMPLETES <= IPG_TFDLIST_LENGTH
  480. */
  481. #define IPG_FRAMESBETWEENTXDMACOMPLETES 0x1
  482. #ifdef JUMBO_FRAME
  483. # ifdef JUMBO_FRAME_SIZE_2K
  484. # define JUMBO_FRAME_SIZE 2048
  485. # define __IPG_RXFRAG_SIZE 2048
  486. # else
  487. # ifdef JUMBO_FRAME_SIZE_3K
  488. # define JUMBO_FRAME_SIZE 3072
  489. # define __IPG_RXFRAG_SIZE 3072
  490. # else
  491. # ifdef JUMBO_FRAME_SIZE_4K
  492. # define JUMBO_FRAME_SIZE 4096
  493. # define __IPG_RXFRAG_SIZE 4088
  494. # else
  495. # ifdef JUMBO_FRAME_SIZE_5K
  496. # define JUMBO_FRAME_SIZE 5120
  497. # define __IPG_RXFRAG_SIZE 4088
  498. # else
  499. # ifdef JUMBO_FRAME_SIZE_6K
  500. # define JUMBO_FRAME_SIZE 6144
  501. # define __IPG_RXFRAG_SIZE 4088
  502. # else
  503. # ifdef JUMBO_FRAME_SIZE_7K
  504. # define JUMBO_FRAME_SIZE 7168
  505. # define __IPG_RXFRAG_SIZE 4088
  506. # else
  507. # ifdef JUMBO_FRAME_SIZE_8K
  508. # define JUMBO_FRAME_SIZE 8192
  509. # define __IPG_RXFRAG_SIZE 4088
  510. # else
  511. # ifdef JUMBO_FRAME_SIZE_9K
  512. # define JUMBO_FRAME_SIZE 9216
  513. # define __IPG_RXFRAG_SIZE 4088
  514. # else
  515. # ifdef JUMBO_FRAME_SIZE_10K
  516. # define JUMBO_FRAME_SIZE 10240
  517. # define __IPG_RXFRAG_SIZE 4088
  518. # else
  519. # define JUMBO_FRAME_SIZE 4096
  520. # endif
  521. # endif
  522. # endif
  523. # endif
  524. # endif
  525. # endif
  526. # endif
  527. # endif
  528. # endif
  529. #endif
  530. /* Size of allocated received buffers. Nominally 0x0600.
  531. * Define larger if expecting jumbo frames.
  532. */
  533. #ifdef JUMBO_FRAME
  534. //IPG_TXFRAG_SIZE must <= 0x2b00, or TX will crash
  535. #define IPG_TXFRAG_SIZE JUMBO_FRAME_SIZE
  536. #endif
  537. /* Size of allocated received buffers. Nominally 0x0600.
  538. * Define larger if expecting jumbo frames.
  539. */
  540. #ifdef JUMBO_FRAME
  541. //4088=4096-8
  542. #define IPG_RXFRAG_SIZE __IPG_RXFRAG_SIZE
  543. #define IPG_RXSUPPORT_SIZE IPG_MAX_RXFRAME_SIZE
  544. #else
  545. #define IPG_RXFRAG_SIZE 0x0600
  546. #define IPG_RXSUPPORT_SIZE IPG_RXFRAG_SIZE
  547. #endif
  548. /* IPG_MAX_RXFRAME_SIZE <= IPG_RXFRAG_SIZE */
  549. #ifdef JUMBO_FRAME
  550. #define IPG_MAX_RXFRAME_SIZE JUMBO_FRAME_SIZE
  551. #else
  552. #define IPG_MAX_RXFRAME_SIZE 0x0600
  553. #endif
  554. #define IPG_RFDLIST_LENGTH 0x100
  555. /* Maximum number of RFDs to process per interrupt.
  556. * 1 < IPG_MAXRFDPROCESS_COUNT < IPG_RFDLIST_LENGTH
  557. */
  558. #define IPG_MAXRFDPROCESS_COUNT 0x80
  559. /* Minimum margin between last freed RFD, and current RFD.
  560. * 1 < IPG_MINUSEDRFDSTOFREE < IPG_RFDLIST_LENGTH
  561. */
  562. #define IPG_MINUSEDRFDSTOFREE 0x80
  563. /* specify the jumbo frame maximum size
  564. * per unit is 0x600 (the RxBuffer size that one RFD can carry)
  565. */
  566. #define MAX_JUMBOSIZE 0x8 // max is 12K
  567. /* Key register values loaded at driver start up. */
  568. /* TXDMAPollPeriod is specified in 320ns increments.
  569. *
  570. * Value Time
  571. * ---------------------
  572. * 0x00-0x01 320ns
  573. * 0x03 ~1us
  574. * 0x1F ~10us
  575. * 0xFF ~82us
  576. */
  577. #define IPG_TXDMAPOLLPERIOD_VALUE 0x26
  578. /* TxDMAUrgentThresh specifies the minimum amount of
  579. * data in the transmit FIFO before asserting an
  580. * urgent transmit DMA request.
  581. *
  582. * Value Min TxFIFO occupied space before urgent TX request
  583. * ---------------------------------------------------------------
  584. * 0x00-0x04 128 bytes (1024 bits)
  585. * 0x27 1248 bytes (~10000 bits)
  586. * 0x30 1536 bytes (12288 bits)
  587. * 0xFF 8192 bytes (65535 bits)
  588. */
  589. #define IPG_TXDMAURGENTTHRESH_VALUE 0x04
  590. /* TxDMABurstThresh specifies the minimum amount of
  591. * free space in the transmit FIFO before asserting an
  592. * transmit DMA request.
  593. *
  594. * Value Min TxFIFO free space before TX request
  595. * ----------------------------------------------------
  596. * 0x00-0x08 256 bytes
  597. * 0x30 1536 bytes
  598. * 0xFF 8192 bytes
  599. */
  600. #define IPG_TXDMABURSTTHRESH_VALUE 0x30
  601. /* RXDMAPollPeriod is specified in 320ns increments.
  602. *
  603. * Value Time
  604. * ---------------------
  605. * 0x00-0x01 320ns
  606. * 0x03 ~1us
  607. * 0x1F ~10us
  608. * 0xFF ~82us
  609. */
  610. #define IPG_RXDMAPOLLPERIOD_VALUE 0x01
  611. /* RxDMAUrgentThresh specifies the minimum amount of
  612. * free space within the receive FIFO before asserting
  613. * a urgent receive DMA request.
  614. *
  615. * Value Min RxFIFO free space before urgent RX request
  616. * ---------------------------------------------------------------
  617. * 0x00-0x04 128 bytes (1024 bits)
  618. * 0x27 1248 bytes (~10000 bits)
  619. * 0x30 1536 bytes (12288 bits)
  620. * 0xFF 8192 bytes (65535 bits)
  621. */
  622. #define IPG_RXDMAURGENTTHRESH_VALUE 0x30
  623. /* RxDMABurstThresh specifies the minimum amount of
  624. * occupied space within the receive FIFO before asserting
  625. * a receive DMA request.
  626. *
  627. * Value Min TxFIFO free space before TX request
  628. * ----------------------------------------------------
  629. * 0x00-0x08 256 bytes
  630. * 0x30 1536 bytes
  631. * 0xFF 8192 bytes
  632. */
  633. #define IPG_RXDMABURSTTHRESH_VALUE 0x30
  634. /* FlowOnThresh specifies the maximum amount of occupied
  635. * space in the receive FIFO before a PAUSE frame with
  636. * maximum pause time transmitted.
  637. *
  638. * Value Max RxFIFO occupied space before PAUSE
  639. * ---------------------------------------------------
  640. * 0x0000 0 bytes
  641. * 0x0740 29,696 bytes
  642. * 0x07FF 32,752 bytes
  643. */
  644. #define IPG_FLOWONTHRESH_VALUE 0x0740
  645. /* FlowOffThresh specifies the minimum amount of occupied
  646. * space in the receive FIFO before a PAUSE frame with
  647. * zero pause time is transmitted.
  648. *
  649. * Value Max RxFIFO occupied space before PAUSE
  650. * ---------------------------------------------------
  651. * 0x0000 0 bytes
  652. * 0x00BF 3056 bytes
  653. * 0x07FF 32,752 bytes
  654. */
  655. #define IPG_FLOWOFFTHRESH_VALUE 0x00BF
  656. /*
  657. * Miscellaneous macros.
  658. */
  659. /* Marco for printing debug statements.
  660. # define IPG_DDEBUG_MSG(args...) printk(KERN_DEBUG "IPG: " ## args) */
  661. #ifdef IPG_DEBUG
  662. # define IPG_DEBUG_MSG(args...)
  663. # define IPG_DDEBUG_MSG(args...) printk(KERN_DEBUG "IPG: " args)
  664. # define IPG_DUMPRFDLIST(args) ipg_dump_rfdlist(args)
  665. # define IPG_DUMPTFDLIST(args) ipg_dump_tfdlist(args)
  666. #else
  667. # define IPG_DEBUG_MSG(args...)
  668. # define IPG_DDEBUG_MSG(args...)
  669. # define IPG_DUMPRFDLIST(args)
  670. # define IPG_DUMPTFDLIST(args)
  671. #endif
  672. /*
  673. * End miscellaneous macros.
  674. */
  675. /* Transmit Frame Descriptor. The IPG supports 15 fragments,
  676. * however Linux requires only a single fragment. Note, each
  677. * TFD field is 64 bits wide.
  678. */
  679. struct ipg_tx {
  680. __le64 next_desc;
  681. __le64 tfc;
  682. __le64 frag_info;
  683. };
  684. /* Receive Frame Descriptor. Note, each RFD field is 64 bits wide.
  685. */
  686. struct ipg_rx {
  687. __le64 next_desc;
  688. __le64 rfs;
  689. __le64 frag_info;
  690. };
  691. struct SJumbo {
  692. int FoundStart;
  693. int CurrentSize;
  694. struct sk_buff *skb;
  695. };
  696. /* Structure of IPG NIC specific data. */
  697. struct ipg_nic_private {
  698. void __iomem *ioaddr;
  699. struct ipg_tx *txd;
  700. struct ipg_rx *rxd;
  701. dma_addr_t txd_map;
  702. dma_addr_t rxd_map;
  703. struct sk_buff *TxBuff[IPG_TFDLIST_LENGTH];
  704. struct sk_buff *RxBuff[IPG_RFDLIST_LENGTH];
  705. unsigned int tx_current;
  706. unsigned int tx_dirty;
  707. unsigned int rx_current;
  708. unsigned int rx_dirty;
  709. // Add by Grace 2005/05/19
  710. #ifdef JUMBO_FRAME
  711. struct SJumbo Jumbo;
  712. #endif
  713. unsigned int rx_buf_sz;
  714. struct pci_dev *pdev;
  715. struct net_device *dev;
  716. struct net_device_stats stats;
  717. spinlock_t lock;
  718. int tenmbpsmode;
  719. /*Jesse20040128EEPROM_VALUE */
  720. u16 LED_Mode;
  721. u16 station_addr[3]; /* Station Address in EEPROM Reg 0x10..0x12 */
  722. struct mutex mii_mutex;
  723. struct mii_if_info mii_if;
  724. int ResetCurrentTFD;
  725. #ifdef IPG_DEBUG
  726. int RFDlistendCount;
  727. int RFDListCheckedCount;
  728. int EmptyRFDListCount;
  729. #endif
  730. struct delayed_work task;
  731. };
  732. #endif /* __LINUX_IPG_H */