radeon.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. extern int radeon_disp_priority;
  89. extern int radeon_hw_i2c;
  90. /*
  91. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  92. * symbol;
  93. */
  94. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  95. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  96. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  97. #define RADEON_IB_POOL_SIZE 16
  98. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  99. #define RADEONFB_CONN_LIMIT 4
  100. #define RADEON_BIOS_NUM_SCRATCH 8
  101. /*
  102. * Errata workarounds.
  103. */
  104. enum radeon_pll_errata {
  105. CHIP_ERRATA_R300_CG = 0x00000001,
  106. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  107. CHIP_ERRATA_PLL_DELAY = 0x00000004
  108. };
  109. struct radeon_device;
  110. /*
  111. * BIOS.
  112. */
  113. #define ATRM_BIOS_PAGE 4096
  114. #if defined(CONFIG_VGA_SWITCHEROO)
  115. bool radeon_atrm_supported(struct pci_dev *pdev);
  116. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  117. #else
  118. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  119. {
  120. return false;
  121. }
  122. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  123. return -EINVAL;
  124. }
  125. #endif
  126. bool radeon_get_bios(struct radeon_device *rdev);
  127. /*
  128. * Dummy page
  129. */
  130. struct radeon_dummy_page {
  131. struct page *page;
  132. dma_addr_t addr;
  133. };
  134. int radeon_dummy_page_init(struct radeon_device *rdev);
  135. void radeon_dummy_page_fini(struct radeon_device *rdev);
  136. /*
  137. * Clocks
  138. */
  139. struct radeon_clock {
  140. struct radeon_pll p1pll;
  141. struct radeon_pll p2pll;
  142. struct radeon_pll dcpll;
  143. struct radeon_pll spll;
  144. struct radeon_pll mpll;
  145. /* 10 Khz units */
  146. uint32_t default_mclk;
  147. uint32_t default_sclk;
  148. uint32_t default_dispclk;
  149. uint32_t dp_extclk;
  150. };
  151. /*
  152. * Power management
  153. */
  154. int radeon_pm_init(struct radeon_device *rdev);
  155. void radeon_pm_fini(struct radeon_device *rdev);
  156. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  157. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  158. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  159. /*
  160. * Fences.
  161. */
  162. struct radeon_fence_driver {
  163. uint32_t scratch_reg;
  164. atomic_t seq;
  165. uint32_t last_seq;
  166. unsigned long last_jiffies;
  167. unsigned long last_timeout;
  168. wait_queue_head_t queue;
  169. rwlock_t lock;
  170. struct list_head created;
  171. struct list_head emited;
  172. struct list_head signaled;
  173. bool initialized;
  174. };
  175. struct radeon_fence {
  176. struct radeon_device *rdev;
  177. struct kref kref;
  178. struct list_head list;
  179. /* protected by radeon_fence.lock */
  180. uint32_t seq;
  181. bool emited;
  182. bool signaled;
  183. };
  184. int radeon_fence_driver_init(struct radeon_device *rdev);
  185. void radeon_fence_driver_fini(struct radeon_device *rdev);
  186. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  187. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  188. void radeon_fence_process(struct radeon_device *rdev);
  189. bool radeon_fence_signaled(struct radeon_fence *fence);
  190. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  191. int radeon_fence_wait_next(struct radeon_device *rdev);
  192. int radeon_fence_wait_last(struct radeon_device *rdev);
  193. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  194. void radeon_fence_unref(struct radeon_fence **fence);
  195. /*
  196. * Tiling registers
  197. */
  198. struct radeon_surface_reg {
  199. struct radeon_bo *bo;
  200. };
  201. #define RADEON_GEM_MAX_SURFACES 8
  202. /*
  203. * TTM.
  204. */
  205. struct radeon_mman {
  206. struct ttm_bo_global_ref bo_global_ref;
  207. struct ttm_global_reference mem_global_ref;
  208. struct ttm_bo_device bdev;
  209. bool mem_global_referenced;
  210. bool initialized;
  211. };
  212. struct radeon_bo {
  213. /* Protected by gem.mutex */
  214. struct list_head list;
  215. /* Protected by tbo.reserved */
  216. u32 placements[3];
  217. struct ttm_placement placement;
  218. struct ttm_buffer_object tbo;
  219. struct ttm_bo_kmap_obj kmap;
  220. unsigned pin_count;
  221. void *kptr;
  222. u32 tiling_flags;
  223. u32 pitch;
  224. int surface_reg;
  225. /* Constant after initialization */
  226. struct radeon_device *rdev;
  227. struct drm_gem_object *gobj;
  228. };
  229. struct radeon_bo_list {
  230. struct list_head list;
  231. struct radeon_bo *bo;
  232. uint64_t gpu_offset;
  233. unsigned rdomain;
  234. unsigned wdomain;
  235. u32 tiling_flags;
  236. };
  237. /*
  238. * GEM objects.
  239. */
  240. struct radeon_gem {
  241. struct mutex mutex;
  242. struct list_head objects;
  243. };
  244. int radeon_gem_init(struct radeon_device *rdev);
  245. void radeon_gem_fini(struct radeon_device *rdev);
  246. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  247. int alignment, int initial_domain,
  248. bool discardable, bool kernel,
  249. struct drm_gem_object **obj);
  250. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  251. uint64_t *gpu_addr);
  252. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  253. /*
  254. * GART structures, functions & helpers
  255. */
  256. struct radeon_mc;
  257. struct radeon_gart_table_ram {
  258. volatile uint32_t *ptr;
  259. };
  260. struct radeon_gart_table_vram {
  261. struct radeon_bo *robj;
  262. volatile uint32_t *ptr;
  263. };
  264. union radeon_gart_table {
  265. struct radeon_gart_table_ram ram;
  266. struct radeon_gart_table_vram vram;
  267. };
  268. #define RADEON_GPU_PAGE_SIZE 4096
  269. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  270. struct radeon_gart {
  271. dma_addr_t table_addr;
  272. unsigned num_gpu_pages;
  273. unsigned num_cpu_pages;
  274. unsigned table_size;
  275. union radeon_gart_table table;
  276. struct page **pages;
  277. dma_addr_t *pages_addr;
  278. bool ready;
  279. };
  280. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  281. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  282. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  283. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  284. int radeon_gart_init(struct radeon_device *rdev);
  285. void radeon_gart_fini(struct radeon_device *rdev);
  286. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  287. int pages);
  288. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  289. int pages, struct page **pagelist);
  290. /*
  291. * GPU MC structures, functions & helpers
  292. */
  293. struct radeon_mc {
  294. resource_size_t aper_size;
  295. resource_size_t aper_base;
  296. resource_size_t agp_base;
  297. /* for some chips with <= 32MB we need to lie
  298. * about vram size near mc fb location */
  299. u64 mc_vram_size;
  300. u64 visible_vram_size;
  301. u64 gtt_size;
  302. u64 gtt_start;
  303. u64 gtt_end;
  304. u64 vram_start;
  305. u64 vram_end;
  306. unsigned vram_width;
  307. u64 real_vram_size;
  308. int vram_mtrr;
  309. bool vram_is_ddr;
  310. bool igp_sideport_enabled;
  311. };
  312. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  313. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  314. /*
  315. * GPU scratch registers structures, functions & helpers
  316. */
  317. struct radeon_scratch {
  318. unsigned num_reg;
  319. bool free[32];
  320. uint32_t reg[32];
  321. };
  322. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  323. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  324. /*
  325. * IRQS.
  326. */
  327. struct radeon_irq {
  328. bool installed;
  329. bool sw_int;
  330. /* FIXME: use a define max crtc rather than hardcode it */
  331. bool crtc_vblank_int[6];
  332. wait_queue_head_t vblank_queue;
  333. /* FIXME: use defines for max hpd/dacs */
  334. bool hpd[6];
  335. spinlock_t sw_lock;
  336. int sw_refcount;
  337. };
  338. int radeon_irq_kms_init(struct radeon_device *rdev);
  339. void radeon_irq_kms_fini(struct radeon_device *rdev);
  340. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  341. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  342. /*
  343. * CP & ring.
  344. */
  345. struct radeon_ib {
  346. struct list_head list;
  347. unsigned idx;
  348. uint64_t gpu_addr;
  349. struct radeon_fence *fence;
  350. uint32_t *ptr;
  351. uint32_t length_dw;
  352. bool free;
  353. };
  354. /*
  355. * locking -
  356. * mutex protects scheduled_ibs, ready, alloc_bm
  357. */
  358. struct radeon_ib_pool {
  359. struct mutex mutex;
  360. struct radeon_bo *robj;
  361. struct list_head bogus_ib;
  362. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  363. bool ready;
  364. unsigned head_id;
  365. };
  366. struct radeon_cp {
  367. struct radeon_bo *ring_obj;
  368. volatile uint32_t *ring;
  369. unsigned rptr;
  370. unsigned wptr;
  371. unsigned wptr_old;
  372. unsigned ring_size;
  373. unsigned ring_free_dw;
  374. int count_dw;
  375. uint64_t gpu_addr;
  376. uint32_t align_mask;
  377. uint32_t ptr_mask;
  378. struct mutex mutex;
  379. bool ready;
  380. };
  381. /*
  382. * R6xx+ IH ring
  383. */
  384. struct r600_ih {
  385. struct radeon_bo *ring_obj;
  386. volatile uint32_t *ring;
  387. unsigned rptr;
  388. unsigned wptr;
  389. unsigned wptr_old;
  390. unsigned ring_size;
  391. uint64_t gpu_addr;
  392. uint32_t ptr_mask;
  393. spinlock_t lock;
  394. bool enabled;
  395. };
  396. struct r600_blit {
  397. struct mutex mutex;
  398. struct radeon_bo *shader_obj;
  399. u64 shader_gpu_addr;
  400. u32 vs_offset, ps_offset;
  401. u32 state_offset;
  402. u32 state_len;
  403. u32 vb_used, vb_total;
  404. struct radeon_ib *vb_ib;
  405. };
  406. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  407. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  408. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  409. int radeon_ib_pool_init(struct radeon_device *rdev);
  410. void radeon_ib_pool_fini(struct radeon_device *rdev);
  411. int radeon_ib_test(struct radeon_device *rdev);
  412. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  413. /* Ring access between begin & end cannot sleep */
  414. void radeon_ring_free_size(struct radeon_device *rdev);
  415. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  416. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  417. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  418. int radeon_ring_test(struct radeon_device *rdev);
  419. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  420. void radeon_ring_fini(struct radeon_device *rdev);
  421. /*
  422. * CS.
  423. */
  424. struct radeon_cs_reloc {
  425. struct drm_gem_object *gobj;
  426. struct radeon_bo *robj;
  427. struct radeon_bo_list lobj;
  428. uint32_t handle;
  429. uint32_t flags;
  430. };
  431. struct radeon_cs_chunk {
  432. uint32_t chunk_id;
  433. uint32_t length_dw;
  434. int kpage_idx[2];
  435. uint32_t *kpage[2];
  436. uint32_t *kdata;
  437. void __user *user_ptr;
  438. int last_copied_page;
  439. int last_page_index;
  440. };
  441. struct radeon_cs_parser {
  442. struct device *dev;
  443. struct radeon_device *rdev;
  444. struct drm_file *filp;
  445. /* chunks */
  446. unsigned nchunks;
  447. struct radeon_cs_chunk *chunks;
  448. uint64_t *chunks_array;
  449. /* IB */
  450. unsigned idx;
  451. /* relocations */
  452. unsigned nrelocs;
  453. struct radeon_cs_reloc *relocs;
  454. struct radeon_cs_reloc **relocs_ptr;
  455. struct list_head validated;
  456. /* indices of various chunks */
  457. int chunk_ib_idx;
  458. int chunk_relocs_idx;
  459. struct radeon_ib *ib;
  460. void *track;
  461. unsigned family;
  462. int parser_error;
  463. };
  464. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  465. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  466. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  467. {
  468. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  469. u32 pg_idx, pg_offset;
  470. u32 idx_value = 0;
  471. int new_page;
  472. pg_idx = (idx * 4) / PAGE_SIZE;
  473. pg_offset = (idx * 4) % PAGE_SIZE;
  474. if (ibc->kpage_idx[0] == pg_idx)
  475. return ibc->kpage[0][pg_offset/4];
  476. if (ibc->kpage_idx[1] == pg_idx)
  477. return ibc->kpage[1][pg_offset/4];
  478. new_page = radeon_cs_update_pages(p, pg_idx);
  479. if (new_page < 0) {
  480. p->parser_error = new_page;
  481. return 0;
  482. }
  483. idx_value = ibc->kpage[new_page][pg_offset/4];
  484. return idx_value;
  485. }
  486. struct radeon_cs_packet {
  487. unsigned idx;
  488. unsigned type;
  489. unsigned reg;
  490. unsigned opcode;
  491. int count;
  492. unsigned one_reg_wr;
  493. };
  494. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  495. struct radeon_cs_packet *pkt,
  496. unsigned idx, unsigned reg);
  497. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  498. struct radeon_cs_packet *pkt);
  499. /*
  500. * AGP
  501. */
  502. int radeon_agp_init(struct radeon_device *rdev);
  503. void radeon_agp_resume(struct radeon_device *rdev);
  504. void radeon_agp_fini(struct radeon_device *rdev);
  505. /*
  506. * Writeback
  507. */
  508. struct radeon_wb {
  509. struct radeon_bo *wb_obj;
  510. volatile uint32_t *wb;
  511. uint64_t gpu_addr;
  512. };
  513. /**
  514. * struct radeon_pm - power management datas
  515. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  516. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  517. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  518. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  519. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  520. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  521. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  522. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  523. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  524. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  525. * @needed_bandwidth: current bandwidth needs
  526. *
  527. * It keeps track of various data needed to take powermanagement decision.
  528. * Bandwith need is used to determine minimun clock of the GPU and memory.
  529. * Equation between gpu/memory clock and available bandwidth is hw dependent
  530. * (type of memory, bus size, efficiency, ...)
  531. */
  532. enum radeon_pm_state {
  533. PM_STATE_DISABLED,
  534. PM_STATE_MINIMUM,
  535. PM_STATE_PAUSED,
  536. PM_STATE_ACTIVE
  537. };
  538. enum radeon_pm_action {
  539. PM_ACTION_NONE,
  540. PM_ACTION_MINIMUM,
  541. PM_ACTION_DOWNCLOCK,
  542. PM_ACTION_UPCLOCK
  543. };
  544. enum radeon_voltage_type {
  545. VOLTAGE_NONE = 0,
  546. VOLTAGE_GPIO,
  547. VOLTAGE_VDDC,
  548. VOLTAGE_SW
  549. };
  550. enum radeon_pm_state_type {
  551. POWER_STATE_TYPE_DEFAULT,
  552. POWER_STATE_TYPE_POWERSAVE,
  553. POWER_STATE_TYPE_BATTERY,
  554. POWER_STATE_TYPE_BALANCED,
  555. POWER_STATE_TYPE_PERFORMANCE,
  556. };
  557. enum radeon_pm_clock_mode_type {
  558. POWER_MODE_TYPE_DEFAULT,
  559. POWER_MODE_TYPE_LOW,
  560. POWER_MODE_TYPE_MID,
  561. POWER_MODE_TYPE_HIGH,
  562. };
  563. struct radeon_voltage {
  564. enum radeon_voltage_type type;
  565. /* gpio voltage */
  566. struct radeon_gpio_rec gpio;
  567. u32 delay; /* delay in usec from voltage drop to sclk change */
  568. bool active_high; /* voltage drop is active when bit is high */
  569. /* VDDC voltage */
  570. u8 vddc_id; /* index into vddc voltage table */
  571. u8 vddci_id; /* index into vddci voltage table */
  572. bool vddci_enabled;
  573. /* r6xx+ sw */
  574. u32 voltage;
  575. };
  576. struct radeon_pm_non_clock_info {
  577. /* pcie lanes */
  578. int pcie_lanes;
  579. /* standardized non-clock flags */
  580. u32 flags;
  581. };
  582. struct radeon_pm_clock_info {
  583. /* memory clock */
  584. u32 mclk;
  585. /* engine clock */
  586. u32 sclk;
  587. /* voltage info */
  588. struct radeon_voltage voltage;
  589. /* standardized clock flags - not sure we'll need these */
  590. u32 flags;
  591. };
  592. struct radeon_power_state {
  593. enum radeon_pm_state_type type;
  594. /* XXX: use a define for num clock modes */
  595. struct radeon_pm_clock_info clock_info[8];
  596. /* number of valid clock modes in this power state */
  597. int num_clock_modes;
  598. struct radeon_pm_clock_info *default_clock_mode;
  599. /* non clock info about this state */
  600. struct radeon_pm_non_clock_info non_clock_info;
  601. bool voltage_drop_active;
  602. };
  603. /*
  604. * Some modes are overclocked by very low value, accept them
  605. */
  606. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  607. struct radeon_pm {
  608. struct mutex mutex;
  609. struct delayed_work idle_work;
  610. enum radeon_pm_state state;
  611. enum radeon_pm_action planned_action;
  612. unsigned long action_timeout;
  613. bool downclocked;
  614. int active_crtcs;
  615. int req_vblank;
  616. bool vblank_sync;
  617. fixed20_12 max_bandwidth;
  618. fixed20_12 igp_sideport_mclk;
  619. fixed20_12 igp_system_mclk;
  620. fixed20_12 igp_ht_link_clk;
  621. fixed20_12 igp_ht_link_width;
  622. fixed20_12 k8_bandwidth;
  623. fixed20_12 sideport_bandwidth;
  624. fixed20_12 ht_bandwidth;
  625. fixed20_12 core_bandwidth;
  626. fixed20_12 sclk;
  627. fixed20_12 mclk;
  628. fixed20_12 needed_bandwidth;
  629. /* XXX: use a define for num power modes */
  630. struct radeon_power_state power_state[8];
  631. /* number of valid power states */
  632. int num_power_states;
  633. struct radeon_power_state *current_power_state;
  634. struct radeon_pm_clock_info *current_clock_mode;
  635. struct radeon_power_state *requested_power_state;
  636. struct radeon_pm_clock_info *requested_clock_mode;
  637. struct radeon_power_state *default_power_state;
  638. struct radeon_i2c_chan *i2c_bus;
  639. };
  640. /*
  641. * Benchmarking
  642. */
  643. void radeon_benchmark(struct radeon_device *rdev);
  644. /*
  645. * Testing
  646. */
  647. void radeon_test_moves(struct radeon_device *rdev);
  648. /*
  649. * Debugfs
  650. */
  651. int radeon_debugfs_add_files(struct radeon_device *rdev,
  652. struct drm_info_list *files,
  653. unsigned nfiles);
  654. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  655. /*
  656. * ASIC specific functions.
  657. */
  658. struct radeon_asic {
  659. int (*init)(struct radeon_device *rdev);
  660. void (*fini)(struct radeon_device *rdev);
  661. int (*resume)(struct radeon_device *rdev);
  662. int (*suspend)(struct radeon_device *rdev);
  663. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  664. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  665. int (*asic_reset)(struct radeon_device *rdev);
  666. void (*gart_tlb_flush)(struct radeon_device *rdev);
  667. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  668. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  669. void (*cp_fini)(struct radeon_device *rdev);
  670. void (*cp_disable)(struct radeon_device *rdev);
  671. void (*cp_commit)(struct radeon_device *rdev);
  672. void (*ring_start)(struct radeon_device *rdev);
  673. int (*ring_test)(struct radeon_device *rdev);
  674. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  675. int (*irq_set)(struct radeon_device *rdev);
  676. int (*irq_process)(struct radeon_device *rdev);
  677. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  678. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  679. int (*cs_parse)(struct radeon_cs_parser *p);
  680. int (*copy_blit)(struct radeon_device *rdev,
  681. uint64_t src_offset,
  682. uint64_t dst_offset,
  683. unsigned num_pages,
  684. struct radeon_fence *fence);
  685. int (*copy_dma)(struct radeon_device *rdev,
  686. uint64_t src_offset,
  687. uint64_t dst_offset,
  688. unsigned num_pages,
  689. struct radeon_fence *fence);
  690. int (*copy)(struct radeon_device *rdev,
  691. uint64_t src_offset,
  692. uint64_t dst_offset,
  693. unsigned num_pages,
  694. struct radeon_fence *fence);
  695. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  696. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  697. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  698. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  699. int (*get_pcie_lanes)(struct radeon_device *rdev);
  700. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  701. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  702. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  703. uint32_t tiling_flags, uint32_t pitch,
  704. uint32_t offset, uint32_t obj_size);
  705. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  706. void (*bandwidth_update)(struct radeon_device *rdev);
  707. void (*hpd_init)(struct radeon_device *rdev);
  708. void (*hpd_fini)(struct radeon_device *rdev);
  709. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  710. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  711. /* ioctl hw specific callback. Some hw might want to perform special
  712. * operation on specific ioctl. For instance on wait idle some hw
  713. * might want to perform and HDP flush through MMIO as it seems that
  714. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  715. * through ring.
  716. */
  717. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  718. };
  719. /*
  720. * Asic structures
  721. */
  722. struct r100_gpu_lockup {
  723. unsigned long last_jiffies;
  724. u32 last_cp_rptr;
  725. };
  726. struct r100_asic {
  727. const unsigned *reg_safe_bm;
  728. unsigned reg_safe_bm_size;
  729. u32 hdp_cntl;
  730. struct r100_gpu_lockup lockup;
  731. };
  732. struct r300_asic {
  733. const unsigned *reg_safe_bm;
  734. unsigned reg_safe_bm_size;
  735. u32 resync_scratch;
  736. u32 hdp_cntl;
  737. struct r100_gpu_lockup lockup;
  738. };
  739. struct r600_asic {
  740. unsigned max_pipes;
  741. unsigned max_tile_pipes;
  742. unsigned max_simds;
  743. unsigned max_backends;
  744. unsigned max_gprs;
  745. unsigned max_threads;
  746. unsigned max_stack_entries;
  747. unsigned max_hw_contexts;
  748. unsigned max_gs_threads;
  749. unsigned sx_max_export_size;
  750. unsigned sx_max_export_pos_size;
  751. unsigned sx_max_export_smx_size;
  752. unsigned sq_num_cf_insts;
  753. unsigned tiling_nbanks;
  754. unsigned tiling_npipes;
  755. unsigned tiling_group_size;
  756. struct r100_gpu_lockup lockup;
  757. };
  758. struct rv770_asic {
  759. unsigned max_pipes;
  760. unsigned max_tile_pipes;
  761. unsigned max_simds;
  762. unsigned max_backends;
  763. unsigned max_gprs;
  764. unsigned max_threads;
  765. unsigned max_stack_entries;
  766. unsigned max_hw_contexts;
  767. unsigned max_gs_threads;
  768. unsigned sx_max_export_size;
  769. unsigned sx_max_export_pos_size;
  770. unsigned sx_max_export_smx_size;
  771. unsigned sq_num_cf_insts;
  772. unsigned sx_num_of_sets;
  773. unsigned sc_prim_fifo_size;
  774. unsigned sc_hiz_tile_fifo_size;
  775. unsigned sc_earlyz_tile_fifo_fize;
  776. unsigned tiling_nbanks;
  777. unsigned tiling_npipes;
  778. unsigned tiling_group_size;
  779. struct r100_gpu_lockup lockup;
  780. };
  781. struct evergreen_asic {
  782. unsigned num_ses;
  783. unsigned max_pipes;
  784. unsigned max_tile_pipes;
  785. unsigned max_simds;
  786. unsigned max_backends;
  787. unsigned max_gprs;
  788. unsigned max_threads;
  789. unsigned max_stack_entries;
  790. unsigned max_hw_contexts;
  791. unsigned max_gs_threads;
  792. unsigned sx_max_export_size;
  793. unsigned sx_max_export_pos_size;
  794. unsigned sx_max_export_smx_size;
  795. unsigned sq_num_cf_insts;
  796. unsigned sx_num_of_sets;
  797. unsigned sc_prim_fifo_size;
  798. unsigned sc_hiz_tile_fifo_size;
  799. unsigned sc_earlyz_tile_fifo_size;
  800. unsigned tiling_nbanks;
  801. unsigned tiling_npipes;
  802. unsigned tiling_group_size;
  803. };
  804. union radeon_asic_config {
  805. struct r300_asic r300;
  806. struct r100_asic r100;
  807. struct r600_asic r600;
  808. struct rv770_asic rv770;
  809. struct evergreen_asic evergreen;
  810. };
  811. /*
  812. * asic initizalization from radeon_asic.c
  813. */
  814. void radeon_agp_disable(struct radeon_device *rdev);
  815. int radeon_asic_init(struct radeon_device *rdev);
  816. /*
  817. * IOCTL.
  818. */
  819. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  820. struct drm_file *filp);
  821. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  822. struct drm_file *filp);
  823. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  824. struct drm_file *file_priv);
  825. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  826. struct drm_file *file_priv);
  827. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  828. struct drm_file *file_priv);
  829. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  830. struct drm_file *file_priv);
  831. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  832. struct drm_file *filp);
  833. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  834. struct drm_file *filp);
  835. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  836. struct drm_file *filp);
  837. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  838. struct drm_file *filp);
  839. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  840. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  841. struct drm_file *filp);
  842. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *filp);
  844. /*
  845. * Core structure, functions and helpers.
  846. */
  847. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  848. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  849. struct radeon_device {
  850. struct device *dev;
  851. struct drm_device *ddev;
  852. struct pci_dev *pdev;
  853. /* ASIC */
  854. union radeon_asic_config config;
  855. enum radeon_family family;
  856. unsigned long flags;
  857. int usec_timeout;
  858. enum radeon_pll_errata pll_errata;
  859. int num_gb_pipes;
  860. int num_z_pipes;
  861. int disp_priority;
  862. /* BIOS */
  863. uint8_t *bios;
  864. bool is_atom_bios;
  865. uint16_t bios_header_start;
  866. struct radeon_bo *stollen_vga_memory;
  867. struct fb_info *fbdev_info;
  868. struct radeon_bo *fbdev_rbo;
  869. struct radeon_framebuffer *fbdev_rfb;
  870. /* Register mmio */
  871. resource_size_t rmmio_base;
  872. resource_size_t rmmio_size;
  873. void *rmmio;
  874. radeon_rreg_t mc_rreg;
  875. radeon_wreg_t mc_wreg;
  876. radeon_rreg_t pll_rreg;
  877. radeon_wreg_t pll_wreg;
  878. uint32_t pcie_reg_mask;
  879. radeon_rreg_t pciep_rreg;
  880. radeon_wreg_t pciep_wreg;
  881. struct radeon_clock clock;
  882. struct radeon_mc mc;
  883. struct radeon_gart gart;
  884. struct radeon_mode_info mode_info;
  885. struct radeon_scratch scratch;
  886. struct radeon_mman mman;
  887. struct radeon_fence_driver fence_drv;
  888. struct radeon_cp cp;
  889. struct radeon_ib_pool ib_pool;
  890. struct radeon_irq irq;
  891. struct radeon_asic *asic;
  892. struct radeon_gem gem;
  893. struct radeon_pm pm;
  894. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  895. struct mutex cs_mutex;
  896. struct radeon_wb wb;
  897. struct radeon_dummy_page dummy_page;
  898. bool gpu_lockup;
  899. bool shutdown;
  900. bool suspend;
  901. bool need_dma32;
  902. bool accel_working;
  903. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  904. const struct firmware *me_fw; /* all family ME firmware */
  905. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  906. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  907. struct r600_blit r600_blit;
  908. int msi_enabled; /* msi enabled */
  909. struct r600_ih ih; /* r6/700 interrupt ring */
  910. struct workqueue_struct *wq;
  911. struct work_struct hotplug_work;
  912. int num_crtc; /* number of crtcs */
  913. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  914. /* audio stuff */
  915. struct timer_list audio_timer;
  916. int audio_channels;
  917. int audio_rate;
  918. int audio_bits_per_sample;
  919. uint8_t audio_status_bits;
  920. uint8_t audio_category_code;
  921. bool powered_down;
  922. };
  923. int radeon_device_init(struct radeon_device *rdev,
  924. struct drm_device *ddev,
  925. struct pci_dev *pdev,
  926. uint32_t flags);
  927. void radeon_device_fini(struct radeon_device *rdev);
  928. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  929. /* r600 blit */
  930. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  931. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  932. void r600_kms_blit_copy(struct radeon_device *rdev,
  933. u64 src_gpu_addr, u64 dst_gpu_addr,
  934. int size_bytes);
  935. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  936. {
  937. if (reg < rdev->rmmio_size)
  938. return readl(((void __iomem *)rdev->rmmio) + reg);
  939. else {
  940. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  941. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  942. }
  943. }
  944. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  945. {
  946. if (reg < rdev->rmmio_size)
  947. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  948. else {
  949. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  950. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  951. }
  952. }
  953. /*
  954. * Cast helper
  955. */
  956. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  957. /*
  958. * Registers read & write functions.
  959. */
  960. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  961. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  962. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  963. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  964. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  965. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  966. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  967. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  968. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  969. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  970. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  971. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  972. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  973. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  974. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  975. #define WREG32_P(reg, val, mask) \
  976. do { \
  977. uint32_t tmp_ = RREG32(reg); \
  978. tmp_ &= (mask); \
  979. tmp_ |= ((val) & ~(mask)); \
  980. WREG32(reg, tmp_); \
  981. } while (0)
  982. #define WREG32_PLL_P(reg, val, mask) \
  983. do { \
  984. uint32_t tmp_ = RREG32_PLL(reg); \
  985. tmp_ &= (mask); \
  986. tmp_ |= ((val) & ~(mask)); \
  987. WREG32_PLL(reg, tmp_); \
  988. } while (0)
  989. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  990. /*
  991. * Indirect registers accessor
  992. */
  993. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  994. {
  995. uint32_t r;
  996. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  997. r = RREG32(RADEON_PCIE_DATA);
  998. return r;
  999. }
  1000. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1001. {
  1002. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1003. WREG32(RADEON_PCIE_DATA, (v));
  1004. }
  1005. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1006. /*
  1007. * ASICs helpers.
  1008. */
  1009. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1010. (rdev->pdev->device == 0x5969))
  1011. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1012. (rdev->family == CHIP_RV200) || \
  1013. (rdev->family == CHIP_RS100) || \
  1014. (rdev->family == CHIP_RS200) || \
  1015. (rdev->family == CHIP_RV250) || \
  1016. (rdev->family == CHIP_RV280) || \
  1017. (rdev->family == CHIP_RS300))
  1018. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1019. (rdev->family == CHIP_RV350) || \
  1020. (rdev->family == CHIP_R350) || \
  1021. (rdev->family == CHIP_RV380) || \
  1022. (rdev->family == CHIP_R420) || \
  1023. (rdev->family == CHIP_R423) || \
  1024. (rdev->family == CHIP_RV410) || \
  1025. (rdev->family == CHIP_RS400) || \
  1026. (rdev->family == CHIP_RS480))
  1027. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1028. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1029. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1030. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1031. /*
  1032. * BIOS helpers.
  1033. */
  1034. #define RBIOS8(i) (rdev->bios[i])
  1035. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1036. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1037. int radeon_combios_init(struct radeon_device *rdev);
  1038. void radeon_combios_fini(struct radeon_device *rdev);
  1039. int radeon_atombios_init(struct radeon_device *rdev);
  1040. void radeon_atombios_fini(struct radeon_device *rdev);
  1041. /*
  1042. * RING helpers.
  1043. */
  1044. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1045. {
  1046. #if DRM_DEBUG_CODE
  1047. if (rdev->cp.count_dw <= 0) {
  1048. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1049. }
  1050. #endif
  1051. rdev->cp.ring[rdev->cp.wptr++] = v;
  1052. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1053. rdev->cp.count_dw--;
  1054. rdev->cp.ring_free_dw--;
  1055. }
  1056. /*
  1057. * ASICs macro.
  1058. */
  1059. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1060. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1061. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1062. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1063. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1064. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1065. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1066. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1067. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1068. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1069. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1070. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1071. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1072. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1073. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1074. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1075. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1076. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1077. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1078. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1079. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1080. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1081. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1082. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1083. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1084. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1085. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1086. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1087. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1088. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1089. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1090. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1091. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1092. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1093. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1094. /* Common functions */
  1095. /* AGP */
  1096. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1097. extern void radeon_agp_disable(struct radeon_device *rdev);
  1098. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1099. extern void radeon_gart_restore(struct radeon_device *rdev);
  1100. extern int radeon_modeset_init(struct radeon_device *rdev);
  1101. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1102. extern bool radeon_card_posted(struct radeon_device *rdev);
  1103. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1104. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1105. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1106. extern int radeon_clocks_init(struct radeon_device *rdev);
  1107. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1108. extern void radeon_scratch_init(struct radeon_device *rdev);
  1109. extern void radeon_surface_init(struct radeon_device *rdev);
  1110. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1111. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1112. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1113. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1114. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1115. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1116. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1117. extern int radeon_resume_kms(struct drm_device *dev);
  1118. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1119. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1120. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1121. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1122. /* rv200,rv250,rv280 */
  1123. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1124. /* r300,r350,rv350,rv370,rv380 */
  1125. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1126. extern void r300_mc_program(struct radeon_device *rdev);
  1127. extern void r300_mc_init(struct radeon_device *rdev);
  1128. extern void r300_clock_startup(struct radeon_device *rdev);
  1129. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1130. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1131. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1132. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1133. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1134. /* r420,r423,rv410 */
  1135. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1136. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1137. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1138. extern void r420_pipes_init(struct radeon_device *rdev);
  1139. /* rv515 */
  1140. struct rv515_mc_save {
  1141. u32 d1vga_control;
  1142. u32 d2vga_control;
  1143. u32 vga_render_control;
  1144. u32 vga_hdp_control;
  1145. u32 d1crtc_control;
  1146. u32 d2crtc_control;
  1147. };
  1148. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1149. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1150. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1151. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1152. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1153. extern void rv515_clock_startup(struct radeon_device *rdev);
  1154. extern void rv515_debugfs(struct radeon_device *rdev);
  1155. extern int rv515_suspend(struct radeon_device *rdev);
  1156. /* rs400 */
  1157. extern int rs400_gart_init(struct radeon_device *rdev);
  1158. extern int rs400_gart_enable(struct radeon_device *rdev);
  1159. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1160. extern void rs400_gart_disable(struct radeon_device *rdev);
  1161. extern void rs400_gart_fini(struct radeon_device *rdev);
  1162. /* rs600 */
  1163. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1164. extern int rs600_irq_set(struct radeon_device *rdev);
  1165. extern void rs600_irq_disable(struct radeon_device *rdev);
  1166. /* rs690, rs740 */
  1167. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1168. struct drm_display_mode *mode1,
  1169. struct drm_display_mode *mode2);
  1170. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1171. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1172. extern bool r600_card_posted(struct radeon_device *rdev);
  1173. extern void r600_cp_stop(struct radeon_device *rdev);
  1174. extern int r600_cp_start(struct radeon_device *rdev);
  1175. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1176. extern int r600_cp_resume(struct radeon_device *rdev);
  1177. extern void r600_cp_fini(struct radeon_device *rdev);
  1178. extern int r600_count_pipe_bits(uint32_t val);
  1179. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1180. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1181. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1182. extern int r600_ib_test(struct radeon_device *rdev);
  1183. extern int r600_ring_test(struct radeon_device *rdev);
  1184. extern void r600_wb_fini(struct radeon_device *rdev);
  1185. extern int r600_wb_enable(struct radeon_device *rdev);
  1186. extern void r600_wb_disable(struct radeon_device *rdev);
  1187. extern void r600_scratch_init(struct radeon_device *rdev);
  1188. extern int r600_blit_init(struct radeon_device *rdev);
  1189. extern void r600_blit_fini(struct radeon_device *rdev);
  1190. extern int r600_init_microcode(struct radeon_device *rdev);
  1191. extern int r600_asic_reset(struct radeon_device *rdev);
  1192. /* r600 irq */
  1193. extern int r600_irq_init(struct radeon_device *rdev);
  1194. extern void r600_irq_fini(struct radeon_device *rdev);
  1195. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1196. extern int r600_irq_set(struct radeon_device *rdev);
  1197. extern void r600_irq_suspend(struct radeon_device *rdev);
  1198. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1199. extern void r600_rlc_stop(struct radeon_device *rdev);
  1200. /* r600 audio */
  1201. extern int r600_audio_init(struct radeon_device *rdev);
  1202. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1203. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1204. extern void r600_audio_fini(struct radeon_device *rdev);
  1205. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1206. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1207. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1208. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1209. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1210. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1211. int channels,
  1212. int rate,
  1213. int bps,
  1214. uint8_t status_bits,
  1215. uint8_t category_code);
  1216. extern void r700_cp_stop(struct radeon_device *rdev);
  1217. extern void r700_cp_fini(struct radeon_device *rdev);
  1218. void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1219. /* evergreen */
  1220. struct evergreen_mc_save {
  1221. u32 vga_control[6];
  1222. u32 vga_render_control;
  1223. u32 vga_hdp_control;
  1224. u32 crtc_control[6];
  1225. };
  1226. #include "radeon_object.h"
  1227. #endif