r600.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_mode.h"
  36. #include "r600d.h"
  37. #include "atom.h"
  38. #include "avivod.h"
  39. #define PFP_UCODE_SIZE 576
  40. #define PM4_UCODE_SIZE 1792
  41. #define RLC_UCODE_SIZE 768
  42. #define R700_PFP_UCODE_SIZE 848
  43. #define R700_PM4_UCODE_SIZE 1360
  44. #define R700_RLC_UCODE_SIZE 1024
  45. #define EVERGREEN_PFP_UCODE_SIZE 1120
  46. #define EVERGREEN_PM4_UCODE_SIZE 1376
  47. #define EVERGREEN_RLC_UCODE_SIZE 768
  48. /* Firmware Names */
  49. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  50. MODULE_FIRMWARE("radeon/R600_me.bin");
  51. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV610_me.bin");
  53. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV630_me.bin");
  55. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV620_me.bin");
  57. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV635_me.bin");
  59. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV670_me.bin");
  61. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RS780_me.bin");
  63. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV770_me.bin");
  65. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV730_me.bin");
  67. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV710_me.bin");
  69. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  70. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  80. MODULE_FIRMWARE("radeon/CYRPESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  84. /* r600,rv610,rv630,rv620,rv635,rv670 */
  85. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  86. void r600_gpu_init(struct radeon_device *rdev);
  87. void r600_fini(struct radeon_device *rdev);
  88. void r600_irq_disable(struct radeon_device *rdev);
  89. /* hpd for digital panel detect/disconnect */
  90. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  91. {
  92. bool connected = false;
  93. if (ASIC_IS_DCE3(rdev)) {
  94. switch (hpd) {
  95. case RADEON_HPD_1:
  96. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_2:
  100. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. case RADEON_HPD_3:
  104. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  105. connected = true;
  106. break;
  107. case RADEON_HPD_4:
  108. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  109. connected = true;
  110. break;
  111. /* DCE 3.2 */
  112. case RADEON_HPD_5:
  113. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_6:
  117. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  118. connected = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. } else {
  124. switch (hpd) {
  125. case RADEON_HPD_1:
  126. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  127. connected = true;
  128. break;
  129. case RADEON_HPD_2:
  130. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  131. connected = true;
  132. break;
  133. case RADEON_HPD_3:
  134. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  135. connected = true;
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. return connected;
  142. }
  143. void r600_hpd_set_polarity(struct radeon_device *rdev,
  144. enum radeon_hpd_id hpd)
  145. {
  146. u32 tmp;
  147. bool connected = r600_hpd_sense(rdev, hpd);
  148. if (ASIC_IS_DCE3(rdev)) {
  149. switch (hpd) {
  150. case RADEON_HPD_1:
  151. tmp = RREG32(DC_HPD1_INT_CONTROL);
  152. if (connected)
  153. tmp &= ~DC_HPDx_INT_POLARITY;
  154. else
  155. tmp |= DC_HPDx_INT_POLARITY;
  156. WREG32(DC_HPD1_INT_CONTROL, tmp);
  157. break;
  158. case RADEON_HPD_2:
  159. tmp = RREG32(DC_HPD2_INT_CONTROL);
  160. if (connected)
  161. tmp &= ~DC_HPDx_INT_POLARITY;
  162. else
  163. tmp |= DC_HPDx_INT_POLARITY;
  164. WREG32(DC_HPD2_INT_CONTROL, tmp);
  165. break;
  166. case RADEON_HPD_3:
  167. tmp = RREG32(DC_HPD3_INT_CONTROL);
  168. if (connected)
  169. tmp &= ~DC_HPDx_INT_POLARITY;
  170. else
  171. tmp |= DC_HPDx_INT_POLARITY;
  172. WREG32(DC_HPD3_INT_CONTROL, tmp);
  173. break;
  174. case RADEON_HPD_4:
  175. tmp = RREG32(DC_HPD4_INT_CONTROL);
  176. if (connected)
  177. tmp &= ~DC_HPDx_INT_POLARITY;
  178. else
  179. tmp |= DC_HPDx_INT_POLARITY;
  180. WREG32(DC_HPD4_INT_CONTROL, tmp);
  181. break;
  182. case RADEON_HPD_5:
  183. tmp = RREG32(DC_HPD5_INT_CONTROL);
  184. if (connected)
  185. tmp &= ~DC_HPDx_INT_POLARITY;
  186. else
  187. tmp |= DC_HPDx_INT_POLARITY;
  188. WREG32(DC_HPD5_INT_CONTROL, tmp);
  189. break;
  190. /* DCE 3.2 */
  191. case RADEON_HPD_6:
  192. tmp = RREG32(DC_HPD6_INT_CONTROL);
  193. if (connected)
  194. tmp &= ~DC_HPDx_INT_POLARITY;
  195. else
  196. tmp |= DC_HPDx_INT_POLARITY;
  197. WREG32(DC_HPD6_INT_CONTROL, tmp);
  198. break;
  199. default:
  200. break;
  201. }
  202. } else {
  203. switch (hpd) {
  204. case RADEON_HPD_1:
  205. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  206. if (connected)
  207. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  208. else
  209. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  210. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  211. break;
  212. case RADEON_HPD_2:
  213. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  214. if (connected)
  215. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  216. else
  217. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  218. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  219. break;
  220. case RADEON_HPD_3:
  221. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  222. if (connected)
  223. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  224. else
  225. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  226. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  227. break;
  228. default:
  229. break;
  230. }
  231. }
  232. }
  233. void r600_hpd_init(struct radeon_device *rdev)
  234. {
  235. struct drm_device *dev = rdev->ddev;
  236. struct drm_connector *connector;
  237. if (ASIC_IS_DCE3(rdev)) {
  238. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  239. if (ASIC_IS_DCE32(rdev))
  240. tmp |= DC_HPDx_EN;
  241. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  242. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  243. switch (radeon_connector->hpd.hpd) {
  244. case RADEON_HPD_1:
  245. WREG32(DC_HPD1_CONTROL, tmp);
  246. rdev->irq.hpd[0] = true;
  247. break;
  248. case RADEON_HPD_2:
  249. WREG32(DC_HPD2_CONTROL, tmp);
  250. rdev->irq.hpd[1] = true;
  251. break;
  252. case RADEON_HPD_3:
  253. WREG32(DC_HPD3_CONTROL, tmp);
  254. rdev->irq.hpd[2] = true;
  255. break;
  256. case RADEON_HPD_4:
  257. WREG32(DC_HPD4_CONTROL, tmp);
  258. rdev->irq.hpd[3] = true;
  259. break;
  260. /* DCE 3.2 */
  261. case RADEON_HPD_5:
  262. WREG32(DC_HPD5_CONTROL, tmp);
  263. rdev->irq.hpd[4] = true;
  264. break;
  265. case RADEON_HPD_6:
  266. WREG32(DC_HPD6_CONTROL, tmp);
  267. rdev->irq.hpd[5] = true;
  268. break;
  269. default:
  270. break;
  271. }
  272. }
  273. } else {
  274. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  275. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  276. switch (radeon_connector->hpd.hpd) {
  277. case RADEON_HPD_1:
  278. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  279. rdev->irq.hpd[0] = true;
  280. break;
  281. case RADEON_HPD_2:
  282. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  283. rdev->irq.hpd[1] = true;
  284. break;
  285. case RADEON_HPD_3:
  286. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  287. rdev->irq.hpd[2] = true;
  288. break;
  289. default:
  290. break;
  291. }
  292. }
  293. }
  294. if (rdev->irq.installed)
  295. r600_irq_set(rdev);
  296. }
  297. void r600_hpd_fini(struct radeon_device *rdev)
  298. {
  299. struct drm_device *dev = rdev->ddev;
  300. struct drm_connector *connector;
  301. if (ASIC_IS_DCE3(rdev)) {
  302. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  303. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  304. switch (radeon_connector->hpd.hpd) {
  305. case RADEON_HPD_1:
  306. WREG32(DC_HPD1_CONTROL, 0);
  307. rdev->irq.hpd[0] = false;
  308. break;
  309. case RADEON_HPD_2:
  310. WREG32(DC_HPD2_CONTROL, 0);
  311. rdev->irq.hpd[1] = false;
  312. break;
  313. case RADEON_HPD_3:
  314. WREG32(DC_HPD3_CONTROL, 0);
  315. rdev->irq.hpd[2] = false;
  316. break;
  317. case RADEON_HPD_4:
  318. WREG32(DC_HPD4_CONTROL, 0);
  319. rdev->irq.hpd[3] = false;
  320. break;
  321. /* DCE 3.2 */
  322. case RADEON_HPD_5:
  323. WREG32(DC_HPD5_CONTROL, 0);
  324. rdev->irq.hpd[4] = false;
  325. break;
  326. case RADEON_HPD_6:
  327. WREG32(DC_HPD6_CONTROL, 0);
  328. rdev->irq.hpd[5] = false;
  329. break;
  330. default:
  331. break;
  332. }
  333. }
  334. } else {
  335. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  336. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  337. switch (radeon_connector->hpd.hpd) {
  338. case RADEON_HPD_1:
  339. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  340. rdev->irq.hpd[0] = false;
  341. break;
  342. case RADEON_HPD_2:
  343. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  344. rdev->irq.hpd[1] = false;
  345. break;
  346. case RADEON_HPD_3:
  347. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  348. rdev->irq.hpd[2] = false;
  349. break;
  350. default:
  351. break;
  352. }
  353. }
  354. }
  355. }
  356. /*
  357. * R600 PCIE GART
  358. */
  359. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  360. {
  361. unsigned i;
  362. u32 tmp;
  363. /* flush hdp cache so updates hit vram */
  364. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  365. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  366. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  367. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  368. for (i = 0; i < rdev->usec_timeout; i++) {
  369. /* read MC_STATUS */
  370. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  371. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  372. if (tmp == 2) {
  373. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  374. return;
  375. }
  376. if (tmp) {
  377. return;
  378. }
  379. udelay(1);
  380. }
  381. }
  382. int r600_pcie_gart_init(struct radeon_device *rdev)
  383. {
  384. int r;
  385. if (rdev->gart.table.vram.robj) {
  386. WARN(1, "R600 PCIE GART already initialized.\n");
  387. return 0;
  388. }
  389. /* Initialize common gart structure */
  390. r = radeon_gart_init(rdev);
  391. if (r)
  392. return r;
  393. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  394. return radeon_gart_table_vram_alloc(rdev);
  395. }
  396. int r600_pcie_gart_enable(struct radeon_device *rdev)
  397. {
  398. u32 tmp;
  399. int r, i;
  400. if (rdev->gart.table.vram.robj == NULL) {
  401. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  402. return -EINVAL;
  403. }
  404. r = radeon_gart_table_vram_pin(rdev);
  405. if (r)
  406. return r;
  407. radeon_gart_restore(rdev);
  408. /* Setup L2 cache */
  409. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  410. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  411. EFFECTIVE_L2_QUEUE_SIZE(7));
  412. WREG32(VM_L2_CNTL2, 0);
  413. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  414. /* Setup TLB control */
  415. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  416. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  417. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  418. ENABLE_WAIT_L2_QUERY;
  419. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  422. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  423. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  424. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  425. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  426. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  427. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  428. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  429. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  430. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  431. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  432. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  433. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  434. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  435. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  436. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  437. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  438. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  439. (u32)(rdev->dummy_page.addr >> 12));
  440. for (i = 1; i < 7; i++)
  441. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  442. r600_pcie_gart_tlb_flush(rdev);
  443. rdev->gart.ready = true;
  444. return 0;
  445. }
  446. void r600_pcie_gart_disable(struct radeon_device *rdev)
  447. {
  448. u32 tmp;
  449. int i, r;
  450. /* Disable all tables */
  451. for (i = 0; i < 7; i++)
  452. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  453. /* Disable L2 cache */
  454. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  455. EFFECTIVE_L2_QUEUE_SIZE(7));
  456. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  457. /* Setup L1 TLB control */
  458. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  459. ENABLE_WAIT_L2_QUERY;
  460. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  464. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  465. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  466. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  467. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  468. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  469. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  470. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  471. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  472. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  473. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  474. if (rdev->gart.table.vram.robj) {
  475. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  476. if (likely(r == 0)) {
  477. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  478. radeon_bo_unpin(rdev->gart.table.vram.robj);
  479. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  480. }
  481. }
  482. }
  483. void r600_pcie_gart_fini(struct radeon_device *rdev)
  484. {
  485. radeon_gart_fini(rdev);
  486. r600_pcie_gart_disable(rdev);
  487. radeon_gart_table_vram_free(rdev);
  488. }
  489. void r600_agp_enable(struct radeon_device *rdev)
  490. {
  491. u32 tmp;
  492. int i;
  493. /* Setup L2 cache */
  494. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  495. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  496. EFFECTIVE_L2_QUEUE_SIZE(7));
  497. WREG32(VM_L2_CNTL2, 0);
  498. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  499. /* Setup TLB control */
  500. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  501. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  502. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  503. ENABLE_WAIT_L2_QUERY;
  504. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  507. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  508. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  509. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  510. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  511. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  512. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  513. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  514. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  515. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  516. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  517. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  518. for (i = 0; i < 7; i++)
  519. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  520. }
  521. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  522. {
  523. unsigned i;
  524. u32 tmp;
  525. for (i = 0; i < rdev->usec_timeout; i++) {
  526. /* read MC_STATUS */
  527. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  528. if (!tmp)
  529. return 0;
  530. udelay(1);
  531. }
  532. return -1;
  533. }
  534. static void r600_mc_program(struct radeon_device *rdev)
  535. {
  536. struct rv515_mc_save save;
  537. u32 tmp;
  538. int i, j;
  539. /* Initialize HDP */
  540. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  541. WREG32((0x2c14 + j), 0x00000000);
  542. WREG32((0x2c18 + j), 0x00000000);
  543. WREG32((0x2c1c + j), 0x00000000);
  544. WREG32((0x2c20 + j), 0x00000000);
  545. WREG32((0x2c24 + j), 0x00000000);
  546. }
  547. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  548. rv515_mc_stop(rdev, &save);
  549. if (r600_mc_wait_for_idle(rdev)) {
  550. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  551. }
  552. /* Lockout access through VGA aperture (doesn't exist before R600) */
  553. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  554. /* Update configuration */
  555. if (rdev->flags & RADEON_IS_AGP) {
  556. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  557. /* VRAM before AGP */
  558. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  559. rdev->mc.vram_start >> 12);
  560. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  561. rdev->mc.gtt_end >> 12);
  562. } else {
  563. /* VRAM after AGP */
  564. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  565. rdev->mc.gtt_start >> 12);
  566. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  567. rdev->mc.vram_end >> 12);
  568. }
  569. } else {
  570. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  571. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  572. }
  573. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  574. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  575. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  576. WREG32(MC_VM_FB_LOCATION, tmp);
  577. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  578. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  579. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  580. if (rdev->flags & RADEON_IS_AGP) {
  581. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  582. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  583. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  584. } else {
  585. WREG32(MC_VM_AGP_BASE, 0);
  586. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  587. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  588. }
  589. if (r600_mc_wait_for_idle(rdev)) {
  590. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  591. }
  592. rv515_mc_resume(rdev, &save);
  593. /* we need to own VRAM, so turn off the VGA renderer here
  594. * to stop it overwriting our objects */
  595. rv515_vga_render_disable(rdev);
  596. }
  597. /**
  598. * r600_vram_gtt_location - try to find VRAM & GTT location
  599. * @rdev: radeon device structure holding all necessary informations
  600. * @mc: memory controller structure holding memory informations
  601. *
  602. * Function will place try to place VRAM at same place as in CPU (PCI)
  603. * address space as some GPU seems to have issue when we reprogram at
  604. * different address space.
  605. *
  606. * If there is not enough space to fit the unvisible VRAM after the
  607. * aperture then we limit the VRAM size to the aperture.
  608. *
  609. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  610. * them to be in one from GPU point of view so that we can program GPU to
  611. * catch access outside them (weird GPU policy see ??).
  612. *
  613. * This function will never fails, worst case are limiting VRAM or GTT.
  614. *
  615. * Note: GTT start, end, size should be initialized before calling this
  616. * function on AGP platform.
  617. */
  618. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  619. {
  620. u64 size_bf, size_af;
  621. if (mc->mc_vram_size > 0xE0000000) {
  622. /* leave room for at least 512M GTT */
  623. dev_warn(rdev->dev, "limiting VRAM\n");
  624. mc->real_vram_size = 0xE0000000;
  625. mc->mc_vram_size = 0xE0000000;
  626. }
  627. if (rdev->flags & RADEON_IS_AGP) {
  628. size_bf = mc->gtt_start;
  629. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  630. if (size_bf > size_af) {
  631. if (mc->mc_vram_size > size_bf) {
  632. dev_warn(rdev->dev, "limiting VRAM\n");
  633. mc->real_vram_size = size_bf;
  634. mc->mc_vram_size = size_bf;
  635. }
  636. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  637. } else {
  638. if (mc->mc_vram_size > size_af) {
  639. dev_warn(rdev->dev, "limiting VRAM\n");
  640. mc->real_vram_size = size_af;
  641. mc->mc_vram_size = size_af;
  642. }
  643. mc->vram_start = mc->gtt_end;
  644. }
  645. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  646. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  647. mc->mc_vram_size >> 20, mc->vram_start,
  648. mc->vram_end, mc->real_vram_size >> 20);
  649. } else {
  650. u64 base = 0;
  651. if (rdev->flags & RADEON_IS_IGP)
  652. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  653. radeon_vram_location(rdev, &rdev->mc, base);
  654. radeon_gtt_location(rdev, mc);
  655. }
  656. }
  657. int r600_mc_init(struct radeon_device *rdev)
  658. {
  659. u32 tmp;
  660. int chansize, numchan;
  661. /* Get VRAM informations */
  662. rdev->mc.vram_is_ddr = true;
  663. tmp = RREG32(RAMCFG);
  664. if (tmp & CHANSIZE_OVERRIDE) {
  665. chansize = 16;
  666. } else if (tmp & CHANSIZE_MASK) {
  667. chansize = 64;
  668. } else {
  669. chansize = 32;
  670. }
  671. tmp = RREG32(CHMAP);
  672. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  673. case 0:
  674. default:
  675. numchan = 1;
  676. break;
  677. case 1:
  678. numchan = 2;
  679. break;
  680. case 2:
  681. numchan = 4;
  682. break;
  683. case 3:
  684. numchan = 8;
  685. break;
  686. }
  687. rdev->mc.vram_width = numchan * chansize;
  688. /* Could aper size report 0 ? */
  689. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  690. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  691. /* Setup GPU memory space */
  692. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  693. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  694. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  695. /* FIXME remove this once we support unmappable VRAM */
  696. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  697. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  698. rdev->mc.real_vram_size = rdev->mc.aper_size;
  699. }
  700. r600_vram_gtt_location(rdev, &rdev->mc);
  701. if (rdev->flags & RADEON_IS_IGP)
  702. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  703. radeon_update_bandwidth_info(rdev);
  704. return 0;
  705. }
  706. /* We doesn't check that the GPU really needs a reset we simply do the
  707. * reset, it's up to the caller to determine if the GPU needs one. We
  708. * might add an helper function to check that.
  709. */
  710. int r600_gpu_soft_reset(struct radeon_device *rdev)
  711. {
  712. struct rv515_mc_save save;
  713. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  714. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  715. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  716. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  717. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  718. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  719. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  720. S_008010_GUI_ACTIVE(1);
  721. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  722. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  723. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  724. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  725. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  726. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  727. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  728. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  729. u32 tmp;
  730. dev_info(rdev->dev, "GPU softreset \n");
  731. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  732. RREG32(R_008010_GRBM_STATUS));
  733. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  734. RREG32(R_008014_GRBM_STATUS2));
  735. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  736. RREG32(R_000E50_SRBM_STATUS));
  737. rv515_mc_stop(rdev, &save);
  738. if (r600_mc_wait_for_idle(rdev)) {
  739. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  740. }
  741. /* Disable CP parsing/prefetching */
  742. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  743. /* Check if any of the rendering block is busy and reset it */
  744. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  745. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  746. tmp = S_008020_SOFT_RESET_CR(1) |
  747. S_008020_SOFT_RESET_DB(1) |
  748. S_008020_SOFT_RESET_CB(1) |
  749. S_008020_SOFT_RESET_PA(1) |
  750. S_008020_SOFT_RESET_SC(1) |
  751. S_008020_SOFT_RESET_SMX(1) |
  752. S_008020_SOFT_RESET_SPI(1) |
  753. S_008020_SOFT_RESET_SX(1) |
  754. S_008020_SOFT_RESET_SH(1) |
  755. S_008020_SOFT_RESET_TC(1) |
  756. S_008020_SOFT_RESET_TA(1) |
  757. S_008020_SOFT_RESET_VC(1) |
  758. S_008020_SOFT_RESET_VGT(1);
  759. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  760. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  761. RREG32(R_008020_GRBM_SOFT_RESET);
  762. mdelay(15);
  763. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  764. }
  765. /* Reset CP (we always reset CP) */
  766. tmp = S_008020_SOFT_RESET_CP(1);
  767. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  768. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  769. RREG32(R_008020_GRBM_SOFT_RESET);
  770. mdelay(15);
  771. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  772. /* Wait a little for things to settle down */
  773. mdelay(1);
  774. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  775. RREG32(R_008010_GRBM_STATUS));
  776. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  777. RREG32(R_008014_GRBM_STATUS2));
  778. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  779. RREG32(R_000E50_SRBM_STATUS));
  780. rv515_mc_resume(rdev, &save);
  781. return 0;
  782. }
  783. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  784. {
  785. u32 srbm_status;
  786. u32 grbm_status;
  787. u32 grbm_status2;
  788. int r;
  789. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  790. grbm_status = RREG32(R_008010_GRBM_STATUS);
  791. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  792. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  793. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  794. return false;
  795. }
  796. /* force CP activities */
  797. r = radeon_ring_lock(rdev, 2);
  798. if (!r) {
  799. /* PACKET2 NOP */
  800. radeon_ring_write(rdev, 0x80000000);
  801. radeon_ring_write(rdev, 0x80000000);
  802. radeon_ring_unlock_commit(rdev);
  803. }
  804. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  805. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  806. }
  807. int r600_asic_reset(struct radeon_device *rdev)
  808. {
  809. return r600_gpu_soft_reset(rdev);
  810. }
  811. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  812. u32 num_backends,
  813. u32 backend_disable_mask)
  814. {
  815. u32 backend_map = 0;
  816. u32 enabled_backends_mask;
  817. u32 enabled_backends_count;
  818. u32 cur_pipe;
  819. u32 swizzle_pipe[R6XX_MAX_PIPES];
  820. u32 cur_backend;
  821. u32 i;
  822. if (num_tile_pipes > R6XX_MAX_PIPES)
  823. num_tile_pipes = R6XX_MAX_PIPES;
  824. if (num_tile_pipes < 1)
  825. num_tile_pipes = 1;
  826. if (num_backends > R6XX_MAX_BACKENDS)
  827. num_backends = R6XX_MAX_BACKENDS;
  828. if (num_backends < 1)
  829. num_backends = 1;
  830. enabled_backends_mask = 0;
  831. enabled_backends_count = 0;
  832. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  833. if (((backend_disable_mask >> i) & 1) == 0) {
  834. enabled_backends_mask |= (1 << i);
  835. ++enabled_backends_count;
  836. }
  837. if (enabled_backends_count == num_backends)
  838. break;
  839. }
  840. if (enabled_backends_count == 0) {
  841. enabled_backends_mask = 1;
  842. enabled_backends_count = 1;
  843. }
  844. if (enabled_backends_count != num_backends)
  845. num_backends = enabled_backends_count;
  846. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  847. switch (num_tile_pipes) {
  848. case 1:
  849. swizzle_pipe[0] = 0;
  850. break;
  851. case 2:
  852. swizzle_pipe[0] = 0;
  853. swizzle_pipe[1] = 1;
  854. break;
  855. case 3:
  856. swizzle_pipe[0] = 0;
  857. swizzle_pipe[1] = 1;
  858. swizzle_pipe[2] = 2;
  859. break;
  860. case 4:
  861. swizzle_pipe[0] = 0;
  862. swizzle_pipe[1] = 1;
  863. swizzle_pipe[2] = 2;
  864. swizzle_pipe[3] = 3;
  865. break;
  866. case 5:
  867. swizzle_pipe[0] = 0;
  868. swizzle_pipe[1] = 1;
  869. swizzle_pipe[2] = 2;
  870. swizzle_pipe[3] = 3;
  871. swizzle_pipe[4] = 4;
  872. break;
  873. case 6:
  874. swizzle_pipe[0] = 0;
  875. swizzle_pipe[1] = 2;
  876. swizzle_pipe[2] = 4;
  877. swizzle_pipe[3] = 5;
  878. swizzle_pipe[4] = 1;
  879. swizzle_pipe[5] = 3;
  880. break;
  881. case 7:
  882. swizzle_pipe[0] = 0;
  883. swizzle_pipe[1] = 2;
  884. swizzle_pipe[2] = 4;
  885. swizzle_pipe[3] = 6;
  886. swizzle_pipe[4] = 1;
  887. swizzle_pipe[5] = 3;
  888. swizzle_pipe[6] = 5;
  889. break;
  890. case 8:
  891. swizzle_pipe[0] = 0;
  892. swizzle_pipe[1] = 2;
  893. swizzle_pipe[2] = 4;
  894. swizzle_pipe[3] = 6;
  895. swizzle_pipe[4] = 1;
  896. swizzle_pipe[5] = 3;
  897. swizzle_pipe[6] = 5;
  898. swizzle_pipe[7] = 7;
  899. break;
  900. }
  901. cur_backend = 0;
  902. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  903. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  904. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  905. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  906. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  907. }
  908. return backend_map;
  909. }
  910. int r600_count_pipe_bits(uint32_t val)
  911. {
  912. int i, ret = 0;
  913. for (i = 0; i < 32; i++) {
  914. ret += val & 1;
  915. val >>= 1;
  916. }
  917. return ret;
  918. }
  919. void r600_gpu_init(struct radeon_device *rdev)
  920. {
  921. u32 tiling_config;
  922. u32 ramcfg;
  923. u32 backend_map;
  924. u32 cc_rb_backend_disable;
  925. u32 cc_gc_shader_pipe_config;
  926. u32 tmp;
  927. int i, j;
  928. u32 sq_config;
  929. u32 sq_gpr_resource_mgmt_1 = 0;
  930. u32 sq_gpr_resource_mgmt_2 = 0;
  931. u32 sq_thread_resource_mgmt = 0;
  932. u32 sq_stack_resource_mgmt_1 = 0;
  933. u32 sq_stack_resource_mgmt_2 = 0;
  934. /* FIXME: implement */
  935. switch (rdev->family) {
  936. case CHIP_R600:
  937. rdev->config.r600.max_pipes = 4;
  938. rdev->config.r600.max_tile_pipes = 8;
  939. rdev->config.r600.max_simds = 4;
  940. rdev->config.r600.max_backends = 4;
  941. rdev->config.r600.max_gprs = 256;
  942. rdev->config.r600.max_threads = 192;
  943. rdev->config.r600.max_stack_entries = 256;
  944. rdev->config.r600.max_hw_contexts = 8;
  945. rdev->config.r600.max_gs_threads = 16;
  946. rdev->config.r600.sx_max_export_size = 128;
  947. rdev->config.r600.sx_max_export_pos_size = 16;
  948. rdev->config.r600.sx_max_export_smx_size = 128;
  949. rdev->config.r600.sq_num_cf_insts = 2;
  950. break;
  951. case CHIP_RV630:
  952. case CHIP_RV635:
  953. rdev->config.r600.max_pipes = 2;
  954. rdev->config.r600.max_tile_pipes = 2;
  955. rdev->config.r600.max_simds = 3;
  956. rdev->config.r600.max_backends = 1;
  957. rdev->config.r600.max_gprs = 128;
  958. rdev->config.r600.max_threads = 192;
  959. rdev->config.r600.max_stack_entries = 128;
  960. rdev->config.r600.max_hw_contexts = 8;
  961. rdev->config.r600.max_gs_threads = 4;
  962. rdev->config.r600.sx_max_export_size = 128;
  963. rdev->config.r600.sx_max_export_pos_size = 16;
  964. rdev->config.r600.sx_max_export_smx_size = 128;
  965. rdev->config.r600.sq_num_cf_insts = 2;
  966. break;
  967. case CHIP_RV610:
  968. case CHIP_RV620:
  969. case CHIP_RS780:
  970. case CHIP_RS880:
  971. rdev->config.r600.max_pipes = 1;
  972. rdev->config.r600.max_tile_pipes = 1;
  973. rdev->config.r600.max_simds = 2;
  974. rdev->config.r600.max_backends = 1;
  975. rdev->config.r600.max_gprs = 128;
  976. rdev->config.r600.max_threads = 192;
  977. rdev->config.r600.max_stack_entries = 128;
  978. rdev->config.r600.max_hw_contexts = 4;
  979. rdev->config.r600.max_gs_threads = 4;
  980. rdev->config.r600.sx_max_export_size = 128;
  981. rdev->config.r600.sx_max_export_pos_size = 16;
  982. rdev->config.r600.sx_max_export_smx_size = 128;
  983. rdev->config.r600.sq_num_cf_insts = 1;
  984. break;
  985. case CHIP_RV670:
  986. rdev->config.r600.max_pipes = 4;
  987. rdev->config.r600.max_tile_pipes = 4;
  988. rdev->config.r600.max_simds = 4;
  989. rdev->config.r600.max_backends = 4;
  990. rdev->config.r600.max_gprs = 192;
  991. rdev->config.r600.max_threads = 192;
  992. rdev->config.r600.max_stack_entries = 256;
  993. rdev->config.r600.max_hw_contexts = 8;
  994. rdev->config.r600.max_gs_threads = 16;
  995. rdev->config.r600.sx_max_export_size = 128;
  996. rdev->config.r600.sx_max_export_pos_size = 16;
  997. rdev->config.r600.sx_max_export_smx_size = 128;
  998. rdev->config.r600.sq_num_cf_insts = 2;
  999. break;
  1000. default:
  1001. break;
  1002. }
  1003. /* Initialize HDP */
  1004. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1005. WREG32((0x2c14 + j), 0x00000000);
  1006. WREG32((0x2c18 + j), 0x00000000);
  1007. WREG32((0x2c1c + j), 0x00000000);
  1008. WREG32((0x2c20 + j), 0x00000000);
  1009. WREG32((0x2c24 + j), 0x00000000);
  1010. }
  1011. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1012. /* Setup tiling */
  1013. tiling_config = 0;
  1014. ramcfg = RREG32(RAMCFG);
  1015. switch (rdev->config.r600.max_tile_pipes) {
  1016. case 1:
  1017. tiling_config |= PIPE_TILING(0);
  1018. break;
  1019. case 2:
  1020. tiling_config |= PIPE_TILING(1);
  1021. break;
  1022. case 4:
  1023. tiling_config |= PIPE_TILING(2);
  1024. break;
  1025. case 8:
  1026. tiling_config |= PIPE_TILING(3);
  1027. break;
  1028. default:
  1029. break;
  1030. }
  1031. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1032. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1033. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1034. tiling_config |= GROUP_SIZE(0);
  1035. rdev->config.r600.tiling_group_size = 256;
  1036. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1037. if (tmp > 3) {
  1038. tiling_config |= ROW_TILING(3);
  1039. tiling_config |= SAMPLE_SPLIT(3);
  1040. } else {
  1041. tiling_config |= ROW_TILING(tmp);
  1042. tiling_config |= SAMPLE_SPLIT(tmp);
  1043. }
  1044. tiling_config |= BANK_SWAPS(1);
  1045. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1046. cc_rb_backend_disable |=
  1047. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1048. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1049. cc_gc_shader_pipe_config |=
  1050. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1051. cc_gc_shader_pipe_config |=
  1052. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1053. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1054. (R6XX_MAX_BACKENDS -
  1055. r600_count_pipe_bits((cc_rb_backend_disable &
  1056. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1057. (cc_rb_backend_disable >> 16));
  1058. tiling_config |= BACKEND_MAP(backend_map);
  1059. WREG32(GB_TILING_CONFIG, tiling_config);
  1060. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1061. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1062. /* Setup pipes */
  1063. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1064. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1065. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1066. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1067. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1068. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1069. /* Setup some CP states */
  1070. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1071. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1072. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1073. SYNC_WALKER | SYNC_ALIGNER));
  1074. /* Setup various GPU states */
  1075. if (rdev->family == CHIP_RV670)
  1076. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1077. tmp = RREG32(SX_DEBUG_1);
  1078. tmp |= SMX_EVENT_RELEASE;
  1079. if ((rdev->family > CHIP_R600))
  1080. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1081. WREG32(SX_DEBUG_1, tmp);
  1082. if (((rdev->family) == CHIP_R600) ||
  1083. ((rdev->family) == CHIP_RV630) ||
  1084. ((rdev->family) == CHIP_RV610) ||
  1085. ((rdev->family) == CHIP_RV620) ||
  1086. ((rdev->family) == CHIP_RS780) ||
  1087. ((rdev->family) == CHIP_RS880)) {
  1088. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1089. } else {
  1090. WREG32(DB_DEBUG, 0);
  1091. }
  1092. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1093. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1094. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1095. WREG32(VGT_NUM_INSTANCES, 0);
  1096. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1097. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1098. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1099. if (((rdev->family) == CHIP_RV610) ||
  1100. ((rdev->family) == CHIP_RV620) ||
  1101. ((rdev->family) == CHIP_RS780) ||
  1102. ((rdev->family) == CHIP_RS880)) {
  1103. tmp = (CACHE_FIFO_SIZE(0xa) |
  1104. FETCH_FIFO_HIWATER(0xa) |
  1105. DONE_FIFO_HIWATER(0xe0) |
  1106. ALU_UPDATE_FIFO_HIWATER(0x8));
  1107. } else if (((rdev->family) == CHIP_R600) ||
  1108. ((rdev->family) == CHIP_RV630)) {
  1109. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1110. tmp |= DONE_FIFO_HIWATER(0x4);
  1111. }
  1112. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1113. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1114. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1115. */
  1116. sq_config = RREG32(SQ_CONFIG);
  1117. sq_config &= ~(PS_PRIO(3) |
  1118. VS_PRIO(3) |
  1119. GS_PRIO(3) |
  1120. ES_PRIO(3));
  1121. sq_config |= (DX9_CONSTS |
  1122. VC_ENABLE |
  1123. PS_PRIO(0) |
  1124. VS_PRIO(1) |
  1125. GS_PRIO(2) |
  1126. ES_PRIO(3));
  1127. if ((rdev->family) == CHIP_R600) {
  1128. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1129. NUM_VS_GPRS(124) |
  1130. NUM_CLAUSE_TEMP_GPRS(4));
  1131. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1132. NUM_ES_GPRS(0));
  1133. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1134. NUM_VS_THREADS(48) |
  1135. NUM_GS_THREADS(4) |
  1136. NUM_ES_THREADS(4));
  1137. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1138. NUM_VS_STACK_ENTRIES(128));
  1139. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1140. NUM_ES_STACK_ENTRIES(0));
  1141. } else if (((rdev->family) == CHIP_RV610) ||
  1142. ((rdev->family) == CHIP_RV620) ||
  1143. ((rdev->family) == CHIP_RS780) ||
  1144. ((rdev->family) == CHIP_RS880)) {
  1145. /* no vertex cache */
  1146. sq_config &= ~VC_ENABLE;
  1147. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1148. NUM_VS_GPRS(44) |
  1149. NUM_CLAUSE_TEMP_GPRS(2));
  1150. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1151. NUM_ES_GPRS(17));
  1152. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1153. NUM_VS_THREADS(78) |
  1154. NUM_GS_THREADS(4) |
  1155. NUM_ES_THREADS(31));
  1156. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1157. NUM_VS_STACK_ENTRIES(40));
  1158. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1159. NUM_ES_STACK_ENTRIES(16));
  1160. } else if (((rdev->family) == CHIP_RV630) ||
  1161. ((rdev->family) == CHIP_RV635)) {
  1162. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1163. NUM_VS_GPRS(44) |
  1164. NUM_CLAUSE_TEMP_GPRS(2));
  1165. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1166. NUM_ES_GPRS(18));
  1167. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1168. NUM_VS_THREADS(78) |
  1169. NUM_GS_THREADS(4) |
  1170. NUM_ES_THREADS(31));
  1171. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1172. NUM_VS_STACK_ENTRIES(40));
  1173. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1174. NUM_ES_STACK_ENTRIES(16));
  1175. } else if ((rdev->family) == CHIP_RV670) {
  1176. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1177. NUM_VS_GPRS(44) |
  1178. NUM_CLAUSE_TEMP_GPRS(2));
  1179. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1180. NUM_ES_GPRS(17));
  1181. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1182. NUM_VS_THREADS(78) |
  1183. NUM_GS_THREADS(4) |
  1184. NUM_ES_THREADS(31));
  1185. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1186. NUM_VS_STACK_ENTRIES(64));
  1187. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1188. NUM_ES_STACK_ENTRIES(64));
  1189. }
  1190. WREG32(SQ_CONFIG, sq_config);
  1191. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1192. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1193. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1194. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1195. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1196. if (((rdev->family) == CHIP_RV610) ||
  1197. ((rdev->family) == CHIP_RV620) ||
  1198. ((rdev->family) == CHIP_RS780) ||
  1199. ((rdev->family) == CHIP_RS880)) {
  1200. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1201. } else {
  1202. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1203. }
  1204. /* More default values. 2D/3D driver should adjust as needed */
  1205. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1206. S1_X(0x4) | S1_Y(0xc)));
  1207. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1208. S1_X(0x2) | S1_Y(0x2) |
  1209. S2_X(0xa) | S2_Y(0x6) |
  1210. S3_X(0x6) | S3_Y(0xa)));
  1211. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1212. S1_X(0x4) | S1_Y(0xc) |
  1213. S2_X(0x1) | S2_Y(0x6) |
  1214. S3_X(0xa) | S3_Y(0xe)));
  1215. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1216. S5_X(0x0) | S5_Y(0x0) |
  1217. S6_X(0xb) | S6_Y(0x4) |
  1218. S7_X(0x7) | S7_Y(0x8)));
  1219. WREG32(VGT_STRMOUT_EN, 0);
  1220. tmp = rdev->config.r600.max_pipes * 16;
  1221. switch (rdev->family) {
  1222. case CHIP_RV610:
  1223. case CHIP_RV620:
  1224. case CHIP_RS780:
  1225. case CHIP_RS880:
  1226. tmp += 32;
  1227. break;
  1228. case CHIP_RV670:
  1229. tmp += 128;
  1230. break;
  1231. default:
  1232. break;
  1233. }
  1234. if (tmp > 256) {
  1235. tmp = 256;
  1236. }
  1237. WREG32(VGT_ES_PER_GS, 128);
  1238. WREG32(VGT_GS_PER_ES, tmp);
  1239. WREG32(VGT_GS_PER_VS, 2);
  1240. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1241. /* more default values. 2D/3D driver should adjust as needed */
  1242. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1243. WREG32(VGT_STRMOUT_EN, 0);
  1244. WREG32(SX_MISC, 0);
  1245. WREG32(PA_SC_MODE_CNTL, 0);
  1246. WREG32(PA_SC_AA_CONFIG, 0);
  1247. WREG32(PA_SC_LINE_STIPPLE, 0);
  1248. WREG32(SPI_INPUT_Z, 0);
  1249. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1250. WREG32(CB_COLOR7_FRAG, 0);
  1251. /* Clear render buffer base addresses */
  1252. WREG32(CB_COLOR0_BASE, 0);
  1253. WREG32(CB_COLOR1_BASE, 0);
  1254. WREG32(CB_COLOR2_BASE, 0);
  1255. WREG32(CB_COLOR3_BASE, 0);
  1256. WREG32(CB_COLOR4_BASE, 0);
  1257. WREG32(CB_COLOR5_BASE, 0);
  1258. WREG32(CB_COLOR6_BASE, 0);
  1259. WREG32(CB_COLOR7_BASE, 0);
  1260. WREG32(CB_COLOR7_FRAG, 0);
  1261. switch (rdev->family) {
  1262. case CHIP_RV610:
  1263. case CHIP_RV620:
  1264. case CHIP_RS780:
  1265. case CHIP_RS880:
  1266. tmp = TC_L2_SIZE(8);
  1267. break;
  1268. case CHIP_RV630:
  1269. case CHIP_RV635:
  1270. tmp = TC_L2_SIZE(4);
  1271. break;
  1272. case CHIP_R600:
  1273. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1274. break;
  1275. default:
  1276. tmp = TC_L2_SIZE(0);
  1277. break;
  1278. }
  1279. WREG32(TC_CNTL, tmp);
  1280. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1281. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1282. tmp = RREG32(ARB_POP);
  1283. tmp |= ENABLE_TC128;
  1284. WREG32(ARB_POP, tmp);
  1285. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1286. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1287. NUM_CLIP_SEQ(3)));
  1288. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1289. }
  1290. /*
  1291. * Indirect registers accessor
  1292. */
  1293. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1294. {
  1295. u32 r;
  1296. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1297. (void)RREG32(PCIE_PORT_INDEX);
  1298. r = RREG32(PCIE_PORT_DATA);
  1299. return r;
  1300. }
  1301. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1302. {
  1303. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1304. (void)RREG32(PCIE_PORT_INDEX);
  1305. WREG32(PCIE_PORT_DATA, (v));
  1306. (void)RREG32(PCIE_PORT_DATA);
  1307. }
  1308. /*
  1309. * CP & Ring
  1310. */
  1311. void r600_cp_stop(struct radeon_device *rdev)
  1312. {
  1313. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1314. }
  1315. int r600_init_microcode(struct radeon_device *rdev)
  1316. {
  1317. struct platform_device *pdev;
  1318. const char *chip_name;
  1319. const char *rlc_chip_name;
  1320. size_t pfp_req_size, me_req_size, rlc_req_size;
  1321. char fw_name[30];
  1322. int err;
  1323. DRM_DEBUG("\n");
  1324. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1325. err = IS_ERR(pdev);
  1326. if (err) {
  1327. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1328. return -EINVAL;
  1329. }
  1330. switch (rdev->family) {
  1331. case CHIP_R600:
  1332. chip_name = "R600";
  1333. rlc_chip_name = "R600";
  1334. break;
  1335. case CHIP_RV610:
  1336. chip_name = "RV610";
  1337. rlc_chip_name = "R600";
  1338. break;
  1339. case CHIP_RV630:
  1340. chip_name = "RV630";
  1341. rlc_chip_name = "R600";
  1342. break;
  1343. case CHIP_RV620:
  1344. chip_name = "RV620";
  1345. rlc_chip_name = "R600";
  1346. break;
  1347. case CHIP_RV635:
  1348. chip_name = "RV635";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV670:
  1352. chip_name = "RV670";
  1353. rlc_chip_name = "R600";
  1354. break;
  1355. case CHIP_RS780:
  1356. case CHIP_RS880:
  1357. chip_name = "RS780";
  1358. rlc_chip_name = "R600";
  1359. break;
  1360. case CHIP_RV770:
  1361. chip_name = "RV770";
  1362. rlc_chip_name = "R700";
  1363. break;
  1364. case CHIP_RV730:
  1365. case CHIP_RV740:
  1366. chip_name = "RV730";
  1367. rlc_chip_name = "R700";
  1368. break;
  1369. case CHIP_RV710:
  1370. chip_name = "RV710";
  1371. rlc_chip_name = "R700";
  1372. break;
  1373. case CHIP_CEDAR:
  1374. chip_name = "CEDAR";
  1375. rlc_chip_name = "CEDAR";
  1376. break;
  1377. case CHIP_REDWOOD:
  1378. chip_name = "REDWOOD";
  1379. rlc_chip_name = "REDWOOD";
  1380. break;
  1381. case CHIP_JUNIPER:
  1382. chip_name = "JUNIPER";
  1383. rlc_chip_name = "JUNIPER";
  1384. break;
  1385. case CHIP_CYPRESS:
  1386. case CHIP_HEMLOCK:
  1387. chip_name = "CYPRESS";
  1388. rlc_chip_name = "CYPRESS";
  1389. break;
  1390. default: BUG();
  1391. }
  1392. if (rdev->family >= CHIP_CEDAR) {
  1393. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1394. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1395. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1396. } else if (rdev->family >= CHIP_RV770) {
  1397. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1398. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1399. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1400. } else {
  1401. pfp_req_size = PFP_UCODE_SIZE * 4;
  1402. me_req_size = PM4_UCODE_SIZE * 12;
  1403. rlc_req_size = RLC_UCODE_SIZE * 4;
  1404. }
  1405. DRM_INFO("Loading %s Microcode\n", chip_name);
  1406. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1407. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1408. if (err)
  1409. goto out;
  1410. if (rdev->pfp_fw->size != pfp_req_size) {
  1411. printk(KERN_ERR
  1412. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1413. rdev->pfp_fw->size, fw_name);
  1414. err = -EINVAL;
  1415. goto out;
  1416. }
  1417. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1418. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1419. if (err)
  1420. goto out;
  1421. if (rdev->me_fw->size != me_req_size) {
  1422. printk(KERN_ERR
  1423. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1424. rdev->me_fw->size, fw_name);
  1425. err = -EINVAL;
  1426. }
  1427. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1428. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1429. if (err)
  1430. goto out;
  1431. if (rdev->rlc_fw->size != rlc_req_size) {
  1432. printk(KERN_ERR
  1433. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1434. rdev->rlc_fw->size, fw_name);
  1435. err = -EINVAL;
  1436. }
  1437. out:
  1438. platform_device_unregister(pdev);
  1439. if (err) {
  1440. if (err != -EINVAL)
  1441. printk(KERN_ERR
  1442. "r600_cp: Failed to load firmware \"%s\"\n",
  1443. fw_name);
  1444. release_firmware(rdev->pfp_fw);
  1445. rdev->pfp_fw = NULL;
  1446. release_firmware(rdev->me_fw);
  1447. rdev->me_fw = NULL;
  1448. release_firmware(rdev->rlc_fw);
  1449. rdev->rlc_fw = NULL;
  1450. }
  1451. return err;
  1452. }
  1453. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1454. {
  1455. const __be32 *fw_data;
  1456. int i;
  1457. if (!rdev->me_fw || !rdev->pfp_fw)
  1458. return -EINVAL;
  1459. r600_cp_stop(rdev);
  1460. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1461. /* Reset cp */
  1462. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1463. RREG32(GRBM_SOFT_RESET);
  1464. mdelay(15);
  1465. WREG32(GRBM_SOFT_RESET, 0);
  1466. WREG32(CP_ME_RAM_WADDR, 0);
  1467. fw_data = (const __be32 *)rdev->me_fw->data;
  1468. WREG32(CP_ME_RAM_WADDR, 0);
  1469. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1470. WREG32(CP_ME_RAM_DATA,
  1471. be32_to_cpup(fw_data++));
  1472. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1473. WREG32(CP_PFP_UCODE_ADDR, 0);
  1474. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1475. WREG32(CP_PFP_UCODE_DATA,
  1476. be32_to_cpup(fw_data++));
  1477. WREG32(CP_PFP_UCODE_ADDR, 0);
  1478. WREG32(CP_ME_RAM_WADDR, 0);
  1479. WREG32(CP_ME_RAM_RADDR, 0);
  1480. return 0;
  1481. }
  1482. int r600_cp_start(struct radeon_device *rdev)
  1483. {
  1484. int r;
  1485. uint32_t cp_me;
  1486. r = radeon_ring_lock(rdev, 7);
  1487. if (r) {
  1488. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1489. return r;
  1490. }
  1491. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1492. radeon_ring_write(rdev, 0x1);
  1493. if (rdev->family >= CHIP_CEDAR) {
  1494. radeon_ring_write(rdev, 0x0);
  1495. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1496. } else if (rdev->family >= CHIP_RV770) {
  1497. radeon_ring_write(rdev, 0x0);
  1498. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1499. } else {
  1500. radeon_ring_write(rdev, 0x3);
  1501. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1502. }
  1503. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1504. radeon_ring_write(rdev, 0);
  1505. radeon_ring_write(rdev, 0);
  1506. radeon_ring_unlock_commit(rdev);
  1507. cp_me = 0xff;
  1508. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1509. return 0;
  1510. }
  1511. int r600_cp_resume(struct radeon_device *rdev)
  1512. {
  1513. u32 tmp;
  1514. u32 rb_bufsz;
  1515. int r;
  1516. /* Reset cp */
  1517. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1518. RREG32(GRBM_SOFT_RESET);
  1519. mdelay(15);
  1520. WREG32(GRBM_SOFT_RESET, 0);
  1521. /* Set ring buffer size */
  1522. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1523. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1524. #ifdef __BIG_ENDIAN
  1525. tmp |= BUF_SWAP_32BIT;
  1526. #endif
  1527. WREG32(CP_RB_CNTL, tmp);
  1528. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1529. /* Set the write pointer delay */
  1530. WREG32(CP_RB_WPTR_DELAY, 0);
  1531. /* Initialize the ring buffer's read and write pointers */
  1532. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1533. WREG32(CP_RB_RPTR_WR, 0);
  1534. WREG32(CP_RB_WPTR, 0);
  1535. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1536. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1537. mdelay(1);
  1538. WREG32(CP_RB_CNTL, tmp);
  1539. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1540. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1541. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1542. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1543. r600_cp_start(rdev);
  1544. rdev->cp.ready = true;
  1545. r = radeon_ring_test(rdev);
  1546. if (r) {
  1547. rdev->cp.ready = false;
  1548. return r;
  1549. }
  1550. return 0;
  1551. }
  1552. void r600_cp_commit(struct radeon_device *rdev)
  1553. {
  1554. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1555. (void)RREG32(CP_RB_WPTR);
  1556. }
  1557. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1558. {
  1559. u32 rb_bufsz;
  1560. /* Align ring size */
  1561. rb_bufsz = drm_order(ring_size / 8);
  1562. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1563. rdev->cp.ring_size = ring_size;
  1564. rdev->cp.align_mask = 16 - 1;
  1565. }
  1566. void r600_cp_fini(struct radeon_device *rdev)
  1567. {
  1568. r600_cp_stop(rdev);
  1569. radeon_ring_fini(rdev);
  1570. }
  1571. /*
  1572. * GPU scratch registers helpers function.
  1573. */
  1574. void r600_scratch_init(struct radeon_device *rdev)
  1575. {
  1576. int i;
  1577. rdev->scratch.num_reg = 7;
  1578. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1579. rdev->scratch.free[i] = true;
  1580. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1581. }
  1582. }
  1583. int r600_ring_test(struct radeon_device *rdev)
  1584. {
  1585. uint32_t scratch;
  1586. uint32_t tmp = 0;
  1587. unsigned i;
  1588. int r;
  1589. r = radeon_scratch_get(rdev, &scratch);
  1590. if (r) {
  1591. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1592. return r;
  1593. }
  1594. WREG32(scratch, 0xCAFEDEAD);
  1595. r = radeon_ring_lock(rdev, 3);
  1596. if (r) {
  1597. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1598. radeon_scratch_free(rdev, scratch);
  1599. return r;
  1600. }
  1601. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1602. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1603. radeon_ring_write(rdev, 0xDEADBEEF);
  1604. radeon_ring_unlock_commit(rdev);
  1605. for (i = 0; i < rdev->usec_timeout; i++) {
  1606. tmp = RREG32(scratch);
  1607. if (tmp == 0xDEADBEEF)
  1608. break;
  1609. DRM_UDELAY(1);
  1610. }
  1611. if (i < rdev->usec_timeout) {
  1612. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1613. } else {
  1614. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1615. scratch, tmp);
  1616. r = -EINVAL;
  1617. }
  1618. radeon_scratch_free(rdev, scratch);
  1619. return r;
  1620. }
  1621. void r600_wb_disable(struct radeon_device *rdev)
  1622. {
  1623. int r;
  1624. WREG32(SCRATCH_UMSK, 0);
  1625. if (rdev->wb.wb_obj) {
  1626. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1627. if (unlikely(r != 0))
  1628. return;
  1629. radeon_bo_kunmap(rdev->wb.wb_obj);
  1630. radeon_bo_unpin(rdev->wb.wb_obj);
  1631. radeon_bo_unreserve(rdev->wb.wb_obj);
  1632. }
  1633. }
  1634. void r600_wb_fini(struct radeon_device *rdev)
  1635. {
  1636. r600_wb_disable(rdev);
  1637. if (rdev->wb.wb_obj) {
  1638. radeon_bo_unref(&rdev->wb.wb_obj);
  1639. rdev->wb.wb = NULL;
  1640. rdev->wb.wb_obj = NULL;
  1641. }
  1642. }
  1643. int r600_wb_enable(struct radeon_device *rdev)
  1644. {
  1645. int r;
  1646. if (rdev->wb.wb_obj == NULL) {
  1647. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1648. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1649. if (r) {
  1650. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1651. return r;
  1652. }
  1653. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1654. if (unlikely(r != 0)) {
  1655. r600_wb_fini(rdev);
  1656. return r;
  1657. }
  1658. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1659. &rdev->wb.gpu_addr);
  1660. if (r) {
  1661. radeon_bo_unreserve(rdev->wb.wb_obj);
  1662. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1663. r600_wb_fini(rdev);
  1664. return r;
  1665. }
  1666. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1667. radeon_bo_unreserve(rdev->wb.wb_obj);
  1668. if (r) {
  1669. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1670. r600_wb_fini(rdev);
  1671. return r;
  1672. }
  1673. }
  1674. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1675. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1676. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1677. WREG32(SCRATCH_UMSK, 0xff);
  1678. return 0;
  1679. }
  1680. void r600_fence_ring_emit(struct radeon_device *rdev,
  1681. struct radeon_fence *fence)
  1682. {
  1683. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1684. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1685. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1686. /* wait for 3D idle clean */
  1687. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1688. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1689. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1690. /* Emit fence sequence & fire IRQ */
  1691. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1692. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1693. radeon_ring_write(rdev, fence->seq);
  1694. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1695. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1696. radeon_ring_write(rdev, RB_INT_STAT);
  1697. }
  1698. int r600_copy_blit(struct radeon_device *rdev,
  1699. uint64_t src_offset, uint64_t dst_offset,
  1700. unsigned num_pages, struct radeon_fence *fence)
  1701. {
  1702. int r;
  1703. mutex_lock(&rdev->r600_blit.mutex);
  1704. rdev->r600_blit.vb_ib = NULL;
  1705. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1706. if (r) {
  1707. if (rdev->r600_blit.vb_ib)
  1708. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1709. mutex_unlock(&rdev->r600_blit.mutex);
  1710. return r;
  1711. }
  1712. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1713. r600_blit_done_copy(rdev, fence);
  1714. mutex_unlock(&rdev->r600_blit.mutex);
  1715. return 0;
  1716. }
  1717. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1718. uint32_t tiling_flags, uint32_t pitch,
  1719. uint32_t offset, uint32_t obj_size)
  1720. {
  1721. /* FIXME: implement */
  1722. return 0;
  1723. }
  1724. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1725. {
  1726. /* FIXME: implement */
  1727. }
  1728. bool r600_card_posted(struct radeon_device *rdev)
  1729. {
  1730. uint32_t reg;
  1731. /* first check CRTCs */
  1732. reg = RREG32(D1CRTC_CONTROL) |
  1733. RREG32(D2CRTC_CONTROL);
  1734. if (reg & CRTC_EN)
  1735. return true;
  1736. /* then check MEM_SIZE, in case the crtcs are off */
  1737. if (RREG32(CONFIG_MEMSIZE))
  1738. return true;
  1739. return false;
  1740. }
  1741. int r600_startup(struct radeon_device *rdev)
  1742. {
  1743. int r;
  1744. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1745. r = r600_init_microcode(rdev);
  1746. if (r) {
  1747. DRM_ERROR("Failed to load firmware!\n");
  1748. return r;
  1749. }
  1750. }
  1751. r600_mc_program(rdev);
  1752. if (rdev->flags & RADEON_IS_AGP) {
  1753. r600_agp_enable(rdev);
  1754. } else {
  1755. r = r600_pcie_gart_enable(rdev);
  1756. if (r)
  1757. return r;
  1758. }
  1759. r600_gpu_init(rdev);
  1760. r = r600_blit_init(rdev);
  1761. if (r) {
  1762. r600_blit_fini(rdev);
  1763. rdev->asic->copy = NULL;
  1764. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1765. }
  1766. /* pin copy shader into vram */
  1767. if (rdev->r600_blit.shader_obj) {
  1768. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1769. if (unlikely(r != 0))
  1770. return r;
  1771. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1772. &rdev->r600_blit.shader_gpu_addr);
  1773. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1774. if (r) {
  1775. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1776. return r;
  1777. }
  1778. }
  1779. /* Enable IRQ */
  1780. r = r600_irq_init(rdev);
  1781. if (r) {
  1782. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1783. radeon_irq_kms_fini(rdev);
  1784. return r;
  1785. }
  1786. r600_irq_set(rdev);
  1787. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1788. if (r)
  1789. return r;
  1790. r = r600_cp_load_microcode(rdev);
  1791. if (r)
  1792. return r;
  1793. r = r600_cp_resume(rdev);
  1794. if (r)
  1795. return r;
  1796. /* write back buffer are not vital so don't worry about failure */
  1797. r600_wb_enable(rdev);
  1798. return 0;
  1799. }
  1800. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1801. {
  1802. uint32_t temp;
  1803. temp = RREG32(CONFIG_CNTL);
  1804. if (state == false) {
  1805. temp &= ~(1<<0);
  1806. temp |= (1<<1);
  1807. } else {
  1808. temp &= ~(1<<1);
  1809. }
  1810. WREG32(CONFIG_CNTL, temp);
  1811. }
  1812. int r600_resume(struct radeon_device *rdev)
  1813. {
  1814. int r;
  1815. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1816. * posting will perform necessary task to bring back GPU into good
  1817. * shape.
  1818. */
  1819. /* post card */
  1820. atom_asic_init(rdev->mode_info.atom_context);
  1821. /* Initialize clocks */
  1822. r = radeon_clocks_init(rdev);
  1823. if (r) {
  1824. return r;
  1825. }
  1826. r = r600_startup(rdev);
  1827. if (r) {
  1828. DRM_ERROR("r600 startup failed on resume\n");
  1829. return r;
  1830. }
  1831. r = r600_ib_test(rdev);
  1832. if (r) {
  1833. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1834. return r;
  1835. }
  1836. r = r600_audio_init(rdev);
  1837. if (r) {
  1838. DRM_ERROR("radeon: audio resume failed\n");
  1839. return r;
  1840. }
  1841. return r;
  1842. }
  1843. int r600_suspend(struct radeon_device *rdev)
  1844. {
  1845. int r;
  1846. r600_audio_fini(rdev);
  1847. /* FIXME: we should wait for ring to be empty */
  1848. r600_cp_stop(rdev);
  1849. rdev->cp.ready = false;
  1850. r600_irq_suspend(rdev);
  1851. r600_wb_disable(rdev);
  1852. r600_pcie_gart_disable(rdev);
  1853. /* unpin shaders bo */
  1854. if (rdev->r600_blit.shader_obj) {
  1855. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1856. if (!r) {
  1857. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1858. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1859. }
  1860. }
  1861. return 0;
  1862. }
  1863. /* Plan is to move initialization in that function and use
  1864. * helper function so that radeon_device_init pretty much
  1865. * do nothing more than calling asic specific function. This
  1866. * should also allow to remove a bunch of callback function
  1867. * like vram_info.
  1868. */
  1869. int r600_init(struct radeon_device *rdev)
  1870. {
  1871. int r;
  1872. r = radeon_dummy_page_init(rdev);
  1873. if (r)
  1874. return r;
  1875. if (r600_debugfs_mc_info_init(rdev)) {
  1876. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1877. }
  1878. /* This don't do much */
  1879. r = radeon_gem_init(rdev);
  1880. if (r)
  1881. return r;
  1882. /* Read BIOS */
  1883. if (!radeon_get_bios(rdev)) {
  1884. if (ASIC_IS_AVIVO(rdev))
  1885. return -EINVAL;
  1886. }
  1887. /* Must be an ATOMBIOS */
  1888. if (!rdev->is_atom_bios) {
  1889. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1890. return -EINVAL;
  1891. }
  1892. r = radeon_atombios_init(rdev);
  1893. if (r)
  1894. return r;
  1895. /* Post card if necessary */
  1896. if (!r600_card_posted(rdev)) {
  1897. if (!rdev->bios) {
  1898. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1899. return -EINVAL;
  1900. }
  1901. DRM_INFO("GPU not posted. posting now...\n");
  1902. atom_asic_init(rdev->mode_info.atom_context);
  1903. }
  1904. /* Initialize scratch registers */
  1905. r600_scratch_init(rdev);
  1906. /* Initialize surface registers */
  1907. radeon_surface_init(rdev);
  1908. /* Initialize clocks */
  1909. radeon_get_clock_info(rdev->ddev);
  1910. r = radeon_clocks_init(rdev);
  1911. if (r)
  1912. return r;
  1913. /* Initialize power management */
  1914. radeon_pm_init(rdev);
  1915. /* Fence driver */
  1916. r = radeon_fence_driver_init(rdev);
  1917. if (r)
  1918. return r;
  1919. if (rdev->flags & RADEON_IS_AGP) {
  1920. r = radeon_agp_init(rdev);
  1921. if (r)
  1922. radeon_agp_disable(rdev);
  1923. }
  1924. r = r600_mc_init(rdev);
  1925. if (r)
  1926. return r;
  1927. /* Memory manager */
  1928. r = radeon_bo_init(rdev);
  1929. if (r)
  1930. return r;
  1931. r = radeon_irq_kms_init(rdev);
  1932. if (r)
  1933. return r;
  1934. rdev->cp.ring_obj = NULL;
  1935. r600_ring_init(rdev, 1024 * 1024);
  1936. rdev->ih.ring_obj = NULL;
  1937. r600_ih_ring_init(rdev, 64 * 1024);
  1938. r = r600_pcie_gart_init(rdev);
  1939. if (r)
  1940. return r;
  1941. rdev->accel_working = true;
  1942. r = r600_startup(rdev);
  1943. if (r) {
  1944. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1945. r600_cp_fini(rdev);
  1946. r600_wb_fini(rdev);
  1947. r600_irq_fini(rdev);
  1948. radeon_irq_kms_fini(rdev);
  1949. r600_pcie_gart_fini(rdev);
  1950. rdev->accel_working = false;
  1951. }
  1952. if (rdev->accel_working) {
  1953. r = radeon_ib_pool_init(rdev);
  1954. if (r) {
  1955. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1956. rdev->accel_working = false;
  1957. } else {
  1958. r = r600_ib_test(rdev);
  1959. if (r) {
  1960. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1961. rdev->accel_working = false;
  1962. }
  1963. }
  1964. }
  1965. r = r600_audio_init(rdev);
  1966. if (r)
  1967. return r; /* TODO error handling */
  1968. return 0;
  1969. }
  1970. void r600_fini(struct radeon_device *rdev)
  1971. {
  1972. radeon_pm_fini(rdev);
  1973. r600_audio_fini(rdev);
  1974. r600_blit_fini(rdev);
  1975. r600_cp_fini(rdev);
  1976. r600_wb_fini(rdev);
  1977. r600_irq_fini(rdev);
  1978. radeon_irq_kms_fini(rdev);
  1979. r600_pcie_gart_fini(rdev);
  1980. radeon_agp_fini(rdev);
  1981. radeon_gem_fini(rdev);
  1982. radeon_fence_driver_fini(rdev);
  1983. radeon_clocks_fini(rdev);
  1984. radeon_bo_fini(rdev);
  1985. radeon_atombios_fini(rdev);
  1986. kfree(rdev->bios);
  1987. rdev->bios = NULL;
  1988. radeon_dummy_page_fini(rdev);
  1989. }
  1990. /*
  1991. * CS stuff
  1992. */
  1993. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1994. {
  1995. /* FIXME: implement */
  1996. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1997. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1998. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1999. radeon_ring_write(rdev, ib->length_dw);
  2000. }
  2001. int r600_ib_test(struct radeon_device *rdev)
  2002. {
  2003. struct radeon_ib *ib;
  2004. uint32_t scratch;
  2005. uint32_t tmp = 0;
  2006. unsigned i;
  2007. int r;
  2008. r = radeon_scratch_get(rdev, &scratch);
  2009. if (r) {
  2010. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2011. return r;
  2012. }
  2013. WREG32(scratch, 0xCAFEDEAD);
  2014. r = radeon_ib_get(rdev, &ib);
  2015. if (r) {
  2016. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2017. return r;
  2018. }
  2019. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2020. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2021. ib->ptr[2] = 0xDEADBEEF;
  2022. ib->ptr[3] = PACKET2(0);
  2023. ib->ptr[4] = PACKET2(0);
  2024. ib->ptr[5] = PACKET2(0);
  2025. ib->ptr[6] = PACKET2(0);
  2026. ib->ptr[7] = PACKET2(0);
  2027. ib->ptr[8] = PACKET2(0);
  2028. ib->ptr[9] = PACKET2(0);
  2029. ib->ptr[10] = PACKET2(0);
  2030. ib->ptr[11] = PACKET2(0);
  2031. ib->ptr[12] = PACKET2(0);
  2032. ib->ptr[13] = PACKET2(0);
  2033. ib->ptr[14] = PACKET2(0);
  2034. ib->ptr[15] = PACKET2(0);
  2035. ib->length_dw = 16;
  2036. r = radeon_ib_schedule(rdev, ib);
  2037. if (r) {
  2038. radeon_scratch_free(rdev, scratch);
  2039. radeon_ib_free(rdev, &ib);
  2040. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2041. return r;
  2042. }
  2043. r = radeon_fence_wait(ib->fence, false);
  2044. if (r) {
  2045. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2046. return r;
  2047. }
  2048. for (i = 0; i < rdev->usec_timeout; i++) {
  2049. tmp = RREG32(scratch);
  2050. if (tmp == 0xDEADBEEF)
  2051. break;
  2052. DRM_UDELAY(1);
  2053. }
  2054. if (i < rdev->usec_timeout) {
  2055. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2056. } else {
  2057. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2058. scratch, tmp);
  2059. r = -EINVAL;
  2060. }
  2061. radeon_scratch_free(rdev, scratch);
  2062. radeon_ib_free(rdev, &ib);
  2063. return r;
  2064. }
  2065. /*
  2066. * Interrupts
  2067. *
  2068. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2069. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2070. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2071. * and host consumes. As the host irq handler processes interrupts, it
  2072. * increments the rptr. When the rptr catches up with the wptr, all the
  2073. * current interrupts have been processed.
  2074. */
  2075. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2076. {
  2077. u32 rb_bufsz;
  2078. /* Align ring size */
  2079. rb_bufsz = drm_order(ring_size / 4);
  2080. ring_size = (1 << rb_bufsz) * 4;
  2081. rdev->ih.ring_size = ring_size;
  2082. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2083. rdev->ih.rptr = 0;
  2084. }
  2085. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2086. {
  2087. int r;
  2088. /* Allocate ring buffer */
  2089. if (rdev->ih.ring_obj == NULL) {
  2090. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2091. true,
  2092. RADEON_GEM_DOMAIN_GTT,
  2093. &rdev->ih.ring_obj);
  2094. if (r) {
  2095. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2096. return r;
  2097. }
  2098. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2099. if (unlikely(r != 0))
  2100. return r;
  2101. r = radeon_bo_pin(rdev->ih.ring_obj,
  2102. RADEON_GEM_DOMAIN_GTT,
  2103. &rdev->ih.gpu_addr);
  2104. if (r) {
  2105. radeon_bo_unreserve(rdev->ih.ring_obj);
  2106. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2107. return r;
  2108. }
  2109. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2110. (void **)&rdev->ih.ring);
  2111. radeon_bo_unreserve(rdev->ih.ring_obj);
  2112. if (r) {
  2113. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2114. return r;
  2115. }
  2116. }
  2117. return 0;
  2118. }
  2119. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2120. {
  2121. int r;
  2122. if (rdev->ih.ring_obj) {
  2123. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2124. if (likely(r == 0)) {
  2125. radeon_bo_kunmap(rdev->ih.ring_obj);
  2126. radeon_bo_unpin(rdev->ih.ring_obj);
  2127. radeon_bo_unreserve(rdev->ih.ring_obj);
  2128. }
  2129. radeon_bo_unref(&rdev->ih.ring_obj);
  2130. rdev->ih.ring = NULL;
  2131. rdev->ih.ring_obj = NULL;
  2132. }
  2133. }
  2134. void r600_rlc_stop(struct radeon_device *rdev)
  2135. {
  2136. if ((rdev->family >= CHIP_RV770) &&
  2137. (rdev->family <= CHIP_RV740)) {
  2138. /* r7xx asics need to soft reset RLC before halting */
  2139. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2140. RREG32(SRBM_SOFT_RESET);
  2141. udelay(15000);
  2142. WREG32(SRBM_SOFT_RESET, 0);
  2143. RREG32(SRBM_SOFT_RESET);
  2144. }
  2145. WREG32(RLC_CNTL, 0);
  2146. }
  2147. static void r600_rlc_start(struct radeon_device *rdev)
  2148. {
  2149. WREG32(RLC_CNTL, RLC_ENABLE);
  2150. }
  2151. static int r600_rlc_init(struct radeon_device *rdev)
  2152. {
  2153. u32 i;
  2154. const __be32 *fw_data;
  2155. if (!rdev->rlc_fw)
  2156. return -EINVAL;
  2157. r600_rlc_stop(rdev);
  2158. WREG32(RLC_HB_BASE, 0);
  2159. WREG32(RLC_HB_CNTL, 0);
  2160. WREG32(RLC_HB_RPTR, 0);
  2161. WREG32(RLC_HB_WPTR, 0);
  2162. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2163. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2164. WREG32(RLC_MC_CNTL, 0);
  2165. WREG32(RLC_UCODE_CNTL, 0);
  2166. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2167. if (rdev->family >= CHIP_CEDAR) {
  2168. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2169. WREG32(RLC_UCODE_ADDR, i);
  2170. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2171. }
  2172. } else if (rdev->family >= CHIP_RV770) {
  2173. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2174. WREG32(RLC_UCODE_ADDR, i);
  2175. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2176. }
  2177. } else {
  2178. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2179. WREG32(RLC_UCODE_ADDR, i);
  2180. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2181. }
  2182. }
  2183. WREG32(RLC_UCODE_ADDR, 0);
  2184. r600_rlc_start(rdev);
  2185. return 0;
  2186. }
  2187. static void r600_enable_interrupts(struct radeon_device *rdev)
  2188. {
  2189. u32 ih_cntl = RREG32(IH_CNTL);
  2190. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2191. ih_cntl |= ENABLE_INTR;
  2192. ih_rb_cntl |= IH_RB_ENABLE;
  2193. WREG32(IH_CNTL, ih_cntl);
  2194. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2195. rdev->ih.enabled = true;
  2196. }
  2197. void r600_disable_interrupts(struct radeon_device *rdev)
  2198. {
  2199. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2200. u32 ih_cntl = RREG32(IH_CNTL);
  2201. ih_rb_cntl &= ~IH_RB_ENABLE;
  2202. ih_cntl &= ~ENABLE_INTR;
  2203. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2204. WREG32(IH_CNTL, ih_cntl);
  2205. /* set rptr, wptr to 0 */
  2206. WREG32(IH_RB_RPTR, 0);
  2207. WREG32(IH_RB_WPTR, 0);
  2208. rdev->ih.enabled = false;
  2209. rdev->ih.wptr = 0;
  2210. rdev->ih.rptr = 0;
  2211. }
  2212. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2213. {
  2214. u32 tmp;
  2215. WREG32(CP_INT_CNTL, 0);
  2216. WREG32(GRBM_INT_CNTL, 0);
  2217. WREG32(DxMODE_INT_MASK, 0);
  2218. if (ASIC_IS_DCE3(rdev)) {
  2219. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2220. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2221. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2222. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2223. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2224. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2225. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2226. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2227. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2228. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2229. if (ASIC_IS_DCE32(rdev)) {
  2230. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2231. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2232. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2233. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2234. }
  2235. } else {
  2236. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2237. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2238. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2239. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2240. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2241. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2242. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2243. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2244. }
  2245. }
  2246. int r600_irq_init(struct radeon_device *rdev)
  2247. {
  2248. int ret = 0;
  2249. int rb_bufsz;
  2250. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2251. /* allocate ring */
  2252. ret = r600_ih_ring_alloc(rdev);
  2253. if (ret)
  2254. return ret;
  2255. /* disable irqs */
  2256. r600_disable_interrupts(rdev);
  2257. /* init rlc */
  2258. ret = r600_rlc_init(rdev);
  2259. if (ret) {
  2260. r600_ih_ring_fini(rdev);
  2261. return ret;
  2262. }
  2263. /* setup interrupt control */
  2264. /* set dummy read address to ring address */
  2265. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2266. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2267. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2268. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2269. */
  2270. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2271. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2272. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2273. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2274. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2275. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2276. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2277. IH_WPTR_OVERFLOW_CLEAR |
  2278. (rb_bufsz << 1));
  2279. /* WPTR writeback, not yet */
  2280. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2281. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2282. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2283. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2284. /* set rptr, wptr to 0 */
  2285. WREG32(IH_RB_RPTR, 0);
  2286. WREG32(IH_RB_WPTR, 0);
  2287. /* Default settings for IH_CNTL (disabled at first) */
  2288. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2289. /* RPTR_REARM only works if msi's are enabled */
  2290. if (rdev->msi_enabled)
  2291. ih_cntl |= RPTR_REARM;
  2292. #ifdef __BIG_ENDIAN
  2293. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2294. #endif
  2295. WREG32(IH_CNTL, ih_cntl);
  2296. /* force the active interrupt state to all disabled */
  2297. if (rdev->family >= CHIP_CEDAR)
  2298. evergreen_disable_interrupt_state(rdev);
  2299. else
  2300. r600_disable_interrupt_state(rdev);
  2301. /* enable irqs */
  2302. r600_enable_interrupts(rdev);
  2303. return ret;
  2304. }
  2305. void r600_irq_suspend(struct radeon_device *rdev)
  2306. {
  2307. r600_irq_disable(rdev);
  2308. r600_rlc_stop(rdev);
  2309. }
  2310. void r600_irq_fini(struct radeon_device *rdev)
  2311. {
  2312. r600_irq_suspend(rdev);
  2313. r600_ih_ring_fini(rdev);
  2314. }
  2315. int r600_irq_set(struct radeon_device *rdev)
  2316. {
  2317. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2318. u32 mode_int = 0;
  2319. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2320. if (!rdev->irq.installed) {
  2321. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2322. return -EINVAL;
  2323. }
  2324. /* don't enable anything if the ih is disabled */
  2325. if (!rdev->ih.enabled) {
  2326. r600_disable_interrupts(rdev);
  2327. /* force the active interrupt state to all disabled */
  2328. r600_disable_interrupt_state(rdev);
  2329. return 0;
  2330. }
  2331. if (ASIC_IS_DCE3(rdev)) {
  2332. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2333. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2334. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2335. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2336. if (ASIC_IS_DCE32(rdev)) {
  2337. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2338. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2339. }
  2340. } else {
  2341. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2342. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2343. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2344. }
  2345. if (rdev->irq.sw_int) {
  2346. DRM_DEBUG("r600_irq_set: sw int\n");
  2347. cp_int_cntl |= RB_INT_ENABLE;
  2348. }
  2349. if (rdev->irq.crtc_vblank_int[0]) {
  2350. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2351. mode_int |= D1MODE_VBLANK_INT_MASK;
  2352. }
  2353. if (rdev->irq.crtc_vblank_int[1]) {
  2354. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2355. mode_int |= D2MODE_VBLANK_INT_MASK;
  2356. }
  2357. if (rdev->irq.hpd[0]) {
  2358. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2359. hpd1 |= DC_HPDx_INT_EN;
  2360. }
  2361. if (rdev->irq.hpd[1]) {
  2362. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2363. hpd2 |= DC_HPDx_INT_EN;
  2364. }
  2365. if (rdev->irq.hpd[2]) {
  2366. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2367. hpd3 |= DC_HPDx_INT_EN;
  2368. }
  2369. if (rdev->irq.hpd[3]) {
  2370. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2371. hpd4 |= DC_HPDx_INT_EN;
  2372. }
  2373. if (rdev->irq.hpd[4]) {
  2374. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2375. hpd5 |= DC_HPDx_INT_EN;
  2376. }
  2377. if (rdev->irq.hpd[5]) {
  2378. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2379. hpd6 |= DC_HPDx_INT_EN;
  2380. }
  2381. WREG32(CP_INT_CNTL, cp_int_cntl);
  2382. WREG32(DxMODE_INT_MASK, mode_int);
  2383. if (ASIC_IS_DCE3(rdev)) {
  2384. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2385. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2386. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2387. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2388. if (ASIC_IS_DCE32(rdev)) {
  2389. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2390. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2391. }
  2392. } else {
  2393. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2394. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2395. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2396. }
  2397. return 0;
  2398. }
  2399. static inline void r600_irq_ack(struct radeon_device *rdev,
  2400. u32 *disp_int,
  2401. u32 *disp_int_cont,
  2402. u32 *disp_int_cont2)
  2403. {
  2404. u32 tmp;
  2405. if (ASIC_IS_DCE3(rdev)) {
  2406. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2407. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2408. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2409. } else {
  2410. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2411. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2412. *disp_int_cont2 = 0;
  2413. }
  2414. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2415. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2416. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2417. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2418. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2419. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2420. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2421. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2422. if (*disp_int & DC_HPD1_INTERRUPT) {
  2423. if (ASIC_IS_DCE3(rdev)) {
  2424. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2425. tmp |= DC_HPDx_INT_ACK;
  2426. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2427. } else {
  2428. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2429. tmp |= DC_HPDx_INT_ACK;
  2430. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2431. }
  2432. }
  2433. if (*disp_int & DC_HPD2_INTERRUPT) {
  2434. if (ASIC_IS_DCE3(rdev)) {
  2435. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2436. tmp |= DC_HPDx_INT_ACK;
  2437. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2438. } else {
  2439. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2440. tmp |= DC_HPDx_INT_ACK;
  2441. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2442. }
  2443. }
  2444. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2445. if (ASIC_IS_DCE3(rdev)) {
  2446. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2447. tmp |= DC_HPDx_INT_ACK;
  2448. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2449. } else {
  2450. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2451. tmp |= DC_HPDx_INT_ACK;
  2452. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2453. }
  2454. }
  2455. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2456. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2457. tmp |= DC_HPDx_INT_ACK;
  2458. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2459. }
  2460. if (ASIC_IS_DCE32(rdev)) {
  2461. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2462. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2463. tmp |= DC_HPDx_INT_ACK;
  2464. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2465. }
  2466. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2467. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2468. tmp |= DC_HPDx_INT_ACK;
  2469. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2470. }
  2471. }
  2472. }
  2473. void r600_irq_disable(struct radeon_device *rdev)
  2474. {
  2475. u32 disp_int, disp_int_cont, disp_int_cont2;
  2476. r600_disable_interrupts(rdev);
  2477. /* Wait and acknowledge irq */
  2478. mdelay(1);
  2479. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2480. r600_disable_interrupt_state(rdev);
  2481. }
  2482. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2483. {
  2484. u32 wptr, tmp;
  2485. /* XXX use writeback */
  2486. wptr = RREG32(IH_RB_WPTR);
  2487. if (wptr & RB_OVERFLOW) {
  2488. /* When a ring buffer overflow happen start parsing interrupt
  2489. * from the last not overwritten vector (wptr + 16). Hopefully
  2490. * this should allow us to catchup.
  2491. */
  2492. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2493. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2494. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2495. tmp = RREG32(IH_RB_CNTL);
  2496. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2497. WREG32(IH_RB_CNTL, tmp);
  2498. }
  2499. return (wptr & rdev->ih.ptr_mask);
  2500. }
  2501. /* r600 IV Ring
  2502. * Each IV ring entry is 128 bits:
  2503. * [7:0] - interrupt source id
  2504. * [31:8] - reserved
  2505. * [59:32] - interrupt source data
  2506. * [127:60] - reserved
  2507. *
  2508. * The basic interrupt vector entries
  2509. * are decoded as follows:
  2510. * src_id src_data description
  2511. * 1 0 D1 Vblank
  2512. * 1 1 D1 Vline
  2513. * 5 0 D2 Vblank
  2514. * 5 1 D2 Vline
  2515. * 19 0 FP Hot plug detection A
  2516. * 19 1 FP Hot plug detection B
  2517. * 19 2 DAC A auto-detection
  2518. * 19 3 DAC B auto-detection
  2519. * 176 - CP_INT RB
  2520. * 177 - CP_INT IB1
  2521. * 178 - CP_INT IB2
  2522. * 181 - EOP Interrupt
  2523. * 233 - GUI Idle
  2524. *
  2525. * Note, these are based on r600 and may need to be
  2526. * adjusted or added to on newer asics
  2527. */
  2528. int r600_irq_process(struct radeon_device *rdev)
  2529. {
  2530. u32 wptr = r600_get_ih_wptr(rdev);
  2531. u32 rptr = rdev->ih.rptr;
  2532. u32 src_id, src_data;
  2533. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2534. unsigned long flags;
  2535. bool queue_hotplug = false;
  2536. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2537. if (!rdev->ih.enabled)
  2538. return IRQ_NONE;
  2539. spin_lock_irqsave(&rdev->ih.lock, flags);
  2540. if (rptr == wptr) {
  2541. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2542. return IRQ_NONE;
  2543. }
  2544. if (rdev->shutdown) {
  2545. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2546. return IRQ_NONE;
  2547. }
  2548. restart_ih:
  2549. /* display interrupts */
  2550. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2551. rdev->ih.wptr = wptr;
  2552. while (rptr != wptr) {
  2553. /* wptr/rptr are in bytes! */
  2554. ring_index = rptr / 4;
  2555. src_id = rdev->ih.ring[ring_index] & 0xff;
  2556. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2557. switch (src_id) {
  2558. case 1: /* D1 vblank/vline */
  2559. switch (src_data) {
  2560. case 0: /* D1 vblank */
  2561. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2562. drm_handle_vblank(rdev->ddev, 0);
  2563. rdev->pm.vblank_sync = true;
  2564. wake_up(&rdev->irq.vblank_queue);
  2565. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2566. DRM_DEBUG("IH: D1 vblank\n");
  2567. }
  2568. break;
  2569. case 1: /* D1 vline */
  2570. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2571. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2572. DRM_DEBUG("IH: D1 vline\n");
  2573. }
  2574. break;
  2575. default:
  2576. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2577. break;
  2578. }
  2579. break;
  2580. case 5: /* D2 vblank/vline */
  2581. switch (src_data) {
  2582. case 0: /* D2 vblank */
  2583. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2584. drm_handle_vblank(rdev->ddev, 1);
  2585. rdev->pm.vblank_sync = true;
  2586. wake_up(&rdev->irq.vblank_queue);
  2587. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2588. DRM_DEBUG("IH: D2 vblank\n");
  2589. }
  2590. break;
  2591. case 1: /* D1 vline */
  2592. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2593. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2594. DRM_DEBUG("IH: D2 vline\n");
  2595. }
  2596. break;
  2597. default:
  2598. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2599. break;
  2600. }
  2601. break;
  2602. case 19: /* HPD/DAC hotplug */
  2603. switch (src_data) {
  2604. case 0:
  2605. if (disp_int & DC_HPD1_INTERRUPT) {
  2606. disp_int &= ~DC_HPD1_INTERRUPT;
  2607. queue_hotplug = true;
  2608. DRM_DEBUG("IH: HPD1\n");
  2609. }
  2610. break;
  2611. case 1:
  2612. if (disp_int & DC_HPD2_INTERRUPT) {
  2613. disp_int &= ~DC_HPD2_INTERRUPT;
  2614. queue_hotplug = true;
  2615. DRM_DEBUG("IH: HPD2\n");
  2616. }
  2617. break;
  2618. case 4:
  2619. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2620. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2621. queue_hotplug = true;
  2622. DRM_DEBUG("IH: HPD3\n");
  2623. }
  2624. break;
  2625. case 5:
  2626. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2627. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2628. queue_hotplug = true;
  2629. DRM_DEBUG("IH: HPD4\n");
  2630. }
  2631. break;
  2632. case 10:
  2633. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2634. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2635. queue_hotplug = true;
  2636. DRM_DEBUG("IH: HPD5\n");
  2637. }
  2638. break;
  2639. case 12:
  2640. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2641. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2642. queue_hotplug = true;
  2643. DRM_DEBUG("IH: HPD6\n");
  2644. }
  2645. break;
  2646. default:
  2647. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2648. break;
  2649. }
  2650. break;
  2651. case 176: /* CP_INT in ring buffer */
  2652. case 177: /* CP_INT in IB1 */
  2653. case 178: /* CP_INT in IB2 */
  2654. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2655. radeon_fence_process(rdev);
  2656. break;
  2657. case 181: /* CP EOP event */
  2658. DRM_DEBUG("IH: CP EOP\n");
  2659. break;
  2660. default:
  2661. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2662. break;
  2663. }
  2664. /* wptr/rptr are in bytes! */
  2665. rptr += 16;
  2666. rptr &= rdev->ih.ptr_mask;
  2667. }
  2668. /* make sure wptr hasn't changed while processing */
  2669. wptr = r600_get_ih_wptr(rdev);
  2670. if (wptr != rdev->ih.wptr)
  2671. goto restart_ih;
  2672. if (queue_hotplug)
  2673. queue_work(rdev->wq, &rdev->hotplug_work);
  2674. rdev->ih.rptr = rptr;
  2675. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2676. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2677. return IRQ_HANDLED;
  2678. }
  2679. /*
  2680. * Debugfs info
  2681. */
  2682. #if defined(CONFIG_DEBUG_FS)
  2683. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2684. {
  2685. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2686. struct drm_device *dev = node->minor->dev;
  2687. struct radeon_device *rdev = dev->dev_private;
  2688. unsigned count, i, j;
  2689. radeon_ring_free_size(rdev);
  2690. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2691. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2692. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2693. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2694. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2695. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2696. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2697. seq_printf(m, "%u dwords in ring\n", count);
  2698. i = rdev->cp.rptr;
  2699. for (j = 0; j <= count; j++) {
  2700. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2701. i = (i + 1) & rdev->cp.ptr_mask;
  2702. }
  2703. return 0;
  2704. }
  2705. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2706. {
  2707. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2708. struct drm_device *dev = node->minor->dev;
  2709. struct radeon_device *rdev = dev->dev_private;
  2710. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2711. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2712. return 0;
  2713. }
  2714. static struct drm_info_list r600_mc_info_list[] = {
  2715. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2716. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2717. };
  2718. #endif
  2719. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2720. {
  2721. #if defined(CONFIG_DEBUG_FS)
  2722. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2723. #else
  2724. return 0;
  2725. #endif
  2726. }
  2727. /**
  2728. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2729. * rdev: radeon device structure
  2730. * bo: buffer object struct which userspace is waiting for idle
  2731. *
  2732. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2733. * through ring buffer, this leads to corruption in rendering, see
  2734. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2735. * directly perform HDP flush by writing register through MMIO.
  2736. */
  2737. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2738. {
  2739. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2740. }