evergreen.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include "drmP.h"
  27. #include "radeon.h"
  28. #include "radeon_asic.h"
  29. #include "radeon_drm.h"
  30. #include "evergreend.h"
  31. #include "atom.h"
  32. #include "avivod.h"
  33. #include "evergreen_reg.h"
  34. #define EVERGREEN_PFP_UCODE_SIZE 1120
  35. #define EVERGREEN_PM4_UCODE_SIZE 1376
  36. static void evergreen_gpu_init(struct radeon_device *rdev);
  37. void evergreen_fini(struct radeon_device *rdev);
  38. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  39. {
  40. bool connected = false;
  41. /* XXX */
  42. return connected;
  43. }
  44. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  45. enum radeon_hpd_id hpd)
  46. {
  47. /* XXX */
  48. }
  49. void evergreen_hpd_init(struct radeon_device *rdev)
  50. {
  51. /* XXX */
  52. }
  53. void evergreen_bandwidth_update(struct radeon_device *rdev)
  54. {
  55. /* XXX */
  56. }
  57. void evergreen_hpd_fini(struct radeon_device *rdev)
  58. {
  59. /* XXX */
  60. }
  61. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  62. {
  63. unsigned i;
  64. u32 tmp;
  65. for (i = 0; i < rdev->usec_timeout; i++) {
  66. /* read MC_STATUS */
  67. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  68. if (!tmp)
  69. return 0;
  70. udelay(1);
  71. }
  72. return -1;
  73. }
  74. /*
  75. * GART
  76. */
  77. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  78. {
  79. unsigned i;
  80. u32 tmp;
  81. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  82. for (i = 0; i < rdev->usec_timeout; i++) {
  83. /* read MC_STATUS */
  84. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  85. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  86. if (tmp == 2) {
  87. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  88. return;
  89. }
  90. if (tmp) {
  91. return;
  92. }
  93. udelay(1);
  94. }
  95. }
  96. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  97. {
  98. u32 tmp;
  99. int r;
  100. if (rdev->gart.table.vram.robj == NULL) {
  101. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  102. return -EINVAL;
  103. }
  104. r = radeon_gart_table_vram_pin(rdev);
  105. if (r)
  106. return r;
  107. radeon_gart_restore(rdev);
  108. /* Setup L2 cache */
  109. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  110. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  111. EFFECTIVE_L2_QUEUE_SIZE(7));
  112. WREG32(VM_L2_CNTL2, 0);
  113. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  114. /* Setup TLB control */
  115. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  116. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  117. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  118. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  119. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  120. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  121. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  122. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  123. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  124. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  125. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  126. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  127. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  128. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  129. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  130. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  131. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  132. (u32)(rdev->dummy_page.addr >> 12));
  133. WREG32(VM_CONTEXT1_CNTL, 0);
  134. evergreen_pcie_gart_tlb_flush(rdev);
  135. rdev->gart.ready = true;
  136. return 0;
  137. }
  138. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  139. {
  140. u32 tmp;
  141. int r;
  142. /* Disable all tables */
  143. WREG32(VM_CONTEXT0_CNTL, 0);
  144. WREG32(VM_CONTEXT1_CNTL, 0);
  145. /* Setup L2 cache */
  146. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  147. EFFECTIVE_L2_QUEUE_SIZE(7));
  148. WREG32(VM_L2_CNTL2, 0);
  149. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  150. /* Setup TLB control */
  151. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  152. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  153. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  154. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  155. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  156. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  157. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  158. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  159. if (rdev->gart.table.vram.robj) {
  160. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  161. if (likely(r == 0)) {
  162. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  163. radeon_bo_unpin(rdev->gart.table.vram.robj);
  164. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  165. }
  166. }
  167. }
  168. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  169. {
  170. evergreen_pcie_gart_disable(rdev);
  171. radeon_gart_table_vram_free(rdev);
  172. radeon_gart_fini(rdev);
  173. }
  174. void evergreen_agp_enable(struct radeon_device *rdev)
  175. {
  176. u32 tmp;
  177. /* Setup L2 cache */
  178. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  179. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  180. EFFECTIVE_L2_QUEUE_SIZE(7));
  181. WREG32(VM_L2_CNTL2, 0);
  182. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  183. /* Setup TLB control */
  184. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  185. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  186. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  187. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  188. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  189. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  190. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  191. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  192. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  193. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  194. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  195. WREG32(VM_CONTEXT0_CNTL, 0);
  196. WREG32(VM_CONTEXT1_CNTL, 0);
  197. }
  198. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  199. {
  200. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  201. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  202. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  203. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  204. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  205. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  206. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  207. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  208. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  209. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  210. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  211. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  212. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  213. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  214. /* Stop all video */
  215. WREG32(VGA_RENDER_CONTROL, 0);
  216. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  217. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  218. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  219. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  220. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  221. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  222. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  223. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  224. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  225. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  226. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  227. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  228. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  229. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  230. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  231. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  232. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  233. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  234. WREG32(D1VGA_CONTROL, 0);
  235. WREG32(D2VGA_CONTROL, 0);
  236. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  237. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  238. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  239. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  240. }
  241. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  242. {
  243. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  244. upper_32_bits(rdev->mc.vram_start));
  245. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  246. upper_32_bits(rdev->mc.vram_start));
  247. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  248. (u32)rdev->mc.vram_start);
  249. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  250. (u32)rdev->mc.vram_start);
  251. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  252. upper_32_bits(rdev->mc.vram_start));
  253. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  254. upper_32_bits(rdev->mc.vram_start));
  255. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  256. (u32)rdev->mc.vram_start);
  257. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  258. (u32)rdev->mc.vram_start);
  259. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  260. upper_32_bits(rdev->mc.vram_start));
  261. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  262. upper_32_bits(rdev->mc.vram_start));
  263. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  264. (u32)rdev->mc.vram_start);
  265. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  266. (u32)rdev->mc.vram_start);
  267. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  268. upper_32_bits(rdev->mc.vram_start));
  269. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  270. upper_32_bits(rdev->mc.vram_start));
  271. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  272. (u32)rdev->mc.vram_start);
  273. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  274. (u32)rdev->mc.vram_start);
  275. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  276. upper_32_bits(rdev->mc.vram_start));
  277. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  278. upper_32_bits(rdev->mc.vram_start));
  279. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  280. (u32)rdev->mc.vram_start);
  281. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  282. (u32)rdev->mc.vram_start);
  283. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  284. upper_32_bits(rdev->mc.vram_start));
  285. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  286. upper_32_bits(rdev->mc.vram_start));
  287. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  288. (u32)rdev->mc.vram_start);
  289. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  290. (u32)rdev->mc.vram_start);
  291. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  292. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  293. /* Unlock host access */
  294. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  295. mdelay(1);
  296. /* Restore video state */
  297. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  298. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  299. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  300. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  301. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  302. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  303. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  304. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  305. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  306. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  307. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  308. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  309. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  310. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  311. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  312. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  313. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  314. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  315. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  316. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  317. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  318. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  319. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  320. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  321. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  322. }
  323. static void evergreen_mc_program(struct radeon_device *rdev)
  324. {
  325. struct evergreen_mc_save save;
  326. u32 tmp;
  327. int i, j;
  328. /* Initialize HDP */
  329. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  330. WREG32((0x2c14 + j), 0x00000000);
  331. WREG32((0x2c18 + j), 0x00000000);
  332. WREG32((0x2c1c + j), 0x00000000);
  333. WREG32((0x2c20 + j), 0x00000000);
  334. WREG32((0x2c24 + j), 0x00000000);
  335. }
  336. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  337. evergreen_mc_stop(rdev, &save);
  338. if (evergreen_mc_wait_for_idle(rdev)) {
  339. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  340. }
  341. /* Lockout access through VGA aperture*/
  342. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  343. /* Update configuration */
  344. if (rdev->flags & RADEON_IS_AGP) {
  345. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  346. /* VRAM before AGP */
  347. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  348. rdev->mc.vram_start >> 12);
  349. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  350. rdev->mc.gtt_end >> 12);
  351. } else {
  352. /* VRAM after AGP */
  353. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  354. rdev->mc.gtt_start >> 12);
  355. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  356. rdev->mc.vram_end >> 12);
  357. }
  358. } else {
  359. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  360. rdev->mc.vram_start >> 12);
  361. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  362. rdev->mc.vram_end >> 12);
  363. }
  364. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  365. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  366. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  367. WREG32(MC_VM_FB_LOCATION, tmp);
  368. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  369. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  370. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  371. if (rdev->flags & RADEON_IS_AGP) {
  372. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  373. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  374. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  375. } else {
  376. WREG32(MC_VM_AGP_BASE, 0);
  377. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  378. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  379. }
  380. if (evergreen_mc_wait_for_idle(rdev)) {
  381. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  382. }
  383. evergreen_mc_resume(rdev, &save);
  384. /* we need to own VRAM, so turn off the VGA renderer here
  385. * to stop it overwriting our objects */
  386. rv515_vga_render_disable(rdev);
  387. }
  388. /*
  389. * CP.
  390. */
  391. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  392. {
  393. const __be32 *fw_data;
  394. int i;
  395. if (!rdev->me_fw || !rdev->pfp_fw)
  396. return -EINVAL;
  397. r700_cp_stop(rdev);
  398. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  399. fw_data = (const __be32 *)rdev->pfp_fw->data;
  400. WREG32(CP_PFP_UCODE_ADDR, 0);
  401. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  402. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  403. WREG32(CP_PFP_UCODE_ADDR, 0);
  404. fw_data = (const __be32 *)rdev->me_fw->data;
  405. WREG32(CP_ME_RAM_WADDR, 0);
  406. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  407. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  408. WREG32(CP_PFP_UCODE_ADDR, 0);
  409. WREG32(CP_ME_RAM_WADDR, 0);
  410. WREG32(CP_ME_RAM_RADDR, 0);
  411. return 0;
  412. }
  413. int evergreen_cp_resume(struct radeon_device *rdev)
  414. {
  415. u32 tmp;
  416. u32 rb_bufsz;
  417. int r;
  418. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  419. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  420. SOFT_RESET_PA |
  421. SOFT_RESET_SH |
  422. SOFT_RESET_VGT |
  423. SOFT_RESET_SX));
  424. RREG32(GRBM_SOFT_RESET);
  425. mdelay(15);
  426. WREG32(GRBM_SOFT_RESET, 0);
  427. RREG32(GRBM_SOFT_RESET);
  428. /* Set ring buffer size */
  429. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  430. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  431. #ifdef __BIG_ENDIAN
  432. tmp |= BUF_SWAP_32BIT;
  433. #endif
  434. WREG32(CP_RB_CNTL, tmp);
  435. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  436. /* Set the write pointer delay */
  437. WREG32(CP_RB_WPTR_DELAY, 0);
  438. /* Initialize the ring buffer's read and write pointers */
  439. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  440. WREG32(CP_RB_RPTR_WR, 0);
  441. WREG32(CP_RB_WPTR, 0);
  442. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  443. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  444. mdelay(1);
  445. WREG32(CP_RB_CNTL, tmp);
  446. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  447. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  448. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  449. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  450. r600_cp_start(rdev);
  451. rdev->cp.ready = true;
  452. r = radeon_ring_test(rdev);
  453. if (r) {
  454. rdev->cp.ready = false;
  455. return r;
  456. }
  457. return 0;
  458. }
  459. /*
  460. * Core functions
  461. */
  462. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  463. u32 num_tile_pipes,
  464. u32 num_backends,
  465. u32 backend_disable_mask)
  466. {
  467. u32 backend_map = 0;
  468. u32 enabled_backends_mask = 0;
  469. u32 enabled_backends_count = 0;
  470. u32 cur_pipe;
  471. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  472. u32 cur_backend = 0;
  473. u32 i;
  474. bool force_no_swizzle;
  475. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  476. num_tile_pipes = EVERGREEN_MAX_PIPES;
  477. if (num_tile_pipes < 1)
  478. num_tile_pipes = 1;
  479. if (num_backends > EVERGREEN_MAX_BACKENDS)
  480. num_backends = EVERGREEN_MAX_BACKENDS;
  481. if (num_backends < 1)
  482. num_backends = 1;
  483. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  484. if (((backend_disable_mask >> i) & 1) == 0) {
  485. enabled_backends_mask |= (1 << i);
  486. ++enabled_backends_count;
  487. }
  488. if (enabled_backends_count == num_backends)
  489. break;
  490. }
  491. if (enabled_backends_count == 0) {
  492. enabled_backends_mask = 1;
  493. enabled_backends_count = 1;
  494. }
  495. if (enabled_backends_count != num_backends)
  496. num_backends = enabled_backends_count;
  497. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  498. switch (rdev->family) {
  499. case CHIP_CEDAR:
  500. case CHIP_REDWOOD:
  501. force_no_swizzle = false;
  502. break;
  503. case CHIP_CYPRESS:
  504. case CHIP_HEMLOCK:
  505. case CHIP_JUNIPER:
  506. default:
  507. force_no_swizzle = true;
  508. break;
  509. }
  510. if (force_no_swizzle) {
  511. bool last_backend_enabled = false;
  512. force_no_swizzle = false;
  513. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  514. if (((enabled_backends_mask >> i) & 1) == 1) {
  515. if (last_backend_enabled)
  516. force_no_swizzle = true;
  517. last_backend_enabled = true;
  518. } else
  519. last_backend_enabled = false;
  520. }
  521. }
  522. switch (num_tile_pipes) {
  523. case 1:
  524. case 3:
  525. case 5:
  526. case 7:
  527. DRM_ERROR("odd number of pipes!\n");
  528. break;
  529. case 2:
  530. swizzle_pipe[0] = 0;
  531. swizzle_pipe[1] = 1;
  532. break;
  533. case 4:
  534. if (force_no_swizzle) {
  535. swizzle_pipe[0] = 0;
  536. swizzle_pipe[1] = 1;
  537. swizzle_pipe[2] = 2;
  538. swizzle_pipe[3] = 3;
  539. } else {
  540. swizzle_pipe[0] = 0;
  541. swizzle_pipe[1] = 2;
  542. swizzle_pipe[2] = 1;
  543. swizzle_pipe[3] = 3;
  544. }
  545. break;
  546. case 6:
  547. if (force_no_swizzle) {
  548. swizzle_pipe[0] = 0;
  549. swizzle_pipe[1] = 1;
  550. swizzle_pipe[2] = 2;
  551. swizzle_pipe[3] = 3;
  552. swizzle_pipe[4] = 4;
  553. swizzle_pipe[5] = 5;
  554. } else {
  555. swizzle_pipe[0] = 0;
  556. swizzle_pipe[1] = 2;
  557. swizzle_pipe[2] = 4;
  558. swizzle_pipe[3] = 1;
  559. swizzle_pipe[4] = 3;
  560. swizzle_pipe[5] = 5;
  561. }
  562. break;
  563. case 8:
  564. if (force_no_swizzle) {
  565. swizzle_pipe[0] = 0;
  566. swizzle_pipe[1] = 1;
  567. swizzle_pipe[2] = 2;
  568. swizzle_pipe[3] = 3;
  569. swizzle_pipe[4] = 4;
  570. swizzle_pipe[5] = 5;
  571. swizzle_pipe[6] = 6;
  572. swizzle_pipe[7] = 7;
  573. } else {
  574. swizzle_pipe[0] = 0;
  575. swizzle_pipe[1] = 2;
  576. swizzle_pipe[2] = 4;
  577. swizzle_pipe[3] = 6;
  578. swizzle_pipe[4] = 1;
  579. swizzle_pipe[5] = 3;
  580. swizzle_pipe[6] = 5;
  581. swizzle_pipe[7] = 7;
  582. }
  583. break;
  584. }
  585. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  586. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  587. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  588. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  589. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  590. }
  591. return backend_map;
  592. }
  593. static void evergreen_gpu_init(struct radeon_device *rdev)
  594. {
  595. u32 cc_rb_backend_disable = 0;
  596. u32 cc_gc_shader_pipe_config;
  597. u32 gb_addr_config = 0;
  598. u32 mc_shared_chmap, mc_arb_ramcfg;
  599. u32 gb_backend_map;
  600. u32 grbm_gfx_index;
  601. u32 sx_debug_1;
  602. u32 smx_dc_ctl0;
  603. u32 sq_config;
  604. u32 sq_lds_resource_mgmt;
  605. u32 sq_gpr_resource_mgmt_1;
  606. u32 sq_gpr_resource_mgmt_2;
  607. u32 sq_gpr_resource_mgmt_3;
  608. u32 sq_thread_resource_mgmt;
  609. u32 sq_thread_resource_mgmt_2;
  610. u32 sq_stack_resource_mgmt_1;
  611. u32 sq_stack_resource_mgmt_2;
  612. u32 sq_stack_resource_mgmt_3;
  613. u32 vgt_cache_invalidation;
  614. u32 hdp_host_path_cntl;
  615. int i, j, num_shader_engines, ps_thread_count;
  616. switch (rdev->family) {
  617. case CHIP_CYPRESS:
  618. case CHIP_HEMLOCK:
  619. rdev->config.evergreen.num_ses = 2;
  620. rdev->config.evergreen.max_pipes = 4;
  621. rdev->config.evergreen.max_tile_pipes = 8;
  622. rdev->config.evergreen.max_simds = 10;
  623. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  624. rdev->config.evergreen.max_gprs = 256;
  625. rdev->config.evergreen.max_threads = 248;
  626. rdev->config.evergreen.max_gs_threads = 32;
  627. rdev->config.evergreen.max_stack_entries = 512;
  628. rdev->config.evergreen.sx_num_of_sets = 4;
  629. rdev->config.evergreen.sx_max_export_size = 256;
  630. rdev->config.evergreen.sx_max_export_pos_size = 64;
  631. rdev->config.evergreen.sx_max_export_smx_size = 192;
  632. rdev->config.evergreen.max_hw_contexts = 8;
  633. rdev->config.evergreen.sq_num_cf_insts = 2;
  634. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  635. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  636. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  637. break;
  638. case CHIP_JUNIPER:
  639. rdev->config.evergreen.num_ses = 1;
  640. rdev->config.evergreen.max_pipes = 4;
  641. rdev->config.evergreen.max_tile_pipes = 4;
  642. rdev->config.evergreen.max_simds = 10;
  643. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  644. rdev->config.evergreen.max_gprs = 256;
  645. rdev->config.evergreen.max_threads = 248;
  646. rdev->config.evergreen.max_gs_threads = 32;
  647. rdev->config.evergreen.max_stack_entries = 512;
  648. rdev->config.evergreen.sx_num_of_sets = 4;
  649. rdev->config.evergreen.sx_max_export_size = 256;
  650. rdev->config.evergreen.sx_max_export_pos_size = 64;
  651. rdev->config.evergreen.sx_max_export_smx_size = 192;
  652. rdev->config.evergreen.max_hw_contexts = 8;
  653. rdev->config.evergreen.sq_num_cf_insts = 2;
  654. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  655. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  656. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  657. break;
  658. case CHIP_REDWOOD:
  659. rdev->config.evergreen.num_ses = 1;
  660. rdev->config.evergreen.max_pipes = 4;
  661. rdev->config.evergreen.max_tile_pipes = 4;
  662. rdev->config.evergreen.max_simds = 5;
  663. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  664. rdev->config.evergreen.max_gprs = 256;
  665. rdev->config.evergreen.max_threads = 248;
  666. rdev->config.evergreen.max_gs_threads = 32;
  667. rdev->config.evergreen.max_stack_entries = 256;
  668. rdev->config.evergreen.sx_num_of_sets = 4;
  669. rdev->config.evergreen.sx_max_export_size = 256;
  670. rdev->config.evergreen.sx_max_export_pos_size = 64;
  671. rdev->config.evergreen.sx_max_export_smx_size = 192;
  672. rdev->config.evergreen.max_hw_contexts = 8;
  673. rdev->config.evergreen.sq_num_cf_insts = 2;
  674. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  675. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  676. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  677. break;
  678. case CHIP_CEDAR:
  679. default:
  680. rdev->config.evergreen.num_ses = 1;
  681. rdev->config.evergreen.max_pipes = 2;
  682. rdev->config.evergreen.max_tile_pipes = 2;
  683. rdev->config.evergreen.max_simds = 2;
  684. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  685. rdev->config.evergreen.max_gprs = 256;
  686. rdev->config.evergreen.max_threads = 192;
  687. rdev->config.evergreen.max_gs_threads = 16;
  688. rdev->config.evergreen.max_stack_entries = 256;
  689. rdev->config.evergreen.sx_num_of_sets = 4;
  690. rdev->config.evergreen.sx_max_export_size = 128;
  691. rdev->config.evergreen.sx_max_export_pos_size = 32;
  692. rdev->config.evergreen.sx_max_export_smx_size = 96;
  693. rdev->config.evergreen.max_hw_contexts = 4;
  694. rdev->config.evergreen.sq_num_cf_insts = 1;
  695. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  696. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  697. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  698. break;
  699. }
  700. /* Initialize HDP */
  701. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  702. WREG32((0x2c14 + j), 0x00000000);
  703. WREG32((0x2c18 + j), 0x00000000);
  704. WREG32((0x2c1c + j), 0x00000000);
  705. WREG32((0x2c20 + j), 0x00000000);
  706. WREG32((0x2c24 + j), 0x00000000);
  707. }
  708. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  709. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  710. cc_gc_shader_pipe_config |=
  711. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  712. & EVERGREEN_MAX_PIPES_MASK);
  713. cc_gc_shader_pipe_config |=
  714. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  715. & EVERGREEN_MAX_SIMDS_MASK);
  716. cc_rb_backend_disable =
  717. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  718. & EVERGREEN_MAX_BACKENDS_MASK);
  719. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  720. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  721. switch (rdev->config.evergreen.max_tile_pipes) {
  722. case 1:
  723. default:
  724. gb_addr_config |= NUM_PIPES(0);
  725. break;
  726. case 2:
  727. gb_addr_config |= NUM_PIPES(1);
  728. break;
  729. case 4:
  730. gb_addr_config |= NUM_PIPES(2);
  731. break;
  732. case 8:
  733. gb_addr_config |= NUM_PIPES(3);
  734. break;
  735. }
  736. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  737. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  738. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  739. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  740. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  741. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  742. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  743. gb_addr_config |= ROW_SIZE(2);
  744. else
  745. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  746. if (rdev->ddev->pdev->device == 0x689e) {
  747. u32 efuse_straps_4;
  748. u32 efuse_straps_3;
  749. u8 efuse_box_bit_131_124;
  750. WREG32(RCU_IND_INDEX, 0x204);
  751. efuse_straps_4 = RREG32(RCU_IND_DATA);
  752. WREG32(RCU_IND_INDEX, 0x203);
  753. efuse_straps_3 = RREG32(RCU_IND_DATA);
  754. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  755. switch(efuse_box_bit_131_124) {
  756. case 0x00:
  757. gb_backend_map = 0x76543210;
  758. break;
  759. case 0x55:
  760. gb_backend_map = 0x77553311;
  761. break;
  762. case 0x56:
  763. gb_backend_map = 0x77553300;
  764. break;
  765. case 0x59:
  766. gb_backend_map = 0x77552211;
  767. break;
  768. case 0x66:
  769. gb_backend_map = 0x77443300;
  770. break;
  771. case 0x99:
  772. gb_backend_map = 0x66552211;
  773. break;
  774. case 0x5a:
  775. gb_backend_map = 0x77552200;
  776. break;
  777. case 0xaa:
  778. gb_backend_map = 0x66442200;
  779. break;
  780. case 0x95:
  781. gb_backend_map = 0x66553311;
  782. break;
  783. default:
  784. DRM_ERROR("bad backend map, using default\n");
  785. gb_backend_map =
  786. evergreen_get_tile_pipe_to_backend_map(rdev,
  787. rdev->config.evergreen.max_tile_pipes,
  788. rdev->config.evergreen.max_backends,
  789. ((EVERGREEN_MAX_BACKENDS_MASK <<
  790. rdev->config.evergreen.max_backends) &
  791. EVERGREEN_MAX_BACKENDS_MASK));
  792. break;
  793. }
  794. } else if (rdev->ddev->pdev->device == 0x68b9) {
  795. u32 efuse_straps_3;
  796. u8 efuse_box_bit_127_124;
  797. WREG32(RCU_IND_INDEX, 0x203);
  798. efuse_straps_3 = RREG32(RCU_IND_DATA);
  799. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  800. switch(efuse_box_bit_127_124) {
  801. case 0x0:
  802. gb_backend_map = 0x00003210;
  803. break;
  804. case 0x5:
  805. case 0x6:
  806. case 0x9:
  807. case 0xa:
  808. gb_backend_map = 0x00003311;
  809. break;
  810. default:
  811. DRM_ERROR("bad backend map, using default\n");
  812. gb_backend_map =
  813. evergreen_get_tile_pipe_to_backend_map(rdev,
  814. rdev->config.evergreen.max_tile_pipes,
  815. rdev->config.evergreen.max_backends,
  816. ((EVERGREEN_MAX_BACKENDS_MASK <<
  817. rdev->config.evergreen.max_backends) &
  818. EVERGREEN_MAX_BACKENDS_MASK));
  819. break;
  820. }
  821. } else
  822. gb_backend_map =
  823. evergreen_get_tile_pipe_to_backend_map(rdev,
  824. rdev->config.evergreen.max_tile_pipes,
  825. rdev->config.evergreen.max_backends,
  826. ((EVERGREEN_MAX_BACKENDS_MASK <<
  827. rdev->config.evergreen.max_backends) &
  828. EVERGREEN_MAX_BACKENDS_MASK));
  829. WREG32(GB_BACKEND_MAP, gb_backend_map);
  830. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  831. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  832. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  833. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  834. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  835. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  836. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  837. u32 sp = cc_gc_shader_pipe_config;
  838. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  839. if (i == num_shader_engines) {
  840. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  841. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  842. }
  843. WREG32(GRBM_GFX_INDEX, gfx);
  844. WREG32(RLC_GFX_INDEX, gfx);
  845. WREG32(CC_RB_BACKEND_DISABLE, rb);
  846. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  847. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  848. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  849. }
  850. grbm_gfx_index |= SE_BROADCAST_WRITES;
  851. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  852. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  853. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  854. WREG32(CGTS_TCC_DISABLE, 0);
  855. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  856. WREG32(CGTS_USER_TCC_DISABLE, 0);
  857. /* set HW defaults for 3D engine */
  858. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  859. ROQ_IB2_START(0x2b)));
  860. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  861. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  862. SYNC_GRADIENT |
  863. SYNC_WALKER |
  864. SYNC_ALIGNER));
  865. sx_debug_1 = RREG32(SX_DEBUG_1);
  866. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  867. WREG32(SX_DEBUG_1, sx_debug_1);
  868. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  869. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  870. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  871. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  872. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  873. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  874. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  875. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  876. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  877. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  878. WREG32(VGT_NUM_INSTANCES, 1);
  879. WREG32(SPI_CONFIG_CNTL, 0);
  880. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  881. WREG32(CP_PERFMON_CNTL, 0);
  882. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  883. FETCH_FIFO_HIWATER(0x4) |
  884. DONE_FIFO_HIWATER(0xe0) |
  885. ALU_UPDATE_FIFO_HIWATER(0x8)));
  886. sq_config = RREG32(SQ_CONFIG);
  887. sq_config &= ~(PS_PRIO(3) |
  888. VS_PRIO(3) |
  889. GS_PRIO(3) |
  890. ES_PRIO(3));
  891. sq_config |= (VC_ENABLE |
  892. EXPORT_SRC_C |
  893. PS_PRIO(0) |
  894. VS_PRIO(1) |
  895. GS_PRIO(2) |
  896. ES_PRIO(3));
  897. if (rdev->family == CHIP_CEDAR)
  898. /* no vertex cache */
  899. sq_config &= ~VC_ENABLE;
  900. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  901. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  902. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  903. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  904. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  905. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  906. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  907. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  908. if (rdev->family == CHIP_CEDAR)
  909. ps_thread_count = 96;
  910. else
  911. ps_thread_count = 128;
  912. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  913. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  914. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  915. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  916. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  917. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  918. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  919. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  920. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  921. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  922. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  923. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  924. WREG32(SQ_CONFIG, sq_config);
  925. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  926. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  927. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  928. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  929. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  930. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  931. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  932. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  933. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  934. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  935. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  936. FORCE_EOV_MAX_REZ_CNT(255)));
  937. if (rdev->family == CHIP_CEDAR)
  938. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  939. else
  940. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  941. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  942. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  943. WREG32(VGT_GS_VERTEX_REUSE, 16);
  944. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  945. WREG32(CB_PERF_CTR0_SEL_0, 0);
  946. WREG32(CB_PERF_CTR0_SEL_1, 0);
  947. WREG32(CB_PERF_CTR1_SEL_0, 0);
  948. WREG32(CB_PERF_CTR1_SEL_1, 0);
  949. WREG32(CB_PERF_CTR2_SEL_0, 0);
  950. WREG32(CB_PERF_CTR2_SEL_1, 0);
  951. WREG32(CB_PERF_CTR3_SEL_0, 0);
  952. WREG32(CB_PERF_CTR3_SEL_1, 0);
  953. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  954. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  955. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  956. udelay(50);
  957. }
  958. int evergreen_mc_init(struct radeon_device *rdev)
  959. {
  960. u32 tmp;
  961. int chansize, numchan;
  962. /* Get VRAM informations */
  963. rdev->mc.vram_is_ddr = true;
  964. tmp = RREG32(MC_ARB_RAMCFG);
  965. if (tmp & CHANSIZE_OVERRIDE) {
  966. chansize = 16;
  967. } else if (tmp & CHANSIZE_MASK) {
  968. chansize = 64;
  969. } else {
  970. chansize = 32;
  971. }
  972. tmp = RREG32(MC_SHARED_CHMAP);
  973. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  974. case 0:
  975. default:
  976. numchan = 1;
  977. break;
  978. case 1:
  979. numchan = 2;
  980. break;
  981. case 2:
  982. numchan = 4;
  983. break;
  984. case 3:
  985. numchan = 8;
  986. break;
  987. }
  988. rdev->mc.vram_width = numchan * chansize;
  989. /* Could aper size report 0 ? */
  990. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  991. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  992. /* Setup GPU memory space */
  993. /* size in MB on evergreen */
  994. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  995. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  996. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  997. /* FIXME remove this once we support unmappable VRAM */
  998. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  999. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1000. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1001. }
  1002. r600_vram_gtt_location(rdev, &rdev->mc);
  1003. radeon_update_bandwidth_info(rdev);
  1004. return 0;
  1005. }
  1006. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1007. {
  1008. /* FIXME: implement for evergreen */
  1009. return false;
  1010. }
  1011. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1012. {
  1013. struct evergreen_mc_save save;
  1014. u32 srbm_reset = 0;
  1015. u32 grbm_reset = 0;
  1016. dev_info(rdev->dev, "GPU softreset \n");
  1017. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1018. RREG32(GRBM_STATUS));
  1019. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1020. RREG32(GRBM_STATUS_SE0));
  1021. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1022. RREG32(GRBM_STATUS_SE1));
  1023. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1024. RREG32(SRBM_STATUS));
  1025. evergreen_mc_stop(rdev, &save);
  1026. if (evergreen_mc_wait_for_idle(rdev)) {
  1027. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1028. }
  1029. /* Disable CP parsing/prefetching */
  1030. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1031. /* reset all the gfx blocks */
  1032. grbm_reset = (SOFT_RESET_CP |
  1033. SOFT_RESET_CB |
  1034. SOFT_RESET_DB |
  1035. SOFT_RESET_PA |
  1036. SOFT_RESET_SC |
  1037. SOFT_RESET_SPI |
  1038. SOFT_RESET_SH |
  1039. SOFT_RESET_SX |
  1040. SOFT_RESET_TC |
  1041. SOFT_RESET_TA |
  1042. SOFT_RESET_VC |
  1043. SOFT_RESET_VGT);
  1044. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1045. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1046. (void)RREG32(GRBM_SOFT_RESET);
  1047. udelay(50);
  1048. WREG32(GRBM_SOFT_RESET, 0);
  1049. (void)RREG32(GRBM_SOFT_RESET);
  1050. /* reset all the system blocks */
  1051. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1052. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1053. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1054. (void)RREG32(SRBM_SOFT_RESET);
  1055. udelay(50);
  1056. WREG32(SRBM_SOFT_RESET, 0);
  1057. (void)RREG32(SRBM_SOFT_RESET);
  1058. /* Wait a little for things to settle down */
  1059. udelay(50);
  1060. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1061. RREG32(GRBM_STATUS));
  1062. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1063. RREG32(GRBM_STATUS_SE0));
  1064. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1065. RREG32(GRBM_STATUS_SE1));
  1066. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1067. RREG32(SRBM_STATUS));
  1068. /* After reset we need to reinit the asic as GPU often endup in an
  1069. * incoherent state.
  1070. */
  1071. atom_asic_init(rdev->mode_info.atom_context);
  1072. evergreen_mc_resume(rdev, &save);
  1073. return 0;
  1074. }
  1075. int evergreen_asic_reset(struct radeon_device *rdev)
  1076. {
  1077. return evergreen_gpu_soft_reset(rdev);
  1078. }
  1079. /* Interrupts */
  1080. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1081. {
  1082. switch (crtc) {
  1083. case 0:
  1084. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1085. case 1:
  1086. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1087. case 2:
  1088. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1089. case 3:
  1090. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1091. case 4:
  1092. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1093. case 5:
  1094. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1095. default:
  1096. return 0;
  1097. }
  1098. }
  1099. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1100. {
  1101. u32 tmp;
  1102. WREG32(CP_INT_CNTL, 0);
  1103. WREG32(GRBM_INT_CNTL, 0);
  1104. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1105. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1106. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1107. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1108. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1109. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1110. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1111. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1112. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1113. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1114. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1115. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1116. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1117. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1118. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1119. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1120. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1121. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1122. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1123. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1124. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1125. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1126. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1127. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1128. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1129. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1130. }
  1131. int evergreen_irq_set(struct radeon_device *rdev)
  1132. {
  1133. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1134. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1135. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1136. if (!rdev->irq.installed) {
  1137. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1138. return -EINVAL;
  1139. }
  1140. /* don't enable anything if the ih is disabled */
  1141. if (!rdev->ih.enabled) {
  1142. r600_disable_interrupts(rdev);
  1143. /* force the active interrupt state to all disabled */
  1144. evergreen_disable_interrupt_state(rdev);
  1145. return 0;
  1146. }
  1147. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1148. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1149. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1150. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1151. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1152. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1153. if (rdev->irq.sw_int) {
  1154. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1155. cp_int_cntl |= RB_INT_ENABLE;
  1156. }
  1157. if (rdev->irq.crtc_vblank_int[0]) {
  1158. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1159. crtc1 |= VBLANK_INT_MASK;
  1160. }
  1161. if (rdev->irq.crtc_vblank_int[1]) {
  1162. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1163. crtc2 |= VBLANK_INT_MASK;
  1164. }
  1165. if (rdev->irq.crtc_vblank_int[2]) {
  1166. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1167. crtc3 |= VBLANK_INT_MASK;
  1168. }
  1169. if (rdev->irq.crtc_vblank_int[3]) {
  1170. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1171. crtc4 |= VBLANK_INT_MASK;
  1172. }
  1173. if (rdev->irq.crtc_vblank_int[4]) {
  1174. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1175. crtc5 |= VBLANK_INT_MASK;
  1176. }
  1177. if (rdev->irq.crtc_vblank_int[5]) {
  1178. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1179. crtc6 |= VBLANK_INT_MASK;
  1180. }
  1181. if (rdev->irq.hpd[0]) {
  1182. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1183. hpd1 |= DC_HPDx_INT_EN;
  1184. }
  1185. if (rdev->irq.hpd[1]) {
  1186. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1187. hpd2 |= DC_HPDx_INT_EN;
  1188. }
  1189. if (rdev->irq.hpd[2]) {
  1190. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1191. hpd3 |= DC_HPDx_INT_EN;
  1192. }
  1193. if (rdev->irq.hpd[3]) {
  1194. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1195. hpd4 |= DC_HPDx_INT_EN;
  1196. }
  1197. if (rdev->irq.hpd[4]) {
  1198. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1199. hpd5 |= DC_HPDx_INT_EN;
  1200. }
  1201. if (rdev->irq.hpd[5]) {
  1202. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1203. hpd6 |= DC_HPDx_INT_EN;
  1204. }
  1205. WREG32(CP_INT_CNTL, cp_int_cntl);
  1206. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1207. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1208. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1209. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1210. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1211. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1212. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1213. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1214. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1215. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1216. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1217. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1218. return 0;
  1219. }
  1220. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1221. u32 *disp_int,
  1222. u32 *disp_int_cont,
  1223. u32 *disp_int_cont2,
  1224. u32 *disp_int_cont3,
  1225. u32 *disp_int_cont4,
  1226. u32 *disp_int_cont5)
  1227. {
  1228. u32 tmp;
  1229. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1230. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1231. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1232. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1233. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1234. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1235. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1236. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1237. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1238. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1239. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1240. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1241. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1242. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1243. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1244. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1245. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1246. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1247. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1248. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1249. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1250. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1251. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1252. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1253. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1254. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1255. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1256. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1257. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1258. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1259. if (*disp_int & DC_HPD1_INTERRUPT) {
  1260. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1261. tmp |= DC_HPDx_INT_ACK;
  1262. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1263. }
  1264. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1265. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1266. tmp |= DC_HPDx_INT_ACK;
  1267. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1268. }
  1269. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1270. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1271. tmp |= DC_HPDx_INT_ACK;
  1272. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1273. }
  1274. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1275. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1276. tmp |= DC_HPDx_INT_ACK;
  1277. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1278. }
  1279. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1280. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1281. tmp |= DC_HPDx_INT_ACK;
  1282. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1283. }
  1284. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1285. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1286. tmp |= DC_HPDx_INT_ACK;
  1287. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1288. }
  1289. }
  1290. void evergreen_irq_disable(struct radeon_device *rdev)
  1291. {
  1292. u32 disp_int, disp_int_cont, disp_int_cont2;
  1293. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1294. r600_disable_interrupts(rdev);
  1295. /* Wait and acknowledge irq */
  1296. mdelay(1);
  1297. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1298. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1299. evergreen_disable_interrupt_state(rdev);
  1300. }
  1301. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1302. {
  1303. evergreen_irq_disable(rdev);
  1304. r600_rlc_stop(rdev);
  1305. }
  1306. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1307. {
  1308. u32 wptr, tmp;
  1309. /* XXX use writeback */
  1310. wptr = RREG32(IH_RB_WPTR);
  1311. if (wptr & RB_OVERFLOW) {
  1312. /* When a ring buffer overflow happen start parsing interrupt
  1313. * from the last not overwritten vector (wptr + 16). Hopefully
  1314. * this should allow us to catchup.
  1315. */
  1316. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1317. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1318. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1319. tmp = RREG32(IH_RB_CNTL);
  1320. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1321. WREG32(IH_RB_CNTL, tmp);
  1322. }
  1323. return (wptr & rdev->ih.ptr_mask);
  1324. }
  1325. int evergreen_irq_process(struct radeon_device *rdev)
  1326. {
  1327. u32 wptr = evergreen_get_ih_wptr(rdev);
  1328. u32 rptr = rdev->ih.rptr;
  1329. u32 src_id, src_data;
  1330. u32 ring_index;
  1331. u32 disp_int, disp_int_cont, disp_int_cont2;
  1332. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1333. unsigned long flags;
  1334. bool queue_hotplug = false;
  1335. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1336. if (!rdev->ih.enabled)
  1337. return IRQ_NONE;
  1338. spin_lock_irqsave(&rdev->ih.lock, flags);
  1339. if (rptr == wptr) {
  1340. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1341. return IRQ_NONE;
  1342. }
  1343. if (rdev->shutdown) {
  1344. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1345. return IRQ_NONE;
  1346. }
  1347. restart_ih:
  1348. /* display interrupts */
  1349. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1350. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1351. rdev->ih.wptr = wptr;
  1352. while (rptr != wptr) {
  1353. /* wptr/rptr are in bytes! */
  1354. ring_index = rptr / 4;
  1355. src_id = rdev->ih.ring[ring_index] & 0xff;
  1356. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1357. switch (src_id) {
  1358. case 1: /* D1 vblank/vline */
  1359. switch (src_data) {
  1360. case 0: /* D1 vblank */
  1361. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1362. drm_handle_vblank(rdev->ddev, 0);
  1363. wake_up(&rdev->irq.vblank_queue);
  1364. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1365. DRM_DEBUG("IH: D1 vblank\n");
  1366. }
  1367. break;
  1368. case 1: /* D1 vline */
  1369. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1370. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1371. DRM_DEBUG("IH: D1 vline\n");
  1372. }
  1373. break;
  1374. default:
  1375. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1376. break;
  1377. }
  1378. break;
  1379. case 2: /* D2 vblank/vline */
  1380. switch (src_data) {
  1381. case 0: /* D2 vblank */
  1382. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1383. drm_handle_vblank(rdev->ddev, 1);
  1384. wake_up(&rdev->irq.vblank_queue);
  1385. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1386. DRM_DEBUG("IH: D2 vblank\n");
  1387. }
  1388. break;
  1389. case 1: /* D2 vline */
  1390. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1391. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1392. DRM_DEBUG("IH: D2 vline\n");
  1393. }
  1394. break;
  1395. default:
  1396. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1397. break;
  1398. }
  1399. break;
  1400. case 3: /* D3 vblank/vline */
  1401. switch (src_data) {
  1402. case 0: /* D3 vblank */
  1403. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1404. drm_handle_vblank(rdev->ddev, 2);
  1405. wake_up(&rdev->irq.vblank_queue);
  1406. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1407. DRM_DEBUG("IH: D3 vblank\n");
  1408. }
  1409. break;
  1410. case 1: /* D3 vline */
  1411. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1412. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1413. DRM_DEBUG("IH: D3 vline\n");
  1414. }
  1415. break;
  1416. default:
  1417. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1418. break;
  1419. }
  1420. break;
  1421. case 4: /* D4 vblank/vline */
  1422. switch (src_data) {
  1423. case 0: /* D4 vblank */
  1424. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1425. drm_handle_vblank(rdev->ddev, 3);
  1426. wake_up(&rdev->irq.vblank_queue);
  1427. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1428. DRM_DEBUG("IH: D4 vblank\n");
  1429. }
  1430. break;
  1431. case 1: /* D4 vline */
  1432. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1433. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1434. DRM_DEBUG("IH: D4 vline\n");
  1435. }
  1436. break;
  1437. default:
  1438. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1439. break;
  1440. }
  1441. break;
  1442. case 5: /* D5 vblank/vline */
  1443. switch (src_data) {
  1444. case 0: /* D5 vblank */
  1445. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1446. drm_handle_vblank(rdev->ddev, 4);
  1447. wake_up(&rdev->irq.vblank_queue);
  1448. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1449. DRM_DEBUG("IH: D5 vblank\n");
  1450. }
  1451. break;
  1452. case 1: /* D5 vline */
  1453. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1454. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1455. DRM_DEBUG("IH: D5 vline\n");
  1456. }
  1457. break;
  1458. default:
  1459. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1460. break;
  1461. }
  1462. break;
  1463. case 6: /* D6 vblank/vline */
  1464. switch (src_data) {
  1465. case 0: /* D6 vblank */
  1466. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1467. drm_handle_vblank(rdev->ddev, 5);
  1468. wake_up(&rdev->irq.vblank_queue);
  1469. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1470. DRM_DEBUG("IH: D6 vblank\n");
  1471. }
  1472. break;
  1473. case 1: /* D6 vline */
  1474. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1475. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1476. DRM_DEBUG("IH: D6 vline\n");
  1477. }
  1478. break;
  1479. default:
  1480. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1481. break;
  1482. }
  1483. break;
  1484. case 42: /* HPD hotplug */
  1485. switch (src_data) {
  1486. case 0:
  1487. if (disp_int & DC_HPD1_INTERRUPT) {
  1488. disp_int &= ~DC_HPD1_INTERRUPT;
  1489. queue_hotplug = true;
  1490. DRM_DEBUG("IH: HPD1\n");
  1491. }
  1492. break;
  1493. case 1:
  1494. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1495. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1496. queue_hotplug = true;
  1497. DRM_DEBUG("IH: HPD2\n");
  1498. }
  1499. break;
  1500. case 2:
  1501. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1502. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1503. queue_hotplug = true;
  1504. DRM_DEBUG("IH: HPD3\n");
  1505. }
  1506. break;
  1507. case 3:
  1508. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1509. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1510. queue_hotplug = true;
  1511. DRM_DEBUG("IH: HPD4\n");
  1512. }
  1513. break;
  1514. case 4:
  1515. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1516. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1517. queue_hotplug = true;
  1518. DRM_DEBUG("IH: HPD5\n");
  1519. }
  1520. break;
  1521. case 5:
  1522. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1523. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1524. queue_hotplug = true;
  1525. DRM_DEBUG("IH: HPD6\n");
  1526. }
  1527. break;
  1528. default:
  1529. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1530. break;
  1531. }
  1532. break;
  1533. case 176: /* CP_INT in ring buffer */
  1534. case 177: /* CP_INT in IB1 */
  1535. case 178: /* CP_INT in IB2 */
  1536. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1537. radeon_fence_process(rdev);
  1538. break;
  1539. case 181: /* CP EOP event */
  1540. DRM_DEBUG("IH: CP EOP\n");
  1541. break;
  1542. default:
  1543. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1544. break;
  1545. }
  1546. /* wptr/rptr are in bytes! */
  1547. rptr += 16;
  1548. rptr &= rdev->ih.ptr_mask;
  1549. }
  1550. /* make sure wptr hasn't changed while processing */
  1551. wptr = evergreen_get_ih_wptr(rdev);
  1552. if (wptr != rdev->ih.wptr)
  1553. goto restart_ih;
  1554. if (queue_hotplug)
  1555. queue_work(rdev->wq, &rdev->hotplug_work);
  1556. rdev->ih.rptr = rptr;
  1557. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1558. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1559. return IRQ_HANDLED;
  1560. }
  1561. static int evergreen_startup(struct radeon_device *rdev)
  1562. {
  1563. int r;
  1564. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1565. r = r600_init_microcode(rdev);
  1566. if (r) {
  1567. DRM_ERROR("Failed to load firmware!\n");
  1568. return r;
  1569. }
  1570. }
  1571. evergreen_mc_program(rdev);
  1572. if (rdev->flags & RADEON_IS_AGP) {
  1573. evergreen_agp_enable(rdev);
  1574. } else {
  1575. r = evergreen_pcie_gart_enable(rdev);
  1576. if (r)
  1577. return r;
  1578. }
  1579. evergreen_gpu_init(rdev);
  1580. #if 0
  1581. if (!rdev->r600_blit.shader_obj) {
  1582. r = r600_blit_init(rdev);
  1583. if (r) {
  1584. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1585. return r;
  1586. }
  1587. }
  1588. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1589. if (unlikely(r != 0))
  1590. return r;
  1591. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1592. &rdev->r600_blit.shader_gpu_addr);
  1593. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1594. if (r) {
  1595. DRM_ERROR("failed to pin blit object %d\n", r);
  1596. return r;
  1597. }
  1598. #endif
  1599. /* Enable IRQ */
  1600. r = r600_irq_init(rdev);
  1601. if (r) {
  1602. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1603. radeon_irq_kms_fini(rdev);
  1604. return r;
  1605. }
  1606. evergreen_irq_set(rdev);
  1607. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1608. if (r)
  1609. return r;
  1610. r = evergreen_cp_load_microcode(rdev);
  1611. if (r)
  1612. return r;
  1613. r = evergreen_cp_resume(rdev);
  1614. if (r)
  1615. return r;
  1616. /* write back buffer are not vital so don't worry about failure */
  1617. r600_wb_enable(rdev);
  1618. return 0;
  1619. }
  1620. int evergreen_resume(struct radeon_device *rdev)
  1621. {
  1622. int r;
  1623. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1624. * posting will perform necessary task to bring back GPU into good
  1625. * shape.
  1626. */
  1627. /* post card */
  1628. atom_asic_init(rdev->mode_info.atom_context);
  1629. /* Initialize clocks */
  1630. r = radeon_clocks_init(rdev);
  1631. if (r) {
  1632. return r;
  1633. }
  1634. r = evergreen_startup(rdev);
  1635. if (r) {
  1636. DRM_ERROR("r600 startup failed on resume\n");
  1637. return r;
  1638. }
  1639. r = r600_ib_test(rdev);
  1640. if (r) {
  1641. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1642. return r;
  1643. }
  1644. return r;
  1645. }
  1646. int evergreen_suspend(struct radeon_device *rdev)
  1647. {
  1648. #if 0
  1649. int r;
  1650. #endif
  1651. /* FIXME: we should wait for ring to be empty */
  1652. r700_cp_stop(rdev);
  1653. rdev->cp.ready = false;
  1654. evergreen_irq_suspend(rdev);
  1655. r600_wb_disable(rdev);
  1656. evergreen_pcie_gart_disable(rdev);
  1657. #if 0
  1658. /* unpin shaders bo */
  1659. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1660. if (likely(r == 0)) {
  1661. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1662. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1663. }
  1664. #endif
  1665. return 0;
  1666. }
  1667. static bool evergreen_card_posted(struct radeon_device *rdev)
  1668. {
  1669. u32 reg;
  1670. /* first check CRTCs */
  1671. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1672. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1673. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1674. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1675. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1676. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1677. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1678. return true;
  1679. /* then check MEM_SIZE, in case the crtcs are off */
  1680. if (RREG32(CONFIG_MEMSIZE))
  1681. return true;
  1682. return false;
  1683. }
  1684. /* Plan is to move initialization in that function and use
  1685. * helper function so that radeon_device_init pretty much
  1686. * do nothing more than calling asic specific function. This
  1687. * should also allow to remove a bunch of callback function
  1688. * like vram_info.
  1689. */
  1690. int evergreen_init(struct radeon_device *rdev)
  1691. {
  1692. int r;
  1693. r = radeon_dummy_page_init(rdev);
  1694. if (r)
  1695. return r;
  1696. /* This don't do much */
  1697. r = radeon_gem_init(rdev);
  1698. if (r)
  1699. return r;
  1700. /* Read BIOS */
  1701. if (!radeon_get_bios(rdev)) {
  1702. if (ASIC_IS_AVIVO(rdev))
  1703. return -EINVAL;
  1704. }
  1705. /* Must be an ATOMBIOS */
  1706. if (!rdev->is_atom_bios) {
  1707. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1708. return -EINVAL;
  1709. }
  1710. r = radeon_atombios_init(rdev);
  1711. if (r)
  1712. return r;
  1713. /* Post card if necessary */
  1714. if (!evergreen_card_posted(rdev)) {
  1715. if (!rdev->bios) {
  1716. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1717. return -EINVAL;
  1718. }
  1719. DRM_INFO("GPU not posted. posting now...\n");
  1720. atom_asic_init(rdev->mode_info.atom_context);
  1721. }
  1722. /* Initialize scratch registers */
  1723. r600_scratch_init(rdev);
  1724. /* Initialize surface registers */
  1725. radeon_surface_init(rdev);
  1726. /* Initialize clocks */
  1727. radeon_get_clock_info(rdev->ddev);
  1728. r = radeon_clocks_init(rdev);
  1729. if (r)
  1730. return r;
  1731. /* Initialize power management */
  1732. radeon_pm_init(rdev);
  1733. /* Fence driver */
  1734. r = radeon_fence_driver_init(rdev);
  1735. if (r)
  1736. return r;
  1737. /* initialize AGP */
  1738. if (rdev->flags & RADEON_IS_AGP) {
  1739. r = radeon_agp_init(rdev);
  1740. if (r)
  1741. radeon_agp_disable(rdev);
  1742. }
  1743. /* initialize memory controller */
  1744. r = evergreen_mc_init(rdev);
  1745. if (r)
  1746. return r;
  1747. /* Memory manager */
  1748. r = radeon_bo_init(rdev);
  1749. if (r)
  1750. return r;
  1751. r = radeon_irq_kms_init(rdev);
  1752. if (r)
  1753. return r;
  1754. rdev->cp.ring_obj = NULL;
  1755. r600_ring_init(rdev, 1024 * 1024);
  1756. rdev->ih.ring_obj = NULL;
  1757. r600_ih_ring_init(rdev, 64 * 1024);
  1758. r = r600_pcie_gart_init(rdev);
  1759. if (r)
  1760. return r;
  1761. rdev->accel_working = false;
  1762. r = evergreen_startup(rdev);
  1763. if (r) {
  1764. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1765. r700_cp_fini(rdev);
  1766. r600_wb_fini(rdev);
  1767. r600_irq_fini(rdev);
  1768. radeon_irq_kms_fini(rdev);
  1769. evergreen_pcie_gart_fini(rdev);
  1770. rdev->accel_working = false;
  1771. }
  1772. if (rdev->accel_working) {
  1773. r = radeon_ib_pool_init(rdev);
  1774. if (r) {
  1775. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1776. rdev->accel_working = false;
  1777. }
  1778. r = r600_ib_test(rdev);
  1779. if (r) {
  1780. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1781. rdev->accel_working = false;
  1782. }
  1783. }
  1784. return 0;
  1785. }
  1786. void evergreen_fini(struct radeon_device *rdev)
  1787. {
  1788. radeon_pm_fini(rdev);
  1789. /*r600_blit_fini(rdev);*/
  1790. r700_cp_fini(rdev);
  1791. r600_wb_fini(rdev);
  1792. r600_irq_fini(rdev);
  1793. radeon_irq_kms_fini(rdev);
  1794. evergreen_pcie_gart_fini(rdev);
  1795. radeon_gem_fini(rdev);
  1796. radeon_fence_driver_fini(rdev);
  1797. radeon_clocks_fini(rdev);
  1798. radeon_agp_fini(rdev);
  1799. radeon_bo_fini(rdev);
  1800. radeon_atombios_fini(rdev);
  1801. kfree(rdev->bios);
  1802. rdev->bios = NULL;
  1803. radeon_dummy_page_fini(rdev);
  1804. }