sdio_chip.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/types.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/mmc/card.h>
  21. #include <linux/ssb/ssb_regs.h>
  22. #include <linux/bcma/bcma.h>
  23. #include <chipcommon.h>
  24. #include <brcm_hw_ids.h>
  25. #include <brcmu_wifi.h>
  26. #include <brcmu_utils.h>
  27. #include <soc.h>
  28. #include "dhd_dbg.h"
  29. #include "sdio_host.h"
  30. #include "sdio_chip.h"
  31. /* chip core base & ramsize */
  32. /* bcm4329 */
  33. /* SDIO device core, ID 0x829 */
  34. #define BCM4329_CORE_BUS_BASE 0x18011000
  35. /* internal memory core, ID 0x80e */
  36. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  37. /* ARM Cortex M3 core, ID 0x82a */
  38. #define BCM4329_CORE_ARM_BASE 0x18002000
  39. #define BCM4329_RAMSIZE 0x48000
  40. #define SBCOREREV(sbidh) \
  41. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  42. ((sbidh) & SSB_IDHIGH_RCLO))
  43. /* SOC Interconnect types (aka chip types) */
  44. #define SOCI_SB 0
  45. #define SOCI_AI 1
  46. /* EROM CompIdentB */
  47. #define CIB_REV_MASK 0xff000000
  48. #define CIB_REV_SHIFT 24
  49. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  50. /* SDIO Pad drive strength to select value mappings */
  51. struct sdiod_drive_str {
  52. u8 strength; /* Pad Drive Strength in mA */
  53. u8 sel; /* Chip-specific select value */
  54. };
  55. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  56. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  57. {32, 0x6},
  58. {26, 0x7},
  59. {22, 0x4},
  60. {16, 0x5},
  61. {12, 0x2},
  62. {8, 0x3},
  63. {4, 0x0},
  64. {0, 0x1}
  65. };
  66. u8
  67. brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
  68. {
  69. u8 idx;
  70. for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
  71. if (coreid == ci->c_inf[idx].id)
  72. return idx;
  73. return BRCMF_MAX_CORENUM;
  74. }
  75. static u32
  76. brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
  77. struct chip_info *ci, u16 coreid)
  78. {
  79. u32 regdata;
  80. u8 idx;
  81. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  82. regdata = brcmf_sdcard_reg_read(sdiodev,
  83. CORE_SB(ci->c_inf[idx].base, sbidhigh));
  84. return SBCOREREV(regdata);
  85. }
  86. static u32
  87. brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
  88. struct chip_info *ci, u16 coreid)
  89. {
  90. u8 idx;
  91. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  92. return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  93. }
  94. static bool
  95. brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
  96. struct chip_info *ci, u16 coreid)
  97. {
  98. u32 regdata;
  99. u8 idx;
  100. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  101. regdata = brcmf_sdcard_reg_read(sdiodev,
  102. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  103. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  104. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  105. return (SSB_TMSLOW_CLOCK == regdata);
  106. }
  107. static bool
  108. brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
  109. struct chip_info *ci, u16 coreid)
  110. {
  111. u32 regdata;
  112. u8 idx;
  113. bool ret;
  114. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  115. regdata = brcmf_sdcard_reg_read(sdiodev,
  116. ci->c_inf[idx].wrapbase+BCMA_IOCTL);
  117. ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
  118. regdata = brcmf_sdcard_reg_read(sdiodev,
  119. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL);
  120. ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
  121. return ret;
  122. }
  123. static void
  124. brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
  125. struct chip_info *ci, u16 coreid)
  126. {
  127. u32 regdata;
  128. u8 idx;
  129. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  130. regdata = brcmf_sdcard_reg_read(sdiodev,
  131. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  132. if (regdata & SSB_TMSLOW_RESET)
  133. return;
  134. regdata = brcmf_sdcard_reg_read(sdiodev,
  135. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  136. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  137. /*
  138. * set target reject and spin until busy is clear
  139. * (preserve core-specific bits)
  140. */
  141. regdata = brcmf_sdcard_reg_read(sdiodev,
  142. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  143. brcmf_sdcard_reg_write(sdiodev,
  144. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  145. regdata | SSB_TMSLOW_REJECT);
  146. regdata = brcmf_sdcard_reg_read(sdiodev,
  147. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  148. udelay(1);
  149. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  150. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh)) &
  151. SSB_TMSHIGH_BUSY), 100000);
  152. regdata = brcmf_sdcard_reg_read(sdiodev,
  153. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh));
  154. if (regdata & SSB_TMSHIGH_BUSY)
  155. brcmf_dbg(ERROR, "core state still busy\n");
  156. regdata = brcmf_sdcard_reg_read(sdiodev,
  157. CORE_SB(ci->c_inf[idx].base, sbidlow));
  158. if (regdata & SSB_IDLOW_INITIATOR) {
  159. regdata = brcmf_sdcard_reg_read(sdiodev,
  160. CORE_SB(ci->c_inf[idx].base, sbimstate)) |
  161. SSB_IMSTATE_REJECT;
  162. brcmf_sdcard_reg_write(sdiodev,
  163. CORE_SB(ci->c_inf[idx].base, sbimstate),
  164. regdata);
  165. regdata = brcmf_sdcard_reg_read(sdiodev,
  166. CORE_SB(ci->c_inf[idx].base, sbimstate));
  167. udelay(1);
  168. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  169. CORE_SB(ci->c_inf[idx].base, sbimstate)) &
  170. SSB_IMSTATE_BUSY), 100000);
  171. }
  172. /* set reset and reject while enabling the clocks */
  173. brcmf_sdcard_reg_write(sdiodev,
  174. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  175. (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  176. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  177. regdata = brcmf_sdcard_reg_read(sdiodev,
  178. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  179. udelay(10);
  180. /* clear the initiator reject bit */
  181. regdata = brcmf_sdcard_reg_read(sdiodev,
  182. CORE_SB(ci->c_inf[idx].base, sbidlow));
  183. if (regdata & SSB_IDLOW_INITIATOR) {
  184. regdata = brcmf_sdcard_reg_read(sdiodev,
  185. CORE_SB(ci->c_inf[idx].base, sbimstate)) &
  186. ~SSB_IMSTATE_REJECT;
  187. brcmf_sdcard_reg_write(sdiodev,
  188. CORE_SB(ci->c_inf[idx].base, sbimstate),
  189. regdata);
  190. }
  191. }
  192. /* leave reset and reject asserted */
  193. brcmf_sdcard_reg_write(sdiodev,
  194. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  195. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  196. udelay(1);
  197. }
  198. static void
  199. brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
  200. struct chip_info *ci, u16 coreid)
  201. {
  202. u8 idx;
  203. u32 regdata;
  204. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  205. /* if core is already in reset, just return */
  206. regdata = brcmf_sdcard_reg_read(sdiodev,
  207. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL);
  208. if ((regdata & BCMA_RESET_CTL_RESET) != 0)
  209. return;
  210. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL, 0);
  211. regdata = brcmf_sdcard_reg_read(sdiodev,
  212. ci->c_inf[idx].wrapbase+BCMA_IOCTL);
  213. udelay(10);
  214. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  215. BCMA_RESET_CTL_RESET);
  216. udelay(1);
  217. }
  218. static void
  219. brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
  220. struct chip_info *ci, u16 coreid)
  221. {
  222. u32 regdata;
  223. u8 idx;
  224. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  225. /*
  226. * Must do the disable sequence first to work for
  227. * arbitrary current core state.
  228. */
  229. brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
  230. /*
  231. * Now do the initialization sequence.
  232. * set reset while enabling the clock and
  233. * forcing them on throughout the core
  234. */
  235. brcmf_sdcard_reg_write(sdiodev,
  236. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  237. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
  238. regdata = brcmf_sdcard_reg_read(sdiodev,
  239. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  240. udelay(1);
  241. /* clear any serror */
  242. regdata = brcmf_sdcard_reg_read(sdiodev,
  243. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh));
  244. if (regdata & SSB_TMSHIGH_SERR)
  245. brcmf_sdcard_reg_write(sdiodev,
  246. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 0);
  247. regdata = brcmf_sdcard_reg_read(sdiodev,
  248. CORE_SB(ci->c_inf[idx].base, sbimstate));
  249. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  250. brcmf_sdcard_reg_write(sdiodev,
  251. CORE_SB(ci->c_inf[idx].base, sbimstate),
  252. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
  253. /* clear reset and allow it to propagate throughout the core */
  254. brcmf_sdcard_reg_write(sdiodev,
  255. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  256. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
  257. regdata = brcmf_sdcard_reg_read(sdiodev,
  258. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  259. udelay(1);
  260. /* leave clock enabled */
  261. brcmf_sdcard_reg_write(sdiodev,
  262. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  263. SSB_TMSLOW_CLOCK);
  264. regdata = brcmf_sdcard_reg_read(sdiodev,
  265. CORE_SB(ci->c_inf[idx].base, sbtmstatelow));
  266. udelay(1);
  267. }
  268. static void
  269. brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
  270. struct chip_info *ci, u16 coreid)
  271. {
  272. u8 idx;
  273. u32 regdata;
  274. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  275. /* must disable first to work for arbitrary current core state */
  276. brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
  277. /* now do initialization sequence */
  278. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  279. BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
  280. regdata = brcmf_sdcard_reg_read(sdiodev,
  281. ci->c_inf[idx].wrapbase+BCMA_IOCTL);
  282. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  283. 0);
  284. udelay(1);
  285. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  286. BCMA_IOCTL_CLK);
  287. regdata = brcmf_sdcard_reg_read(sdiodev,
  288. ci->c_inf[idx].wrapbase+BCMA_IOCTL);
  289. udelay(1);
  290. }
  291. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  292. struct chip_info *ci, u32 regs)
  293. {
  294. u32 regdata;
  295. /*
  296. * Get CC core rev
  297. * Chipid is assume to be at offset 0 from regs arg
  298. * For different chiptypes or old sdio hosts w/o chipcommon,
  299. * other ways of recognition should be added here.
  300. */
  301. ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
  302. ci->c_inf[0].base = regs;
  303. regdata = brcmf_sdcard_reg_read(sdiodev,
  304. CORE_CC_REG(ci->c_inf[0].base, chipid));
  305. ci->chip = regdata & CID_ID_MASK;
  306. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  307. ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  308. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  309. /* Address of cores for new chips should be added here */
  310. switch (ci->chip) {
  311. case BCM4329_CHIP_ID:
  312. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  313. ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
  314. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  315. ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
  316. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  317. ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
  318. ci->ramsize = BCM4329_RAMSIZE;
  319. break;
  320. case BCM4330_CHIP_ID:
  321. ci->c_inf[0].wrapbase = 0x18100000;
  322. ci->c_inf[0].cib = 0x27004211;
  323. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  324. ci->c_inf[1].base = 0x18002000;
  325. ci->c_inf[1].wrapbase = 0x18102000;
  326. ci->c_inf[1].cib = 0x07004211;
  327. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  328. ci->c_inf[2].base = 0x18004000;
  329. ci->c_inf[2].wrapbase = 0x18104000;
  330. ci->c_inf[2].cib = 0x0d080401;
  331. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  332. ci->c_inf[3].base = 0x18003000;
  333. ci->c_inf[3].wrapbase = 0x18103000;
  334. ci->c_inf[3].cib = 0x03004211;
  335. ci->ramsize = 0x48000;
  336. break;
  337. default:
  338. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  339. return -ENODEV;
  340. }
  341. switch (ci->socitype) {
  342. case SOCI_SB:
  343. ci->iscoreup = brcmf_sdio_sb_iscoreup;
  344. ci->corerev = brcmf_sdio_sb_corerev;
  345. ci->coredisable = brcmf_sdio_sb_coredisable;
  346. ci->resetcore = brcmf_sdio_sb_resetcore;
  347. break;
  348. case SOCI_AI:
  349. ci->iscoreup = brcmf_sdio_ai_iscoreup;
  350. ci->corerev = brcmf_sdio_ai_corerev;
  351. ci->coredisable = brcmf_sdio_ai_coredisable;
  352. ci->resetcore = brcmf_sdio_ai_resetcore;
  353. break;
  354. default:
  355. brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
  356. return -ENODEV;
  357. }
  358. return 0;
  359. }
  360. static int
  361. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  362. {
  363. int err = 0;
  364. u8 clkval, clkset;
  365. /* Try forcing SDIO core to do ALPAvail request only */
  366. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  367. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  368. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  369. if (err) {
  370. brcmf_dbg(ERROR, "error writing for HT off\n");
  371. return err;
  372. }
  373. /* If register supported, wait for ALPAvail and then force ALP */
  374. /* This may take up to 15 milliseconds */
  375. clkval = brcmf_sdio_regrb(sdiodev,
  376. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  377. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  378. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  379. clkset, clkval);
  380. return -EACCES;
  381. }
  382. SPINWAIT(((clkval = brcmf_sdio_regrb(sdiodev,
  383. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  384. !SBSDIO_ALPAV(clkval)),
  385. PMU_MAX_TRANSITION_DLY);
  386. if (!SBSDIO_ALPAV(clkval)) {
  387. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  388. clkval);
  389. return -EBUSY;
  390. }
  391. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  392. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  393. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  394. udelay(65);
  395. /* Also, disable the extra SDIO pull-ups */
  396. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  397. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  398. return 0;
  399. }
  400. static void
  401. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  402. struct chip_info *ci)
  403. {
  404. /* get chipcommon rev */
  405. ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
  406. /* get chipcommon capabilites */
  407. ci->c_inf[0].caps =
  408. brcmf_sdcard_reg_read(sdiodev,
  409. CORE_CC_REG(ci->c_inf[0].base, capabilities));
  410. /* get pmu caps & rev */
  411. if (ci->c_inf[0].caps & CC_CAP_PMU) {
  412. ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
  413. CORE_CC_REG(ci->c_inf[0].base, pmucapabilities));
  414. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  415. }
  416. ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
  417. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  418. ci->c_inf[0].rev, ci->pmurev,
  419. ci->c_inf[1].rev, ci->c_inf[1].id);
  420. /*
  421. * Make sure any on-chip ARM is off (in case strapping is wrong),
  422. * or downloaded code was already running.
  423. */
  424. ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
  425. }
  426. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  427. struct chip_info **ci_ptr, u32 regs)
  428. {
  429. int ret;
  430. struct chip_info *ci;
  431. brcmf_dbg(TRACE, "Enter\n");
  432. /* alloc chip_info_t */
  433. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  434. if (!ci)
  435. return -ENOMEM;
  436. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  437. if (ret != 0)
  438. goto err;
  439. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  440. if (ret != 0)
  441. goto err;
  442. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  443. brcmf_sdcard_reg_write(sdiodev,
  444. CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 0);
  445. brcmf_sdcard_reg_write(sdiodev,
  446. CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 0);
  447. *ci_ptr = ci;
  448. return 0;
  449. err:
  450. kfree(ci);
  451. return ret;
  452. }
  453. void
  454. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  455. {
  456. brcmf_dbg(TRACE, "Enter\n");
  457. kfree(*ci_ptr);
  458. *ci_ptr = NULL;
  459. }
  460. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  461. {
  462. const char *fmt;
  463. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  464. snprintf(buf, len, fmt, chipid);
  465. return buf;
  466. }
  467. void
  468. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  469. struct chip_info *ci, u32 drivestrength)
  470. {
  471. struct sdiod_drive_str *str_tab = NULL;
  472. u32 str_mask = 0;
  473. u32 str_shift = 0;
  474. char chn[8];
  475. if (!(ci->c_inf[0].caps & CC_CAP_PMU))
  476. return;
  477. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  478. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  479. str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
  480. str_mask = 0x00003800;
  481. str_shift = 11;
  482. break;
  483. default:
  484. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  485. brcmf_sdio_chip_name(ci->chip, chn, 8),
  486. ci->chiprev, ci->pmurev);
  487. break;
  488. }
  489. if (str_tab != NULL) {
  490. u32 drivestrength_sel = 0;
  491. u32 cc_data_temp;
  492. int i;
  493. for (i = 0; str_tab[i].strength != 0; i++) {
  494. if (drivestrength >= str_tab[i].strength) {
  495. drivestrength_sel = str_tab[i].sel;
  496. break;
  497. }
  498. }
  499. brcmf_sdcard_reg_write(sdiodev,
  500. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  501. 1);
  502. cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
  503. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr));
  504. cc_data_temp &= ~str_mask;
  505. drivestrength_sel <<= str_shift;
  506. cc_data_temp |= drivestrength_sel;
  507. brcmf_sdcard_reg_write(sdiodev,
  508. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  509. cc_data_temp);
  510. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  511. drivestrength, cc_data_temp);
  512. }
  513. }