phy_n.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  55. enum b43_nphy_rf_sequence seq);
  56. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  57. {//TODO
  58. }
  59. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  60. {//TODO
  61. }
  62. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  63. bool ignore_tssi)
  64. {//TODO
  65. return B43_TXPWR_RES_DONE;
  66. }
  67. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  68. const struct b43_nphy_channeltab_entry *e)
  69. {
  70. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  71. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  72. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  73. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  74. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  75. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  76. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  77. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  78. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  79. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  80. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  81. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  82. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  83. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  84. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  85. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  86. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  87. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  88. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  89. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  90. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  91. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  92. }
  93. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry *e)
  95. {
  96. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  97. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  98. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  99. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  100. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  101. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  102. }
  103. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  104. {
  105. //TODO
  106. }
  107. /* Tune the hardware to a new channel. */
  108. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  109. {
  110. const struct b43_nphy_channeltab_entry *tabent;
  111. tabent = b43_nphy_get_chantabent(dev, channel);
  112. if (!tabent)
  113. return -ESRCH;
  114. //FIXME enable/disable band select upper20 in RXCTL
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  117. else
  118. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  119. b43_chantab_radio_upload(dev, tabent);
  120. udelay(50);
  121. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  122. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  123. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  124. udelay(300);
  125. if (0 /*FIXME 5Ghz*/)
  126. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  127. else
  128. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  129. b43_chantab_phy_upload(dev, tabent);
  130. b43_nphy_tx_power_fix(dev);
  131. return 0;
  132. }
  133. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  134. {
  135. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  136. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  137. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  138. B43_NPHY_RFCTL_CMD_CHIP0PU |
  139. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  140. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  141. B43_NPHY_RFCTL_CMD_PORFORCE);
  142. }
  143. static void b43_radio_init2055_post(struct b43_wldev *dev)
  144. {
  145. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  146. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  147. int i;
  148. u16 val;
  149. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  150. msleep(1);
  151. if ((sprom->revision != 4) ||
  152. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  153. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  154. (binfo->type != 0x46D) ||
  155. (binfo->rev < 0x41)) {
  156. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  157. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  158. msleep(1);
  159. }
  160. }
  161. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  162. msleep(1);
  163. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  164. msleep(1);
  165. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  166. msleep(1);
  167. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  168. msleep(1);
  169. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  170. msleep(1);
  171. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  172. msleep(1);
  173. for (i = 0; i < 100; i++) {
  174. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  175. if (val & 0x80)
  176. break;
  177. udelay(10);
  178. }
  179. msleep(1);
  180. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  181. msleep(1);
  182. nphy_channel_switch(dev, dev->phy.channel);
  183. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  184. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  185. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  186. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  187. }
  188. /* Initialize a Broadcom 2055 N-radio */
  189. static void b43_radio_init2055(struct b43_wldev *dev)
  190. {
  191. b43_radio_init2055_pre(dev);
  192. if (b43_status(dev) < B43_STAT_INITIALIZED)
  193. b2055_upload_inittab(dev, 0, 1);
  194. else
  195. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  196. b43_radio_init2055_post(dev);
  197. }
  198. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  199. {
  200. b43_radio_init2055(dev);
  201. }
  202. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  203. {
  204. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  205. ~B43_NPHY_RFCTL_CMD_EN);
  206. }
  207. /*
  208. * Upload the N-PHY tables.
  209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  210. */
  211. static void b43_nphy_tables_init(struct b43_wldev *dev)
  212. {
  213. if (dev->phy.rev < 3)
  214. b43_nphy_rev0_1_2_tables_init(dev);
  215. else
  216. b43_nphy_rev3plus_tables_init(dev);
  217. }
  218. static void b43_nphy_workarounds(struct b43_wldev *dev)
  219. {
  220. struct b43_phy *phy = &dev->phy;
  221. unsigned int i;
  222. b43_phy_set(dev, B43_NPHY_IQFLIP,
  223. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  224. if (1 /* FIXME band is 2.4GHz */) {
  225. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  226. B43_NPHY_CLASSCTL_CCKEN);
  227. } else {
  228. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  229. ~B43_NPHY_CLASSCTL_CCKEN);
  230. }
  231. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  232. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  233. /* Fixup some tables */
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  239. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  240. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  241. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  242. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  243. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  244. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  245. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  246. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  247. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  248. //TODO set RF sequence
  249. /* Set narrowband clip threshold */
  250. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  251. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  252. /* Set wideband clip 2 threshold */
  253. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  254. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  255. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  256. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  257. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  258. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  259. /* Set Clip 2 detect */
  260. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  261. B43_NPHY_C1_CGAINI_CL2DETECT);
  262. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  263. B43_NPHY_C2_CGAINI_CL2DETECT);
  264. if (0 /*FIXME*/) {
  265. /* Set dwell lengths */
  266. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  267. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  268. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  269. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  270. /* Set gain backoff */
  271. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  272. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  273. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  274. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  275. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  276. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  277. /* Set HPVGA2 index */
  278. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  279. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  280. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  281. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  282. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  283. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  284. //FIXME verify that the specs really mean to use autoinc here.
  285. for (i = 0; i < 3; i++)
  286. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  287. }
  288. /* Set minimum gain value */
  289. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  290. ~B43_NPHY_C1_MINGAIN,
  291. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  292. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  293. ~B43_NPHY_C2_MINGAIN,
  294. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  295. if (phy->rev < 2) {
  296. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  297. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  298. }
  299. /* Set phase track alpha and beta */
  300. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  301. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  302. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  303. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  304. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  305. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  306. }
  307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  308. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  309. {
  310. struct b43_phy_n *nphy = dev->phy.n;
  311. enum ieee80211_band band;
  312. u16 tmp;
  313. if (!enable) {
  314. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  315. B43_NPHY_RFCTL_INTC1);
  316. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  317. B43_NPHY_RFCTL_INTC2);
  318. band = b43_current_band(dev->wl);
  319. if (dev->phy.rev >= 3) {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x600;
  322. else
  323. tmp = 0x480;
  324. } else {
  325. if (band == IEEE80211_BAND_5GHZ)
  326. tmp = 0x180;
  327. else
  328. tmp = 0x120;
  329. }
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  332. } else {
  333. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  334. nphy->rfctrl_intc1_save);
  335. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  336. nphy->rfctrl_intc2_save);
  337. }
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  340. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  341. {
  342. struct b43_phy_n *nphy = dev->phy.n;
  343. u16 tmp;
  344. enum ieee80211_band band = b43_current_band(dev->wl);
  345. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  346. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  347. if (dev->phy.rev >= 3) {
  348. if (ipa) {
  349. tmp = 4;
  350. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  351. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  352. }
  353. tmp = 1;
  354. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  355. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  356. }
  357. }
  358. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  359. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  360. {
  361. u32 tmslow;
  362. if (dev->phy.type != B43_PHYTYPE_N)
  363. return;
  364. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  365. if (force)
  366. tmslow |= SSB_TMSLOW_FGC;
  367. else
  368. tmslow &= ~SSB_TMSLOW_FGC;
  369. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  370. }
  371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  372. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  373. {
  374. u16 bbcfg;
  375. b43_nphy_bmac_clock_fgc(dev, 1);
  376. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  377. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  378. udelay(1);
  379. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  380. b43_nphy_bmac_clock_fgc(dev, 0);
  381. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  384. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  385. {
  386. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  387. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  388. if (preamble == 1)
  389. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  390. else
  391. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  392. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  393. }
  394. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  395. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  396. {
  397. struct b43_phy_n *nphy = dev->phy.n;
  398. bool override = false;
  399. u16 chain = 0x33;
  400. if (nphy->txrx_chain == 0) {
  401. chain = 0x11;
  402. override = true;
  403. } else if (nphy->txrx_chain == 1) {
  404. chain = 0x22;
  405. override = true;
  406. }
  407. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  408. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  409. chain);
  410. if (override)
  411. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  412. B43_NPHY_RFSEQMODE_CAOVER);
  413. else
  414. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  415. ~B43_NPHY_RFSEQMODE_CAOVER);
  416. }
  417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  418. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  419. u16 samps, u8 time, bool wait)
  420. {
  421. int i;
  422. u16 tmp;
  423. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  424. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  425. if (wait)
  426. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  427. else
  428. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  429. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  430. for (i = 1000; i; i--) {
  431. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  432. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  433. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  434. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  435. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  436. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  437. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  438. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  439. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  440. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  441. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  442. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  443. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  444. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  445. return;
  446. }
  447. udelay(10);
  448. }
  449. memset(est, 0, sizeof(*est));
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  452. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  453. struct b43_phy_n_iq_comp *pcomp)
  454. {
  455. if (write) {
  456. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  457. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  458. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  459. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  460. } else {
  461. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  462. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  463. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  464. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  465. }
  466. }
  467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  468. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  469. {
  470. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  471. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  472. if (core == 0) {
  473. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  474. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  475. } else {
  476. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  477. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  478. }
  479. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  480. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  481. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  482. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  483. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  484. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  485. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  486. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  487. }
  488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  489. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  490. {
  491. u8 rxval, txval;
  492. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  493. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  494. if (core == 0) {
  495. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  496. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  497. } else {
  498. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  499. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  500. }
  501. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  502. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  503. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  504. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  505. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  506. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  507. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  508. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  509. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  510. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  511. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  512. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  513. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  514. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  515. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  516. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  517. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  518. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  519. if (core == 0) {
  520. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  521. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  522. } else {
  523. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  524. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  525. }
  526. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  527. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  528. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  529. if (core == 0) {
  530. rxval = 1;
  531. txval = 8;
  532. } else {
  533. rxval = 4;
  534. txval = 2;
  535. }
  536. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  537. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  538. }
  539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  540. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  541. {
  542. int i;
  543. s32 iq;
  544. u32 ii;
  545. u32 qq;
  546. int iq_nbits, qq_nbits;
  547. int arsh, brsh;
  548. u16 tmp, a, b;
  549. struct nphy_iq_est est;
  550. struct b43_phy_n_iq_comp old;
  551. struct b43_phy_n_iq_comp new = { };
  552. bool error = false;
  553. if (mask == 0)
  554. return;
  555. b43_nphy_rx_iq_coeffs(dev, false, &old);
  556. b43_nphy_rx_iq_coeffs(dev, true, &new);
  557. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  558. new = old;
  559. for (i = 0; i < 2; i++) {
  560. if (i == 0 && (mask & 1)) {
  561. iq = est.iq0_prod;
  562. ii = est.i0_pwr;
  563. qq = est.q0_pwr;
  564. } else if (i == 1 && (mask & 2)) {
  565. iq = est.iq1_prod;
  566. ii = est.i1_pwr;
  567. qq = est.q1_pwr;
  568. } else {
  569. B43_WARN_ON(1);
  570. continue;
  571. }
  572. if (ii + qq < 2) {
  573. error = true;
  574. break;
  575. }
  576. iq_nbits = fls(abs(iq));
  577. qq_nbits = fls(qq);
  578. arsh = iq_nbits - 20;
  579. if (arsh >= 0) {
  580. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  581. tmp = ii >> arsh;
  582. } else {
  583. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  584. tmp = ii << -arsh;
  585. }
  586. if (tmp == 0) {
  587. error = true;
  588. break;
  589. }
  590. a /= tmp;
  591. brsh = qq_nbits - 11;
  592. if (brsh >= 0) {
  593. b = (qq << (31 - qq_nbits));
  594. tmp = ii >> brsh;
  595. } else {
  596. b = (qq << (31 - qq_nbits));
  597. tmp = ii << -brsh;
  598. }
  599. if (tmp == 0) {
  600. error = true;
  601. break;
  602. }
  603. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  604. if (i == 0 && (mask & 0x1)) {
  605. if (dev->phy.rev >= 3) {
  606. new.a0 = a & 0x3FF;
  607. new.b0 = b & 0x3FF;
  608. } else {
  609. new.a0 = b & 0x3FF;
  610. new.b0 = a & 0x3FF;
  611. }
  612. } else if (i == 1 && (mask & 0x2)) {
  613. if (dev->phy.rev >= 3) {
  614. new.a1 = a & 0x3FF;
  615. new.b1 = b & 0x3FF;
  616. } else {
  617. new.a1 = b & 0x3FF;
  618. new.b1 = a & 0x3FF;
  619. }
  620. }
  621. }
  622. if (error)
  623. new = old;
  624. b43_nphy_rx_iq_coeffs(dev, true, &new);
  625. }
  626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  627. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  628. {
  629. u16 array[4];
  630. int i;
  631. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  632. for (i = 0; i < 4; i++)
  633. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  636. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  638. }
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  640. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  641. {
  642. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  643. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  644. }
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  646. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  647. {
  648. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  649. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  650. }
  651. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  652. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  653. {
  654. u16 tmp;
  655. if (dev->dev->id.revision == 16)
  656. b43_mac_suspend(dev);
  657. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  658. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  659. B43_NPHY_CLASSCTL_WAITEDEN);
  660. tmp &= ~mask;
  661. tmp |= (val & mask);
  662. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  663. if (dev->dev->id.revision == 16)
  664. b43_mac_enable(dev);
  665. return tmp;
  666. }
  667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  668. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  669. {
  670. struct b43_phy *phy = &dev->phy;
  671. struct b43_phy_n *nphy = phy->n;
  672. if (enable) {
  673. u16 clip[] = { 0xFFFF, 0xFFFF };
  674. if (nphy->deaf_count++ == 0) {
  675. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  676. b43_nphy_classifier(dev, 0x7, 0);
  677. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  678. b43_nphy_write_clip_detection(dev, clip);
  679. }
  680. b43_nphy_reset_cca(dev);
  681. } else {
  682. if (--nphy->deaf_count == 0) {
  683. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  684. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  685. }
  686. }
  687. }
  688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  689. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  690. {
  691. struct b43_phy_n *nphy = dev->phy.n;
  692. u16 tmp;
  693. if (nphy->hang_avoid)
  694. b43_nphy_stay_in_carrier_search(dev, 1);
  695. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  696. if (tmp & 0x1)
  697. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  698. else if (tmp & 0x2)
  699. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  700. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  701. if (nphy->bb_mult_save & 0x80000000) {
  702. tmp = nphy->bb_mult_save & 0xFFFF;
  703. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  704. nphy->bb_mult_save = 0;
  705. }
  706. if (nphy->hang_avoid)
  707. b43_nphy_stay_in_carrier_search(dev, 0);
  708. }
  709. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  710. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  711. u16 wait, bool iqmode, bool dac_test)
  712. {
  713. struct b43_phy_n *nphy = dev->phy.n;
  714. int i;
  715. u16 seq_mode;
  716. u32 tmp;
  717. if (nphy->hang_avoid)
  718. b43_nphy_stay_in_carrier_search(dev, true);
  719. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  720. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  721. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  722. }
  723. if (!dev->phy.is_40mhz)
  724. tmp = 0x6464;
  725. else
  726. tmp = 0x4747;
  727. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  728. if (nphy->hang_avoid)
  729. b43_nphy_stay_in_carrier_search(dev, false);
  730. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  731. if (loops != 0xFFFF)
  732. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  733. else
  734. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  735. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  736. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  737. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  738. if (iqmode) {
  739. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  740. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  741. } else {
  742. if (dac_test)
  743. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  744. else
  745. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  746. }
  747. for (i = 0; i < 100; i++) {
  748. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  749. i = 0;
  750. break;
  751. }
  752. udelay(10);
  753. }
  754. if (i)
  755. b43err(dev->wl, "run samples timeout\n");
  756. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  757. }
  758. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  759. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  760. {
  761. struct b43_phy_n *nphy = dev->phy.n;
  762. int i, j;
  763. u32 tmp;
  764. u32 cur_real, cur_imag, real_part, imag_part;
  765. u16 buffer[7];
  766. if (nphy->hang_avoid)
  767. b43_nphy_stay_in_carrier_search(dev, true);
  768. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  769. for (i = 0; i < 2; i++) {
  770. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  771. (buffer[i * 2 + 1] & 0x3FF);
  772. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  773. (((i + 26) << 10) | 320));
  774. for (j = 0; j < 128; j++) {
  775. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  776. ((tmp >> 16) & 0xFFFF));
  777. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  778. (tmp & 0xFFFF));
  779. }
  780. }
  781. for (i = 0; i < 2; i++) {
  782. tmp = buffer[5 + i];
  783. real_part = (tmp >> 8) & 0xFF;
  784. imag_part = (tmp & 0xFF);
  785. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  786. (((i + 26) << 10) | 448));
  787. if (dev->phy.rev >= 3) {
  788. cur_real = real_part;
  789. cur_imag = imag_part;
  790. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  791. }
  792. for (j = 0; j < 128; j++) {
  793. if (dev->phy.rev < 3) {
  794. cur_real = (real_part * loscale[j] + 128) >> 8;
  795. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  796. tmp = ((cur_real & 0xFF) << 8) |
  797. (cur_imag & 0xFF);
  798. }
  799. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  800. ((tmp >> 16) & 0xFFFF));
  801. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  802. (tmp & 0xFFFF));
  803. }
  804. }
  805. if (dev->phy.rev >= 3) {
  806. b43_shm_write16(dev, B43_SHM_SHARED,
  807. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  808. b43_shm_write16(dev, B43_SHM_SHARED,
  809. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  810. }
  811. if (nphy->hang_avoid)
  812. b43_nphy_stay_in_carrier_search(dev, false);
  813. }
  814. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  815. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  816. enum b43_nphy_rf_sequence seq)
  817. {
  818. static const u16 trigger[] = {
  819. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  820. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  821. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  822. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  823. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  824. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  825. };
  826. int i;
  827. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  828. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  829. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  830. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  831. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  832. for (i = 0; i < 200; i++) {
  833. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  834. goto ok;
  835. msleep(1);
  836. }
  837. b43err(dev->wl, "RF sequence status timeout\n");
  838. ok:
  839. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  840. }
  841. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  842. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  843. u16 value, u8 core, bool off)
  844. {
  845. int i;
  846. u8 index = fls(field);
  847. u8 addr, en_addr, val_addr;
  848. /* we expect only one bit set */
  849. B43_WARN_ON(field & (~(1 << index)));
  850. if (dev->phy.rev >= 3) {
  851. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  852. for (i = 0; i < 2; i++) {
  853. if (index == 0 || index == 16) {
  854. b43err(dev->wl,
  855. "Unsupported RF Ctrl Override call\n");
  856. return;
  857. }
  858. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  859. en_addr = B43_PHY_N((i == 0) ?
  860. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  861. val_addr = B43_PHY_N((i == 0) ?
  862. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  863. if (off) {
  864. b43_phy_mask(dev, en_addr, ~(field));
  865. b43_phy_mask(dev, val_addr,
  866. ~(rf_ctrl->val_mask));
  867. } else {
  868. if (core == 0 || ((1 << core) & i) != 0) {
  869. b43_phy_set(dev, en_addr, field);
  870. b43_phy_maskset(dev, val_addr,
  871. ~(rf_ctrl->val_mask),
  872. (value << rf_ctrl->val_shift));
  873. }
  874. }
  875. }
  876. } else {
  877. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  878. if (off) {
  879. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  880. value = 0;
  881. } else {
  882. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  883. }
  884. for (i = 0; i < 2; i++) {
  885. if (index <= 1 || index == 16) {
  886. b43err(dev->wl,
  887. "Unsupported RF Ctrl Override call\n");
  888. return;
  889. }
  890. if (index == 2 || index == 10 ||
  891. (index >= 13 && index <= 15)) {
  892. core = 1;
  893. }
  894. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  895. addr = B43_PHY_N((i == 0) ?
  896. rf_ctrl->addr0 : rf_ctrl->addr1);
  897. if ((core & (1 << i)) != 0)
  898. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  899. (value << rf_ctrl->shift));
  900. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  901. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  902. B43_NPHY_RFCTL_CMD_START);
  903. udelay(1);
  904. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  905. }
  906. }
  907. }
  908. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  909. {
  910. unsigned int i;
  911. u16 val;
  912. val = 0x1E1F;
  913. for (i = 0; i < 14; i++) {
  914. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  915. val -= 0x202;
  916. }
  917. val = 0x3E3F;
  918. for (i = 0; i < 16; i++) {
  919. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  920. val -= 0x202;
  921. }
  922. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  923. }
  924. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  925. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  926. s8 offset, u8 core, u8 rail, u8 type)
  927. {
  928. u16 tmp;
  929. bool core1or5 = (core == 1) || (core == 5);
  930. bool core2or5 = (core == 2) || (core == 5);
  931. offset = clamp_val(offset, -32, 31);
  932. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  933. if (core1or5 && (rail == 0) && (type == 2))
  934. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  935. if (core1or5 && (rail == 1) && (type == 2))
  936. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  937. if (core2or5 && (rail == 0) && (type == 2))
  938. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  939. if (core2or5 && (rail == 1) && (type == 2))
  940. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  941. if (core1or5 && (rail == 0) && (type == 0))
  942. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  943. if (core1or5 && (rail == 1) && (type == 0))
  944. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  945. if (core2or5 && (rail == 0) && (type == 0))
  946. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  947. if (core2or5 && (rail == 1) && (type == 0))
  948. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  949. if (core1or5 && (rail == 0) && (type == 1))
  950. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  951. if (core1or5 && (rail == 1) && (type == 1))
  952. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  953. if (core2or5 && (rail == 0) && (type == 1))
  954. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  955. if (core2or5 && (rail == 1) && (type == 1))
  956. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  957. if (core1or5 && (rail == 0) && (type == 6))
  958. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  959. if (core1or5 && (rail == 1) && (type == 6))
  960. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  961. if (core2or5 && (rail == 0) && (type == 6))
  962. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  963. if (core2or5 && (rail == 1) && (type == 6))
  964. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  965. if (core1or5 && (rail == 0) && (type == 3))
  966. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  967. if (core1or5 && (rail == 1) && (type == 3))
  968. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  969. if (core2or5 && (rail == 0) && (type == 3))
  970. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  971. if (core2or5 && (rail == 1) && (type == 3))
  972. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  973. if (core1or5 && (type == 4))
  974. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  975. if (core2or5 && (type == 4))
  976. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  977. if (core1or5 && (type == 5))
  978. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  979. if (core2or5 && (type == 5))
  980. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  981. }
  982. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  983. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  984. {
  985. u16 val;
  986. if (dev->phy.rev >= 3) {
  987. /* TODO */
  988. } else {
  989. if (type < 3)
  990. val = 0;
  991. else if (type == 6)
  992. val = 1;
  993. else if (type == 3)
  994. val = 2;
  995. else
  996. val = 3;
  997. val = (val << 12) | (val << 14);
  998. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  999. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1000. if (type < 3) {
  1001. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1002. (type + 1) << 4);
  1003. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1004. (type + 1) << 4);
  1005. }
  1006. /* TODO use some definitions */
  1007. if (code == 0) {
  1008. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1009. if (type < 3) {
  1010. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1011. 0xFEC7, 0);
  1012. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1013. 0xEFDC, 0);
  1014. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1015. 0xFFFE, 0);
  1016. udelay(20);
  1017. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1018. 0xFFFE, 0);
  1019. }
  1020. } else {
  1021. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1022. 0x3000);
  1023. if (type < 3) {
  1024. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1025. 0xFEC7, 0x0180);
  1026. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1027. 0xEFDC, (code << 1 | 0x1021));
  1028. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1029. 0xFFFE, 0x0001);
  1030. udelay(20);
  1031. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1032. 0xFFFE, 0);
  1033. }
  1034. }
  1035. }
  1036. }
  1037. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1038. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1039. {
  1040. int i;
  1041. for (i = 0; i < 2; i++) {
  1042. if (type == 2) {
  1043. if (i == 0) {
  1044. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1045. 0xFC, buf[0]);
  1046. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1047. 0xFC, buf[1]);
  1048. } else {
  1049. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1050. 0xFC, buf[2 * i]);
  1051. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1052. 0xFC, buf[2 * i + 1]);
  1053. }
  1054. } else {
  1055. if (i == 0)
  1056. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1057. 0xF3, buf[0] << 2);
  1058. else
  1059. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1060. 0xF3, buf[2 * i + 1] << 2);
  1061. }
  1062. }
  1063. }
  1064. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1065. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1066. u8 nsamp)
  1067. {
  1068. int i;
  1069. int out;
  1070. u16 save_regs_phy[9];
  1071. u16 s[2];
  1072. if (dev->phy.rev >= 3) {
  1073. save_regs_phy[0] = b43_phy_read(dev,
  1074. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1075. save_regs_phy[1] = b43_phy_read(dev,
  1076. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1077. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1078. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1079. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1080. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1081. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1082. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1083. }
  1084. b43_nphy_rssi_select(dev, 5, type);
  1085. if (dev->phy.rev < 2) {
  1086. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1087. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1088. }
  1089. for (i = 0; i < 4; i++)
  1090. buf[i] = 0;
  1091. for (i = 0; i < nsamp; i++) {
  1092. if (dev->phy.rev < 2) {
  1093. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1094. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1095. } else {
  1096. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1097. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1098. }
  1099. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1100. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1101. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1102. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1103. }
  1104. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1105. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1106. if (dev->phy.rev < 2)
  1107. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1108. if (dev->phy.rev >= 3) {
  1109. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1110. save_regs_phy[0]);
  1111. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1112. save_regs_phy[1]);
  1113. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1114. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1115. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1116. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1117. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1118. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1119. }
  1120. return out;
  1121. }
  1122. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1123. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1124. {
  1125. int i, j;
  1126. u8 state[4];
  1127. u8 code, val;
  1128. u16 class, override;
  1129. u8 regs_save_radio[2];
  1130. u16 regs_save_phy[2];
  1131. s8 offset[4];
  1132. u16 clip_state[2];
  1133. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1134. s32 results_min[4] = { };
  1135. u8 vcm_final[4] = { };
  1136. s32 results[4][4] = { };
  1137. s32 miniq[4][2] = { };
  1138. if (type == 2) {
  1139. code = 0;
  1140. val = 6;
  1141. } else if (type < 2) {
  1142. code = 25;
  1143. val = 4;
  1144. } else {
  1145. B43_WARN_ON(1);
  1146. return;
  1147. }
  1148. class = b43_nphy_classifier(dev, 0, 0);
  1149. b43_nphy_classifier(dev, 7, 4);
  1150. b43_nphy_read_clip_detection(dev, clip_state);
  1151. b43_nphy_write_clip_detection(dev, clip_off);
  1152. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1153. override = 0x140;
  1154. else
  1155. override = 0x110;
  1156. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1157. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1158. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1159. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1160. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1161. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1162. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1163. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1164. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1165. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1166. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1167. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1168. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1169. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1170. b43_nphy_rssi_select(dev, 5, type);
  1171. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1172. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1173. for (i = 0; i < 4; i++) {
  1174. u8 tmp[4];
  1175. for (j = 0; j < 4; j++)
  1176. tmp[j] = i;
  1177. if (type != 1)
  1178. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1179. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1180. if (type < 2)
  1181. for (j = 0; j < 2; j++)
  1182. miniq[i][j] = min(results[i][2 * j],
  1183. results[i][2 * j + 1]);
  1184. }
  1185. for (i = 0; i < 4; i++) {
  1186. s32 mind = 40;
  1187. u8 minvcm = 0;
  1188. s32 minpoll = 249;
  1189. s32 curr;
  1190. for (j = 0; j < 4; j++) {
  1191. if (type == 2)
  1192. curr = abs(results[j][i]);
  1193. else
  1194. curr = abs(miniq[j][i / 2] - code * 8);
  1195. if (curr < mind) {
  1196. mind = curr;
  1197. minvcm = j;
  1198. }
  1199. if (results[j][i] < minpoll)
  1200. minpoll = results[j][i];
  1201. }
  1202. results_min[i] = minpoll;
  1203. vcm_final[i] = minvcm;
  1204. }
  1205. if (type != 1)
  1206. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1207. for (i = 0; i < 4; i++) {
  1208. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1209. if (offset[i] < 0)
  1210. offset[i] = -((abs(offset[i]) + 4) / 8);
  1211. else
  1212. offset[i] = (offset[i] + 4) / 8;
  1213. if (results_min[i] == 248)
  1214. offset[i] = code - 32;
  1215. if (i % 2 == 0)
  1216. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1217. type);
  1218. else
  1219. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1220. type);
  1221. }
  1222. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1223. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1224. switch (state[2]) {
  1225. case 1:
  1226. b43_nphy_rssi_select(dev, 1, 2);
  1227. break;
  1228. case 4:
  1229. b43_nphy_rssi_select(dev, 1, 0);
  1230. break;
  1231. case 2:
  1232. b43_nphy_rssi_select(dev, 1, 1);
  1233. break;
  1234. default:
  1235. b43_nphy_rssi_select(dev, 1, 1);
  1236. break;
  1237. }
  1238. switch (state[3]) {
  1239. case 1:
  1240. b43_nphy_rssi_select(dev, 2, 2);
  1241. break;
  1242. case 4:
  1243. b43_nphy_rssi_select(dev, 2, 0);
  1244. break;
  1245. default:
  1246. b43_nphy_rssi_select(dev, 2, 1);
  1247. break;
  1248. }
  1249. b43_nphy_rssi_select(dev, 0, type);
  1250. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1251. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1252. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1253. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1254. b43_nphy_classifier(dev, 7, class);
  1255. b43_nphy_write_clip_detection(dev, clip_state);
  1256. }
  1257. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1258. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1259. {
  1260. /* TODO */
  1261. }
  1262. /*
  1263. * RSSI Calibration
  1264. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1265. */
  1266. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1267. {
  1268. if (dev->phy.rev >= 3) {
  1269. b43_nphy_rev3_rssi_cal(dev);
  1270. } else {
  1271. b43_nphy_rev2_rssi_cal(dev, 2);
  1272. b43_nphy_rev2_rssi_cal(dev, 0);
  1273. b43_nphy_rev2_rssi_cal(dev, 1);
  1274. }
  1275. }
  1276. /*
  1277. * Restore RSSI Calibration
  1278. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1279. */
  1280. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1281. {
  1282. struct b43_phy_n *nphy = dev->phy.n;
  1283. u16 *rssical_radio_regs = NULL;
  1284. u16 *rssical_phy_regs = NULL;
  1285. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1286. if (!nphy->rssical_chanspec_2G)
  1287. return;
  1288. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1289. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1290. } else {
  1291. if (!nphy->rssical_chanspec_5G)
  1292. return;
  1293. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1294. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1295. }
  1296. /* TODO use some definitions */
  1297. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1298. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1299. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1300. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1301. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1302. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1303. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1304. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1305. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1306. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1307. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1308. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1309. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1310. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1311. }
  1312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1313. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1314. {
  1315. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1316. if (dev->phy.rev >= 6) {
  1317. /* TODO If the chip is 47162
  1318. return txpwrctrl_tx_gain_ipa_rev5 */
  1319. return txpwrctrl_tx_gain_ipa_rev6;
  1320. } else if (dev->phy.rev >= 5) {
  1321. return txpwrctrl_tx_gain_ipa_rev5;
  1322. } else {
  1323. return txpwrctrl_tx_gain_ipa;
  1324. }
  1325. } else {
  1326. return txpwrctrl_tx_gain_ipa_5g;
  1327. }
  1328. }
  1329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1330. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1331. {
  1332. struct b43_phy_n *nphy = dev->phy.n;
  1333. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1334. if (dev->phy.rev >= 3) {
  1335. /* TODO */
  1336. } else {
  1337. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1338. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1339. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1340. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1341. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1342. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1343. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1344. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1345. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1346. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1347. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1348. B43_NPHY_BANDCTL_5GHZ)) {
  1349. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1350. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1351. } else {
  1352. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1353. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1354. }
  1355. if (dev->phy.rev < 2) {
  1356. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1357. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1358. } else {
  1359. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1360. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1361. }
  1362. }
  1363. }
  1364. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1365. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1366. struct nphy_txgains target,
  1367. struct nphy_iqcal_params *params)
  1368. {
  1369. int i, j, indx;
  1370. u16 gain;
  1371. if (dev->phy.rev >= 3) {
  1372. params->txgm = target.txgm[core];
  1373. params->pga = target.pga[core];
  1374. params->pad = target.pad[core];
  1375. params->ipa = target.ipa[core];
  1376. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1377. (params->pad << 4) | (params->ipa);
  1378. for (j = 0; j < 5; j++)
  1379. params->ncorr[j] = 0x79;
  1380. } else {
  1381. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1382. (target.txgm[core] << 8);
  1383. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1384. 1 : 0;
  1385. for (i = 0; i < 9; i++)
  1386. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1387. break;
  1388. i = min(i, 8);
  1389. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1390. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1391. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1392. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1393. (params->pad << 2);
  1394. for (j = 0; j < 4; j++)
  1395. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1396. }
  1397. }
  1398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1399. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1400. {
  1401. struct b43_phy_n *nphy = dev->phy.n;
  1402. int i;
  1403. u16 scale, entry;
  1404. u16 tmp = nphy->txcal_bbmult;
  1405. if (core == 0)
  1406. tmp >>= 8;
  1407. tmp &= 0xff;
  1408. for (i = 0; i < 18; i++) {
  1409. scale = (ladder_lo[i].percent * tmp) / 100;
  1410. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1411. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1412. scale = (ladder_iq[i].percent * tmp) / 100;
  1413. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1414. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1415. }
  1416. }
  1417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1418. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1419. {
  1420. int i;
  1421. for (i = 0; i < 15; i++)
  1422. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1423. tbl_tx_filter_coef_rev4[2][i]);
  1424. }
  1425. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1426. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1427. {
  1428. int i, j;
  1429. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1430. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1431. for (i = 0; i < 3; i++)
  1432. for (j = 0; j < 15; j++)
  1433. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1434. tbl_tx_filter_coef_rev4[i][j]);
  1435. if (dev->phy.is_40mhz) {
  1436. for (j = 0; j < 15; j++)
  1437. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1438. tbl_tx_filter_coef_rev4[3][j]);
  1439. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1440. for (j = 0; j < 15; j++)
  1441. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1442. tbl_tx_filter_coef_rev4[5][j]);
  1443. }
  1444. if (dev->phy.channel == 14)
  1445. for (j = 0; j < 15; j++)
  1446. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1447. tbl_tx_filter_coef_rev4[6][j]);
  1448. }
  1449. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1450. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1451. {
  1452. struct b43_phy_n *nphy = dev->phy.n;
  1453. u16 curr_gain[2];
  1454. struct nphy_txgains target;
  1455. const u32 *table = NULL;
  1456. if (nphy->txpwrctrl == 0) {
  1457. int i;
  1458. if (nphy->hang_avoid)
  1459. b43_nphy_stay_in_carrier_search(dev, true);
  1460. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1461. if (nphy->hang_avoid)
  1462. b43_nphy_stay_in_carrier_search(dev, false);
  1463. for (i = 0; i < 2; ++i) {
  1464. if (dev->phy.rev >= 3) {
  1465. target.ipa[i] = curr_gain[i] & 0x000F;
  1466. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1467. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1468. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1469. } else {
  1470. target.ipa[i] = curr_gain[i] & 0x0003;
  1471. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1472. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1473. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1474. }
  1475. }
  1476. } else {
  1477. int i;
  1478. u16 index[2];
  1479. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1480. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1481. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1482. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1483. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1484. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1485. for (i = 0; i < 2; ++i) {
  1486. if (dev->phy.rev >= 3) {
  1487. enum ieee80211_band band =
  1488. b43_current_band(dev->wl);
  1489. if ((nphy->ipa2g_on &&
  1490. band == IEEE80211_BAND_2GHZ) ||
  1491. (nphy->ipa5g_on &&
  1492. band == IEEE80211_BAND_5GHZ)) {
  1493. table = b43_nphy_get_ipa_gain_table(dev);
  1494. } else {
  1495. if (band == IEEE80211_BAND_5GHZ) {
  1496. if (dev->phy.rev == 3)
  1497. table = b43_ntab_tx_gain_rev3_5ghz;
  1498. else if (dev->phy.rev == 4)
  1499. table = b43_ntab_tx_gain_rev4_5ghz;
  1500. else
  1501. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1502. } else {
  1503. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1504. }
  1505. }
  1506. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1507. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1508. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1509. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1510. } else {
  1511. table = b43_ntab_tx_gain_rev0_1_2;
  1512. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1513. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1514. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1515. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1516. }
  1517. }
  1518. }
  1519. return target;
  1520. }
  1521. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1522. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1523. {
  1524. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1525. if (dev->phy.rev >= 3) {
  1526. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1527. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1528. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1529. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1530. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1531. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  1532. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  1533. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1534. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1535. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1536. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1537. b43_nphy_reset_cca(dev);
  1538. } else {
  1539. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1540. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1541. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1542. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  1543. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  1544. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1545. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1546. }
  1547. }
  1548. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1549. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1550. {
  1551. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1552. u16 tmp;
  1553. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1554. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1555. if (dev->phy.rev >= 3) {
  1556. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1557. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1558. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1559. regs[2] = tmp;
  1560. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1561. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1562. regs[3] = tmp;
  1563. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1564. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1565. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  1566. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  1567. regs[5] = tmp;
  1568. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  1569. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  1570. regs[6] = tmp;
  1571. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  1572. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1573. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1574. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1575. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1576. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1577. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1578. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1579. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1580. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1581. } else {
  1582. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1583. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1584. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1585. regs[2] = tmp;
  1586. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1587. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  1588. regs[3] = tmp;
  1589. tmp |= 0x2000;
  1590. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  1591. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  1592. regs[4] = tmp;
  1593. tmp |= 0x2000;
  1594. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  1595. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1596. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1597. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1598. tmp = 0x0180;
  1599. else
  1600. tmp = 0x0120;
  1601. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1602. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1603. }
  1604. }
  1605. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1606. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1607. {
  1608. struct b43_phy_n *nphy = dev->phy.n;
  1609. u16 coef[4];
  1610. u16 *loft = NULL;
  1611. u16 *table = NULL;
  1612. int i;
  1613. u16 *txcal_radio_regs = NULL;
  1614. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1615. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1616. if (nphy->iqcal_chanspec_2G == 0)
  1617. return;
  1618. table = nphy->cal_cache.txcal_coeffs_2G;
  1619. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1620. } else {
  1621. if (nphy->iqcal_chanspec_5G == 0)
  1622. return;
  1623. table = nphy->cal_cache.txcal_coeffs_5G;
  1624. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1625. }
  1626. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  1627. for (i = 0; i < 4; i++) {
  1628. if (dev->phy.rev >= 3)
  1629. table[i] = coef[i];
  1630. else
  1631. coef[i] = 0;
  1632. }
  1633. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  1634. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  1635. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  1636. if (dev->phy.rev < 2)
  1637. b43_nphy_tx_iq_workaround(dev);
  1638. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1639. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1640. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1641. } else {
  1642. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1643. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1644. }
  1645. /* TODO use some definitions */
  1646. if (dev->phy.rev >= 3) {
  1647. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1648. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1649. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1650. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1651. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1652. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1653. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1654. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1655. } else {
  1656. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1657. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1658. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1659. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1660. }
  1661. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1662. }
  1663. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1664. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1665. struct nphy_txgains target,
  1666. bool full, bool mphase)
  1667. {
  1668. struct b43_phy_n *nphy = dev->phy.n;
  1669. int i;
  1670. int error = 0;
  1671. int freq;
  1672. bool avoid = false;
  1673. u8 length;
  1674. u16 tmp, core, type, count, max, numb, last, cmd;
  1675. const u16 *table;
  1676. bool phy6or5x;
  1677. u16 buffer[11];
  1678. u16 diq_start = 0;
  1679. u16 save[2];
  1680. u16 gain[2];
  1681. struct nphy_iqcal_params params[2];
  1682. bool updated[2] = { };
  1683. b43_nphy_stay_in_carrier_search(dev, true);
  1684. if (dev->phy.rev >= 4) {
  1685. avoid = nphy->hang_avoid;
  1686. nphy->hang_avoid = 0;
  1687. }
  1688. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1689. for (i = 0; i < 2; i++) {
  1690. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1691. gain[i] = params[i].cal_gain;
  1692. }
  1693. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  1694. b43_nphy_tx_cal_radio_setup(dev);
  1695. b43_nphy_tx_cal_phy_setup(dev);
  1696. phy6or5x = dev->phy.rev >= 6 ||
  1697. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1698. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1699. if (phy6or5x) {
  1700. /* TODO */
  1701. }
  1702. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1703. if (!dev->phy.is_40mhz)
  1704. freq = 2500;
  1705. else
  1706. freq = 5000;
  1707. if (nphy->mphase_cal_phase_id > 2)
  1708. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  1709. 0xFFFF, 0, true, false);
  1710. else
  1711. ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
  1712. and save result as error */
  1713. if (error == 0) {
  1714. if (nphy->mphase_cal_phase_id > 2) {
  1715. table = nphy->mphase_txcal_bestcoeffs;
  1716. length = 11;
  1717. if (dev->phy.rev < 3)
  1718. length -= 2;
  1719. } else {
  1720. if (!full && nphy->txiqlocal_coeffsvalid) {
  1721. table = nphy->txiqlocal_bestc;
  1722. length = 11;
  1723. if (dev->phy.rev < 3)
  1724. length -= 2;
  1725. } else {
  1726. full = true;
  1727. if (dev->phy.rev >= 3) {
  1728. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1729. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1730. } else {
  1731. table = tbl_tx_iqlo_cal_startcoefs;
  1732. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1733. }
  1734. }
  1735. }
  1736. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  1737. if (full) {
  1738. if (dev->phy.rev >= 3)
  1739. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1740. else
  1741. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1742. } else {
  1743. if (dev->phy.rev >= 3)
  1744. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1745. else
  1746. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1747. }
  1748. if (mphase) {
  1749. count = nphy->mphase_txcal_cmdidx;
  1750. numb = min(max,
  1751. (u16)(count + nphy->mphase_txcal_numcmds));
  1752. } else {
  1753. count = 0;
  1754. numb = max;
  1755. }
  1756. for (; count < numb; count++) {
  1757. if (full) {
  1758. if (dev->phy.rev >= 3)
  1759. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1760. else
  1761. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1762. } else {
  1763. if (dev->phy.rev >= 3)
  1764. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1765. else
  1766. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1767. }
  1768. core = (cmd & 0x3000) >> 12;
  1769. type = (cmd & 0x0F00) >> 8;
  1770. if (phy6or5x && updated[core] == 0) {
  1771. b43_nphy_update_tx_cal_ladder(dev, core);
  1772. updated[core] = 1;
  1773. }
  1774. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1775. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1776. if (type == 1 || type == 3 || type == 4) {
  1777. buffer[0] = b43_ntab_read(dev,
  1778. B43_NTAB16(15, 69 + core));
  1779. diq_start = buffer[0];
  1780. buffer[0] = 0;
  1781. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  1782. 0);
  1783. }
  1784. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1785. for (i = 0; i < 2000; i++) {
  1786. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1787. if (tmp & 0xC000)
  1788. break;
  1789. udelay(10);
  1790. }
  1791. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1792. buffer);
  1793. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  1794. buffer);
  1795. if (type == 1 || type == 3 || type == 4)
  1796. buffer[0] = diq_start;
  1797. }
  1798. if (mphase)
  1799. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1800. last = (dev->phy.rev < 3) ? 6 : 7;
  1801. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1802. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  1803. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  1804. if (dev->phy.rev < 3) {
  1805. buffer[0] = 0;
  1806. buffer[1] = 0;
  1807. buffer[2] = 0;
  1808. buffer[3] = 0;
  1809. }
  1810. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  1811. buffer);
  1812. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  1813. buffer);
  1814. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  1815. buffer);
  1816. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  1817. buffer);
  1818. length = 11;
  1819. if (dev->phy.rev < 3)
  1820. length -= 2;
  1821. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1822. nphy->txiqlocal_bestc);
  1823. nphy->txiqlocal_coeffsvalid = true;
  1824. /* TODO: Set nphy->txiqlocal_chanspec to
  1825. the current channel */
  1826. } else {
  1827. length = 11;
  1828. if (dev->phy.rev < 3)
  1829. length -= 2;
  1830. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1831. nphy->mphase_txcal_bestcoeffs);
  1832. }
  1833. b43_nphy_stop_playback(dev);
  1834. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1835. }
  1836. b43_nphy_tx_cal_phy_cleanup(dev);
  1837. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1838. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1839. b43_nphy_tx_iq_workaround(dev);
  1840. if (dev->phy.rev >= 4)
  1841. nphy->hang_avoid = avoid;
  1842. b43_nphy_stay_in_carrier_search(dev, false);
  1843. return error;
  1844. }
  1845. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1846. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1847. struct nphy_txgains target, u8 type, bool debug)
  1848. {
  1849. struct b43_phy_n *nphy = dev->phy.n;
  1850. int i, j, index;
  1851. u8 rfctl[2];
  1852. u8 afectl_core;
  1853. u16 tmp[6];
  1854. u16 cur_hpf1, cur_hpf2, cur_lna;
  1855. u32 real, imag;
  1856. enum ieee80211_band band;
  1857. u8 use;
  1858. u16 cur_hpf;
  1859. u16 lna[3] = { 3, 3, 1 };
  1860. u16 hpf1[3] = { 7, 2, 0 };
  1861. u16 hpf2[3] = { 2, 0, 0 };
  1862. u32 power[3] = { };
  1863. u16 gain_save[2];
  1864. u16 cal_gain[2];
  1865. struct nphy_iqcal_params cal_params[2];
  1866. struct nphy_iq_est est;
  1867. int ret = 0;
  1868. bool playtone = true;
  1869. int desired = 13;
  1870. b43_nphy_stay_in_carrier_search(dev, 1);
  1871. if (dev->phy.rev < 2)
  1872. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1873. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  1874. for (i = 0; i < 2; i++) {
  1875. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1876. cal_gain[i] = cal_params[i].cal_gain;
  1877. }
  1878. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  1879. for (i = 0; i < 2; i++) {
  1880. if (i == 0) {
  1881. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1882. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1883. afectl_core = B43_NPHY_AFECTL_C1;
  1884. } else {
  1885. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1886. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1887. afectl_core = B43_NPHY_AFECTL_C2;
  1888. }
  1889. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1890. tmp[2] = b43_phy_read(dev, afectl_core);
  1891. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1892. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1893. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1894. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1895. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1896. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1897. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1898. (1 - i));
  1899. b43_phy_set(dev, afectl_core, 0x0006);
  1900. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1901. band = b43_current_band(dev->wl);
  1902. if (nphy->rxcalparams & 0xFF000000) {
  1903. if (band == IEEE80211_BAND_5GHZ)
  1904. b43_phy_write(dev, rfctl[0], 0x140);
  1905. else
  1906. b43_phy_write(dev, rfctl[0], 0x110);
  1907. } else {
  1908. if (band == IEEE80211_BAND_5GHZ)
  1909. b43_phy_write(dev, rfctl[0], 0x180);
  1910. else
  1911. b43_phy_write(dev, rfctl[0], 0x120);
  1912. }
  1913. if (band == IEEE80211_BAND_5GHZ)
  1914. b43_phy_write(dev, rfctl[1], 0x148);
  1915. else
  1916. b43_phy_write(dev, rfctl[1], 0x114);
  1917. if (nphy->rxcalparams & 0x10000) {
  1918. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1919. (i + 1));
  1920. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1921. (2 - i));
  1922. }
  1923. for (j = 0; i < 4; j++) {
  1924. if (j < 3) {
  1925. cur_lna = lna[j];
  1926. cur_hpf1 = hpf1[j];
  1927. cur_hpf2 = hpf2[j];
  1928. } else {
  1929. if (power[1] > 10000) {
  1930. use = 1;
  1931. cur_hpf = cur_hpf1;
  1932. index = 2;
  1933. } else {
  1934. if (power[0] > 10000) {
  1935. use = 1;
  1936. cur_hpf = cur_hpf1;
  1937. index = 1;
  1938. } else {
  1939. index = 0;
  1940. use = 2;
  1941. cur_hpf = cur_hpf2;
  1942. }
  1943. }
  1944. cur_lna = lna[index];
  1945. cur_hpf1 = hpf1[index];
  1946. cur_hpf2 = hpf2[index];
  1947. cur_hpf += desired - hweight32(power[index]);
  1948. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1949. if (use == 1)
  1950. cur_hpf1 = cur_hpf;
  1951. else
  1952. cur_hpf2 = cur_hpf;
  1953. }
  1954. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1955. (cur_lna << 2));
  1956. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  1957. false);
  1958. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1959. b43_nphy_stop_playback(dev);
  1960. if (playtone) {
  1961. /* TODO: Call N PHY TX Tone with 4000,
  1962. (nphy_rxcalparams & 0xffff), 0, 0
  1963. as arguments and save result as ret */
  1964. playtone = false;
  1965. } else {
  1966. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  1967. false, false);
  1968. }
  1969. if (ret == 0) {
  1970. if (j < 3) {
  1971. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  1972. false);
  1973. if (i == 0) {
  1974. real = est.i0_pwr;
  1975. imag = est.q0_pwr;
  1976. } else {
  1977. real = est.i1_pwr;
  1978. imag = est.q1_pwr;
  1979. }
  1980. power[i] = ((real + imag) / 1024) + 1;
  1981. } else {
  1982. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  1983. }
  1984. b43_nphy_stop_playback(dev);
  1985. }
  1986. if (ret != 0)
  1987. break;
  1988. }
  1989. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  1990. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  1991. b43_phy_write(dev, rfctl[1], tmp[5]);
  1992. b43_phy_write(dev, rfctl[0], tmp[4]);
  1993. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  1994. b43_phy_write(dev, afectl_core, tmp[2]);
  1995. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  1996. if (ret != 0)
  1997. break;
  1998. }
  1999. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2000. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2001. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2002. b43_nphy_stay_in_carrier_search(dev, 0);
  2003. return ret;
  2004. }
  2005. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2006. struct nphy_txgains target, u8 type, bool debug)
  2007. {
  2008. return -1;
  2009. }
  2010. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2011. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2012. struct nphy_txgains target, u8 type, bool debug)
  2013. {
  2014. if (dev->phy.rev >= 3)
  2015. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2016. else
  2017. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2018. }
  2019. /*
  2020. * Init N-PHY
  2021. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2022. */
  2023. int b43_phy_initn(struct b43_wldev *dev)
  2024. {
  2025. struct ssb_bus *bus = dev->dev->bus;
  2026. struct b43_phy *phy = &dev->phy;
  2027. struct b43_phy_n *nphy = phy->n;
  2028. u8 tx_pwr_state;
  2029. struct nphy_txgains target;
  2030. u16 tmp;
  2031. enum ieee80211_band tmp2;
  2032. bool do_rssi_cal;
  2033. u16 clip[2];
  2034. bool do_cal = false;
  2035. if ((dev->phy.rev >= 3) &&
  2036. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2037. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2038. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2039. }
  2040. nphy->deaf_count = 0;
  2041. b43_nphy_tables_init(dev);
  2042. nphy->crsminpwr_adjusted = false;
  2043. nphy->noisevars_adjusted = false;
  2044. /* Clear all overrides */
  2045. if (dev->phy.rev >= 3) {
  2046. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2047. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2048. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2049. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2050. } else {
  2051. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2052. }
  2053. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2054. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2055. if (dev->phy.rev < 6) {
  2056. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2057. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2058. }
  2059. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2060. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2061. B43_NPHY_RFSEQMODE_TROVER));
  2062. if (dev->phy.rev >= 3)
  2063. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2064. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2065. if (dev->phy.rev <= 2) {
  2066. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2067. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2068. ~B43_NPHY_BPHY_CTL3_SCALE,
  2069. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2070. }
  2071. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2072. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2073. if (bus->sprom.boardflags2_lo & 0x100 ||
  2074. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2075. bus->boardinfo.type == 0x8B))
  2076. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2077. else
  2078. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2079. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2080. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2081. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2082. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2083. b43_nphy_update_txrx_chain(dev);
  2084. if (phy->rev < 2) {
  2085. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2086. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2087. }
  2088. tmp2 = b43_current_band(dev->wl);
  2089. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2090. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2091. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2092. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2093. nphy->papd_epsilon_offset[0] << 7);
  2094. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2095. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2096. nphy->papd_epsilon_offset[1] << 7);
  2097. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2098. } else if (phy->rev >= 5) {
  2099. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2100. }
  2101. b43_nphy_workarounds(dev);
  2102. /* Reset CCA, in init code it differs a little from standard way */
  2103. b43_nphy_bmac_clock_fgc(dev, 1);
  2104. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2105. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2106. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2107. b43_nphy_bmac_clock_fgc(dev, 0);
  2108. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2109. b43_nphy_pa_override(dev, false);
  2110. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2111. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2112. b43_nphy_pa_override(dev, true);
  2113. b43_nphy_classifier(dev, 0, 0);
  2114. b43_nphy_read_clip_detection(dev, clip);
  2115. tx_pwr_state = nphy->txpwrctrl;
  2116. /* TODO N PHY TX power control with argument 0
  2117. (turning off power control) */
  2118. /* TODO Fix the TX Power Settings */
  2119. /* TODO N PHY TX Power Control Idle TSSI */
  2120. /* TODO N PHY TX Power Control Setup */
  2121. if (phy->rev >= 3) {
  2122. /* TODO */
  2123. } else {
  2124. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2125. b43_ntab_tx_gain_rev0_1_2);
  2126. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2127. b43_ntab_tx_gain_rev0_1_2);
  2128. }
  2129. if (nphy->phyrxchain != 3)
  2130. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2131. if (nphy->mphase_cal_phase_id > 0)
  2132. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2133. do_rssi_cal = false;
  2134. if (phy->rev >= 3) {
  2135. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2136. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2137. else
  2138. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2139. if (do_rssi_cal)
  2140. b43_nphy_rssi_cal(dev);
  2141. else
  2142. b43_nphy_restore_rssi_cal(dev);
  2143. } else {
  2144. b43_nphy_rssi_cal(dev);
  2145. }
  2146. if (!((nphy->measure_hold & 0x6) != 0)) {
  2147. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2148. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2149. else
  2150. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2151. if (nphy->mute)
  2152. do_cal = false;
  2153. if (do_cal) {
  2154. target = b43_nphy_get_tx_gains(dev);
  2155. if (nphy->antsel_type == 2)
  2156. ;/*TODO NPHY Superswitch Init with argument 1*/
  2157. if (nphy->perical != 2) {
  2158. b43_nphy_rssi_cal(dev);
  2159. if (phy->rev >= 3) {
  2160. nphy->cal_orig_pwr_idx[0] =
  2161. nphy->txpwrindex[0].index_internal;
  2162. nphy->cal_orig_pwr_idx[1] =
  2163. nphy->txpwrindex[1].index_internal;
  2164. /* TODO N PHY Pre Calibrate TX Gain */
  2165. target = b43_nphy_get_tx_gains(dev);
  2166. }
  2167. }
  2168. }
  2169. }
  2170. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2171. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2172. ;/* Call N PHY Save Cal */
  2173. else if (nphy->mphase_cal_phase_id == 0)
  2174. ;/* N PHY Periodic Calibration with argument 3 */
  2175. } else {
  2176. b43_nphy_restore_cal(dev);
  2177. }
  2178. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2179. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2180. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2181. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2182. if (phy->rev >= 3 && phy->rev <= 6)
  2183. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2184. b43_nphy_tx_lp_fbw(dev);
  2185. /* TODO N PHY Spur Workaround */
  2186. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2187. return 0;
  2188. }
  2189. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2190. {
  2191. struct b43_phy_n *nphy;
  2192. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2193. if (!nphy)
  2194. return -ENOMEM;
  2195. dev->phy.n = nphy;
  2196. return 0;
  2197. }
  2198. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2199. {
  2200. struct b43_phy *phy = &dev->phy;
  2201. struct b43_phy_n *nphy = phy->n;
  2202. memset(nphy, 0, sizeof(*nphy));
  2203. //TODO init struct b43_phy_n
  2204. }
  2205. static void b43_nphy_op_free(struct b43_wldev *dev)
  2206. {
  2207. struct b43_phy *phy = &dev->phy;
  2208. struct b43_phy_n *nphy = phy->n;
  2209. kfree(nphy);
  2210. phy->n = NULL;
  2211. }
  2212. static int b43_nphy_op_init(struct b43_wldev *dev)
  2213. {
  2214. return b43_phy_initn(dev);
  2215. }
  2216. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2217. {
  2218. #if B43_DEBUG
  2219. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2220. /* OFDM registers are onnly available on A/G-PHYs */
  2221. b43err(dev->wl, "Invalid OFDM PHY access at "
  2222. "0x%04X on N-PHY\n", offset);
  2223. dump_stack();
  2224. }
  2225. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2226. /* Ext-G registers are only available on G-PHYs */
  2227. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2228. "0x%04X on N-PHY\n", offset);
  2229. dump_stack();
  2230. }
  2231. #endif /* B43_DEBUG */
  2232. }
  2233. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2234. {
  2235. check_phyreg(dev, reg);
  2236. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2237. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2238. }
  2239. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2240. {
  2241. check_phyreg(dev, reg);
  2242. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2243. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2244. }
  2245. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2246. {
  2247. /* Register 1 is a 32-bit register. */
  2248. B43_WARN_ON(reg == 1);
  2249. /* N-PHY needs 0x100 for read access */
  2250. reg |= 0x100;
  2251. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2252. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2253. }
  2254. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2255. {
  2256. /* Register 1 is a 32-bit register. */
  2257. B43_WARN_ON(reg == 1);
  2258. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2259. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2260. }
  2261. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2262. bool blocked)
  2263. {//TODO
  2264. }
  2265. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2266. {
  2267. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2268. on ? 0 : 0x7FFF);
  2269. }
  2270. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2271. unsigned int new_channel)
  2272. {
  2273. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2274. if ((new_channel < 1) || (new_channel > 14))
  2275. return -EINVAL;
  2276. } else {
  2277. if (new_channel > 200)
  2278. return -EINVAL;
  2279. }
  2280. return nphy_channel_switch(dev, new_channel);
  2281. }
  2282. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2283. {
  2284. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2285. return 1;
  2286. return 36;
  2287. }
  2288. const struct b43_phy_operations b43_phyops_n = {
  2289. .allocate = b43_nphy_op_allocate,
  2290. .free = b43_nphy_op_free,
  2291. .prepare_structs = b43_nphy_op_prepare_structs,
  2292. .init = b43_nphy_op_init,
  2293. .phy_read = b43_nphy_op_read,
  2294. .phy_write = b43_nphy_op_write,
  2295. .radio_read = b43_nphy_op_radio_read,
  2296. .radio_write = b43_nphy_op_radio_write,
  2297. .software_rfkill = b43_nphy_op_software_rfkill,
  2298. .switch_analog = b43_nphy_op_switch_analog,
  2299. .switch_channel = b43_nphy_op_switch_channel,
  2300. .get_default_chan = b43_nphy_op_get_default_chan,
  2301. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2302. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2303. };