io_apic.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/smp_lock.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/pci.h>
  34. #include <linux/msi.h>
  35. #include <linux/htirq.h>
  36. #include <asm/io.h>
  37. #include <asm/smp.h>
  38. #include <asm/desc.h>
  39. #include <asm/timer.h>
  40. #include <asm/i8259.h>
  41. #include <asm/nmi.h>
  42. #include <asm/msidef.h>
  43. #include <asm/hypertransport.h>
  44. #include <mach_apic.h>
  45. #include <mach_apicdef.h>
  46. #include "io_ports.h"
  47. int (*ioapic_renumber_irq)(int ioapic, int irq);
  48. atomic_t irq_mis_count;
  49. /* Where if anywhere is the i8259 connect in external int mode */
  50. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  51. static DEFINE_SPINLOCK(ioapic_lock);
  52. static DEFINE_SPINLOCK(vector_lock);
  53. int timer_over_8254 __initdata = 1;
  54. /*
  55. * Is the SiS APIC rmw bug present ?
  56. * -1 = don't know, 0 = no, 1 = yes
  57. */
  58. int sis_apic_bug = -1;
  59. /*
  60. * # of IRQ routing registers
  61. */
  62. int nr_ioapic_registers[MAX_IO_APICS];
  63. static int disable_timer_pin_1 __initdata;
  64. /*
  65. * Rough estimation of how many shared IRQs there are, can
  66. * be changed anytime.
  67. */
  68. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  69. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  70. /*
  71. * This is performance-critical, we want to do it O(1)
  72. *
  73. * the indexing order of this array favors 1:1 mappings
  74. * between pins and IRQs.
  75. */
  76. static struct irq_pin_list {
  77. int apic, pin, next;
  78. } irq_2_pin[PIN_MAP_SIZE];
  79. struct io_apic {
  80. unsigned int index;
  81. unsigned int unused[3];
  82. unsigned int data;
  83. };
  84. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  85. {
  86. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  87. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  88. }
  89. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  90. {
  91. struct io_apic __iomem *io_apic = io_apic_base(apic);
  92. writel(reg, &io_apic->index);
  93. return readl(&io_apic->data);
  94. }
  95. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  96. {
  97. struct io_apic __iomem *io_apic = io_apic_base(apic);
  98. writel(reg, &io_apic->index);
  99. writel(value, &io_apic->data);
  100. }
  101. /*
  102. * Re-write a value: to be used for read-modify-write
  103. * cycles where the read already set up the index register.
  104. *
  105. * Older SiS APIC requires we rewrite the index register
  106. */
  107. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  108. {
  109. volatile struct io_apic *io_apic = io_apic_base(apic);
  110. if (sis_apic_bug)
  111. writel(reg, &io_apic->index);
  112. writel(value, &io_apic->data);
  113. }
  114. union entry_union {
  115. struct { u32 w1, w2; };
  116. struct IO_APIC_route_entry entry;
  117. };
  118. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  119. {
  120. union entry_union eu;
  121. unsigned long flags;
  122. spin_lock_irqsave(&ioapic_lock, flags);
  123. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  124. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  125. spin_unlock_irqrestore(&ioapic_lock, flags);
  126. return eu.entry;
  127. }
  128. /*
  129. * When we write a new IO APIC routing entry, we need to write the high
  130. * word first! If the mask bit in the low word is clear, we will enable
  131. * the interrupt, and we need to make sure the entry is fully populated
  132. * before that happens.
  133. */
  134. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  135. {
  136. unsigned long flags;
  137. union entry_union eu;
  138. eu.entry = e;
  139. spin_lock_irqsave(&ioapic_lock, flags);
  140. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  141. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  142. spin_unlock_irqrestore(&ioapic_lock, flags);
  143. }
  144. /*
  145. * When we mask an IO APIC routing entry, we need to write the low
  146. * word first, in order to set the mask bit before we change the
  147. * high bits!
  148. */
  149. static void ioapic_mask_entry(int apic, int pin)
  150. {
  151. unsigned long flags;
  152. union entry_union eu = { .entry.mask = 1 };
  153. spin_lock_irqsave(&ioapic_lock, flags);
  154. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  155. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  156. spin_unlock_irqrestore(&ioapic_lock, flags);
  157. }
  158. /*
  159. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  160. * shared ISA-space IRQs, so we have to support them. We are super
  161. * fast in the common case, and fast for shared ISA-space IRQs.
  162. */
  163. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  164. {
  165. static int first_free_entry = NR_IRQS;
  166. struct irq_pin_list *entry = irq_2_pin + irq;
  167. while (entry->next)
  168. entry = irq_2_pin + entry->next;
  169. if (entry->pin != -1) {
  170. entry->next = first_free_entry;
  171. entry = irq_2_pin + entry->next;
  172. if (++first_free_entry >= PIN_MAP_SIZE)
  173. panic("io_apic.c: whoops");
  174. }
  175. entry->apic = apic;
  176. entry->pin = pin;
  177. }
  178. /*
  179. * Reroute an IRQ to a different pin.
  180. */
  181. static void __init replace_pin_at_irq(unsigned int irq,
  182. int oldapic, int oldpin,
  183. int newapic, int newpin)
  184. {
  185. struct irq_pin_list *entry = irq_2_pin + irq;
  186. while (1) {
  187. if (entry->apic == oldapic && entry->pin == oldpin) {
  188. entry->apic = newapic;
  189. entry->pin = newpin;
  190. }
  191. if (!entry->next)
  192. break;
  193. entry = irq_2_pin + entry->next;
  194. }
  195. }
  196. static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
  197. {
  198. struct irq_pin_list *entry = irq_2_pin + irq;
  199. unsigned int pin, reg;
  200. for (;;) {
  201. pin = entry->pin;
  202. if (pin == -1)
  203. break;
  204. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  205. reg &= ~disable;
  206. reg |= enable;
  207. io_apic_modify(entry->apic, 0x10 + pin*2, reg);
  208. if (!entry->next)
  209. break;
  210. entry = irq_2_pin + entry->next;
  211. }
  212. }
  213. /* mask = 1 */
  214. static void __mask_IO_APIC_irq (unsigned int irq)
  215. {
  216. __modify_IO_APIC_irq(irq, 0x00010000, 0);
  217. }
  218. /* mask = 0 */
  219. static void __unmask_IO_APIC_irq (unsigned int irq)
  220. {
  221. __modify_IO_APIC_irq(irq, 0, 0x00010000);
  222. }
  223. /* mask = 1, trigger = 0 */
  224. static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
  225. {
  226. __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
  227. }
  228. /* mask = 0, trigger = 1 */
  229. static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
  230. {
  231. __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
  232. }
  233. static void mask_IO_APIC_irq (unsigned int irq)
  234. {
  235. unsigned long flags;
  236. spin_lock_irqsave(&ioapic_lock, flags);
  237. __mask_IO_APIC_irq(irq);
  238. spin_unlock_irqrestore(&ioapic_lock, flags);
  239. }
  240. static void unmask_IO_APIC_irq (unsigned int irq)
  241. {
  242. unsigned long flags;
  243. spin_lock_irqsave(&ioapic_lock, flags);
  244. __unmask_IO_APIC_irq(irq);
  245. spin_unlock_irqrestore(&ioapic_lock, flags);
  246. }
  247. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  248. {
  249. struct IO_APIC_route_entry entry;
  250. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  251. entry = ioapic_read_entry(apic, pin);
  252. if (entry.delivery_mode == dest_SMI)
  253. return;
  254. /*
  255. * Disable it in the IO-APIC irq-routing table:
  256. */
  257. ioapic_mask_entry(apic, pin);
  258. }
  259. static void clear_IO_APIC (void)
  260. {
  261. int apic, pin;
  262. for (apic = 0; apic < nr_ioapics; apic++)
  263. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  264. clear_IO_APIC_pin(apic, pin);
  265. }
  266. #ifdef CONFIG_SMP
  267. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
  268. {
  269. unsigned long flags;
  270. int pin;
  271. struct irq_pin_list *entry = irq_2_pin + irq;
  272. unsigned int apicid_value;
  273. cpumask_t tmp;
  274. cpus_and(tmp, cpumask, cpu_online_map);
  275. if (cpus_empty(tmp))
  276. tmp = TARGET_CPUS;
  277. cpus_and(cpumask, tmp, CPU_MASK_ALL);
  278. apicid_value = cpu_mask_to_apicid(cpumask);
  279. /* Prepare to do the io_apic_write */
  280. apicid_value = apicid_value << 24;
  281. spin_lock_irqsave(&ioapic_lock, flags);
  282. for (;;) {
  283. pin = entry->pin;
  284. if (pin == -1)
  285. break;
  286. io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
  287. if (!entry->next)
  288. break;
  289. entry = irq_2_pin + entry->next;
  290. }
  291. set_native_irq_info(irq, cpumask);
  292. spin_unlock_irqrestore(&ioapic_lock, flags);
  293. }
  294. #if defined(CONFIG_IRQBALANCE)
  295. # include <asm/processor.h> /* kernel_thread() */
  296. # include <linux/kernel_stat.h> /* kstat */
  297. # include <linux/slab.h> /* kmalloc() */
  298. # include <linux/timer.h> /* time_after() */
  299. #ifdef CONFIG_BALANCED_IRQ_DEBUG
  300. # define TDprintk(x...) do { printk("<%ld:%s:%d>: ", jiffies, __FILE__, __LINE__); printk(x); } while (0)
  301. # define Dprintk(x...) do { TDprintk(x); } while (0)
  302. # else
  303. # define TDprintk(x...)
  304. # define Dprintk(x...)
  305. # endif
  306. #define IRQBALANCE_CHECK_ARCH -999
  307. #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
  308. #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
  309. #define BALANCED_IRQ_MORE_DELTA (HZ/10)
  310. #define BALANCED_IRQ_LESS_DELTA (HZ)
  311. static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
  312. static int physical_balance __read_mostly;
  313. static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
  314. static struct irq_cpu_info {
  315. unsigned long * last_irq;
  316. unsigned long * irq_delta;
  317. unsigned long irq;
  318. } irq_cpu_data[NR_CPUS];
  319. #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
  320. #define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
  321. #define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
  322. #define IDLE_ENOUGH(cpu,now) \
  323. (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
  324. #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
  325. #define CPU_TO_PACKAGEINDEX(i) (first_cpu(cpu_sibling_map[i]))
  326. static cpumask_t balance_irq_affinity[NR_IRQS] = {
  327. [0 ... NR_IRQS-1] = CPU_MASK_ALL
  328. };
  329. void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
  330. {
  331. balance_irq_affinity[irq] = mask;
  332. }
  333. static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
  334. unsigned long now, int direction)
  335. {
  336. int search_idle = 1;
  337. int cpu = curr_cpu;
  338. goto inside;
  339. do {
  340. if (unlikely(cpu == curr_cpu))
  341. search_idle = 0;
  342. inside:
  343. if (direction == 1) {
  344. cpu++;
  345. if (cpu >= NR_CPUS)
  346. cpu = 0;
  347. } else {
  348. cpu--;
  349. if (cpu == -1)
  350. cpu = NR_CPUS-1;
  351. }
  352. } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
  353. (search_idle && !IDLE_ENOUGH(cpu,now)));
  354. return cpu;
  355. }
  356. static inline void balance_irq(int cpu, int irq)
  357. {
  358. unsigned long now = jiffies;
  359. cpumask_t allowed_mask;
  360. unsigned int new_cpu;
  361. if (irqbalance_disabled)
  362. return;
  363. cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
  364. new_cpu = move(cpu, allowed_mask, now, 1);
  365. if (cpu != new_cpu) {
  366. set_pending_irq(irq, cpumask_of_cpu(new_cpu));
  367. }
  368. }
  369. static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
  370. {
  371. int i, j;
  372. Dprintk("Rotating IRQs among CPUs.\n");
  373. for_each_online_cpu(i) {
  374. for (j = 0; j < NR_IRQS; j++) {
  375. if (!irq_desc[j].action)
  376. continue;
  377. /* Is it a significant load ? */
  378. if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
  379. useful_load_threshold)
  380. continue;
  381. balance_irq(i, j);
  382. }
  383. }
  384. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  385. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  386. return;
  387. }
  388. static void do_irq_balance(void)
  389. {
  390. int i, j;
  391. unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
  392. unsigned long move_this_load = 0;
  393. int max_loaded = 0, min_loaded = 0;
  394. int load;
  395. unsigned long useful_load_threshold = balanced_irq_interval + 10;
  396. int selected_irq;
  397. int tmp_loaded, first_attempt = 1;
  398. unsigned long tmp_cpu_irq;
  399. unsigned long imbalance = 0;
  400. cpumask_t allowed_mask, target_cpu_mask, tmp;
  401. for_each_possible_cpu(i) {
  402. int package_index;
  403. CPU_IRQ(i) = 0;
  404. if (!cpu_online(i))
  405. continue;
  406. package_index = CPU_TO_PACKAGEINDEX(i);
  407. for (j = 0; j < NR_IRQS; j++) {
  408. unsigned long value_now, delta;
  409. /* Is this an active IRQ? */
  410. if (!irq_desc[j].action)
  411. continue;
  412. if ( package_index == i )
  413. IRQ_DELTA(package_index,j) = 0;
  414. /* Determine the total count per processor per IRQ */
  415. value_now = (unsigned long) kstat_cpu(i).irqs[j];
  416. /* Determine the activity per processor per IRQ */
  417. delta = value_now - LAST_CPU_IRQ(i,j);
  418. /* Update last_cpu_irq[][] for the next time */
  419. LAST_CPU_IRQ(i,j) = value_now;
  420. /* Ignore IRQs whose rate is less than the clock */
  421. if (delta < useful_load_threshold)
  422. continue;
  423. /* update the load for the processor or package total */
  424. IRQ_DELTA(package_index,j) += delta;
  425. /* Keep track of the higher numbered sibling as well */
  426. if (i != package_index)
  427. CPU_IRQ(i) += delta;
  428. /*
  429. * We have sibling A and sibling B in the package
  430. *
  431. * cpu_irq[A] = load for cpu A + load for cpu B
  432. * cpu_irq[B] = load for cpu B
  433. */
  434. CPU_IRQ(package_index) += delta;
  435. }
  436. }
  437. /* Find the least loaded processor package */
  438. for_each_online_cpu(i) {
  439. if (i != CPU_TO_PACKAGEINDEX(i))
  440. continue;
  441. if (min_cpu_irq > CPU_IRQ(i)) {
  442. min_cpu_irq = CPU_IRQ(i);
  443. min_loaded = i;
  444. }
  445. }
  446. max_cpu_irq = ULONG_MAX;
  447. tryanothercpu:
  448. /* Look for heaviest loaded processor.
  449. * We may come back to get the next heaviest loaded processor.
  450. * Skip processors with trivial loads.
  451. */
  452. tmp_cpu_irq = 0;
  453. tmp_loaded = -1;
  454. for_each_online_cpu(i) {
  455. if (i != CPU_TO_PACKAGEINDEX(i))
  456. continue;
  457. if (max_cpu_irq <= CPU_IRQ(i))
  458. continue;
  459. if (tmp_cpu_irq < CPU_IRQ(i)) {
  460. tmp_cpu_irq = CPU_IRQ(i);
  461. tmp_loaded = i;
  462. }
  463. }
  464. if (tmp_loaded == -1) {
  465. /* In the case of small number of heavy interrupt sources,
  466. * loading some of the cpus too much. We use Ingo's original
  467. * approach to rotate them around.
  468. */
  469. if (!first_attempt && imbalance >= useful_load_threshold) {
  470. rotate_irqs_among_cpus(useful_load_threshold);
  471. return;
  472. }
  473. goto not_worth_the_effort;
  474. }
  475. first_attempt = 0; /* heaviest search */
  476. max_cpu_irq = tmp_cpu_irq; /* load */
  477. max_loaded = tmp_loaded; /* processor */
  478. imbalance = (max_cpu_irq - min_cpu_irq) / 2;
  479. Dprintk("max_loaded cpu = %d\n", max_loaded);
  480. Dprintk("min_loaded cpu = %d\n", min_loaded);
  481. Dprintk("max_cpu_irq load = %ld\n", max_cpu_irq);
  482. Dprintk("min_cpu_irq load = %ld\n", min_cpu_irq);
  483. Dprintk("load imbalance = %lu\n", imbalance);
  484. /* if imbalance is less than approx 10% of max load, then
  485. * observe diminishing returns action. - quit
  486. */
  487. if (imbalance < (max_cpu_irq >> 3)) {
  488. Dprintk("Imbalance too trivial\n");
  489. goto not_worth_the_effort;
  490. }
  491. tryanotherirq:
  492. /* if we select an IRQ to move that can't go where we want, then
  493. * see if there is another one to try.
  494. */
  495. move_this_load = 0;
  496. selected_irq = -1;
  497. for (j = 0; j < NR_IRQS; j++) {
  498. /* Is this an active IRQ? */
  499. if (!irq_desc[j].action)
  500. continue;
  501. if (imbalance <= IRQ_DELTA(max_loaded,j))
  502. continue;
  503. /* Try to find the IRQ that is closest to the imbalance
  504. * without going over.
  505. */
  506. if (move_this_load < IRQ_DELTA(max_loaded,j)) {
  507. move_this_load = IRQ_DELTA(max_loaded,j);
  508. selected_irq = j;
  509. }
  510. }
  511. if (selected_irq == -1) {
  512. goto tryanothercpu;
  513. }
  514. imbalance = move_this_load;
  515. /* For physical_balance case, we accumlated both load
  516. * values in the one of the siblings cpu_irq[],
  517. * to use the same code for physical and logical processors
  518. * as much as possible.
  519. *
  520. * NOTE: the cpu_irq[] array holds the sum of the load for
  521. * sibling A and sibling B in the slot for the lowest numbered
  522. * sibling (A), _AND_ the load for sibling B in the slot for
  523. * the higher numbered sibling.
  524. *
  525. * We seek the least loaded sibling by making the comparison
  526. * (A+B)/2 vs B
  527. */
  528. load = CPU_IRQ(min_loaded) >> 1;
  529. for_each_cpu_mask(j, cpu_sibling_map[min_loaded]) {
  530. if (load > CPU_IRQ(j)) {
  531. /* This won't change cpu_sibling_map[min_loaded] */
  532. load = CPU_IRQ(j);
  533. min_loaded = j;
  534. }
  535. }
  536. cpus_and(allowed_mask,
  537. cpu_online_map,
  538. balance_irq_affinity[selected_irq]);
  539. target_cpu_mask = cpumask_of_cpu(min_loaded);
  540. cpus_and(tmp, target_cpu_mask, allowed_mask);
  541. if (!cpus_empty(tmp)) {
  542. Dprintk("irq = %d moved to cpu = %d\n",
  543. selected_irq, min_loaded);
  544. /* mark for change destination */
  545. set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
  546. /* Since we made a change, come back sooner to
  547. * check for more variation.
  548. */
  549. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  550. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  551. return;
  552. }
  553. goto tryanotherirq;
  554. not_worth_the_effort:
  555. /*
  556. * if we did not find an IRQ to move, then adjust the time interval
  557. * upward
  558. */
  559. balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
  560. balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
  561. Dprintk("IRQ worth rotating not found\n");
  562. return;
  563. }
  564. static int balanced_irq(void *unused)
  565. {
  566. int i;
  567. unsigned long prev_balance_time = jiffies;
  568. long time_remaining = balanced_irq_interval;
  569. daemonize("kirqd");
  570. /* push everything to CPU 0 to give us a starting point. */
  571. for (i = 0 ; i < NR_IRQS ; i++) {
  572. irq_desc[i].pending_mask = cpumask_of_cpu(0);
  573. set_pending_irq(i, cpumask_of_cpu(0));
  574. }
  575. for ( ; ; ) {
  576. time_remaining = schedule_timeout_interruptible(time_remaining);
  577. try_to_freeze();
  578. if (time_after(jiffies,
  579. prev_balance_time+balanced_irq_interval)) {
  580. preempt_disable();
  581. do_irq_balance();
  582. prev_balance_time = jiffies;
  583. time_remaining = balanced_irq_interval;
  584. preempt_enable();
  585. }
  586. }
  587. return 0;
  588. }
  589. static int __init balanced_irq_init(void)
  590. {
  591. int i;
  592. struct cpuinfo_x86 *c;
  593. cpumask_t tmp;
  594. cpus_shift_right(tmp, cpu_online_map, 2);
  595. c = &boot_cpu_data;
  596. /* When not overwritten by the command line ask subarchitecture. */
  597. if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
  598. irqbalance_disabled = NO_BALANCE_IRQ;
  599. if (irqbalance_disabled)
  600. return 0;
  601. /* disable irqbalance completely if there is only one processor online */
  602. if (num_online_cpus() < 2) {
  603. irqbalance_disabled = 1;
  604. return 0;
  605. }
  606. /*
  607. * Enable physical balance only if more than 1 physical processor
  608. * is present
  609. */
  610. if (smp_num_siblings > 1 && !cpus_empty(tmp))
  611. physical_balance = 1;
  612. for_each_online_cpu(i) {
  613. irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  614. irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  615. if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
  616. printk(KERN_ERR "balanced_irq_init: out of memory");
  617. goto failed;
  618. }
  619. memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
  620. memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
  621. }
  622. printk(KERN_INFO "Starting balanced_irq\n");
  623. if (kernel_thread(balanced_irq, NULL, CLONE_KERNEL) >= 0)
  624. return 0;
  625. else
  626. printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
  627. failed:
  628. for_each_possible_cpu(i) {
  629. kfree(irq_cpu_data[i].irq_delta);
  630. irq_cpu_data[i].irq_delta = NULL;
  631. kfree(irq_cpu_data[i].last_irq);
  632. irq_cpu_data[i].last_irq = NULL;
  633. }
  634. return 0;
  635. }
  636. int __init irqbalance_disable(char *str)
  637. {
  638. irqbalance_disabled = 1;
  639. return 1;
  640. }
  641. __setup("noirqbalance", irqbalance_disable);
  642. late_initcall(balanced_irq_init);
  643. #endif /* CONFIG_IRQBALANCE */
  644. #endif /* CONFIG_SMP */
  645. #ifndef CONFIG_SMP
  646. void fastcall send_IPI_self(int vector)
  647. {
  648. unsigned int cfg;
  649. /*
  650. * Wait for idle.
  651. */
  652. apic_wait_icr_idle();
  653. cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
  654. /*
  655. * Send the IPI. The write to APIC_ICR fires this off.
  656. */
  657. apic_write_around(APIC_ICR, cfg);
  658. }
  659. #endif /* !CONFIG_SMP */
  660. /*
  661. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  662. * specific CPU-side IRQs.
  663. */
  664. #define MAX_PIRQS 8
  665. static int pirq_entries [MAX_PIRQS];
  666. static int pirqs_enabled;
  667. int skip_ioapic_setup;
  668. static int __init ioapic_setup(char *str)
  669. {
  670. skip_ioapic_setup = 1;
  671. return 1;
  672. }
  673. __setup("noapic", ioapic_setup);
  674. static int __init ioapic_pirq_setup(char *str)
  675. {
  676. int i, max;
  677. int ints[MAX_PIRQS+1];
  678. get_options(str, ARRAY_SIZE(ints), ints);
  679. for (i = 0; i < MAX_PIRQS; i++)
  680. pirq_entries[i] = -1;
  681. pirqs_enabled = 1;
  682. apic_printk(APIC_VERBOSE, KERN_INFO
  683. "PIRQ redirection, working around broken MP-BIOS.\n");
  684. max = MAX_PIRQS;
  685. if (ints[0] < MAX_PIRQS)
  686. max = ints[0];
  687. for (i = 0; i < max; i++) {
  688. apic_printk(APIC_VERBOSE, KERN_DEBUG
  689. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  690. /*
  691. * PIRQs are mapped upside down, usually.
  692. */
  693. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  694. }
  695. return 1;
  696. }
  697. __setup("pirq=", ioapic_pirq_setup);
  698. /*
  699. * Find the IRQ entry number of a certain pin.
  700. */
  701. static int find_irq_entry(int apic, int pin, int type)
  702. {
  703. int i;
  704. for (i = 0; i < mp_irq_entries; i++)
  705. if (mp_irqs[i].mpc_irqtype == type &&
  706. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  707. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  708. mp_irqs[i].mpc_dstirq == pin)
  709. return i;
  710. return -1;
  711. }
  712. /*
  713. * Find the pin to which IRQ[irq] (ISA) is connected
  714. */
  715. static int __init find_isa_irq_pin(int irq, int type)
  716. {
  717. int i;
  718. for (i = 0; i < mp_irq_entries; i++) {
  719. int lbus = mp_irqs[i].mpc_srcbus;
  720. if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
  721. mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
  722. mp_bus_id_to_type[lbus] == MP_BUS_MCA ||
  723. mp_bus_id_to_type[lbus] == MP_BUS_NEC98
  724. ) &&
  725. (mp_irqs[i].mpc_irqtype == type) &&
  726. (mp_irqs[i].mpc_srcbusirq == irq))
  727. return mp_irqs[i].mpc_dstirq;
  728. }
  729. return -1;
  730. }
  731. static int __init find_isa_irq_apic(int irq, int type)
  732. {
  733. int i;
  734. for (i = 0; i < mp_irq_entries; i++) {
  735. int lbus = mp_irqs[i].mpc_srcbus;
  736. if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
  737. mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
  738. mp_bus_id_to_type[lbus] == MP_BUS_MCA ||
  739. mp_bus_id_to_type[lbus] == MP_BUS_NEC98
  740. ) &&
  741. (mp_irqs[i].mpc_irqtype == type) &&
  742. (mp_irqs[i].mpc_srcbusirq == irq))
  743. break;
  744. }
  745. if (i < mp_irq_entries) {
  746. int apic;
  747. for(apic = 0; apic < nr_ioapics; apic++) {
  748. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  749. return apic;
  750. }
  751. }
  752. return -1;
  753. }
  754. /*
  755. * Find a specific PCI IRQ entry.
  756. * Not an __init, possibly needed by modules
  757. */
  758. static int pin_2_irq(int idx, int apic, int pin);
  759. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  760. {
  761. int apic, i, best_guess = -1;
  762. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
  763. "slot:%d, pin:%d.\n", bus, slot, pin);
  764. if (mp_bus_id_to_pci_bus[bus] == -1) {
  765. printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  766. return -1;
  767. }
  768. for (i = 0; i < mp_irq_entries; i++) {
  769. int lbus = mp_irqs[i].mpc_srcbus;
  770. for (apic = 0; apic < nr_ioapics; apic++)
  771. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  772. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  773. break;
  774. if ((mp_bus_id_to_type[lbus] == MP_BUS_PCI) &&
  775. !mp_irqs[i].mpc_irqtype &&
  776. (bus == lbus) &&
  777. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  778. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  779. if (!(apic || IO_APIC_IRQ(irq)))
  780. continue;
  781. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  782. return irq;
  783. /*
  784. * Use the first all-but-pin matching entry as a
  785. * best-guess fuzzy result for broken mptables.
  786. */
  787. if (best_guess < 0)
  788. best_guess = irq;
  789. }
  790. }
  791. return best_guess;
  792. }
  793. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  794. /*
  795. * This function currently is only a helper for the i386 smp boot process where
  796. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  797. * so mask in all cases should simply be TARGET_CPUS
  798. */
  799. #ifdef CONFIG_SMP
  800. void __init setup_ioapic_dest(void)
  801. {
  802. int pin, ioapic, irq, irq_entry;
  803. if (skip_ioapic_setup == 1)
  804. return;
  805. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  806. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  807. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  808. if (irq_entry == -1)
  809. continue;
  810. irq = pin_2_irq(irq_entry, ioapic, pin);
  811. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  812. }
  813. }
  814. }
  815. #endif
  816. /*
  817. * EISA Edge/Level control register, ELCR
  818. */
  819. static int EISA_ELCR(unsigned int irq)
  820. {
  821. if (irq < 16) {
  822. unsigned int port = 0x4d0 + (irq >> 3);
  823. return (inb(port) >> (irq & 7)) & 1;
  824. }
  825. apic_printk(APIC_VERBOSE, KERN_INFO
  826. "Broken MPtable reports ISA irq %d\n", irq);
  827. return 0;
  828. }
  829. /* EISA interrupts are always polarity zero and can be edge or level
  830. * trigger depending on the ELCR value. If an interrupt is listed as
  831. * EISA conforming in the MP table, that means its trigger type must
  832. * be read in from the ELCR */
  833. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
  834. #define default_EISA_polarity(idx) (0)
  835. /* ISA interrupts are always polarity zero edge triggered,
  836. * when listed as conforming in the MP table. */
  837. #define default_ISA_trigger(idx) (0)
  838. #define default_ISA_polarity(idx) (0)
  839. /* PCI interrupts are always polarity one level triggered,
  840. * when listed as conforming in the MP table. */
  841. #define default_PCI_trigger(idx) (1)
  842. #define default_PCI_polarity(idx) (1)
  843. /* MCA interrupts are always polarity zero level triggered,
  844. * when listed as conforming in the MP table. */
  845. #define default_MCA_trigger(idx) (1)
  846. #define default_MCA_polarity(idx) (0)
  847. /* NEC98 interrupts are always polarity zero edge triggered,
  848. * when listed as conforming in the MP table. */
  849. #define default_NEC98_trigger(idx) (0)
  850. #define default_NEC98_polarity(idx) (0)
  851. static int __init MPBIOS_polarity(int idx)
  852. {
  853. int bus = mp_irqs[idx].mpc_srcbus;
  854. int polarity;
  855. /*
  856. * Determine IRQ line polarity (high active or low active):
  857. */
  858. switch (mp_irqs[idx].mpc_irqflag & 3)
  859. {
  860. case 0: /* conforms, ie. bus-type dependent polarity */
  861. {
  862. switch (mp_bus_id_to_type[bus])
  863. {
  864. case MP_BUS_ISA: /* ISA pin */
  865. {
  866. polarity = default_ISA_polarity(idx);
  867. break;
  868. }
  869. case MP_BUS_EISA: /* EISA pin */
  870. {
  871. polarity = default_EISA_polarity(idx);
  872. break;
  873. }
  874. case MP_BUS_PCI: /* PCI pin */
  875. {
  876. polarity = default_PCI_polarity(idx);
  877. break;
  878. }
  879. case MP_BUS_MCA: /* MCA pin */
  880. {
  881. polarity = default_MCA_polarity(idx);
  882. break;
  883. }
  884. case MP_BUS_NEC98: /* NEC 98 pin */
  885. {
  886. polarity = default_NEC98_polarity(idx);
  887. break;
  888. }
  889. default:
  890. {
  891. printk(KERN_WARNING "broken BIOS!!\n");
  892. polarity = 1;
  893. break;
  894. }
  895. }
  896. break;
  897. }
  898. case 1: /* high active */
  899. {
  900. polarity = 0;
  901. break;
  902. }
  903. case 2: /* reserved */
  904. {
  905. printk(KERN_WARNING "broken BIOS!!\n");
  906. polarity = 1;
  907. break;
  908. }
  909. case 3: /* low active */
  910. {
  911. polarity = 1;
  912. break;
  913. }
  914. default: /* invalid */
  915. {
  916. printk(KERN_WARNING "broken BIOS!!\n");
  917. polarity = 1;
  918. break;
  919. }
  920. }
  921. return polarity;
  922. }
  923. static int MPBIOS_trigger(int idx)
  924. {
  925. int bus = mp_irqs[idx].mpc_srcbus;
  926. int trigger;
  927. /*
  928. * Determine IRQ trigger mode (edge or level sensitive):
  929. */
  930. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  931. {
  932. case 0: /* conforms, ie. bus-type dependent */
  933. {
  934. switch (mp_bus_id_to_type[bus])
  935. {
  936. case MP_BUS_ISA: /* ISA pin */
  937. {
  938. trigger = default_ISA_trigger(idx);
  939. break;
  940. }
  941. case MP_BUS_EISA: /* EISA pin */
  942. {
  943. trigger = default_EISA_trigger(idx);
  944. break;
  945. }
  946. case MP_BUS_PCI: /* PCI pin */
  947. {
  948. trigger = default_PCI_trigger(idx);
  949. break;
  950. }
  951. case MP_BUS_MCA: /* MCA pin */
  952. {
  953. trigger = default_MCA_trigger(idx);
  954. break;
  955. }
  956. case MP_BUS_NEC98: /* NEC 98 pin */
  957. {
  958. trigger = default_NEC98_trigger(idx);
  959. break;
  960. }
  961. default:
  962. {
  963. printk(KERN_WARNING "broken BIOS!!\n");
  964. trigger = 1;
  965. break;
  966. }
  967. }
  968. break;
  969. }
  970. case 1: /* edge */
  971. {
  972. trigger = 0;
  973. break;
  974. }
  975. case 2: /* reserved */
  976. {
  977. printk(KERN_WARNING "broken BIOS!!\n");
  978. trigger = 1;
  979. break;
  980. }
  981. case 3: /* level */
  982. {
  983. trigger = 1;
  984. break;
  985. }
  986. default: /* invalid */
  987. {
  988. printk(KERN_WARNING "broken BIOS!!\n");
  989. trigger = 0;
  990. break;
  991. }
  992. }
  993. return trigger;
  994. }
  995. static inline int irq_polarity(int idx)
  996. {
  997. return MPBIOS_polarity(idx);
  998. }
  999. static inline int irq_trigger(int idx)
  1000. {
  1001. return MPBIOS_trigger(idx);
  1002. }
  1003. static int pin_2_irq(int idx, int apic, int pin)
  1004. {
  1005. int irq, i;
  1006. int bus = mp_irqs[idx].mpc_srcbus;
  1007. /*
  1008. * Debugging check, we are in big trouble if this message pops up!
  1009. */
  1010. if (mp_irqs[idx].mpc_dstirq != pin)
  1011. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  1012. switch (mp_bus_id_to_type[bus])
  1013. {
  1014. case MP_BUS_ISA: /* ISA pin */
  1015. case MP_BUS_EISA:
  1016. case MP_BUS_MCA:
  1017. case MP_BUS_NEC98:
  1018. {
  1019. irq = mp_irqs[idx].mpc_srcbusirq;
  1020. break;
  1021. }
  1022. case MP_BUS_PCI: /* PCI pin */
  1023. {
  1024. /*
  1025. * PCI IRQs are mapped in order
  1026. */
  1027. i = irq = 0;
  1028. while (i < apic)
  1029. irq += nr_ioapic_registers[i++];
  1030. irq += pin;
  1031. /*
  1032. * For MPS mode, so far only needed by ES7000 platform
  1033. */
  1034. if (ioapic_renumber_irq)
  1035. irq = ioapic_renumber_irq(apic, irq);
  1036. break;
  1037. }
  1038. default:
  1039. {
  1040. printk(KERN_ERR "unknown bus type %d.\n",bus);
  1041. irq = 0;
  1042. break;
  1043. }
  1044. }
  1045. /*
  1046. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  1047. */
  1048. if ((pin >= 16) && (pin <= 23)) {
  1049. if (pirq_entries[pin-16] != -1) {
  1050. if (!pirq_entries[pin-16]) {
  1051. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1052. "disabling PIRQ%d\n", pin-16);
  1053. } else {
  1054. irq = pirq_entries[pin-16];
  1055. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1056. "using PIRQ%d -> IRQ %d\n",
  1057. pin-16, irq);
  1058. }
  1059. }
  1060. }
  1061. return irq;
  1062. }
  1063. static inline int IO_APIC_irq_trigger(int irq)
  1064. {
  1065. int apic, idx, pin;
  1066. for (apic = 0; apic < nr_ioapics; apic++) {
  1067. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1068. idx = find_irq_entry(apic,pin,mp_INT);
  1069. if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
  1070. return irq_trigger(idx);
  1071. }
  1072. }
  1073. /*
  1074. * nonexistent IRQs are edge default
  1075. */
  1076. return 0;
  1077. }
  1078. /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
  1079. u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
  1080. static int __assign_irq_vector(int irq)
  1081. {
  1082. static int current_vector = FIRST_DEVICE_VECTOR, offset = 0;
  1083. int vector;
  1084. BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
  1085. if (irq_vector[irq] > 0)
  1086. return irq_vector[irq];
  1087. current_vector += 8;
  1088. if (current_vector == SYSCALL_VECTOR)
  1089. current_vector += 8;
  1090. if (current_vector >= FIRST_SYSTEM_VECTOR) {
  1091. offset++;
  1092. if (!(offset % 8))
  1093. return -ENOSPC;
  1094. current_vector = FIRST_DEVICE_VECTOR + offset;
  1095. }
  1096. vector = current_vector;
  1097. irq_vector[irq] = vector;
  1098. return vector;
  1099. }
  1100. static int assign_irq_vector(int irq)
  1101. {
  1102. unsigned long flags;
  1103. int vector;
  1104. spin_lock_irqsave(&vector_lock, flags);
  1105. vector = __assign_irq_vector(irq);
  1106. spin_unlock_irqrestore(&vector_lock, flags);
  1107. return vector;
  1108. }
  1109. static struct irq_chip ioapic_chip;
  1110. #define IOAPIC_AUTO -1
  1111. #define IOAPIC_EDGE 0
  1112. #define IOAPIC_LEVEL 1
  1113. static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
  1114. {
  1115. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1116. trigger == IOAPIC_LEVEL)
  1117. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1118. handle_fasteoi_irq, "fasteoi");
  1119. else {
  1120. irq_desc[irq].status |= IRQ_DELAYED_DISABLE;
  1121. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1122. handle_edge_irq, "edge");
  1123. }
  1124. set_intr_gate(vector, interrupt[irq]);
  1125. }
  1126. static void __init setup_IO_APIC_irqs(void)
  1127. {
  1128. struct IO_APIC_route_entry entry;
  1129. int apic, pin, idx, irq, first_notcon = 1, vector;
  1130. unsigned long flags;
  1131. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1132. for (apic = 0; apic < nr_ioapics; apic++) {
  1133. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1134. /*
  1135. * add it to the IO-APIC irq-routing table:
  1136. */
  1137. memset(&entry,0,sizeof(entry));
  1138. entry.delivery_mode = INT_DELIVERY_MODE;
  1139. entry.dest_mode = INT_DEST_MODE;
  1140. entry.mask = 0; /* enable IRQ */
  1141. entry.dest.logical.logical_dest =
  1142. cpu_mask_to_apicid(TARGET_CPUS);
  1143. idx = find_irq_entry(apic,pin,mp_INT);
  1144. if (idx == -1) {
  1145. if (first_notcon) {
  1146. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1147. " IO-APIC (apicid-pin) %d-%d",
  1148. mp_ioapics[apic].mpc_apicid,
  1149. pin);
  1150. first_notcon = 0;
  1151. } else
  1152. apic_printk(APIC_VERBOSE, ", %d-%d",
  1153. mp_ioapics[apic].mpc_apicid, pin);
  1154. continue;
  1155. }
  1156. entry.trigger = irq_trigger(idx);
  1157. entry.polarity = irq_polarity(idx);
  1158. if (irq_trigger(idx)) {
  1159. entry.trigger = 1;
  1160. entry.mask = 1;
  1161. }
  1162. irq = pin_2_irq(idx, apic, pin);
  1163. /*
  1164. * skip adding the timer int on secondary nodes, which causes
  1165. * a small but painful rift in the time-space continuum
  1166. */
  1167. if (multi_timer_check(apic, irq))
  1168. continue;
  1169. else
  1170. add_pin_to_irq(irq, apic, pin);
  1171. if (!apic && !IO_APIC_IRQ(irq))
  1172. continue;
  1173. if (IO_APIC_IRQ(irq)) {
  1174. vector = assign_irq_vector(irq);
  1175. entry.vector = vector;
  1176. ioapic_register_intr(irq, vector, IOAPIC_AUTO);
  1177. if (!apic && (irq < 16))
  1178. disable_8259A_irq(irq);
  1179. }
  1180. ioapic_write_entry(apic, pin, entry);
  1181. spin_lock_irqsave(&ioapic_lock, flags);
  1182. set_native_irq_info(irq, TARGET_CPUS);
  1183. spin_unlock_irqrestore(&ioapic_lock, flags);
  1184. }
  1185. }
  1186. if (!first_notcon)
  1187. apic_printk(APIC_VERBOSE, " not connected.\n");
  1188. }
  1189. /*
  1190. * Set up the 8259A-master output pin:
  1191. */
  1192. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  1193. {
  1194. struct IO_APIC_route_entry entry;
  1195. memset(&entry,0,sizeof(entry));
  1196. disable_8259A_irq(0);
  1197. /* mask LVT0 */
  1198. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1199. /*
  1200. * We use logical delivery to get the timer IRQ
  1201. * to the first CPU.
  1202. */
  1203. entry.dest_mode = INT_DEST_MODE;
  1204. entry.mask = 0; /* unmask IRQ now */
  1205. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  1206. entry.delivery_mode = INT_DELIVERY_MODE;
  1207. entry.polarity = 0;
  1208. entry.trigger = 0;
  1209. entry.vector = vector;
  1210. /*
  1211. * The timer IRQ doesn't have to know that behind the
  1212. * scene we have a 8259A-master in AEOI mode ...
  1213. */
  1214. irq_desc[0].chip = &ioapic_chip;
  1215. set_irq_handler(0, handle_edge_irq);
  1216. /*
  1217. * Add it to the IO-APIC irq-routing table:
  1218. */
  1219. ioapic_write_entry(apic, pin, entry);
  1220. enable_8259A_irq(0);
  1221. }
  1222. static inline void UNEXPECTED_IO_APIC(void)
  1223. {
  1224. }
  1225. void __init print_IO_APIC(void)
  1226. {
  1227. int apic, i;
  1228. union IO_APIC_reg_00 reg_00;
  1229. union IO_APIC_reg_01 reg_01;
  1230. union IO_APIC_reg_02 reg_02;
  1231. union IO_APIC_reg_03 reg_03;
  1232. unsigned long flags;
  1233. if (apic_verbosity == APIC_QUIET)
  1234. return;
  1235. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1236. for (i = 0; i < nr_ioapics; i++)
  1237. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1238. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  1239. /*
  1240. * We are a bit conservative about what we expect. We have to
  1241. * know about every hardware change ASAP.
  1242. */
  1243. printk(KERN_INFO "testing the IO APIC.......................\n");
  1244. for (apic = 0; apic < nr_ioapics; apic++) {
  1245. spin_lock_irqsave(&ioapic_lock, flags);
  1246. reg_00.raw = io_apic_read(apic, 0);
  1247. reg_01.raw = io_apic_read(apic, 1);
  1248. if (reg_01.bits.version >= 0x10)
  1249. reg_02.raw = io_apic_read(apic, 2);
  1250. if (reg_01.bits.version >= 0x20)
  1251. reg_03.raw = io_apic_read(apic, 3);
  1252. spin_unlock_irqrestore(&ioapic_lock, flags);
  1253. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  1254. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1255. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1256. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1257. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1258. if (reg_00.bits.ID >= get_physical_broadcast())
  1259. UNEXPECTED_IO_APIC();
  1260. if (reg_00.bits.__reserved_1 || reg_00.bits.__reserved_2)
  1261. UNEXPECTED_IO_APIC();
  1262. printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
  1263. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1264. if ( (reg_01.bits.entries != 0x0f) && /* older (Neptune) boards */
  1265. (reg_01.bits.entries != 0x17) && /* typical ISA+PCI boards */
  1266. (reg_01.bits.entries != 0x1b) && /* Compaq Proliant boards */
  1267. (reg_01.bits.entries != 0x1f) && /* dual Xeon boards */
  1268. (reg_01.bits.entries != 0x22) && /* bigger Xeon boards */
  1269. (reg_01.bits.entries != 0x2E) &&
  1270. (reg_01.bits.entries != 0x3F)
  1271. )
  1272. UNEXPECTED_IO_APIC();
  1273. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1274. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1275. if ( (reg_01.bits.version != 0x01) && /* 82489DX IO-APICs */
  1276. (reg_01.bits.version != 0x10) && /* oldest IO-APICs */
  1277. (reg_01.bits.version != 0x11) && /* Pentium/Pro IO-APICs */
  1278. (reg_01.bits.version != 0x13) && /* Xeon IO-APICs */
  1279. (reg_01.bits.version != 0x20) /* Intel P64H (82806 AA) */
  1280. )
  1281. UNEXPECTED_IO_APIC();
  1282. if (reg_01.bits.__reserved_1 || reg_01.bits.__reserved_2)
  1283. UNEXPECTED_IO_APIC();
  1284. /*
  1285. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1286. * but the value of reg_02 is read as the previous read register
  1287. * value, so ignore it if reg_02 == reg_01.
  1288. */
  1289. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1290. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1291. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1292. if (reg_02.bits.__reserved_1 || reg_02.bits.__reserved_2)
  1293. UNEXPECTED_IO_APIC();
  1294. }
  1295. /*
  1296. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1297. * or reg_03, but the value of reg_0[23] is read as the previous read
  1298. * register value, so ignore it if reg_03 == reg_0[12].
  1299. */
  1300. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1301. reg_03.raw != reg_01.raw) {
  1302. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1303. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1304. if (reg_03.bits.__reserved_1)
  1305. UNEXPECTED_IO_APIC();
  1306. }
  1307. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1308. printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
  1309. " Stat Dest Deli Vect: \n");
  1310. for (i = 0; i <= reg_01.bits.entries; i++) {
  1311. struct IO_APIC_route_entry entry;
  1312. entry = ioapic_read_entry(apic, i);
  1313. printk(KERN_DEBUG " %02x %03X %02X ",
  1314. i,
  1315. entry.dest.logical.logical_dest,
  1316. entry.dest.physical.physical_dest
  1317. );
  1318. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1319. entry.mask,
  1320. entry.trigger,
  1321. entry.irr,
  1322. entry.polarity,
  1323. entry.delivery_status,
  1324. entry.dest_mode,
  1325. entry.delivery_mode,
  1326. entry.vector
  1327. );
  1328. }
  1329. }
  1330. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1331. for (i = 0; i < NR_IRQS; i++) {
  1332. struct irq_pin_list *entry = irq_2_pin + i;
  1333. if (entry->pin < 0)
  1334. continue;
  1335. printk(KERN_DEBUG "IRQ%d ", i);
  1336. for (;;) {
  1337. printk("-> %d:%d", entry->apic, entry->pin);
  1338. if (!entry->next)
  1339. break;
  1340. entry = irq_2_pin + entry->next;
  1341. }
  1342. printk("\n");
  1343. }
  1344. printk(KERN_INFO ".................................... done.\n");
  1345. return;
  1346. }
  1347. #if 0
  1348. static void print_APIC_bitfield (int base)
  1349. {
  1350. unsigned int v;
  1351. int i, j;
  1352. if (apic_verbosity == APIC_QUIET)
  1353. return;
  1354. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1355. for (i = 0; i < 8; i++) {
  1356. v = apic_read(base + i*0x10);
  1357. for (j = 0; j < 32; j++) {
  1358. if (v & (1<<j))
  1359. printk("1");
  1360. else
  1361. printk("0");
  1362. }
  1363. printk("\n");
  1364. }
  1365. }
  1366. void /*__init*/ print_local_APIC(void * dummy)
  1367. {
  1368. unsigned int v, ver, maxlvt;
  1369. if (apic_verbosity == APIC_QUIET)
  1370. return;
  1371. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1372. smp_processor_id(), hard_smp_processor_id());
  1373. v = apic_read(APIC_ID);
  1374. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
  1375. v = apic_read(APIC_LVR);
  1376. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1377. ver = GET_APIC_VERSION(v);
  1378. maxlvt = get_maxlvt();
  1379. v = apic_read(APIC_TASKPRI);
  1380. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1381. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1382. v = apic_read(APIC_ARBPRI);
  1383. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1384. v & APIC_ARBPRI_MASK);
  1385. v = apic_read(APIC_PROCPRI);
  1386. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1387. }
  1388. v = apic_read(APIC_EOI);
  1389. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  1390. v = apic_read(APIC_RRR);
  1391. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1392. v = apic_read(APIC_LDR);
  1393. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1394. v = apic_read(APIC_DFR);
  1395. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1396. v = apic_read(APIC_SPIV);
  1397. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1398. printk(KERN_DEBUG "... APIC ISR field:\n");
  1399. print_APIC_bitfield(APIC_ISR);
  1400. printk(KERN_DEBUG "... APIC TMR field:\n");
  1401. print_APIC_bitfield(APIC_TMR);
  1402. printk(KERN_DEBUG "... APIC IRR field:\n");
  1403. print_APIC_bitfield(APIC_IRR);
  1404. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1405. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1406. apic_write(APIC_ESR, 0);
  1407. v = apic_read(APIC_ESR);
  1408. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1409. }
  1410. v = apic_read(APIC_ICR);
  1411. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  1412. v = apic_read(APIC_ICR2);
  1413. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  1414. v = apic_read(APIC_LVTT);
  1415. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1416. if (maxlvt > 3) { /* PC is LVT#4. */
  1417. v = apic_read(APIC_LVTPC);
  1418. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1419. }
  1420. v = apic_read(APIC_LVT0);
  1421. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1422. v = apic_read(APIC_LVT1);
  1423. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1424. if (maxlvt > 2) { /* ERR is LVT#3. */
  1425. v = apic_read(APIC_LVTERR);
  1426. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1427. }
  1428. v = apic_read(APIC_TMICT);
  1429. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1430. v = apic_read(APIC_TMCCT);
  1431. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1432. v = apic_read(APIC_TDCR);
  1433. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1434. printk("\n");
  1435. }
  1436. void print_all_local_APICs (void)
  1437. {
  1438. on_each_cpu(print_local_APIC, NULL, 1, 1);
  1439. }
  1440. void /*__init*/ print_PIC(void)
  1441. {
  1442. unsigned int v;
  1443. unsigned long flags;
  1444. if (apic_verbosity == APIC_QUIET)
  1445. return;
  1446. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1447. spin_lock_irqsave(&i8259A_lock, flags);
  1448. v = inb(0xa1) << 8 | inb(0x21);
  1449. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1450. v = inb(0xa0) << 8 | inb(0x20);
  1451. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1452. outb(0x0b,0xa0);
  1453. outb(0x0b,0x20);
  1454. v = inb(0xa0) << 8 | inb(0x20);
  1455. outb(0x0a,0xa0);
  1456. outb(0x0a,0x20);
  1457. spin_unlock_irqrestore(&i8259A_lock, flags);
  1458. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1459. v = inb(0x4d1) << 8 | inb(0x4d0);
  1460. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1461. }
  1462. #endif /* 0 */
  1463. static void __init enable_IO_APIC(void)
  1464. {
  1465. union IO_APIC_reg_01 reg_01;
  1466. int i8259_apic, i8259_pin;
  1467. int i, apic;
  1468. unsigned long flags;
  1469. for (i = 0; i < PIN_MAP_SIZE; i++) {
  1470. irq_2_pin[i].pin = -1;
  1471. irq_2_pin[i].next = 0;
  1472. }
  1473. if (!pirqs_enabled)
  1474. for (i = 0; i < MAX_PIRQS; i++)
  1475. pirq_entries[i] = -1;
  1476. /*
  1477. * The number of IO-APIC IRQ registers (== #pins):
  1478. */
  1479. for (apic = 0; apic < nr_ioapics; apic++) {
  1480. spin_lock_irqsave(&ioapic_lock, flags);
  1481. reg_01.raw = io_apic_read(apic, 1);
  1482. spin_unlock_irqrestore(&ioapic_lock, flags);
  1483. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1484. }
  1485. for(apic = 0; apic < nr_ioapics; apic++) {
  1486. int pin;
  1487. /* See if any of the pins is in ExtINT mode */
  1488. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1489. struct IO_APIC_route_entry entry;
  1490. entry = ioapic_read_entry(apic, pin);
  1491. /* If the interrupt line is enabled and in ExtInt mode
  1492. * I have found the pin where the i8259 is connected.
  1493. */
  1494. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1495. ioapic_i8259.apic = apic;
  1496. ioapic_i8259.pin = pin;
  1497. goto found_i8259;
  1498. }
  1499. }
  1500. }
  1501. found_i8259:
  1502. /* Look to see what if the MP table has reported the ExtINT */
  1503. /* If we could not find the appropriate pin by looking at the ioapic
  1504. * the i8259 probably is not connected the ioapic but give the
  1505. * mptable a chance anyway.
  1506. */
  1507. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1508. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1509. /* Trust the MP table if nothing is setup in the hardware */
  1510. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1511. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1512. ioapic_i8259.pin = i8259_pin;
  1513. ioapic_i8259.apic = i8259_apic;
  1514. }
  1515. /* Complain if the MP table and the hardware disagree */
  1516. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1517. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1518. {
  1519. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1520. }
  1521. /*
  1522. * Do not trust the IO-APIC being empty at bootup
  1523. */
  1524. clear_IO_APIC();
  1525. }
  1526. /*
  1527. * Not an __init, needed by the reboot code
  1528. */
  1529. void disable_IO_APIC(void)
  1530. {
  1531. /*
  1532. * Clear the IO-APIC before rebooting:
  1533. */
  1534. clear_IO_APIC();
  1535. /*
  1536. * If the i8259 is routed through an IOAPIC
  1537. * Put that IOAPIC in virtual wire mode
  1538. * so legacy interrupts can be delivered.
  1539. */
  1540. if (ioapic_i8259.pin != -1) {
  1541. struct IO_APIC_route_entry entry;
  1542. memset(&entry, 0, sizeof(entry));
  1543. entry.mask = 0; /* Enabled */
  1544. entry.trigger = 0; /* Edge */
  1545. entry.irr = 0;
  1546. entry.polarity = 0; /* High */
  1547. entry.delivery_status = 0;
  1548. entry.dest_mode = 0; /* Physical */
  1549. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1550. entry.vector = 0;
  1551. entry.dest.physical.physical_dest =
  1552. GET_APIC_ID(apic_read(APIC_ID));
  1553. /*
  1554. * Add it to the IO-APIC irq-routing table:
  1555. */
  1556. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1557. }
  1558. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1559. }
  1560. /*
  1561. * function to set the IO-APIC physical IDs based on the
  1562. * values stored in the MPC table.
  1563. *
  1564. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1565. */
  1566. #ifndef CONFIG_X86_NUMAQ
  1567. static void __init setup_ioapic_ids_from_mpc(void)
  1568. {
  1569. union IO_APIC_reg_00 reg_00;
  1570. physid_mask_t phys_id_present_map;
  1571. int apic;
  1572. int i;
  1573. unsigned char old_id;
  1574. unsigned long flags;
  1575. /*
  1576. * Don't check I/O APIC IDs for xAPIC systems. They have
  1577. * no meaning without the serial APIC bus.
  1578. */
  1579. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1580. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1581. return;
  1582. /*
  1583. * This is broken; anything with a real cpu count has to
  1584. * circumvent this idiocy regardless.
  1585. */
  1586. phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
  1587. /*
  1588. * Set the IOAPIC ID to the value stored in the MPC table.
  1589. */
  1590. for (apic = 0; apic < nr_ioapics; apic++) {
  1591. /* Read the register 0 value */
  1592. spin_lock_irqsave(&ioapic_lock, flags);
  1593. reg_00.raw = io_apic_read(apic, 0);
  1594. spin_unlock_irqrestore(&ioapic_lock, flags);
  1595. old_id = mp_ioapics[apic].mpc_apicid;
  1596. if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
  1597. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1598. apic, mp_ioapics[apic].mpc_apicid);
  1599. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1600. reg_00.bits.ID);
  1601. mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
  1602. }
  1603. /*
  1604. * Sanity check, is the ID really free? Every APIC in a
  1605. * system must have a unique ID or we get lots of nice
  1606. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1607. */
  1608. if (check_apicid_used(phys_id_present_map,
  1609. mp_ioapics[apic].mpc_apicid)) {
  1610. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1611. apic, mp_ioapics[apic].mpc_apicid);
  1612. for (i = 0; i < get_physical_broadcast(); i++)
  1613. if (!physid_isset(i, phys_id_present_map))
  1614. break;
  1615. if (i >= get_physical_broadcast())
  1616. panic("Max APIC ID exceeded!\n");
  1617. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1618. i);
  1619. physid_set(i, phys_id_present_map);
  1620. mp_ioapics[apic].mpc_apicid = i;
  1621. } else {
  1622. physid_mask_t tmp;
  1623. tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
  1624. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1625. "phys_id_present_map\n",
  1626. mp_ioapics[apic].mpc_apicid);
  1627. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1628. }
  1629. /*
  1630. * We need to adjust the IRQ routing table
  1631. * if the ID changed.
  1632. */
  1633. if (old_id != mp_ioapics[apic].mpc_apicid)
  1634. for (i = 0; i < mp_irq_entries; i++)
  1635. if (mp_irqs[i].mpc_dstapic == old_id)
  1636. mp_irqs[i].mpc_dstapic
  1637. = mp_ioapics[apic].mpc_apicid;
  1638. /*
  1639. * Read the right value from the MPC table and
  1640. * write it into the ID register.
  1641. */
  1642. apic_printk(APIC_VERBOSE, KERN_INFO
  1643. "...changing IO-APIC physical APIC ID to %d ...",
  1644. mp_ioapics[apic].mpc_apicid);
  1645. reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
  1646. spin_lock_irqsave(&ioapic_lock, flags);
  1647. io_apic_write(apic, 0, reg_00.raw);
  1648. spin_unlock_irqrestore(&ioapic_lock, flags);
  1649. /*
  1650. * Sanity check
  1651. */
  1652. spin_lock_irqsave(&ioapic_lock, flags);
  1653. reg_00.raw = io_apic_read(apic, 0);
  1654. spin_unlock_irqrestore(&ioapic_lock, flags);
  1655. if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
  1656. printk("could not set ID!\n");
  1657. else
  1658. apic_printk(APIC_VERBOSE, " ok.\n");
  1659. }
  1660. }
  1661. #else
  1662. static void __init setup_ioapic_ids_from_mpc(void) { }
  1663. #endif
  1664. /*
  1665. * There is a nasty bug in some older SMP boards, their mptable lies
  1666. * about the timer IRQ. We do the following to work around the situation:
  1667. *
  1668. * - timer IRQ defaults to IO-APIC IRQ
  1669. * - if this function detects that timer IRQs are defunct, then we fall
  1670. * back to ISA timer IRQs
  1671. */
  1672. static int __init timer_irq_works(void)
  1673. {
  1674. unsigned long t1 = jiffies;
  1675. local_irq_enable();
  1676. /* Let ten ticks pass... */
  1677. mdelay((10 * 1000) / HZ);
  1678. /*
  1679. * Expect a few ticks at least, to be sure some possible
  1680. * glue logic does not lock up after one or two first
  1681. * ticks in a non-ExtINT mode. Also the local APIC
  1682. * might have cached one ExtINT interrupt. Finally, at
  1683. * least one tick may be lost due to delays.
  1684. */
  1685. if (jiffies - t1 > 4)
  1686. return 1;
  1687. return 0;
  1688. }
  1689. /*
  1690. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1691. * number of pending IRQ events unhandled. These cases are very rare,
  1692. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1693. * better to do it this way as thus we do not have to be aware of
  1694. * 'pending' interrupts in the IRQ path, except at this point.
  1695. */
  1696. /*
  1697. * Edge triggered needs to resend any interrupt
  1698. * that was delayed but this is now handled in the device
  1699. * independent code.
  1700. */
  1701. /*
  1702. * Startup quirk:
  1703. *
  1704. * Starting up a edge-triggered IO-APIC interrupt is
  1705. * nasty - we need to make sure that we get the edge.
  1706. * If it is already asserted for some reason, we need
  1707. * return 1 to indicate that is was pending.
  1708. *
  1709. * This is not complete - we should be able to fake
  1710. * an edge even if it isn't on the 8259A...
  1711. *
  1712. * (We do this for level-triggered IRQs too - it cannot hurt.)
  1713. */
  1714. static unsigned int startup_ioapic_irq(unsigned int irq)
  1715. {
  1716. int was_pending = 0;
  1717. unsigned long flags;
  1718. spin_lock_irqsave(&ioapic_lock, flags);
  1719. if (irq < 16) {
  1720. disable_8259A_irq(irq);
  1721. if (i8259A_irq_pending(irq))
  1722. was_pending = 1;
  1723. }
  1724. __unmask_IO_APIC_irq(irq);
  1725. spin_unlock_irqrestore(&ioapic_lock, flags);
  1726. return was_pending;
  1727. }
  1728. static void ack_ioapic_irq(unsigned int irq)
  1729. {
  1730. move_native_irq(irq);
  1731. ack_APIC_irq();
  1732. }
  1733. static void ack_ioapic_quirk_irq(unsigned int irq)
  1734. {
  1735. unsigned long v;
  1736. int i;
  1737. move_native_irq(irq);
  1738. /*
  1739. * It appears there is an erratum which affects at least version 0x11
  1740. * of I/O APIC (that's the 82093AA and cores integrated into various
  1741. * chipsets). Under certain conditions a level-triggered interrupt is
  1742. * erroneously delivered as edge-triggered one but the respective IRR
  1743. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  1744. * message but it will never arrive and further interrupts are blocked
  1745. * from the source. The exact reason is so far unknown, but the
  1746. * phenomenon was observed when two consecutive interrupt requests
  1747. * from a given source get delivered to the same CPU and the source is
  1748. * temporarily disabled in between.
  1749. *
  1750. * A workaround is to simulate an EOI message manually. We achieve it
  1751. * by setting the trigger mode to edge and then to level when the edge
  1752. * trigger mode gets detected in the TMR of a local APIC for a
  1753. * level-triggered interrupt. We mask the source for the time of the
  1754. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  1755. * The idea is from Manfred Spraul. --macro
  1756. */
  1757. i = irq_vector[irq];
  1758. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  1759. ack_APIC_irq();
  1760. if (!(v & (1 << (i & 0x1f)))) {
  1761. atomic_inc(&irq_mis_count);
  1762. spin_lock(&ioapic_lock);
  1763. __mask_and_edge_IO_APIC_irq(irq);
  1764. __unmask_and_level_IO_APIC_irq(irq);
  1765. spin_unlock(&ioapic_lock);
  1766. }
  1767. }
  1768. static int ioapic_retrigger_irq(unsigned int irq)
  1769. {
  1770. send_IPI_self(irq_vector[irq]);
  1771. return 1;
  1772. }
  1773. static struct irq_chip ioapic_chip __read_mostly = {
  1774. .name = "IO-APIC",
  1775. .startup = startup_ioapic_irq,
  1776. .mask = mask_IO_APIC_irq,
  1777. .unmask = unmask_IO_APIC_irq,
  1778. .ack = ack_ioapic_irq,
  1779. .eoi = ack_ioapic_quirk_irq,
  1780. #ifdef CONFIG_SMP
  1781. .set_affinity = set_ioapic_affinity_irq,
  1782. #endif
  1783. .retrigger = ioapic_retrigger_irq,
  1784. };
  1785. static inline void init_IO_APIC_traps(void)
  1786. {
  1787. int irq;
  1788. /*
  1789. * NOTE! The local APIC isn't very good at handling
  1790. * multiple interrupts at the same interrupt level.
  1791. * As the interrupt level is determined by taking the
  1792. * vector number and shifting that right by 4, we
  1793. * want to spread these out a bit so that they don't
  1794. * all fall in the same interrupt level.
  1795. *
  1796. * Also, we've got to be careful not to trash gate
  1797. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1798. */
  1799. for (irq = 0; irq < NR_IRQS ; irq++) {
  1800. int tmp = irq;
  1801. if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
  1802. /*
  1803. * Hmm.. We don't have an entry for this,
  1804. * so default to an old-fashioned 8259
  1805. * interrupt if we can..
  1806. */
  1807. if (irq < 16)
  1808. make_8259A_irq(irq);
  1809. else
  1810. /* Strange. Oh, well.. */
  1811. irq_desc[irq].chip = &no_irq_chip;
  1812. }
  1813. }
  1814. }
  1815. /*
  1816. * The local APIC irq-chip implementation:
  1817. */
  1818. static void ack_apic(unsigned int irq)
  1819. {
  1820. ack_APIC_irq();
  1821. }
  1822. static void mask_lapic_irq (unsigned int irq)
  1823. {
  1824. unsigned long v;
  1825. v = apic_read(APIC_LVT0);
  1826. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  1827. }
  1828. static void unmask_lapic_irq (unsigned int irq)
  1829. {
  1830. unsigned long v;
  1831. v = apic_read(APIC_LVT0);
  1832. apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1833. }
  1834. static struct irq_chip lapic_chip __read_mostly = {
  1835. .name = "local-APIC-edge",
  1836. .mask = mask_lapic_irq,
  1837. .unmask = unmask_lapic_irq,
  1838. .eoi = ack_apic,
  1839. };
  1840. static void setup_nmi (void)
  1841. {
  1842. /*
  1843. * Dirty trick to enable the NMI watchdog ...
  1844. * We put the 8259A master into AEOI mode and
  1845. * unmask on all local APICs LVT0 as NMI.
  1846. *
  1847. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1848. * is from Maciej W. Rozycki - so we do not have to EOI from
  1849. * the NMI handler or the timer interrupt.
  1850. */
  1851. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  1852. on_each_cpu(enable_NMI_through_LVT0, NULL, 1, 1);
  1853. apic_printk(APIC_VERBOSE, " done.\n");
  1854. }
  1855. /*
  1856. * This looks a bit hackish but it's about the only one way of sending
  1857. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1858. * not support the ExtINT mode, unfortunately. We need to send these
  1859. * cycles as some i82489DX-based boards have glue logic that keeps the
  1860. * 8259A interrupt line asserted until INTA. --macro
  1861. */
  1862. static inline void unlock_ExtINT_logic(void)
  1863. {
  1864. int apic, pin, i;
  1865. struct IO_APIC_route_entry entry0, entry1;
  1866. unsigned char save_control, save_freq_select;
  1867. pin = find_isa_irq_pin(8, mp_INT);
  1868. apic = find_isa_irq_apic(8, mp_INT);
  1869. if (pin == -1)
  1870. return;
  1871. entry0 = ioapic_read_entry(apic, pin);
  1872. clear_IO_APIC_pin(apic, pin);
  1873. memset(&entry1, 0, sizeof(entry1));
  1874. entry1.dest_mode = 0; /* physical delivery */
  1875. entry1.mask = 0; /* unmask IRQ now */
  1876. entry1.dest.physical.physical_dest = hard_smp_processor_id();
  1877. entry1.delivery_mode = dest_ExtINT;
  1878. entry1.polarity = entry0.polarity;
  1879. entry1.trigger = 0;
  1880. entry1.vector = 0;
  1881. ioapic_write_entry(apic, pin, entry1);
  1882. save_control = CMOS_READ(RTC_CONTROL);
  1883. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1884. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1885. RTC_FREQ_SELECT);
  1886. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1887. i = 100;
  1888. while (i-- > 0) {
  1889. mdelay(10);
  1890. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1891. i -= 10;
  1892. }
  1893. CMOS_WRITE(save_control, RTC_CONTROL);
  1894. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1895. clear_IO_APIC_pin(apic, pin);
  1896. ioapic_write_entry(apic, pin, entry0);
  1897. }
  1898. int timer_uses_ioapic_pin_0;
  1899. /*
  1900. * This code may look a bit paranoid, but it's supposed to cooperate with
  1901. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1902. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1903. * fanatically on his truly buggy board.
  1904. */
  1905. static inline void check_timer(void)
  1906. {
  1907. int apic1, pin1, apic2, pin2;
  1908. int vector;
  1909. /*
  1910. * get/set the timer IRQ vector:
  1911. */
  1912. disable_8259A_irq(0);
  1913. vector = assign_irq_vector(0);
  1914. set_intr_gate(vector, interrupt[0]);
  1915. /*
  1916. * Subtle, code in do_timer_interrupt() expects an AEOI
  1917. * mode for the 8259A whenever interrupts are routed
  1918. * through I/O APICs. Also IRQ0 has to be enabled in
  1919. * the 8259A which implies the virtual wire has to be
  1920. * disabled in the local APIC.
  1921. */
  1922. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1923. init_8259A(1);
  1924. timer_ack = 1;
  1925. if (timer_over_8254 > 0)
  1926. enable_8259A_irq(0);
  1927. pin1 = find_isa_irq_pin(0, mp_INT);
  1928. apic1 = find_isa_irq_apic(0, mp_INT);
  1929. pin2 = ioapic_i8259.pin;
  1930. apic2 = ioapic_i8259.apic;
  1931. if (pin1 == 0)
  1932. timer_uses_ioapic_pin_0 = 1;
  1933. printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1934. vector, apic1, pin1, apic2, pin2);
  1935. if (pin1 != -1) {
  1936. /*
  1937. * Ok, does IRQ0 through the IOAPIC work?
  1938. */
  1939. unmask_IO_APIC_irq(0);
  1940. if (timer_irq_works()) {
  1941. if (nmi_watchdog == NMI_IO_APIC) {
  1942. disable_8259A_irq(0);
  1943. setup_nmi();
  1944. enable_8259A_irq(0);
  1945. }
  1946. if (disable_timer_pin_1 > 0)
  1947. clear_IO_APIC_pin(0, pin1);
  1948. return;
  1949. }
  1950. clear_IO_APIC_pin(apic1, pin1);
  1951. printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
  1952. "IO-APIC\n");
  1953. }
  1954. printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
  1955. if (pin2 != -1) {
  1956. printk("\n..... (found pin %d) ...", pin2);
  1957. /*
  1958. * legacy devices should be connected to IO APIC #0
  1959. */
  1960. setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
  1961. if (timer_irq_works()) {
  1962. printk("works.\n");
  1963. if (pin1 != -1)
  1964. replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
  1965. else
  1966. add_pin_to_irq(0, apic2, pin2);
  1967. if (nmi_watchdog == NMI_IO_APIC) {
  1968. setup_nmi();
  1969. }
  1970. return;
  1971. }
  1972. /*
  1973. * Cleanup, just in case ...
  1974. */
  1975. clear_IO_APIC_pin(apic2, pin2);
  1976. }
  1977. printk(" failed.\n");
  1978. if (nmi_watchdog == NMI_IO_APIC) {
  1979. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1980. nmi_watchdog = 0;
  1981. }
  1982. printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1983. disable_8259A_irq(0);
  1984. set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
  1985. "fasteio");
  1986. apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
  1987. enable_8259A_irq(0);
  1988. if (timer_irq_works()) {
  1989. printk(" works.\n");
  1990. return;
  1991. }
  1992. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
  1993. printk(" failed.\n");
  1994. printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1995. timer_ack = 0;
  1996. init_8259A(0);
  1997. make_8259A_irq(0);
  1998. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  1999. unlock_ExtINT_logic();
  2000. if (timer_irq_works()) {
  2001. printk(" works.\n");
  2002. return;
  2003. }
  2004. printk(" failed :(.\n");
  2005. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2006. "report. Then try booting with the 'noapic' option");
  2007. }
  2008. /*
  2009. *
  2010. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  2011. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  2012. * Linux doesn't really care, as it's not actually used
  2013. * for any interrupt handling anyway.
  2014. */
  2015. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  2016. void __init setup_IO_APIC(void)
  2017. {
  2018. enable_IO_APIC();
  2019. if (acpi_ioapic)
  2020. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  2021. else
  2022. io_apic_irqs = ~PIC_IRQS;
  2023. printk("ENABLING IO-APIC IRQs\n");
  2024. /*
  2025. * Set up IO-APIC IRQ routing.
  2026. */
  2027. if (!acpi_ioapic)
  2028. setup_ioapic_ids_from_mpc();
  2029. sync_Arb_IDs();
  2030. setup_IO_APIC_irqs();
  2031. init_IO_APIC_traps();
  2032. check_timer();
  2033. if (!acpi_ioapic)
  2034. print_IO_APIC();
  2035. }
  2036. static int __init setup_disable_8254_timer(char *s)
  2037. {
  2038. timer_over_8254 = -1;
  2039. return 1;
  2040. }
  2041. static int __init setup_enable_8254_timer(char *s)
  2042. {
  2043. timer_over_8254 = 2;
  2044. return 1;
  2045. }
  2046. __setup("disable_8254_timer", setup_disable_8254_timer);
  2047. __setup("enable_8254_timer", setup_enable_8254_timer);
  2048. /*
  2049. * Called after all the initialization is done. If we didnt find any
  2050. * APIC bugs then we can allow the modify fast path
  2051. */
  2052. static int __init io_apic_bug_finalize(void)
  2053. {
  2054. if(sis_apic_bug == -1)
  2055. sis_apic_bug = 0;
  2056. return 0;
  2057. }
  2058. late_initcall(io_apic_bug_finalize);
  2059. struct sysfs_ioapic_data {
  2060. struct sys_device dev;
  2061. struct IO_APIC_route_entry entry[0];
  2062. };
  2063. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2064. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2065. {
  2066. struct IO_APIC_route_entry *entry;
  2067. struct sysfs_ioapic_data *data;
  2068. int i;
  2069. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2070. entry = data->entry;
  2071. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2072. entry[i] = ioapic_read_entry(dev->id, i);
  2073. return 0;
  2074. }
  2075. static int ioapic_resume(struct sys_device *dev)
  2076. {
  2077. struct IO_APIC_route_entry *entry;
  2078. struct sysfs_ioapic_data *data;
  2079. unsigned long flags;
  2080. union IO_APIC_reg_00 reg_00;
  2081. int i;
  2082. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2083. entry = data->entry;
  2084. spin_lock_irqsave(&ioapic_lock, flags);
  2085. reg_00.raw = io_apic_read(dev->id, 0);
  2086. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  2087. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  2088. io_apic_write(dev->id, 0, reg_00.raw);
  2089. }
  2090. spin_unlock_irqrestore(&ioapic_lock, flags);
  2091. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2092. ioapic_write_entry(dev->id, i, entry[i]);
  2093. return 0;
  2094. }
  2095. static struct sysdev_class ioapic_sysdev_class = {
  2096. set_kset_name("ioapic"),
  2097. .suspend = ioapic_suspend,
  2098. .resume = ioapic_resume,
  2099. };
  2100. static int __init ioapic_init_sysfs(void)
  2101. {
  2102. struct sys_device * dev;
  2103. int i, size, error = 0;
  2104. error = sysdev_class_register(&ioapic_sysdev_class);
  2105. if (error)
  2106. return error;
  2107. for (i = 0; i < nr_ioapics; i++ ) {
  2108. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2109. * sizeof(struct IO_APIC_route_entry);
  2110. mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
  2111. if (!mp_ioapic_data[i]) {
  2112. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2113. continue;
  2114. }
  2115. memset(mp_ioapic_data[i], 0, size);
  2116. dev = &mp_ioapic_data[i]->dev;
  2117. dev->id = i;
  2118. dev->cls = &ioapic_sysdev_class;
  2119. error = sysdev_register(dev);
  2120. if (error) {
  2121. kfree(mp_ioapic_data[i]);
  2122. mp_ioapic_data[i] = NULL;
  2123. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2124. continue;
  2125. }
  2126. }
  2127. return 0;
  2128. }
  2129. device_initcall(ioapic_init_sysfs);
  2130. /*
  2131. * Dynamic irq allocate and deallocation
  2132. */
  2133. int create_irq(void)
  2134. {
  2135. /* Allocate an unused irq */
  2136. int irq, new, vector;
  2137. unsigned long flags;
  2138. irq = -ENOSPC;
  2139. spin_lock_irqsave(&vector_lock, flags);
  2140. for (new = (NR_IRQS - 1); new >= 0; new--) {
  2141. if (platform_legacy_irq(new))
  2142. continue;
  2143. if (irq_vector[new] != 0)
  2144. continue;
  2145. vector = __assign_irq_vector(new);
  2146. if (likely(vector > 0))
  2147. irq = new;
  2148. break;
  2149. }
  2150. spin_unlock_irqrestore(&vector_lock, flags);
  2151. if (irq >= 0) {
  2152. set_intr_gate(vector, interrupt[irq]);
  2153. dynamic_irq_init(irq);
  2154. }
  2155. return irq;
  2156. }
  2157. void destroy_irq(unsigned int irq)
  2158. {
  2159. unsigned long flags;
  2160. dynamic_irq_cleanup(irq);
  2161. spin_lock_irqsave(&vector_lock, flags);
  2162. irq_vector[irq] = 0;
  2163. spin_unlock_irqrestore(&vector_lock, flags);
  2164. }
  2165. /*
  2166. * MSI mesage composition
  2167. */
  2168. #ifdef CONFIG_PCI_MSI
  2169. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2170. {
  2171. int vector;
  2172. unsigned dest;
  2173. vector = assign_irq_vector(irq);
  2174. if (vector >= 0) {
  2175. dest = cpu_mask_to_apicid(TARGET_CPUS);
  2176. msg->address_hi = MSI_ADDR_BASE_HI;
  2177. msg->address_lo =
  2178. MSI_ADDR_BASE_LO |
  2179. ((INT_DEST_MODE == 0) ?
  2180. MSI_ADDR_DEST_MODE_PHYSICAL:
  2181. MSI_ADDR_DEST_MODE_LOGICAL) |
  2182. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2183. MSI_ADDR_REDIRECTION_CPU:
  2184. MSI_ADDR_REDIRECTION_LOWPRI) |
  2185. MSI_ADDR_DEST_ID(dest);
  2186. msg->data =
  2187. MSI_DATA_TRIGGER_EDGE |
  2188. MSI_DATA_LEVEL_ASSERT |
  2189. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2190. MSI_DATA_DELIVERY_FIXED:
  2191. MSI_DATA_DELIVERY_LOWPRI) |
  2192. MSI_DATA_VECTOR(vector);
  2193. }
  2194. return vector;
  2195. }
  2196. #ifdef CONFIG_SMP
  2197. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  2198. {
  2199. struct msi_msg msg;
  2200. unsigned int dest;
  2201. cpumask_t tmp;
  2202. int vector;
  2203. cpus_and(tmp, mask, cpu_online_map);
  2204. if (cpus_empty(tmp))
  2205. tmp = TARGET_CPUS;
  2206. vector = assign_irq_vector(irq);
  2207. if (vector < 0)
  2208. return;
  2209. dest = cpu_mask_to_apicid(mask);
  2210. read_msi_msg(irq, &msg);
  2211. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2212. msg.data |= MSI_DATA_VECTOR(vector);
  2213. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2214. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2215. write_msi_msg(irq, &msg);
  2216. set_native_irq_info(irq, mask);
  2217. }
  2218. #endif /* CONFIG_SMP */
  2219. /*
  2220. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2221. * which implement the MSI or MSI-X Capability Structure.
  2222. */
  2223. static struct irq_chip msi_chip = {
  2224. .name = "PCI-MSI",
  2225. .unmask = unmask_msi_irq,
  2226. .mask = mask_msi_irq,
  2227. .ack = ack_ioapic_irq,
  2228. #ifdef CONFIG_SMP
  2229. .set_affinity = set_msi_irq_affinity,
  2230. #endif
  2231. .retrigger = ioapic_retrigger_irq,
  2232. };
  2233. int arch_setup_msi_irq(unsigned int irq, struct pci_dev *dev)
  2234. {
  2235. struct msi_msg msg;
  2236. int ret;
  2237. ret = msi_compose_msg(dev, irq, &msg);
  2238. if (ret < 0)
  2239. return ret;
  2240. write_msi_msg(irq, &msg);
  2241. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
  2242. "edge");
  2243. return 0;
  2244. }
  2245. void arch_teardown_msi_irq(unsigned int irq)
  2246. {
  2247. return;
  2248. }
  2249. #endif /* CONFIG_PCI_MSI */
  2250. /*
  2251. * Hypertransport interrupt support
  2252. */
  2253. #ifdef CONFIG_HT_IRQ
  2254. #ifdef CONFIG_SMP
  2255. static void target_ht_irq(unsigned int irq, unsigned int dest)
  2256. {
  2257. struct ht_irq_msg msg;
  2258. fetch_ht_irq_msg(irq, &msg);
  2259. msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
  2260. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2261. msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
  2262. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2263. write_ht_irq_msg(irq, &msg);
  2264. }
  2265. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  2266. {
  2267. unsigned int dest;
  2268. cpumask_t tmp;
  2269. cpus_and(tmp, mask, cpu_online_map);
  2270. if (cpus_empty(tmp))
  2271. tmp = TARGET_CPUS;
  2272. cpus_and(mask, tmp, CPU_MASK_ALL);
  2273. dest = cpu_mask_to_apicid(mask);
  2274. target_ht_irq(irq, dest);
  2275. set_native_irq_info(irq, mask);
  2276. }
  2277. #endif
  2278. static struct irq_chip ht_irq_chip = {
  2279. .name = "PCI-HT",
  2280. .mask = mask_ht_irq,
  2281. .unmask = unmask_ht_irq,
  2282. .ack = ack_ioapic_irq,
  2283. #ifdef CONFIG_SMP
  2284. .set_affinity = set_ht_irq_affinity,
  2285. #endif
  2286. .retrigger = ioapic_retrigger_irq,
  2287. };
  2288. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2289. {
  2290. int vector;
  2291. vector = assign_irq_vector(irq);
  2292. if (vector >= 0) {
  2293. struct ht_irq_msg msg;
  2294. unsigned dest;
  2295. cpumask_t tmp;
  2296. cpus_clear(tmp);
  2297. cpu_set(vector >> 8, tmp);
  2298. dest = cpu_mask_to_apicid(tmp);
  2299. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2300. msg.address_lo =
  2301. HT_IRQ_LOW_BASE |
  2302. HT_IRQ_LOW_DEST_ID(dest) |
  2303. HT_IRQ_LOW_VECTOR(vector) |
  2304. ((INT_DEST_MODE == 0) ?
  2305. HT_IRQ_LOW_DM_PHYSICAL :
  2306. HT_IRQ_LOW_DM_LOGICAL) |
  2307. HT_IRQ_LOW_RQEOI_EDGE |
  2308. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2309. HT_IRQ_LOW_MT_FIXED :
  2310. HT_IRQ_LOW_MT_ARBITRATED) |
  2311. HT_IRQ_LOW_IRQ_MASKED;
  2312. write_ht_irq_msg(irq, &msg);
  2313. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  2314. handle_edge_irq, "edge");
  2315. }
  2316. return vector;
  2317. }
  2318. #endif /* CONFIG_HT_IRQ */
  2319. /* --------------------------------------------------------------------------
  2320. ACPI-based IOAPIC Configuration
  2321. -------------------------------------------------------------------------- */
  2322. #ifdef CONFIG_ACPI
  2323. int __init io_apic_get_unique_id (int ioapic, int apic_id)
  2324. {
  2325. union IO_APIC_reg_00 reg_00;
  2326. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2327. physid_mask_t tmp;
  2328. unsigned long flags;
  2329. int i = 0;
  2330. /*
  2331. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2332. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2333. * supports up to 16 on one shared APIC bus.
  2334. *
  2335. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2336. * advantage of new APIC bus architecture.
  2337. */
  2338. if (physids_empty(apic_id_map))
  2339. apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
  2340. spin_lock_irqsave(&ioapic_lock, flags);
  2341. reg_00.raw = io_apic_read(ioapic, 0);
  2342. spin_unlock_irqrestore(&ioapic_lock, flags);
  2343. if (apic_id >= get_physical_broadcast()) {
  2344. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2345. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2346. apic_id = reg_00.bits.ID;
  2347. }
  2348. /*
  2349. * Every APIC in a system must have a unique ID or we get lots of nice
  2350. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2351. */
  2352. if (check_apicid_used(apic_id_map, apic_id)) {
  2353. for (i = 0; i < get_physical_broadcast(); i++) {
  2354. if (!check_apicid_used(apic_id_map, i))
  2355. break;
  2356. }
  2357. if (i == get_physical_broadcast())
  2358. panic("Max apic_id exceeded!\n");
  2359. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2360. "trying %d\n", ioapic, apic_id, i);
  2361. apic_id = i;
  2362. }
  2363. tmp = apicid_to_cpu_present(apic_id);
  2364. physids_or(apic_id_map, apic_id_map, tmp);
  2365. if (reg_00.bits.ID != apic_id) {
  2366. reg_00.bits.ID = apic_id;
  2367. spin_lock_irqsave(&ioapic_lock, flags);
  2368. io_apic_write(ioapic, 0, reg_00.raw);
  2369. reg_00.raw = io_apic_read(ioapic, 0);
  2370. spin_unlock_irqrestore(&ioapic_lock, flags);
  2371. /* Sanity check */
  2372. if (reg_00.bits.ID != apic_id) {
  2373. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  2374. return -1;
  2375. }
  2376. }
  2377. apic_printk(APIC_VERBOSE, KERN_INFO
  2378. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2379. return apic_id;
  2380. }
  2381. int __init io_apic_get_version (int ioapic)
  2382. {
  2383. union IO_APIC_reg_01 reg_01;
  2384. unsigned long flags;
  2385. spin_lock_irqsave(&ioapic_lock, flags);
  2386. reg_01.raw = io_apic_read(ioapic, 1);
  2387. spin_unlock_irqrestore(&ioapic_lock, flags);
  2388. return reg_01.bits.version;
  2389. }
  2390. int __init io_apic_get_redir_entries (int ioapic)
  2391. {
  2392. union IO_APIC_reg_01 reg_01;
  2393. unsigned long flags;
  2394. spin_lock_irqsave(&ioapic_lock, flags);
  2395. reg_01.raw = io_apic_read(ioapic, 1);
  2396. spin_unlock_irqrestore(&ioapic_lock, flags);
  2397. return reg_01.bits.entries;
  2398. }
  2399. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
  2400. {
  2401. struct IO_APIC_route_entry entry;
  2402. unsigned long flags;
  2403. if (!IO_APIC_IRQ(irq)) {
  2404. printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2405. ioapic);
  2406. return -EINVAL;
  2407. }
  2408. /*
  2409. * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
  2410. * Note that we mask (disable) IRQs now -- these get enabled when the
  2411. * corresponding device driver registers for this IRQ.
  2412. */
  2413. memset(&entry,0,sizeof(entry));
  2414. entry.delivery_mode = INT_DELIVERY_MODE;
  2415. entry.dest_mode = INT_DEST_MODE;
  2416. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  2417. entry.trigger = edge_level;
  2418. entry.polarity = active_high_low;
  2419. entry.mask = 1;
  2420. /*
  2421. * IRQs < 16 are already in the irq_2_pin[] map
  2422. */
  2423. if (irq >= 16)
  2424. add_pin_to_irq(irq, ioapic, pin);
  2425. entry.vector = assign_irq_vector(irq);
  2426. apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
  2427. "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
  2428. mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
  2429. edge_level, active_high_low);
  2430. ioapic_register_intr(irq, entry.vector, edge_level);
  2431. if (!ioapic && (irq < 16))
  2432. disable_8259A_irq(irq);
  2433. ioapic_write_entry(ioapic, pin, entry);
  2434. spin_lock_irqsave(&ioapic_lock, flags);
  2435. set_native_irq_info(irq, TARGET_CPUS);
  2436. spin_unlock_irqrestore(&ioapic_lock, flags);
  2437. return 0;
  2438. }
  2439. #endif /* CONFIG_ACPI */
  2440. static int __init parse_disable_timer_pin_1(char *arg)
  2441. {
  2442. disable_timer_pin_1 = 1;
  2443. return 0;
  2444. }
  2445. early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
  2446. static int __init parse_enable_timer_pin_1(char *arg)
  2447. {
  2448. disable_timer_pin_1 = -1;
  2449. return 0;
  2450. }
  2451. early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
  2452. static int __init parse_noapic(char *arg)
  2453. {
  2454. /* disable IO-APIC */
  2455. disable_ioapic_setup();
  2456. return 0;
  2457. }
  2458. early_param("noapic", parse_noapic);