mv643xx_eth.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.3";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  61. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  62. #else
  63. #define MAX_DESCS_PER_SKB 1
  64. #endif
  65. /*
  66. * Registers shared between all ports.
  67. */
  68. #define PHY_ADDR 0x0000
  69. #define SMI_REG 0x0004
  70. #define SMI_BUSY 0x10000000
  71. #define SMI_READ_VALID 0x08000000
  72. #define SMI_OPCODE_READ 0x04000000
  73. #define SMI_OPCODE_WRITE 0x00000000
  74. #define ERR_INT_CAUSE 0x0080
  75. #define ERR_INT_SMI_DONE 0x00000010
  76. #define ERR_INT_MASK 0x0084
  77. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  78. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  79. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  80. #define WINDOW_BAR_ENABLE 0x0290
  81. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  82. /*
  83. * Per-port registers.
  84. */
  85. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  86. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  87. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  88. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  89. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  90. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  91. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  92. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  93. #define TX_FIFO_EMPTY 0x00000400
  94. #define TX_IN_PROGRESS 0x00000080
  95. #define PORT_SPEED_MASK 0x00000030
  96. #define PORT_SPEED_1000 0x00000010
  97. #define PORT_SPEED_100 0x00000020
  98. #define PORT_SPEED_10 0x00000000
  99. #define FLOW_CONTROL_ENABLED 0x00000008
  100. #define FULL_DUPLEX 0x00000004
  101. #define LINK_UP 0x00000002
  102. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  103. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  104. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  105. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  106. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  107. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  108. #define INT_TX_END_0 0x00080000
  109. #define INT_TX_END 0x07f80000
  110. #define INT_RX 0x0007fbfc
  111. #define INT_EXT 0x00000002
  112. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  113. #define INT_EXT_LINK 0x00100000
  114. #define INT_EXT_PHY 0x00010000
  115. #define INT_EXT_TX_ERROR_0 0x00000100
  116. #define INT_EXT_TX_0 0x00000001
  117. #define INT_EXT_TX 0x0000ffff
  118. #define INT_MASK(p) (0x0468 + ((p) << 10))
  119. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  120. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  121. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  122. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  123. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  124. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  125. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  126. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  127. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  128. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  129. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  130. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  131. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  132. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  133. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  134. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  135. /*
  136. * SDMA configuration register.
  137. */
  138. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  139. #define BLM_RX_NO_SWAP (1 << 4)
  140. #define BLM_TX_NO_SWAP (1 << 5)
  141. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  142. #if defined(__BIG_ENDIAN)
  143. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  144. RX_BURST_SIZE_16_64BIT | \
  145. TX_BURST_SIZE_16_64BIT
  146. #elif defined(__LITTLE_ENDIAN)
  147. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  148. RX_BURST_SIZE_16_64BIT | \
  149. BLM_RX_NO_SWAP | \
  150. BLM_TX_NO_SWAP | \
  151. TX_BURST_SIZE_16_64BIT
  152. #else
  153. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  154. #endif
  155. /*
  156. * Port serial control register.
  157. */
  158. #define SET_MII_SPEED_TO_100 (1 << 24)
  159. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  160. #define SET_FULL_DUPLEX_MODE (1 << 21)
  161. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  162. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  163. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  164. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  165. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  166. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  167. #define FORCE_LINK_PASS (1 << 1)
  168. #define SERIAL_PORT_ENABLE (1 << 0)
  169. #define DEFAULT_RX_QUEUE_SIZE 400
  170. #define DEFAULT_TX_QUEUE_SIZE 800
  171. /*
  172. * RX/TX descriptors.
  173. */
  174. #if defined(__BIG_ENDIAN)
  175. struct rx_desc {
  176. u16 byte_cnt; /* Descriptor buffer byte count */
  177. u16 buf_size; /* Buffer size */
  178. u32 cmd_sts; /* Descriptor command status */
  179. u32 next_desc_ptr; /* Next descriptor pointer */
  180. u32 buf_ptr; /* Descriptor buffer pointer */
  181. };
  182. struct tx_desc {
  183. u16 byte_cnt; /* buffer byte count */
  184. u16 l4i_chk; /* CPU provided TCP checksum */
  185. u32 cmd_sts; /* Command/status field */
  186. u32 next_desc_ptr; /* Pointer to next descriptor */
  187. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  188. };
  189. #elif defined(__LITTLE_ENDIAN)
  190. struct rx_desc {
  191. u32 cmd_sts; /* Descriptor command status */
  192. u16 buf_size; /* Buffer size */
  193. u16 byte_cnt; /* Descriptor buffer byte count */
  194. u32 buf_ptr; /* Descriptor buffer pointer */
  195. u32 next_desc_ptr; /* Next descriptor pointer */
  196. };
  197. struct tx_desc {
  198. u32 cmd_sts; /* Command/status field */
  199. u16 l4i_chk; /* CPU provided TCP checksum */
  200. u16 byte_cnt; /* buffer byte count */
  201. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  202. u32 next_desc_ptr; /* Pointer to next descriptor */
  203. };
  204. #else
  205. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  206. #endif
  207. /* RX & TX descriptor command */
  208. #define BUFFER_OWNED_BY_DMA 0x80000000
  209. /* RX & TX descriptor status */
  210. #define ERROR_SUMMARY 0x00000001
  211. /* RX descriptor status */
  212. #define LAYER_4_CHECKSUM_OK 0x40000000
  213. #define RX_ENABLE_INTERRUPT 0x20000000
  214. #define RX_FIRST_DESC 0x08000000
  215. #define RX_LAST_DESC 0x04000000
  216. /* TX descriptor command */
  217. #define TX_ENABLE_INTERRUPT 0x00800000
  218. #define GEN_CRC 0x00400000
  219. #define TX_FIRST_DESC 0x00200000
  220. #define TX_LAST_DESC 0x00100000
  221. #define ZERO_PADDING 0x00080000
  222. #define GEN_IP_V4_CHECKSUM 0x00040000
  223. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  224. #define UDP_FRAME 0x00010000
  225. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  226. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  227. #define TX_IHL_SHIFT 11
  228. /* global *******************************************************************/
  229. struct mv643xx_eth_shared_private {
  230. /*
  231. * Ethernet controller base address.
  232. */
  233. void __iomem *base;
  234. /*
  235. * Protects access to SMI_REG, which is shared between ports.
  236. */
  237. struct mutex phy_lock;
  238. /*
  239. * If we have access to the error interrupt pin (which is
  240. * somewhat misnamed as it not only reflects internal errors
  241. * but also reflects SMI completion), use that to wait for
  242. * SMI access completion instead of polling the SMI busy bit.
  243. */
  244. int err_interrupt;
  245. wait_queue_head_t smi_busy_wait;
  246. /*
  247. * Per-port MBUS window access register value.
  248. */
  249. u32 win_protect;
  250. /*
  251. * Hardware-specific parameters.
  252. */
  253. unsigned int t_clk;
  254. int extended_rx_coal_limit;
  255. int tx_bw_control_moved;
  256. };
  257. /* per-port *****************************************************************/
  258. struct mib_counters {
  259. u64 good_octets_received;
  260. u32 bad_octets_received;
  261. u32 internal_mac_transmit_err;
  262. u32 good_frames_received;
  263. u32 bad_frames_received;
  264. u32 broadcast_frames_received;
  265. u32 multicast_frames_received;
  266. u32 frames_64_octets;
  267. u32 frames_65_to_127_octets;
  268. u32 frames_128_to_255_octets;
  269. u32 frames_256_to_511_octets;
  270. u32 frames_512_to_1023_octets;
  271. u32 frames_1024_to_max_octets;
  272. u64 good_octets_sent;
  273. u32 good_frames_sent;
  274. u32 excessive_collision;
  275. u32 multicast_frames_sent;
  276. u32 broadcast_frames_sent;
  277. u32 unrec_mac_control_received;
  278. u32 fc_sent;
  279. u32 good_fc_received;
  280. u32 bad_fc_received;
  281. u32 undersize_received;
  282. u32 fragments_received;
  283. u32 oversize_received;
  284. u32 jabber_received;
  285. u32 mac_receive_error;
  286. u32 bad_crc_event;
  287. u32 collision;
  288. u32 late_collision;
  289. };
  290. struct rx_queue {
  291. int index;
  292. int rx_ring_size;
  293. int rx_desc_count;
  294. int rx_curr_desc;
  295. int rx_used_desc;
  296. struct rx_desc *rx_desc_area;
  297. dma_addr_t rx_desc_dma;
  298. int rx_desc_area_size;
  299. struct sk_buff **rx_skb;
  300. struct timer_list rx_oom;
  301. };
  302. struct tx_queue {
  303. int index;
  304. int tx_ring_size;
  305. int tx_desc_count;
  306. int tx_curr_desc;
  307. int tx_used_desc;
  308. struct tx_desc *tx_desc_area;
  309. dma_addr_t tx_desc_dma;
  310. int tx_desc_area_size;
  311. struct sk_buff **tx_skb;
  312. };
  313. struct mv643xx_eth_private {
  314. struct mv643xx_eth_shared_private *shared;
  315. int port_num;
  316. struct net_device *dev;
  317. struct mv643xx_eth_shared_private *shared_smi;
  318. int phy_addr;
  319. spinlock_t lock;
  320. struct mib_counters mib_counters;
  321. struct work_struct tx_timeout_task;
  322. struct mii_if_info mii;
  323. /*
  324. * RX state.
  325. */
  326. int default_rx_ring_size;
  327. unsigned long rx_desc_sram_addr;
  328. int rx_desc_sram_size;
  329. u8 rxq_mask;
  330. int rxq_primary;
  331. struct napi_struct napi;
  332. struct rx_queue rxq[8];
  333. /*
  334. * TX state.
  335. */
  336. int default_tx_ring_size;
  337. unsigned long tx_desc_sram_addr;
  338. int tx_desc_sram_size;
  339. u8 txq_mask;
  340. int txq_primary;
  341. struct tx_queue txq[8];
  342. #ifdef MV643XX_ETH_TX_FAST_REFILL
  343. int tx_clean_threshold;
  344. #endif
  345. };
  346. /* port register accessors **************************************************/
  347. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  348. {
  349. return readl(mp->shared->base + offset);
  350. }
  351. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  352. {
  353. writel(data, mp->shared->base + offset);
  354. }
  355. /* rxq/txq helper functions *************************************************/
  356. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  357. {
  358. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  359. }
  360. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  361. {
  362. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  363. }
  364. static void rxq_enable(struct rx_queue *rxq)
  365. {
  366. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  367. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  368. }
  369. static void rxq_disable(struct rx_queue *rxq)
  370. {
  371. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  372. u8 mask = 1 << rxq->index;
  373. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  374. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  375. udelay(10);
  376. }
  377. static void txq_reset_hw_ptr(struct tx_queue *txq)
  378. {
  379. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  380. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  381. u32 addr;
  382. addr = (u32)txq->tx_desc_dma;
  383. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  384. wrl(mp, off, addr);
  385. }
  386. static void txq_enable(struct tx_queue *txq)
  387. {
  388. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  389. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  390. }
  391. static void txq_disable(struct tx_queue *txq)
  392. {
  393. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  394. u8 mask = 1 << txq->index;
  395. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  396. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  397. udelay(10);
  398. }
  399. static void __txq_maybe_wake(struct tx_queue *txq)
  400. {
  401. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  402. /*
  403. * netif_{stop,wake}_queue() flow control only applies to
  404. * the primary queue.
  405. */
  406. BUG_ON(txq->index != mp->txq_primary);
  407. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_DESCS_PER_SKB)
  408. netif_wake_queue(mp->dev);
  409. }
  410. /* rx ***********************************************************************/
  411. static void txq_reclaim(struct tx_queue *txq, int force);
  412. static void rxq_refill(struct rx_queue *rxq)
  413. {
  414. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  415. unsigned long flags;
  416. spin_lock_irqsave(&mp->lock, flags);
  417. while (rxq->rx_desc_count < rxq->rx_ring_size) {
  418. int skb_size;
  419. struct sk_buff *skb;
  420. int unaligned;
  421. int rx;
  422. /*
  423. * Reserve 2+14 bytes for an ethernet header (the
  424. * hardware automatically prepends 2 bytes of dummy
  425. * data to each received packet), 16 bytes for up to
  426. * four VLAN tags, and 4 bytes for the trailing FCS
  427. * -- 36 bytes total.
  428. */
  429. skb_size = mp->dev->mtu + 36;
  430. /*
  431. * Make sure that the skb size is a multiple of 8
  432. * bytes, as the lower three bits of the receive
  433. * descriptor's buffer size field are ignored by
  434. * the hardware.
  435. */
  436. skb_size = (skb_size + 7) & ~7;
  437. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  438. if (skb == NULL)
  439. break;
  440. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  441. if (unaligned)
  442. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  443. rxq->rx_desc_count++;
  444. rx = rxq->rx_used_desc++;
  445. if (rxq->rx_used_desc == rxq->rx_ring_size)
  446. rxq->rx_used_desc = 0;
  447. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  448. skb_size, DMA_FROM_DEVICE);
  449. rxq->rx_desc_area[rx].buf_size = skb_size;
  450. rxq->rx_skb[rx] = skb;
  451. wmb();
  452. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  453. RX_ENABLE_INTERRUPT;
  454. wmb();
  455. /*
  456. * The hardware automatically prepends 2 bytes of
  457. * dummy data to each received packet, so that the
  458. * IP header ends up 16-byte aligned.
  459. */
  460. skb_reserve(skb, 2);
  461. }
  462. if (rxq->rx_desc_count != rxq->rx_ring_size)
  463. mod_timer(&rxq->rx_oom, jiffies + (HZ / 10));
  464. spin_unlock_irqrestore(&mp->lock, flags);
  465. }
  466. static inline void rxq_refill_timer_wrapper(unsigned long data)
  467. {
  468. rxq_refill((struct rx_queue *)data);
  469. }
  470. static int rxq_process(struct rx_queue *rxq, int budget)
  471. {
  472. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  473. struct net_device_stats *stats = &mp->dev->stats;
  474. int rx;
  475. rx = 0;
  476. while (rx < budget && rxq->rx_desc_count) {
  477. struct rx_desc *rx_desc;
  478. unsigned int cmd_sts;
  479. struct sk_buff *skb;
  480. unsigned long flags;
  481. spin_lock_irqsave(&mp->lock, flags);
  482. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  483. cmd_sts = rx_desc->cmd_sts;
  484. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  485. spin_unlock_irqrestore(&mp->lock, flags);
  486. break;
  487. }
  488. rmb();
  489. skb = rxq->rx_skb[rxq->rx_curr_desc];
  490. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  491. rxq->rx_curr_desc++;
  492. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  493. rxq->rx_curr_desc = 0;
  494. spin_unlock_irqrestore(&mp->lock, flags);
  495. dma_unmap_single(NULL, rx_desc->buf_ptr,
  496. rx_desc->buf_size, DMA_FROM_DEVICE);
  497. rxq->rx_desc_count--;
  498. rx++;
  499. /*
  500. * Update statistics.
  501. *
  502. * Note that the descriptor byte count includes 2 dummy
  503. * bytes automatically inserted by the hardware at the
  504. * start of the packet (which we don't count), and a 4
  505. * byte CRC at the end of the packet (which we do count).
  506. */
  507. stats->rx_packets++;
  508. stats->rx_bytes += rx_desc->byte_cnt - 2;
  509. /*
  510. * In case we received a packet without first / last bits
  511. * on, or the error summary bit is set, the packet needs
  512. * to be dropped.
  513. */
  514. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  515. (RX_FIRST_DESC | RX_LAST_DESC))
  516. || (cmd_sts & ERROR_SUMMARY)) {
  517. stats->rx_dropped++;
  518. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  519. (RX_FIRST_DESC | RX_LAST_DESC)) {
  520. if (net_ratelimit())
  521. dev_printk(KERN_ERR, &mp->dev->dev,
  522. "received packet spanning "
  523. "multiple descriptors\n");
  524. }
  525. if (cmd_sts & ERROR_SUMMARY)
  526. stats->rx_errors++;
  527. dev_kfree_skb_irq(skb);
  528. } else {
  529. /*
  530. * The -4 is for the CRC in the trailer of the
  531. * received packet
  532. */
  533. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  534. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  535. skb->ip_summed = CHECKSUM_UNNECESSARY;
  536. skb->csum = htons(
  537. (cmd_sts & 0x0007fff8) >> 3);
  538. }
  539. skb->protocol = eth_type_trans(skb, mp->dev);
  540. #ifdef MV643XX_ETH_NAPI
  541. netif_receive_skb(skb);
  542. #else
  543. netif_rx(skb);
  544. #endif
  545. }
  546. mp->dev->last_rx = jiffies;
  547. }
  548. rxq_refill(rxq);
  549. return rx;
  550. }
  551. #ifdef MV643XX_ETH_NAPI
  552. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  553. {
  554. struct mv643xx_eth_private *mp;
  555. int rx;
  556. int i;
  557. mp = container_of(napi, struct mv643xx_eth_private, napi);
  558. #ifdef MV643XX_ETH_TX_FAST_REFILL
  559. if (++mp->tx_clean_threshold > 5) {
  560. mp->tx_clean_threshold = 0;
  561. for (i = 0; i < 8; i++)
  562. if (mp->txq_mask & (1 << i))
  563. txq_reclaim(mp->txq + i, 0);
  564. if (netif_carrier_ok(mp->dev)) {
  565. spin_lock_irq(&mp->lock);
  566. __txq_maybe_wake(mp->txq + mp->txq_primary);
  567. spin_unlock_irq(&mp->lock);
  568. }
  569. }
  570. #endif
  571. rx = 0;
  572. for (i = 7; rx < budget && i >= 0; i--)
  573. if (mp->rxq_mask & (1 << i))
  574. rx += rxq_process(mp->rxq + i, budget - rx);
  575. if (rx < budget) {
  576. netif_rx_complete(mp->dev, napi);
  577. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  578. }
  579. return rx;
  580. }
  581. #endif
  582. /* tx ***********************************************************************/
  583. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  584. {
  585. int frag;
  586. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  587. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  588. if (fragp->size <= 8 && fragp->page_offset & 7)
  589. return 1;
  590. }
  591. return 0;
  592. }
  593. static int txq_alloc_desc_index(struct tx_queue *txq)
  594. {
  595. int tx_desc_curr;
  596. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  597. tx_desc_curr = txq->tx_curr_desc++;
  598. if (txq->tx_curr_desc == txq->tx_ring_size)
  599. txq->tx_curr_desc = 0;
  600. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  601. return tx_desc_curr;
  602. }
  603. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  604. {
  605. int nr_frags = skb_shinfo(skb)->nr_frags;
  606. int frag;
  607. for (frag = 0; frag < nr_frags; frag++) {
  608. skb_frag_t *this_frag;
  609. int tx_index;
  610. struct tx_desc *desc;
  611. this_frag = &skb_shinfo(skb)->frags[frag];
  612. tx_index = txq_alloc_desc_index(txq);
  613. desc = &txq->tx_desc_area[tx_index];
  614. /*
  615. * The last fragment will generate an interrupt
  616. * which will free the skb on TX completion.
  617. */
  618. if (frag == nr_frags - 1) {
  619. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  620. ZERO_PADDING | TX_LAST_DESC |
  621. TX_ENABLE_INTERRUPT;
  622. txq->tx_skb[tx_index] = skb;
  623. } else {
  624. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  625. txq->tx_skb[tx_index] = NULL;
  626. }
  627. desc->l4i_chk = 0;
  628. desc->byte_cnt = this_frag->size;
  629. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  630. this_frag->page_offset,
  631. this_frag->size,
  632. DMA_TO_DEVICE);
  633. }
  634. }
  635. static inline __be16 sum16_as_be(__sum16 sum)
  636. {
  637. return (__force __be16)sum;
  638. }
  639. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  640. {
  641. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  642. int nr_frags = skb_shinfo(skb)->nr_frags;
  643. int tx_index;
  644. struct tx_desc *desc;
  645. u32 cmd_sts;
  646. int length;
  647. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  648. tx_index = txq_alloc_desc_index(txq);
  649. desc = &txq->tx_desc_area[tx_index];
  650. if (nr_frags) {
  651. txq_submit_frag_skb(txq, skb);
  652. length = skb_headlen(skb);
  653. txq->tx_skb[tx_index] = NULL;
  654. } else {
  655. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  656. length = skb->len;
  657. txq->tx_skb[tx_index] = skb;
  658. }
  659. desc->byte_cnt = length;
  660. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  661. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  662. int mac_hdr_len;
  663. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  664. skb->protocol != htons(ETH_P_8021Q));
  665. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  666. GEN_IP_V4_CHECKSUM |
  667. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  668. mac_hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  669. switch (mac_hdr_len - ETH_HLEN) {
  670. case 0:
  671. break;
  672. case 4:
  673. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  674. break;
  675. case 8:
  676. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  677. break;
  678. case 12:
  679. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  680. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  681. break;
  682. default:
  683. if (net_ratelimit())
  684. dev_printk(KERN_ERR, &txq_to_mp(txq)->dev->dev,
  685. "mac header length is %d?!\n", mac_hdr_len);
  686. break;
  687. }
  688. switch (ip_hdr(skb)->protocol) {
  689. case IPPROTO_UDP:
  690. cmd_sts |= UDP_FRAME;
  691. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  692. break;
  693. case IPPROTO_TCP:
  694. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  695. break;
  696. default:
  697. BUG();
  698. }
  699. } else {
  700. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  701. cmd_sts |= 5 << TX_IHL_SHIFT;
  702. desc->l4i_chk = 0;
  703. }
  704. /* ensure all other descriptors are written before first cmd_sts */
  705. wmb();
  706. desc->cmd_sts = cmd_sts;
  707. /* clear TX_END interrupt status */
  708. wrl(mp, INT_CAUSE(mp->port_num), ~(INT_TX_END_0 << txq->index));
  709. rdl(mp, INT_CAUSE(mp->port_num));
  710. /* ensure all descriptors are written before poking hardware */
  711. wmb();
  712. txq_enable(txq);
  713. txq->tx_desc_count += nr_frags + 1;
  714. }
  715. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  716. {
  717. struct mv643xx_eth_private *mp = netdev_priv(dev);
  718. struct net_device_stats *stats = &dev->stats;
  719. struct tx_queue *txq;
  720. unsigned long flags;
  721. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  722. stats->tx_dropped++;
  723. dev_printk(KERN_DEBUG, &dev->dev,
  724. "failed to linearize skb with tiny "
  725. "unaligned fragment\n");
  726. return NETDEV_TX_BUSY;
  727. }
  728. spin_lock_irqsave(&mp->lock, flags);
  729. txq = mp->txq + mp->txq_primary;
  730. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB) {
  731. spin_unlock_irqrestore(&mp->lock, flags);
  732. if (txq->index == mp->txq_primary && net_ratelimit())
  733. dev_printk(KERN_ERR, &dev->dev,
  734. "primary tx queue full?!\n");
  735. kfree_skb(skb);
  736. return NETDEV_TX_OK;
  737. }
  738. txq_submit_skb(txq, skb);
  739. stats->tx_bytes += skb->len;
  740. stats->tx_packets++;
  741. dev->trans_start = jiffies;
  742. if (txq->index == mp->txq_primary) {
  743. int entries_left;
  744. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  745. if (entries_left < MAX_DESCS_PER_SKB)
  746. netif_stop_queue(dev);
  747. }
  748. spin_unlock_irqrestore(&mp->lock, flags);
  749. return NETDEV_TX_OK;
  750. }
  751. /* tx rate control **********************************************************/
  752. /*
  753. * Set total maximum TX rate (shared by all TX queues for this port)
  754. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  755. */
  756. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  757. {
  758. int token_rate;
  759. int mtu;
  760. int bucket_size;
  761. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  762. if (token_rate > 1023)
  763. token_rate = 1023;
  764. mtu = (mp->dev->mtu + 255) >> 8;
  765. if (mtu > 63)
  766. mtu = 63;
  767. bucket_size = (burst + 255) >> 8;
  768. if (bucket_size > 65535)
  769. bucket_size = 65535;
  770. if (mp->shared->tx_bw_control_moved) {
  771. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  772. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  773. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  774. } else {
  775. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  776. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  777. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  778. }
  779. }
  780. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  781. {
  782. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  783. int token_rate;
  784. int bucket_size;
  785. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  786. if (token_rate > 1023)
  787. token_rate = 1023;
  788. bucket_size = (burst + 255) >> 8;
  789. if (bucket_size > 65535)
  790. bucket_size = 65535;
  791. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  792. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  793. (bucket_size << 10) | token_rate);
  794. }
  795. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  796. {
  797. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  798. int off;
  799. u32 val;
  800. /*
  801. * Turn on fixed priority mode.
  802. */
  803. if (mp->shared->tx_bw_control_moved)
  804. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  805. else
  806. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  807. val = rdl(mp, off);
  808. val |= 1 << txq->index;
  809. wrl(mp, off, val);
  810. }
  811. static void txq_set_wrr(struct tx_queue *txq, int weight)
  812. {
  813. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  814. int off;
  815. u32 val;
  816. /*
  817. * Turn off fixed priority mode.
  818. */
  819. if (mp->shared->tx_bw_control_moved)
  820. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  821. else
  822. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  823. val = rdl(mp, off);
  824. val &= ~(1 << txq->index);
  825. wrl(mp, off, val);
  826. /*
  827. * Configure WRR weight for this queue.
  828. */
  829. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  830. val = rdl(mp, off);
  831. val = (val & ~0xff) | (weight & 0xff);
  832. wrl(mp, off, val);
  833. }
  834. /* mii management interface *************************************************/
  835. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  836. {
  837. struct mv643xx_eth_shared_private *msp = dev_id;
  838. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  839. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  840. wake_up(&msp->smi_busy_wait);
  841. return IRQ_HANDLED;
  842. }
  843. return IRQ_NONE;
  844. }
  845. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  846. {
  847. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  848. }
  849. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  850. {
  851. if (msp->err_interrupt == NO_IRQ) {
  852. int i;
  853. for (i = 0; !smi_is_done(msp); i++) {
  854. if (i == 10)
  855. return -ETIMEDOUT;
  856. msleep(10);
  857. }
  858. return 0;
  859. }
  860. if (!wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  861. msecs_to_jiffies(100)))
  862. return -ETIMEDOUT;
  863. return 0;
  864. }
  865. static int smi_reg_read(struct mv643xx_eth_private *mp,
  866. unsigned int addr, unsigned int reg)
  867. {
  868. struct mv643xx_eth_shared_private *msp = mp->shared_smi;
  869. void __iomem *smi_reg = msp->base + SMI_REG;
  870. int ret;
  871. mutex_lock(&msp->phy_lock);
  872. if (smi_wait_ready(msp)) {
  873. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  874. ret = -ETIMEDOUT;
  875. goto out;
  876. }
  877. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  878. if (smi_wait_ready(msp)) {
  879. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  880. ret = -ETIMEDOUT;
  881. goto out;
  882. }
  883. ret = readl(smi_reg);
  884. if (!(ret & SMI_READ_VALID)) {
  885. printk("%s: SMI bus read not valid\n", mp->dev->name);
  886. ret = -ENODEV;
  887. goto out;
  888. }
  889. ret &= 0xffff;
  890. out:
  891. mutex_unlock(&msp->phy_lock);
  892. return ret;
  893. }
  894. static int smi_reg_write(struct mv643xx_eth_private *mp, unsigned int addr,
  895. unsigned int reg, unsigned int value)
  896. {
  897. struct mv643xx_eth_shared_private *msp = mp->shared_smi;
  898. void __iomem *smi_reg = msp->base + SMI_REG;
  899. mutex_lock(&msp->phy_lock);
  900. if (smi_wait_ready(msp)) {
  901. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  902. mutex_unlock(&msp->phy_lock);
  903. return -ETIMEDOUT;
  904. }
  905. writel(SMI_OPCODE_WRITE | (reg << 21) |
  906. (addr << 16) | (value & 0xffff), smi_reg);
  907. mutex_unlock(&msp->phy_lock);
  908. return 0;
  909. }
  910. /* mib counters *************************************************************/
  911. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  912. {
  913. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  914. }
  915. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  916. {
  917. int i;
  918. for (i = 0; i < 0x80; i += 4)
  919. mib_read(mp, i);
  920. }
  921. static void mib_counters_update(struct mv643xx_eth_private *mp)
  922. {
  923. struct mib_counters *p = &mp->mib_counters;
  924. p->good_octets_received += mib_read(mp, 0x00);
  925. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  926. p->bad_octets_received += mib_read(mp, 0x08);
  927. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  928. p->good_frames_received += mib_read(mp, 0x10);
  929. p->bad_frames_received += mib_read(mp, 0x14);
  930. p->broadcast_frames_received += mib_read(mp, 0x18);
  931. p->multicast_frames_received += mib_read(mp, 0x1c);
  932. p->frames_64_octets += mib_read(mp, 0x20);
  933. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  934. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  935. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  936. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  937. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  938. p->good_octets_sent += mib_read(mp, 0x38);
  939. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  940. p->good_frames_sent += mib_read(mp, 0x40);
  941. p->excessive_collision += mib_read(mp, 0x44);
  942. p->multicast_frames_sent += mib_read(mp, 0x48);
  943. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  944. p->unrec_mac_control_received += mib_read(mp, 0x50);
  945. p->fc_sent += mib_read(mp, 0x54);
  946. p->good_fc_received += mib_read(mp, 0x58);
  947. p->bad_fc_received += mib_read(mp, 0x5c);
  948. p->undersize_received += mib_read(mp, 0x60);
  949. p->fragments_received += mib_read(mp, 0x64);
  950. p->oversize_received += mib_read(mp, 0x68);
  951. p->jabber_received += mib_read(mp, 0x6c);
  952. p->mac_receive_error += mib_read(mp, 0x70);
  953. p->bad_crc_event += mib_read(mp, 0x74);
  954. p->collision += mib_read(mp, 0x78);
  955. p->late_collision += mib_read(mp, 0x7c);
  956. }
  957. /* ethtool ******************************************************************/
  958. struct mv643xx_eth_stats {
  959. char stat_string[ETH_GSTRING_LEN];
  960. int sizeof_stat;
  961. int netdev_off;
  962. int mp_off;
  963. };
  964. #define SSTAT(m) \
  965. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  966. offsetof(struct net_device, stats.m), -1 }
  967. #define MIBSTAT(m) \
  968. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  969. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  970. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  971. SSTAT(rx_packets),
  972. SSTAT(tx_packets),
  973. SSTAT(rx_bytes),
  974. SSTAT(tx_bytes),
  975. SSTAT(rx_errors),
  976. SSTAT(tx_errors),
  977. SSTAT(rx_dropped),
  978. SSTAT(tx_dropped),
  979. MIBSTAT(good_octets_received),
  980. MIBSTAT(bad_octets_received),
  981. MIBSTAT(internal_mac_transmit_err),
  982. MIBSTAT(good_frames_received),
  983. MIBSTAT(bad_frames_received),
  984. MIBSTAT(broadcast_frames_received),
  985. MIBSTAT(multicast_frames_received),
  986. MIBSTAT(frames_64_octets),
  987. MIBSTAT(frames_65_to_127_octets),
  988. MIBSTAT(frames_128_to_255_octets),
  989. MIBSTAT(frames_256_to_511_octets),
  990. MIBSTAT(frames_512_to_1023_octets),
  991. MIBSTAT(frames_1024_to_max_octets),
  992. MIBSTAT(good_octets_sent),
  993. MIBSTAT(good_frames_sent),
  994. MIBSTAT(excessive_collision),
  995. MIBSTAT(multicast_frames_sent),
  996. MIBSTAT(broadcast_frames_sent),
  997. MIBSTAT(unrec_mac_control_received),
  998. MIBSTAT(fc_sent),
  999. MIBSTAT(good_fc_received),
  1000. MIBSTAT(bad_fc_received),
  1001. MIBSTAT(undersize_received),
  1002. MIBSTAT(fragments_received),
  1003. MIBSTAT(oversize_received),
  1004. MIBSTAT(jabber_received),
  1005. MIBSTAT(mac_receive_error),
  1006. MIBSTAT(bad_crc_event),
  1007. MIBSTAT(collision),
  1008. MIBSTAT(late_collision),
  1009. };
  1010. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1011. {
  1012. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1013. int err;
  1014. err = mii_ethtool_gset(&mp->mii, cmd);
  1015. /*
  1016. * The MAC does not support 1000baseT_Half.
  1017. */
  1018. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1019. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1020. return err;
  1021. }
  1022. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1023. {
  1024. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1025. u32 port_status;
  1026. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1027. cmd->supported = SUPPORTED_MII;
  1028. cmd->advertising = ADVERTISED_MII;
  1029. switch (port_status & PORT_SPEED_MASK) {
  1030. case PORT_SPEED_10:
  1031. cmd->speed = SPEED_10;
  1032. break;
  1033. case PORT_SPEED_100:
  1034. cmd->speed = SPEED_100;
  1035. break;
  1036. case PORT_SPEED_1000:
  1037. cmd->speed = SPEED_1000;
  1038. break;
  1039. default:
  1040. cmd->speed = -1;
  1041. break;
  1042. }
  1043. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1044. cmd->port = PORT_MII;
  1045. cmd->phy_address = 0;
  1046. cmd->transceiver = XCVR_INTERNAL;
  1047. cmd->autoneg = AUTONEG_DISABLE;
  1048. cmd->maxtxpkt = 1;
  1049. cmd->maxrxpkt = 1;
  1050. return 0;
  1051. }
  1052. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1053. {
  1054. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1055. /*
  1056. * The MAC does not support 1000baseT_Half.
  1057. */
  1058. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1059. return mii_ethtool_sset(&mp->mii, cmd);
  1060. }
  1061. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1062. {
  1063. return -EINVAL;
  1064. }
  1065. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1066. struct ethtool_drvinfo *drvinfo)
  1067. {
  1068. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1069. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1070. strncpy(drvinfo->fw_version, "N/A", 32);
  1071. strncpy(drvinfo->bus_info, "platform", 32);
  1072. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1073. }
  1074. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1075. {
  1076. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1077. return mii_nway_restart(&mp->mii);
  1078. }
  1079. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1080. {
  1081. return -EINVAL;
  1082. }
  1083. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1084. {
  1085. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1086. return mii_link_ok(&mp->mii);
  1087. }
  1088. static u32 mv643xx_eth_get_link_phyless(struct net_device *dev)
  1089. {
  1090. return 1;
  1091. }
  1092. static void mv643xx_eth_get_strings(struct net_device *dev,
  1093. uint32_t stringset, uint8_t *data)
  1094. {
  1095. int i;
  1096. if (stringset == ETH_SS_STATS) {
  1097. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1098. memcpy(data + i * ETH_GSTRING_LEN,
  1099. mv643xx_eth_stats[i].stat_string,
  1100. ETH_GSTRING_LEN);
  1101. }
  1102. }
  1103. }
  1104. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1105. struct ethtool_stats *stats,
  1106. uint64_t *data)
  1107. {
  1108. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1109. int i;
  1110. mib_counters_update(mp);
  1111. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1112. const struct mv643xx_eth_stats *stat;
  1113. void *p;
  1114. stat = mv643xx_eth_stats + i;
  1115. if (stat->netdev_off >= 0)
  1116. p = ((void *)mp->dev) + stat->netdev_off;
  1117. else
  1118. p = ((void *)mp) + stat->mp_off;
  1119. data[i] = (stat->sizeof_stat == 8) ?
  1120. *(uint64_t *)p : *(uint32_t *)p;
  1121. }
  1122. }
  1123. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1124. {
  1125. if (sset == ETH_SS_STATS)
  1126. return ARRAY_SIZE(mv643xx_eth_stats);
  1127. return -EOPNOTSUPP;
  1128. }
  1129. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1130. .get_settings = mv643xx_eth_get_settings,
  1131. .set_settings = mv643xx_eth_set_settings,
  1132. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1133. .nway_reset = mv643xx_eth_nway_reset,
  1134. .get_link = mv643xx_eth_get_link,
  1135. .set_sg = ethtool_op_set_sg,
  1136. .get_strings = mv643xx_eth_get_strings,
  1137. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1138. .get_sset_count = mv643xx_eth_get_sset_count,
  1139. };
  1140. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1141. .get_settings = mv643xx_eth_get_settings_phyless,
  1142. .set_settings = mv643xx_eth_set_settings_phyless,
  1143. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1144. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1145. .get_link = mv643xx_eth_get_link_phyless,
  1146. .set_sg = ethtool_op_set_sg,
  1147. .get_strings = mv643xx_eth_get_strings,
  1148. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1149. .get_sset_count = mv643xx_eth_get_sset_count,
  1150. };
  1151. /* address handling *********************************************************/
  1152. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1153. {
  1154. unsigned int mac_h;
  1155. unsigned int mac_l;
  1156. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1157. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1158. addr[0] = (mac_h >> 24) & 0xff;
  1159. addr[1] = (mac_h >> 16) & 0xff;
  1160. addr[2] = (mac_h >> 8) & 0xff;
  1161. addr[3] = mac_h & 0xff;
  1162. addr[4] = (mac_l >> 8) & 0xff;
  1163. addr[5] = mac_l & 0xff;
  1164. }
  1165. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1166. {
  1167. int i;
  1168. for (i = 0; i < 0x100; i += 4) {
  1169. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1170. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1171. }
  1172. for (i = 0; i < 0x10; i += 4)
  1173. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1174. }
  1175. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1176. int table, unsigned char entry)
  1177. {
  1178. unsigned int table_reg;
  1179. /* Set "accepts frame bit" at specified table entry */
  1180. table_reg = rdl(mp, table + (entry & 0xfc));
  1181. table_reg |= 0x01 << (8 * (entry & 3));
  1182. wrl(mp, table + (entry & 0xfc), table_reg);
  1183. }
  1184. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1185. {
  1186. unsigned int mac_h;
  1187. unsigned int mac_l;
  1188. int table;
  1189. mac_l = (addr[4] << 8) | addr[5];
  1190. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1191. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1192. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1193. table = UNICAST_TABLE(mp->port_num);
  1194. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1195. }
  1196. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1197. {
  1198. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1199. /* +2 is for the offset of the HW addr type */
  1200. memcpy(dev->dev_addr, addr + 2, 6);
  1201. init_mac_tables(mp);
  1202. uc_addr_set(mp, dev->dev_addr);
  1203. return 0;
  1204. }
  1205. static int addr_crc(unsigned char *addr)
  1206. {
  1207. int crc = 0;
  1208. int i;
  1209. for (i = 0; i < 6; i++) {
  1210. int j;
  1211. crc = (crc ^ addr[i]) << 8;
  1212. for (j = 7; j >= 0; j--) {
  1213. if (crc & (0x100 << j))
  1214. crc ^= 0x107 << j;
  1215. }
  1216. }
  1217. return crc;
  1218. }
  1219. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1220. {
  1221. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1222. u32 port_config;
  1223. struct dev_addr_list *addr;
  1224. int i;
  1225. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1226. if (dev->flags & IFF_PROMISC)
  1227. port_config |= UNICAST_PROMISCUOUS_MODE;
  1228. else
  1229. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1230. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1231. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1232. int port_num = mp->port_num;
  1233. u32 accept = 0x01010101;
  1234. for (i = 0; i < 0x100; i += 4) {
  1235. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1236. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1237. }
  1238. return;
  1239. }
  1240. for (i = 0; i < 0x100; i += 4) {
  1241. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1242. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1243. }
  1244. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1245. u8 *a = addr->da_addr;
  1246. int table;
  1247. if (addr->da_addrlen != 6)
  1248. continue;
  1249. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1250. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1251. set_filter_table_entry(mp, table, a[5]);
  1252. } else {
  1253. int crc = addr_crc(a);
  1254. table = OTHER_MCAST_TABLE(mp->port_num);
  1255. set_filter_table_entry(mp, table, crc);
  1256. }
  1257. }
  1258. }
  1259. /* rx/tx queue initialisation ***********************************************/
  1260. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1261. {
  1262. struct rx_queue *rxq = mp->rxq + index;
  1263. struct rx_desc *rx_desc;
  1264. int size;
  1265. int i;
  1266. rxq->index = index;
  1267. rxq->rx_ring_size = mp->default_rx_ring_size;
  1268. rxq->rx_desc_count = 0;
  1269. rxq->rx_curr_desc = 0;
  1270. rxq->rx_used_desc = 0;
  1271. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1272. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size) {
  1273. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1274. mp->rx_desc_sram_size);
  1275. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1276. } else {
  1277. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1278. &rxq->rx_desc_dma,
  1279. GFP_KERNEL);
  1280. }
  1281. if (rxq->rx_desc_area == NULL) {
  1282. dev_printk(KERN_ERR, &mp->dev->dev,
  1283. "can't allocate rx ring (%d bytes)\n", size);
  1284. goto out;
  1285. }
  1286. memset(rxq->rx_desc_area, 0, size);
  1287. rxq->rx_desc_area_size = size;
  1288. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1289. GFP_KERNEL);
  1290. if (rxq->rx_skb == NULL) {
  1291. dev_printk(KERN_ERR, &mp->dev->dev,
  1292. "can't allocate rx skb ring\n");
  1293. goto out_free;
  1294. }
  1295. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1296. for (i = 0; i < rxq->rx_ring_size; i++) {
  1297. int nexti;
  1298. nexti = i + 1;
  1299. if (nexti == rxq->rx_ring_size)
  1300. nexti = 0;
  1301. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1302. nexti * sizeof(struct rx_desc);
  1303. }
  1304. init_timer(&rxq->rx_oom);
  1305. rxq->rx_oom.data = (unsigned long)rxq;
  1306. rxq->rx_oom.function = rxq_refill_timer_wrapper;
  1307. return 0;
  1308. out_free:
  1309. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size)
  1310. iounmap(rxq->rx_desc_area);
  1311. else
  1312. dma_free_coherent(NULL, size,
  1313. rxq->rx_desc_area,
  1314. rxq->rx_desc_dma);
  1315. out:
  1316. return -ENOMEM;
  1317. }
  1318. static void rxq_deinit(struct rx_queue *rxq)
  1319. {
  1320. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1321. int i;
  1322. rxq_disable(rxq);
  1323. del_timer_sync(&rxq->rx_oom);
  1324. for (i = 0; i < rxq->rx_ring_size; i++) {
  1325. if (rxq->rx_skb[i]) {
  1326. dev_kfree_skb(rxq->rx_skb[i]);
  1327. rxq->rx_desc_count--;
  1328. }
  1329. }
  1330. if (rxq->rx_desc_count) {
  1331. dev_printk(KERN_ERR, &mp->dev->dev,
  1332. "error freeing rx ring -- %d skbs stuck\n",
  1333. rxq->rx_desc_count);
  1334. }
  1335. if (rxq->index == mp->rxq_primary &&
  1336. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1337. iounmap(rxq->rx_desc_area);
  1338. else
  1339. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1340. rxq->rx_desc_area, rxq->rx_desc_dma);
  1341. kfree(rxq->rx_skb);
  1342. }
  1343. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1344. {
  1345. struct tx_queue *txq = mp->txq + index;
  1346. struct tx_desc *tx_desc;
  1347. int size;
  1348. int i;
  1349. txq->index = index;
  1350. txq->tx_ring_size = mp->default_tx_ring_size;
  1351. txq->tx_desc_count = 0;
  1352. txq->tx_curr_desc = 0;
  1353. txq->tx_used_desc = 0;
  1354. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1355. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size) {
  1356. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1357. mp->tx_desc_sram_size);
  1358. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1359. } else {
  1360. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1361. &txq->tx_desc_dma,
  1362. GFP_KERNEL);
  1363. }
  1364. if (txq->tx_desc_area == NULL) {
  1365. dev_printk(KERN_ERR, &mp->dev->dev,
  1366. "can't allocate tx ring (%d bytes)\n", size);
  1367. goto out;
  1368. }
  1369. memset(txq->tx_desc_area, 0, size);
  1370. txq->tx_desc_area_size = size;
  1371. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1372. GFP_KERNEL);
  1373. if (txq->tx_skb == NULL) {
  1374. dev_printk(KERN_ERR, &mp->dev->dev,
  1375. "can't allocate tx skb ring\n");
  1376. goto out_free;
  1377. }
  1378. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1379. for (i = 0; i < txq->tx_ring_size; i++) {
  1380. struct tx_desc *txd = tx_desc + i;
  1381. int nexti;
  1382. nexti = i + 1;
  1383. if (nexti == txq->tx_ring_size)
  1384. nexti = 0;
  1385. txd->cmd_sts = 0;
  1386. txd->next_desc_ptr = txq->tx_desc_dma +
  1387. nexti * sizeof(struct tx_desc);
  1388. }
  1389. return 0;
  1390. out_free:
  1391. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size)
  1392. iounmap(txq->tx_desc_area);
  1393. else
  1394. dma_free_coherent(NULL, size,
  1395. txq->tx_desc_area,
  1396. txq->tx_desc_dma);
  1397. out:
  1398. return -ENOMEM;
  1399. }
  1400. static void txq_reclaim(struct tx_queue *txq, int force)
  1401. {
  1402. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1403. unsigned long flags;
  1404. spin_lock_irqsave(&mp->lock, flags);
  1405. while (txq->tx_desc_count > 0) {
  1406. int tx_index;
  1407. struct tx_desc *desc;
  1408. u32 cmd_sts;
  1409. struct sk_buff *skb;
  1410. dma_addr_t addr;
  1411. int count;
  1412. tx_index = txq->tx_used_desc;
  1413. desc = &txq->tx_desc_area[tx_index];
  1414. cmd_sts = desc->cmd_sts;
  1415. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  1416. if (!force)
  1417. break;
  1418. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  1419. }
  1420. txq->tx_used_desc = tx_index + 1;
  1421. if (txq->tx_used_desc == txq->tx_ring_size)
  1422. txq->tx_used_desc = 0;
  1423. txq->tx_desc_count--;
  1424. addr = desc->buf_ptr;
  1425. count = desc->byte_cnt;
  1426. skb = txq->tx_skb[tx_index];
  1427. txq->tx_skb[tx_index] = NULL;
  1428. if (cmd_sts & ERROR_SUMMARY) {
  1429. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1430. mp->dev->stats.tx_errors++;
  1431. }
  1432. /*
  1433. * Drop mp->lock while we free the skb.
  1434. */
  1435. spin_unlock_irqrestore(&mp->lock, flags);
  1436. if (cmd_sts & TX_FIRST_DESC)
  1437. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1438. else
  1439. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1440. if (skb)
  1441. dev_kfree_skb_irq(skb);
  1442. spin_lock_irqsave(&mp->lock, flags);
  1443. }
  1444. spin_unlock_irqrestore(&mp->lock, flags);
  1445. }
  1446. static void txq_deinit(struct tx_queue *txq)
  1447. {
  1448. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1449. txq_disable(txq);
  1450. txq_reclaim(txq, 1);
  1451. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1452. if (txq->index == mp->txq_primary &&
  1453. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1454. iounmap(txq->tx_desc_area);
  1455. else
  1456. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1457. txq->tx_desc_area, txq->tx_desc_dma);
  1458. kfree(txq->tx_skb);
  1459. }
  1460. /* netdev ops and related ***************************************************/
  1461. static void handle_link_event(struct mv643xx_eth_private *mp)
  1462. {
  1463. struct net_device *dev = mp->dev;
  1464. u32 port_status;
  1465. int speed;
  1466. int duplex;
  1467. int fc;
  1468. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1469. if (!(port_status & LINK_UP)) {
  1470. if (netif_carrier_ok(dev)) {
  1471. int i;
  1472. printk(KERN_INFO "%s: link down\n", dev->name);
  1473. netif_carrier_off(dev);
  1474. netif_stop_queue(dev);
  1475. for (i = 0; i < 8; i++) {
  1476. struct tx_queue *txq = mp->txq + i;
  1477. if (mp->txq_mask & (1 << i)) {
  1478. txq_reclaim(txq, 1);
  1479. txq_reset_hw_ptr(txq);
  1480. }
  1481. }
  1482. }
  1483. return;
  1484. }
  1485. switch (port_status & PORT_SPEED_MASK) {
  1486. case PORT_SPEED_10:
  1487. speed = 10;
  1488. break;
  1489. case PORT_SPEED_100:
  1490. speed = 100;
  1491. break;
  1492. case PORT_SPEED_1000:
  1493. speed = 1000;
  1494. break;
  1495. default:
  1496. speed = -1;
  1497. break;
  1498. }
  1499. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1500. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1501. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1502. "flow control %sabled\n", dev->name,
  1503. speed, duplex ? "full" : "half",
  1504. fc ? "en" : "dis");
  1505. if (!netif_carrier_ok(dev)) {
  1506. netif_carrier_on(dev);
  1507. netif_wake_queue(dev);
  1508. }
  1509. }
  1510. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1511. {
  1512. struct net_device *dev = (struct net_device *)dev_id;
  1513. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1514. u32 int_cause;
  1515. u32 int_cause_ext;
  1516. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1517. (INT_TX_END | INT_RX | INT_EXT);
  1518. if (int_cause == 0)
  1519. return IRQ_NONE;
  1520. int_cause_ext = 0;
  1521. if (int_cause & INT_EXT) {
  1522. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1523. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1524. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1525. }
  1526. if (int_cause_ext & (INT_EXT_PHY | INT_EXT_LINK))
  1527. handle_link_event(mp);
  1528. /*
  1529. * RxBuffer or RxError set for any of the 8 queues?
  1530. */
  1531. #ifdef MV643XX_ETH_NAPI
  1532. if (int_cause & INT_RX) {
  1533. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_RX));
  1534. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1535. rdl(mp, INT_MASK(mp->port_num));
  1536. netif_rx_schedule(dev, &mp->napi);
  1537. }
  1538. #else
  1539. if (int_cause & INT_RX) {
  1540. int i;
  1541. for (i = 7; i >= 0; i--)
  1542. if (mp->rxq_mask & (1 << i))
  1543. rxq_process(mp->rxq + i, INT_MAX);
  1544. }
  1545. #endif
  1546. /*
  1547. * TxBuffer or TxError set for any of the 8 queues?
  1548. */
  1549. if (int_cause_ext & INT_EXT_TX) {
  1550. int i;
  1551. for (i = 0; i < 8; i++)
  1552. if (mp->txq_mask & (1 << i))
  1553. txq_reclaim(mp->txq + i, 0);
  1554. /*
  1555. * Enough space again in the primary TX queue for a
  1556. * full packet?
  1557. */
  1558. if (netif_carrier_ok(dev)) {
  1559. spin_lock(&mp->lock);
  1560. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1561. spin_unlock(&mp->lock);
  1562. }
  1563. }
  1564. /*
  1565. * Any TxEnd interrupts?
  1566. */
  1567. if (int_cause & INT_TX_END) {
  1568. int i;
  1569. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_TX_END));
  1570. spin_lock(&mp->lock);
  1571. for (i = 0; i < 8; i++) {
  1572. struct tx_queue *txq = mp->txq + i;
  1573. u32 hw_desc_ptr;
  1574. u32 expected_ptr;
  1575. if ((int_cause & (INT_TX_END_0 << i)) == 0)
  1576. continue;
  1577. hw_desc_ptr =
  1578. rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, i));
  1579. expected_ptr = (u32)txq->tx_desc_dma +
  1580. txq->tx_curr_desc * sizeof(struct tx_desc);
  1581. if (hw_desc_ptr != expected_ptr)
  1582. txq_enable(txq);
  1583. }
  1584. spin_unlock(&mp->lock);
  1585. }
  1586. return IRQ_HANDLED;
  1587. }
  1588. static void phy_reset(struct mv643xx_eth_private *mp)
  1589. {
  1590. int data;
  1591. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1592. if (data < 0)
  1593. return;
  1594. data |= BMCR_RESET;
  1595. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data) < 0)
  1596. return;
  1597. do {
  1598. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1599. } while (data >= 0 && data & BMCR_RESET);
  1600. }
  1601. static void port_start(struct mv643xx_eth_private *mp)
  1602. {
  1603. u32 pscr;
  1604. int i;
  1605. /*
  1606. * Perform PHY reset, if there is a PHY.
  1607. */
  1608. if (mp->phy_addr != -1) {
  1609. struct ethtool_cmd cmd;
  1610. mv643xx_eth_get_settings(mp->dev, &cmd);
  1611. phy_reset(mp);
  1612. mv643xx_eth_set_settings(mp->dev, &cmd);
  1613. }
  1614. /*
  1615. * Configure basic link parameters.
  1616. */
  1617. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1618. pscr |= SERIAL_PORT_ENABLE;
  1619. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1620. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1621. if (mp->phy_addr == -1)
  1622. pscr |= FORCE_LINK_PASS;
  1623. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1624. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1625. /*
  1626. * Configure TX path and queues.
  1627. */
  1628. tx_set_rate(mp, 1000000000, 16777216);
  1629. for (i = 0; i < 8; i++) {
  1630. struct tx_queue *txq = mp->txq + i;
  1631. if ((mp->txq_mask & (1 << i)) == 0)
  1632. continue;
  1633. txq_reset_hw_ptr(txq);
  1634. txq_set_rate(txq, 1000000000, 16777216);
  1635. txq_set_fixed_prio_mode(txq);
  1636. }
  1637. /*
  1638. * Add configured unicast address to address filter table.
  1639. */
  1640. uc_addr_set(mp, mp->dev->dev_addr);
  1641. /*
  1642. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1643. * frames to RX queue #0.
  1644. */
  1645. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1646. /*
  1647. * Treat BPDUs as normal multicasts, and disable partition mode.
  1648. */
  1649. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1650. /*
  1651. * Enable the receive queues.
  1652. */
  1653. for (i = 0; i < 8; i++) {
  1654. struct rx_queue *rxq = mp->rxq + i;
  1655. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1656. u32 addr;
  1657. if ((mp->rxq_mask & (1 << i)) == 0)
  1658. continue;
  1659. addr = (u32)rxq->rx_desc_dma;
  1660. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1661. wrl(mp, off, addr);
  1662. rxq_enable(rxq);
  1663. }
  1664. }
  1665. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1666. {
  1667. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1668. u32 val;
  1669. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1670. if (mp->shared->extended_rx_coal_limit) {
  1671. if (coal > 0xffff)
  1672. coal = 0xffff;
  1673. val &= ~0x023fff80;
  1674. val |= (coal & 0x8000) << 10;
  1675. val |= (coal & 0x7fff) << 7;
  1676. } else {
  1677. if (coal > 0x3fff)
  1678. coal = 0x3fff;
  1679. val &= ~0x003fff00;
  1680. val |= (coal & 0x3fff) << 8;
  1681. }
  1682. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1683. }
  1684. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1685. {
  1686. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1687. if (coal > 0x3fff)
  1688. coal = 0x3fff;
  1689. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1690. }
  1691. static int mv643xx_eth_open(struct net_device *dev)
  1692. {
  1693. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1694. int err;
  1695. int i;
  1696. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1697. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1698. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1699. err = request_irq(dev->irq, mv643xx_eth_irq,
  1700. IRQF_SHARED, dev->name, dev);
  1701. if (err) {
  1702. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1703. return -EAGAIN;
  1704. }
  1705. init_mac_tables(mp);
  1706. for (i = 0; i < 8; i++) {
  1707. if ((mp->rxq_mask & (1 << i)) == 0)
  1708. continue;
  1709. err = rxq_init(mp, i);
  1710. if (err) {
  1711. while (--i >= 0)
  1712. if (mp->rxq_mask & (1 << i))
  1713. rxq_deinit(mp->rxq + i);
  1714. goto out;
  1715. }
  1716. rxq_refill(mp->rxq + i);
  1717. }
  1718. for (i = 0; i < 8; i++) {
  1719. if ((mp->txq_mask & (1 << i)) == 0)
  1720. continue;
  1721. err = txq_init(mp, i);
  1722. if (err) {
  1723. while (--i >= 0)
  1724. if (mp->txq_mask & (1 << i))
  1725. txq_deinit(mp->txq + i);
  1726. goto out_free;
  1727. }
  1728. }
  1729. #ifdef MV643XX_ETH_NAPI
  1730. napi_enable(&mp->napi);
  1731. #endif
  1732. netif_carrier_off(dev);
  1733. netif_stop_queue(dev);
  1734. port_start(mp);
  1735. set_rx_coal(mp, 0);
  1736. set_tx_coal(mp, 0);
  1737. wrl(mp, INT_MASK_EXT(mp->port_num),
  1738. INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1739. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1740. return 0;
  1741. out_free:
  1742. for (i = 0; i < 8; i++)
  1743. if (mp->rxq_mask & (1 << i))
  1744. rxq_deinit(mp->rxq + i);
  1745. out:
  1746. free_irq(dev->irq, dev);
  1747. return err;
  1748. }
  1749. static void port_reset(struct mv643xx_eth_private *mp)
  1750. {
  1751. unsigned int data;
  1752. int i;
  1753. for (i = 0; i < 8; i++) {
  1754. if (mp->rxq_mask & (1 << i))
  1755. rxq_disable(mp->rxq + i);
  1756. if (mp->txq_mask & (1 << i))
  1757. txq_disable(mp->txq + i);
  1758. }
  1759. while (1) {
  1760. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1761. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1762. break;
  1763. udelay(10);
  1764. }
  1765. /* Reset the Enable bit in the Configuration Register */
  1766. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1767. data &= ~(SERIAL_PORT_ENABLE |
  1768. DO_NOT_FORCE_LINK_FAIL |
  1769. FORCE_LINK_PASS);
  1770. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1771. }
  1772. static int mv643xx_eth_stop(struct net_device *dev)
  1773. {
  1774. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1775. int i;
  1776. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1777. rdl(mp, INT_MASK(mp->port_num));
  1778. #ifdef MV643XX_ETH_NAPI
  1779. napi_disable(&mp->napi);
  1780. #endif
  1781. netif_carrier_off(dev);
  1782. netif_stop_queue(dev);
  1783. free_irq(dev->irq, dev);
  1784. port_reset(mp);
  1785. mib_counters_update(mp);
  1786. for (i = 0; i < 8; i++) {
  1787. if (mp->rxq_mask & (1 << i))
  1788. rxq_deinit(mp->rxq + i);
  1789. if (mp->txq_mask & (1 << i))
  1790. txq_deinit(mp->txq + i);
  1791. }
  1792. return 0;
  1793. }
  1794. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1795. {
  1796. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1797. if (mp->phy_addr != -1)
  1798. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1799. return -EOPNOTSUPP;
  1800. }
  1801. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1802. {
  1803. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1804. if (new_mtu < 64 || new_mtu > 9500)
  1805. return -EINVAL;
  1806. dev->mtu = new_mtu;
  1807. tx_set_rate(mp, 1000000000, 16777216);
  1808. if (!netif_running(dev))
  1809. return 0;
  1810. /*
  1811. * Stop and then re-open the interface. This will allocate RX
  1812. * skbs of the new MTU.
  1813. * There is a possible danger that the open will not succeed,
  1814. * due to memory being full.
  1815. */
  1816. mv643xx_eth_stop(dev);
  1817. if (mv643xx_eth_open(dev)) {
  1818. dev_printk(KERN_ERR, &dev->dev,
  1819. "fatal error on re-opening device after "
  1820. "MTU change\n");
  1821. }
  1822. return 0;
  1823. }
  1824. static void tx_timeout_task(struct work_struct *ugly)
  1825. {
  1826. struct mv643xx_eth_private *mp;
  1827. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1828. if (netif_running(mp->dev)) {
  1829. netif_stop_queue(mp->dev);
  1830. port_reset(mp);
  1831. port_start(mp);
  1832. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1833. }
  1834. }
  1835. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1836. {
  1837. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1838. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1839. schedule_work(&mp->tx_timeout_task);
  1840. }
  1841. #ifdef CONFIG_NET_POLL_CONTROLLER
  1842. static void mv643xx_eth_netpoll(struct net_device *dev)
  1843. {
  1844. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1845. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1846. rdl(mp, INT_MASK(mp->port_num));
  1847. mv643xx_eth_irq(dev->irq, dev);
  1848. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1849. }
  1850. #endif
  1851. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1852. {
  1853. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1854. return smi_reg_read(mp, addr, reg);
  1855. }
  1856. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1857. {
  1858. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1859. smi_reg_write(mp, addr, reg, val);
  1860. }
  1861. /* platform glue ************************************************************/
  1862. static void
  1863. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1864. struct mbus_dram_target_info *dram)
  1865. {
  1866. void __iomem *base = msp->base;
  1867. u32 win_enable;
  1868. u32 win_protect;
  1869. int i;
  1870. for (i = 0; i < 6; i++) {
  1871. writel(0, base + WINDOW_BASE(i));
  1872. writel(0, base + WINDOW_SIZE(i));
  1873. if (i < 4)
  1874. writel(0, base + WINDOW_REMAP_HIGH(i));
  1875. }
  1876. win_enable = 0x3f;
  1877. win_protect = 0;
  1878. for (i = 0; i < dram->num_cs; i++) {
  1879. struct mbus_dram_window *cs = dram->cs + i;
  1880. writel((cs->base & 0xffff0000) |
  1881. (cs->mbus_attr << 8) |
  1882. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1883. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1884. win_enable &= ~(1 << i);
  1885. win_protect |= 3 << (2 * i);
  1886. }
  1887. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1888. msp->win_protect = win_protect;
  1889. }
  1890. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1891. {
  1892. /*
  1893. * Check whether we have a 14-bit coal limit field in bits
  1894. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1895. * SDMA config register.
  1896. */
  1897. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1898. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1899. msp->extended_rx_coal_limit = 1;
  1900. else
  1901. msp->extended_rx_coal_limit = 0;
  1902. /*
  1903. * Check whether the TX rate control registers are in the
  1904. * old or the new place.
  1905. */
  1906. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1907. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1)
  1908. msp->tx_bw_control_moved = 1;
  1909. else
  1910. msp->tx_bw_control_moved = 0;
  1911. }
  1912. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1913. {
  1914. static int mv643xx_eth_version_printed = 0;
  1915. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1916. struct mv643xx_eth_shared_private *msp;
  1917. struct resource *res;
  1918. int ret;
  1919. if (!mv643xx_eth_version_printed++)
  1920. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1921. "driver version %s\n", mv643xx_eth_driver_version);
  1922. ret = -EINVAL;
  1923. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1924. if (res == NULL)
  1925. goto out;
  1926. ret = -ENOMEM;
  1927. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1928. if (msp == NULL)
  1929. goto out;
  1930. memset(msp, 0, sizeof(*msp));
  1931. msp->base = ioremap(res->start, res->end - res->start + 1);
  1932. if (msp->base == NULL)
  1933. goto out_free;
  1934. mutex_init(&msp->phy_lock);
  1935. msp->err_interrupt = NO_IRQ;
  1936. init_waitqueue_head(&msp->smi_busy_wait);
  1937. /*
  1938. * Check whether the error interrupt is hooked up.
  1939. */
  1940. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1941. if (res != NULL) {
  1942. int err;
  1943. err = request_irq(res->start, mv643xx_eth_err_irq,
  1944. IRQF_SHARED, "mv643xx_eth", msp);
  1945. if (!err) {
  1946. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  1947. msp->err_interrupt = res->start;
  1948. }
  1949. }
  1950. /*
  1951. * (Re-)program MBUS remapping windows if we are asked to.
  1952. */
  1953. if (pd != NULL && pd->dram != NULL)
  1954. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1955. /*
  1956. * Detect hardware parameters.
  1957. */
  1958. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1959. infer_hw_params(msp);
  1960. platform_set_drvdata(pdev, msp);
  1961. return 0;
  1962. out_free:
  1963. kfree(msp);
  1964. out:
  1965. return ret;
  1966. }
  1967. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1968. {
  1969. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1970. if (msp->err_interrupt != NO_IRQ)
  1971. free_irq(msp->err_interrupt, msp);
  1972. iounmap(msp->base);
  1973. kfree(msp);
  1974. return 0;
  1975. }
  1976. static struct platform_driver mv643xx_eth_shared_driver = {
  1977. .probe = mv643xx_eth_shared_probe,
  1978. .remove = mv643xx_eth_shared_remove,
  1979. .driver = {
  1980. .name = MV643XX_ETH_SHARED_NAME,
  1981. .owner = THIS_MODULE,
  1982. },
  1983. };
  1984. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1985. {
  1986. int addr_shift = 5 * mp->port_num;
  1987. u32 data;
  1988. data = rdl(mp, PHY_ADDR);
  1989. data &= ~(0x1f << addr_shift);
  1990. data |= (phy_addr & 0x1f) << addr_shift;
  1991. wrl(mp, PHY_ADDR, data);
  1992. }
  1993. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1994. {
  1995. unsigned int data;
  1996. data = rdl(mp, PHY_ADDR);
  1997. return (data >> (5 * mp->port_num)) & 0x1f;
  1998. }
  1999. static void set_params(struct mv643xx_eth_private *mp,
  2000. struct mv643xx_eth_platform_data *pd)
  2001. {
  2002. struct net_device *dev = mp->dev;
  2003. if (is_valid_ether_addr(pd->mac_addr))
  2004. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2005. else
  2006. uc_addr_get(mp, dev->dev_addr);
  2007. if (pd->phy_addr == -1) {
  2008. mp->shared_smi = NULL;
  2009. mp->phy_addr = -1;
  2010. } else {
  2011. mp->shared_smi = mp->shared;
  2012. if (pd->shared_smi != NULL)
  2013. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  2014. if (pd->force_phy_addr || pd->phy_addr) {
  2015. mp->phy_addr = pd->phy_addr & 0x3f;
  2016. phy_addr_set(mp, mp->phy_addr);
  2017. } else {
  2018. mp->phy_addr = phy_addr_get(mp);
  2019. }
  2020. }
  2021. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2022. if (pd->rx_queue_size)
  2023. mp->default_rx_ring_size = pd->rx_queue_size;
  2024. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2025. mp->rx_desc_sram_size = pd->rx_sram_size;
  2026. if (pd->rx_queue_mask)
  2027. mp->rxq_mask = pd->rx_queue_mask;
  2028. else
  2029. mp->rxq_mask = 0x01;
  2030. mp->rxq_primary = fls(mp->rxq_mask) - 1;
  2031. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2032. if (pd->tx_queue_size)
  2033. mp->default_tx_ring_size = pd->tx_queue_size;
  2034. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2035. mp->tx_desc_sram_size = pd->tx_sram_size;
  2036. if (pd->tx_queue_mask)
  2037. mp->txq_mask = pd->tx_queue_mask;
  2038. else
  2039. mp->txq_mask = 0x01;
  2040. mp->txq_primary = fls(mp->txq_mask) - 1;
  2041. }
  2042. static int phy_detect(struct mv643xx_eth_private *mp)
  2043. {
  2044. int data;
  2045. int data2;
  2046. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  2047. if (data < 0)
  2048. return -ENODEV;
  2049. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data ^ BMCR_ANENABLE) < 0)
  2050. return -ENODEV;
  2051. data2 = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  2052. if (data2 < 0)
  2053. return -ENODEV;
  2054. if (((data ^ data2) & BMCR_ANENABLE) == 0)
  2055. return -ENODEV;
  2056. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  2057. return 0;
  2058. }
  2059. static int phy_init(struct mv643xx_eth_private *mp,
  2060. struct mv643xx_eth_platform_data *pd)
  2061. {
  2062. struct ethtool_cmd cmd;
  2063. int err;
  2064. err = phy_detect(mp);
  2065. if (err) {
  2066. dev_printk(KERN_INFO, &mp->dev->dev,
  2067. "no PHY detected at addr %d\n", mp->phy_addr);
  2068. return err;
  2069. }
  2070. phy_reset(mp);
  2071. mp->mii.phy_id = mp->phy_addr;
  2072. mp->mii.phy_id_mask = 0x3f;
  2073. mp->mii.reg_num_mask = 0x1f;
  2074. mp->mii.dev = mp->dev;
  2075. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  2076. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  2077. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2078. memset(&cmd, 0, sizeof(cmd));
  2079. cmd.port = PORT_MII;
  2080. cmd.transceiver = XCVR_INTERNAL;
  2081. cmd.phy_address = mp->phy_addr;
  2082. if (pd->speed == 0) {
  2083. cmd.autoneg = AUTONEG_ENABLE;
  2084. cmd.speed = SPEED_100;
  2085. cmd.advertising = ADVERTISED_10baseT_Half |
  2086. ADVERTISED_10baseT_Full |
  2087. ADVERTISED_100baseT_Half |
  2088. ADVERTISED_100baseT_Full;
  2089. if (mp->mii.supports_gmii)
  2090. cmd.advertising |= ADVERTISED_1000baseT_Full;
  2091. } else {
  2092. cmd.autoneg = AUTONEG_DISABLE;
  2093. cmd.speed = pd->speed;
  2094. cmd.duplex = pd->duplex;
  2095. }
  2096. mv643xx_eth_set_settings(mp->dev, &cmd);
  2097. return 0;
  2098. }
  2099. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2100. {
  2101. u32 pscr;
  2102. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2103. if (pscr & SERIAL_PORT_ENABLE) {
  2104. pscr &= ~SERIAL_PORT_ENABLE;
  2105. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2106. }
  2107. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2108. if (mp->phy_addr == -1) {
  2109. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2110. if (speed == SPEED_1000)
  2111. pscr |= SET_GMII_SPEED_TO_1000;
  2112. else if (speed == SPEED_100)
  2113. pscr |= SET_MII_SPEED_TO_100;
  2114. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2115. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2116. if (duplex == DUPLEX_FULL)
  2117. pscr |= SET_FULL_DUPLEX_MODE;
  2118. }
  2119. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2120. }
  2121. static int mv643xx_eth_probe(struct platform_device *pdev)
  2122. {
  2123. struct mv643xx_eth_platform_data *pd;
  2124. struct mv643xx_eth_private *mp;
  2125. struct net_device *dev;
  2126. struct resource *res;
  2127. DECLARE_MAC_BUF(mac);
  2128. int err;
  2129. pd = pdev->dev.platform_data;
  2130. if (pd == NULL) {
  2131. dev_printk(KERN_ERR, &pdev->dev,
  2132. "no mv643xx_eth_platform_data\n");
  2133. return -ENODEV;
  2134. }
  2135. if (pd->shared == NULL) {
  2136. dev_printk(KERN_ERR, &pdev->dev,
  2137. "no mv643xx_eth_platform_data->shared\n");
  2138. return -ENODEV;
  2139. }
  2140. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  2141. if (!dev)
  2142. return -ENOMEM;
  2143. mp = netdev_priv(dev);
  2144. platform_set_drvdata(pdev, mp);
  2145. mp->shared = platform_get_drvdata(pd->shared);
  2146. mp->port_num = pd->port_number;
  2147. mp->dev = dev;
  2148. #ifdef MV643XX_ETH_NAPI
  2149. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  2150. #endif
  2151. set_params(mp, pd);
  2152. spin_lock_init(&mp->lock);
  2153. mib_counters_clear(mp);
  2154. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2155. if (mp->phy_addr != -1) {
  2156. err = phy_init(mp, pd);
  2157. if (err)
  2158. goto out;
  2159. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2160. } else {
  2161. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2162. }
  2163. init_pscr(mp, pd->speed, pd->duplex);
  2164. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2165. BUG_ON(!res);
  2166. dev->irq = res->start;
  2167. dev->hard_start_xmit = mv643xx_eth_xmit;
  2168. dev->open = mv643xx_eth_open;
  2169. dev->stop = mv643xx_eth_stop;
  2170. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2171. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2172. dev->do_ioctl = mv643xx_eth_ioctl;
  2173. dev->change_mtu = mv643xx_eth_change_mtu;
  2174. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2175. #ifdef CONFIG_NET_POLL_CONTROLLER
  2176. dev->poll_controller = mv643xx_eth_netpoll;
  2177. #endif
  2178. dev->watchdog_timeo = 2 * HZ;
  2179. dev->base_addr = 0;
  2180. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  2181. /*
  2182. * Zero copy can only work if we use Discovery II memory. Else, we will
  2183. * have to map the buffers to ISA memory which is only 16 MB
  2184. */
  2185. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2186. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2187. #endif
  2188. SET_NETDEV_DEV(dev, &pdev->dev);
  2189. if (mp->shared->win_protect)
  2190. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2191. err = register_netdev(dev);
  2192. if (err)
  2193. goto out;
  2194. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2195. mp->port_num, print_mac(mac, dev->dev_addr));
  2196. if (dev->features & NETIF_F_SG)
  2197. dev_printk(KERN_NOTICE, &dev->dev, "scatter/gather enabled\n");
  2198. if (dev->features & NETIF_F_IP_CSUM)
  2199. dev_printk(KERN_NOTICE, &dev->dev, "tx checksum offload\n");
  2200. #ifdef MV643XX_ETH_NAPI
  2201. dev_printk(KERN_NOTICE, &dev->dev, "napi enabled\n");
  2202. #endif
  2203. if (mp->tx_desc_sram_size > 0)
  2204. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2205. return 0;
  2206. out:
  2207. free_netdev(dev);
  2208. return err;
  2209. }
  2210. static int mv643xx_eth_remove(struct platform_device *pdev)
  2211. {
  2212. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2213. unregister_netdev(mp->dev);
  2214. flush_scheduled_work();
  2215. free_netdev(mp->dev);
  2216. platform_set_drvdata(pdev, NULL);
  2217. return 0;
  2218. }
  2219. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2220. {
  2221. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2222. /* Mask all interrupts on ethernet port */
  2223. wrl(mp, INT_MASK(mp->port_num), 0);
  2224. rdl(mp, INT_MASK(mp->port_num));
  2225. if (netif_running(mp->dev))
  2226. port_reset(mp);
  2227. }
  2228. static struct platform_driver mv643xx_eth_driver = {
  2229. .probe = mv643xx_eth_probe,
  2230. .remove = mv643xx_eth_remove,
  2231. .shutdown = mv643xx_eth_shutdown,
  2232. .driver = {
  2233. .name = MV643XX_ETH_NAME,
  2234. .owner = THIS_MODULE,
  2235. },
  2236. };
  2237. static int __init mv643xx_eth_init_module(void)
  2238. {
  2239. int rc;
  2240. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2241. if (!rc) {
  2242. rc = platform_driver_register(&mv643xx_eth_driver);
  2243. if (rc)
  2244. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2245. }
  2246. return rc;
  2247. }
  2248. module_init(mv643xx_eth_init_module);
  2249. static void __exit mv643xx_eth_cleanup_module(void)
  2250. {
  2251. platform_driver_unregister(&mv643xx_eth_driver);
  2252. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2253. }
  2254. module_exit(mv643xx_eth_cleanup_module);
  2255. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2256. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2257. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2258. MODULE_LICENSE("GPL");
  2259. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2260. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);