pci_64.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/config.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/init.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/mm.h>
  21. #include <linux/list.h>
  22. #include <linux/syscalls.h>
  23. #include <asm/processor.h>
  24. #include <asm/io.h>
  25. #include <asm/prom.h>
  26. #include <asm/pci-bridge.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/irq.h>
  29. #include <asm/machdep.h>
  30. #include <asm/ppc-pci.h>
  31. #ifdef DEBUG
  32. #include <asm/udbg.h>
  33. #define DBG(fmt...) printk(fmt)
  34. #else
  35. #define DBG(fmt...)
  36. #endif
  37. unsigned long pci_probe_only = 1;
  38. int pci_assign_all_buses = 0;
  39. #ifdef CONFIG_PPC_MULTIPLATFORM
  40. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  41. static void do_bus_setup(struct pci_bus *bus);
  42. static void phbs_remap_io(void);
  43. #endif
  44. /* pci_io_base -- the base address from which io bars are offsets.
  45. * This is the lowest I/O base address (so bar values are always positive),
  46. * and it *must* be the start of ISA space if an ISA bus exists because
  47. * ISA drivers use hard coded offsets. If no ISA bus exists a dummy
  48. * page is mapped and isa_io_limit prevents access to it.
  49. */
  50. unsigned long isa_io_base; /* NULL if no ISA bus */
  51. EXPORT_SYMBOL(isa_io_base);
  52. unsigned long pci_io_base;
  53. EXPORT_SYMBOL(pci_io_base);
  54. void iSeries_pcibios_init(void);
  55. LIST_HEAD(hose_list);
  56. struct dma_mapping_ops pci_dma_ops;
  57. EXPORT_SYMBOL(pci_dma_ops);
  58. int global_phb_number; /* Global phb counter */
  59. /* Cached ISA bridge dev. */
  60. struct pci_dev *ppc64_isabridge_dev = NULL;
  61. EXPORT_SYMBOL_GPL(ppc64_isabridge_dev);
  62. static void fixup_broken_pcnet32(struct pci_dev* dev)
  63. {
  64. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  65. dev->vendor = PCI_VENDOR_ID_AMD;
  66. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  67. }
  68. }
  69. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  70. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  71. struct resource *res)
  72. {
  73. unsigned long offset = 0;
  74. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  75. if (!hose)
  76. return;
  77. if (res->flags & IORESOURCE_IO)
  78. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  79. if (res->flags & IORESOURCE_MEM)
  80. offset = hose->pci_mem_offset;
  81. region->start = res->start - offset;
  82. region->end = res->end - offset;
  83. }
  84. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  85. struct pci_bus_region *region)
  86. {
  87. unsigned long offset = 0;
  88. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  89. if (!hose)
  90. return;
  91. if (res->flags & IORESOURCE_IO)
  92. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  93. if (res->flags & IORESOURCE_MEM)
  94. offset = hose->pci_mem_offset;
  95. res->start = region->start + offset;
  96. res->end = region->end + offset;
  97. }
  98. #ifdef CONFIG_HOTPLUG
  99. EXPORT_SYMBOL(pcibios_resource_to_bus);
  100. EXPORT_SYMBOL(pcibios_bus_to_resource);
  101. #endif
  102. /*
  103. * We need to avoid collisions with `mirrored' VGA ports
  104. * and other strange ISA hardware, so we always want the
  105. * addresses to be allocated in the 0x000-0x0ff region
  106. * modulo 0x400.
  107. *
  108. * Why? Because some silly external IO cards only decode
  109. * the low 10 bits of the IO address. The 0x00-0xff region
  110. * is reserved for motherboard devices that decode all 16
  111. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  112. * but we want to try to avoid allocating at 0x2900-0x2bff
  113. * which might have be mirrored at 0x0100-0x03ff..
  114. */
  115. void pcibios_align_resource(void *data, struct resource *res,
  116. unsigned long size, unsigned long align)
  117. {
  118. struct pci_dev *dev = data;
  119. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  120. unsigned long start = res->start;
  121. unsigned long alignto;
  122. if (res->flags & IORESOURCE_IO) {
  123. unsigned long offset = (unsigned long)hose->io_base_virt -
  124. pci_io_base;
  125. /* Make sure we start at our min on all hoses */
  126. if (start - offset < PCIBIOS_MIN_IO)
  127. start = PCIBIOS_MIN_IO + offset;
  128. /*
  129. * Put everything into 0x00-0xff region modulo 0x400
  130. */
  131. if (start & 0x300)
  132. start = (start + 0x3ff) & ~0x3ff;
  133. } else if (res->flags & IORESOURCE_MEM) {
  134. /* Make sure we start at our min on all hoses */
  135. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  136. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  137. /* Align to multiple of size of minimum base. */
  138. alignto = max(0x1000UL, align);
  139. start = ALIGN(start, alignto);
  140. }
  141. res->start = start;
  142. }
  143. static DEFINE_SPINLOCK(hose_spinlock);
  144. /*
  145. * pci_controller(phb) initialized common variables.
  146. */
  147. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  148. {
  149. memset(hose, 0, sizeof(struct pci_controller));
  150. spin_lock(&hose_spinlock);
  151. hose->global_number = global_phb_number++;
  152. list_add_tail(&hose->list_node, &hose_list);
  153. spin_unlock(&hose_spinlock);
  154. }
  155. static void add_linux_pci_domain(struct device_node *dev,
  156. struct pci_controller *phb)
  157. {
  158. struct property *of_prop;
  159. unsigned int size;
  160. of_prop = (struct property *)
  161. get_property(dev, "linux,pci-domain", &size);
  162. if (of_prop != NULL)
  163. return;
  164. WARN_ON(of_prop && size < sizeof(int));
  165. if (of_prop && size < sizeof(int))
  166. of_prop = NULL;
  167. size = sizeof(struct property) + sizeof(int);
  168. if (of_prop == NULL) {
  169. if (mem_init_done)
  170. of_prop = kmalloc(size, GFP_KERNEL);
  171. else
  172. of_prop = alloc_bootmem(size);
  173. }
  174. memset(of_prop, 0, sizeof(struct property));
  175. of_prop->name = "linux,pci-domain";
  176. of_prop->length = sizeof(int);
  177. of_prop->value = (unsigned char *)&of_prop[1];
  178. *((int *)of_prop->value) = phb->global_number;
  179. prom_add_property(dev, of_prop);
  180. }
  181. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  182. {
  183. struct pci_controller *phb;
  184. if (mem_init_done)
  185. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  186. else
  187. phb = alloc_bootmem(sizeof (struct pci_controller));
  188. if (phb == NULL)
  189. return NULL;
  190. pci_setup_pci_controller(phb);
  191. phb->arch_data = dev;
  192. phb->is_dynamic = mem_init_done;
  193. if (dev) {
  194. PHB_SET_NODE(phb, of_node_to_nid(dev));
  195. add_linux_pci_domain(dev, phb);
  196. }
  197. return phb;
  198. }
  199. void pcibios_free_controller(struct pci_controller *phb)
  200. {
  201. if (phb->arch_data) {
  202. struct device_node *np = phb->arch_data;
  203. int *domain = (int *)get_property(np,
  204. "linux,pci-domain", NULL);
  205. if (domain)
  206. *domain = -1;
  207. }
  208. if (phb->is_dynamic)
  209. kfree(phb);
  210. }
  211. #ifndef CONFIG_PPC_ISERIES
  212. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  213. {
  214. struct pci_dev *dev;
  215. struct pci_bus *child_bus;
  216. list_for_each_entry(dev, &b->devices, bus_list) {
  217. int i;
  218. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  219. struct resource *r = &dev->resource[i];
  220. if (r->parent || !r->start || !r->flags)
  221. continue;
  222. pci_claim_resource(dev, i);
  223. }
  224. }
  225. list_for_each_entry(child_bus, &b->children, node)
  226. pcibios_claim_one_bus(child_bus);
  227. }
  228. #ifdef CONFIG_HOTPLUG
  229. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  230. #endif
  231. static void __init pcibios_claim_of_setup(void)
  232. {
  233. struct pci_bus *b;
  234. list_for_each_entry(b, &pci_root_buses, node)
  235. pcibios_claim_one_bus(b);
  236. }
  237. #endif
  238. #ifdef CONFIG_PPC_MULTIPLATFORM
  239. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  240. {
  241. u32 *prop;
  242. int len;
  243. prop = (u32 *) get_property(np, name, &len);
  244. if (prop && len >= 4)
  245. return *prop;
  246. return def;
  247. }
  248. static unsigned int pci_parse_of_flags(u32 addr0)
  249. {
  250. unsigned int flags = 0;
  251. if (addr0 & 0x02000000) {
  252. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  253. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  254. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  255. if (addr0 & 0x40000000)
  256. flags |= IORESOURCE_PREFETCH
  257. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  258. } else if (addr0 & 0x01000000)
  259. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  260. return flags;
  261. }
  262. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  263. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  264. {
  265. u64 base, size;
  266. unsigned int flags;
  267. struct resource *res;
  268. u32 *addrs, i;
  269. int proplen;
  270. addrs = (u32 *) get_property(node, "assigned-addresses", &proplen);
  271. if (!addrs)
  272. return;
  273. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  274. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  275. flags = pci_parse_of_flags(addrs[0]);
  276. if (!flags)
  277. continue;
  278. base = GET_64BIT(addrs, 1);
  279. size = GET_64BIT(addrs, 3);
  280. if (!size)
  281. continue;
  282. i = addrs[0] & 0xff;
  283. DBG(" base: %llx, size: %llx, i: %x\n",
  284. (unsigned long long)base, (unsigned long long)size, i);
  285. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  286. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  287. } else if (i == dev->rom_base_reg) {
  288. res = &dev->resource[PCI_ROM_RESOURCE];
  289. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  290. } else {
  291. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  292. continue;
  293. }
  294. res->start = base;
  295. res->end = base + size - 1;
  296. res->flags = flags;
  297. res->name = pci_name(dev);
  298. fixup_resource(res, dev);
  299. }
  300. }
  301. struct pci_dev *of_create_pci_dev(struct device_node *node,
  302. struct pci_bus *bus, int devfn)
  303. {
  304. struct pci_dev *dev;
  305. const char *type;
  306. dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
  307. if (!dev)
  308. return NULL;
  309. type = get_property(node, "device_type", NULL);
  310. if (type == NULL)
  311. type = "";
  312. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  313. memset(dev, 0, sizeof(struct pci_dev));
  314. dev->bus = bus;
  315. dev->sysdata = node;
  316. dev->dev.parent = bus->bridge;
  317. dev->dev.bus = &pci_bus_type;
  318. dev->devfn = devfn;
  319. dev->multifunction = 0; /* maybe a lie? */
  320. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  321. dev->device = get_int_prop(node, "device-id", 0xffff);
  322. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  323. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  324. dev->cfg_size = pci_cfg_space_size(dev);
  325. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  326. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  327. dev->class = get_int_prop(node, "class-code", 0);
  328. DBG(" class: 0x%x\n", dev->class);
  329. dev->current_state = 4; /* unknown power state */
  330. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  331. /* a PCI-PCI bridge */
  332. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  333. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  334. } else if (!strcmp(type, "cardbus")) {
  335. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  336. } else {
  337. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  338. dev->rom_base_reg = PCI_ROM_ADDRESS;
  339. dev->irq = NO_IRQ;
  340. if (node->n_intrs > 0) {
  341. dev->irq = node->intrs[0].line;
  342. pci_write_config_byte(dev, PCI_INTERRUPT_LINE,
  343. dev->irq);
  344. }
  345. }
  346. pci_parse_of_addrs(node, dev);
  347. DBG(" adding to system ...\n");
  348. pci_device_add(dev, bus);
  349. /* XXX pci_scan_msi_device(dev); */
  350. return dev;
  351. }
  352. EXPORT_SYMBOL(of_create_pci_dev);
  353. void __devinit of_scan_bus(struct device_node *node,
  354. struct pci_bus *bus)
  355. {
  356. struct device_node *child = NULL;
  357. u32 *reg;
  358. int reglen, devfn;
  359. struct pci_dev *dev;
  360. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  361. while ((child = of_get_next_child(node, child)) != NULL) {
  362. DBG(" * %s\n", child->full_name);
  363. reg = (u32 *) get_property(child, "reg", &reglen);
  364. if (reg == NULL || reglen < 20)
  365. continue;
  366. devfn = (reg[0] >> 8) & 0xff;
  367. /* create a new pci_dev for this device */
  368. dev = of_create_pci_dev(child, bus, devfn);
  369. if (!dev)
  370. continue;
  371. DBG("dev header type: %x\n", dev->hdr_type);
  372. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  373. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  374. of_scan_pci_bridge(child, dev);
  375. }
  376. do_bus_setup(bus);
  377. }
  378. EXPORT_SYMBOL(of_scan_bus);
  379. void __devinit of_scan_pci_bridge(struct device_node *node,
  380. struct pci_dev *dev)
  381. {
  382. struct pci_bus *bus;
  383. u32 *busrange, *ranges;
  384. int len, i, mode;
  385. struct resource *res;
  386. unsigned int flags;
  387. u64 size;
  388. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  389. /* parse bus-range property */
  390. busrange = (u32 *) get_property(node, "bus-range", &len);
  391. if (busrange == NULL || len != 8) {
  392. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  393. node->full_name);
  394. return;
  395. }
  396. ranges = (u32 *) get_property(node, "ranges", &len);
  397. if (ranges == NULL) {
  398. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  399. node->full_name);
  400. return;
  401. }
  402. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  403. if (!bus) {
  404. printk(KERN_ERR "Failed to create pci bus for %s\n",
  405. node->full_name);
  406. return;
  407. }
  408. bus->primary = dev->bus->number;
  409. bus->subordinate = busrange[1];
  410. bus->bridge_ctl = 0;
  411. bus->sysdata = node;
  412. /* parse ranges property */
  413. /* PCI #address-cells == 3 and #size-cells == 2 always */
  414. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  415. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  416. res->flags = 0;
  417. bus->resource[i] = res;
  418. ++res;
  419. }
  420. i = 1;
  421. for (; len >= 32; len -= 32, ranges += 8) {
  422. flags = pci_parse_of_flags(ranges[0]);
  423. size = GET_64BIT(ranges, 6);
  424. if (flags == 0 || size == 0)
  425. continue;
  426. if (flags & IORESOURCE_IO) {
  427. res = bus->resource[0];
  428. if (res->flags) {
  429. printk(KERN_ERR "PCI: ignoring extra I/O range"
  430. " for bridge %s\n", node->full_name);
  431. continue;
  432. }
  433. } else {
  434. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  435. printk(KERN_ERR "PCI: too many memory ranges"
  436. " for bridge %s\n", node->full_name);
  437. continue;
  438. }
  439. res = bus->resource[i];
  440. ++i;
  441. }
  442. res->start = GET_64BIT(ranges, 1);
  443. res->end = res->start + size - 1;
  444. res->flags = flags;
  445. fixup_resource(res, dev);
  446. }
  447. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  448. bus->number);
  449. DBG(" bus name: %s\n", bus->name);
  450. mode = PCI_PROBE_NORMAL;
  451. if (ppc_md.pci_probe_mode)
  452. mode = ppc_md.pci_probe_mode(bus);
  453. DBG(" probe mode: %d\n", mode);
  454. if (mode == PCI_PROBE_DEVTREE)
  455. of_scan_bus(node, bus);
  456. else if (mode == PCI_PROBE_NORMAL)
  457. pci_scan_child_bus(bus);
  458. }
  459. EXPORT_SYMBOL(of_scan_pci_bridge);
  460. #endif /* CONFIG_PPC_MULTIPLATFORM */
  461. void __devinit scan_phb(struct pci_controller *hose)
  462. {
  463. struct pci_bus *bus;
  464. struct device_node *node = hose->arch_data;
  465. int i, mode;
  466. struct resource *res;
  467. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  468. bus = pci_create_bus(NULL, hose->first_busno, hose->ops, node);
  469. if (bus == NULL) {
  470. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  471. hose->global_number);
  472. return;
  473. }
  474. bus->secondary = hose->first_busno;
  475. hose->bus = bus;
  476. bus->resource[0] = res = &hose->io_resource;
  477. if (res->flags && request_resource(&ioport_resource, res))
  478. printk(KERN_ERR "Failed to request PCI IO region "
  479. "on PCI domain %04x\n", hose->global_number);
  480. for (i = 0; i < 3; ++i) {
  481. res = &hose->mem_resources[i];
  482. bus->resource[i+1] = res;
  483. if (res->flags && request_resource(&iomem_resource, res))
  484. printk(KERN_ERR "Failed to request PCI memory region "
  485. "on PCI domain %04x\n", hose->global_number);
  486. }
  487. mode = PCI_PROBE_NORMAL;
  488. #ifdef CONFIG_PPC_MULTIPLATFORM
  489. if (node && ppc_md.pci_probe_mode)
  490. mode = ppc_md.pci_probe_mode(bus);
  491. DBG(" probe mode: %d\n", mode);
  492. if (mode == PCI_PROBE_DEVTREE) {
  493. bus->subordinate = hose->last_busno;
  494. of_scan_bus(node, bus);
  495. }
  496. #endif /* CONFIG_PPC_MULTIPLATFORM */
  497. if (mode == PCI_PROBE_NORMAL)
  498. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  499. }
  500. static int __init pcibios_init(void)
  501. {
  502. struct pci_controller *hose, *tmp;
  503. /* For now, override phys_mem_access_prot. If we need it,
  504. * later, we may move that initialization to each ppc_md
  505. */
  506. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  507. #ifdef CONFIG_PPC_ISERIES
  508. iSeries_pcibios_init();
  509. #endif
  510. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  511. /* Scan all of the recorded PCI controllers. */
  512. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  513. scan_phb(hose);
  514. pci_bus_add_devices(hose->bus);
  515. }
  516. #ifndef CONFIG_PPC_ISERIES
  517. if (pci_probe_only)
  518. pcibios_claim_of_setup();
  519. else
  520. /* FIXME: `else' will be removed when
  521. pci_assign_unassigned_resources() is able to work
  522. correctly with [partially] allocated PCI tree. */
  523. pci_assign_unassigned_resources();
  524. #endif /* !CONFIG_PPC_ISERIES */
  525. /* Call machine dependent final fixup */
  526. if (ppc_md.pcibios_fixup)
  527. ppc_md.pcibios_fixup();
  528. /* Cache the location of the ISA bridge (if we have one) */
  529. ppc64_isabridge_dev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  530. if (ppc64_isabridge_dev != NULL)
  531. printk(KERN_DEBUG "ISA bridge at %s\n", pci_name(ppc64_isabridge_dev));
  532. #ifdef CONFIG_PPC_MULTIPLATFORM
  533. /* map in PCI I/O space */
  534. phbs_remap_io();
  535. #endif
  536. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  537. return 0;
  538. }
  539. subsys_initcall(pcibios_init);
  540. char __init *pcibios_setup(char *str)
  541. {
  542. return str;
  543. }
  544. int pcibios_enable_device(struct pci_dev *dev, int mask)
  545. {
  546. u16 cmd, oldcmd;
  547. int i;
  548. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  549. oldcmd = cmd;
  550. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  551. struct resource *res = &dev->resource[i];
  552. /* Only set up the requested stuff */
  553. if (!(mask & (1<<i)))
  554. continue;
  555. if (res->flags & IORESOURCE_IO)
  556. cmd |= PCI_COMMAND_IO;
  557. if (res->flags & IORESOURCE_MEM)
  558. cmd |= PCI_COMMAND_MEMORY;
  559. }
  560. if (cmd != oldcmd) {
  561. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  562. pci_name(dev), cmd);
  563. /* Enable the appropriate bits in the PCI command register. */
  564. pci_write_config_word(dev, PCI_COMMAND, cmd);
  565. }
  566. return 0;
  567. }
  568. /*
  569. * Return the domain number for this bus.
  570. */
  571. int pci_domain_nr(struct pci_bus *bus)
  572. {
  573. #ifdef CONFIG_PPC_ISERIES
  574. return 0;
  575. #else
  576. struct pci_controller *hose = pci_bus_to_host(bus);
  577. return hose->global_number;
  578. #endif
  579. }
  580. EXPORT_SYMBOL(pci_domain_nr);
  581. /* Decide whether to display the domain number in /proc */
  582. int pci_proc_domain(struct pci_bus *bus)
  583. {
  584. #ifdef CONFIG_PPC_ISERIES
  585. return 0;
  586. #else
  587. struct pci_controller *hose = pci_bus_to_host(bus);
  588. return hose->buid;
  589. #endif
  590. }
  591. /*
  592. * Platform support for /proc/bus/pci/X/Y mmap()s,
  593. * modelled on the sparc64 implementation by Dave Miller.
  594. * -- paulus.
  595. */
  596. /*
  597. * Adjust vm_pgoff of VMA such that it is the physical page offset
  598. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  599. *
  600. * Basically, the user finds the base address for his device which he wishes
  601. * to mmap. They read the 32-bit value from the config space base register,
  602. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  603. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  604. *
  605. * Returns negative error code on failure, zero on success.
  606. */
  607. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  608. unsigned long *offset,
  609. enum pci_mmap_state mmap_state)
  610. {
  611. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  612. unsigned long io_offset = 0;
  613. int i, res_bit;
  614. if (hose == 0)
  615. return NULL; /* should never happen */
  616. /* If memory, add on the PCI bridge address offset */
  617. if (mmap_state == pci_mmap_mem) {
  618. *offset += hose->pci_mem_offset;
  619. res_bit = IORESOURCE_MEM;
  620. } else {
  621. io_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  622. *offset += io_offset;
  623. res_bit = IORESOURCE_IO;
  624. }
  625. /*
  626. * Check that the offset requested corresponds to one of the
  627. * resources of the device.
  628. */
  629. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  630. struct resource *rp = &dev->resource[i];
  631. int flags = rp->flags;
  632. /* treat ROM as memory (should be already) */
  633. if (i == PCI_ROM_RESOURCE)
  634. flags |= IORESOURCE_MEM;
  635. /* Active and same type? */
  636. if ((flags & res_bit) == 0)
  637. continue;
  638. /* In the range of this resource? */
  639. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  640. continue;
  641. /* found it! construct the final physical address */
  642. if (mmap_state == pci_mmap_io)
  643. *offset += hose->io_base_phys - io_offset;
  644. return rp;
  645. }
  646. return NULL;
  647. }
  648. /*
  649. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  650. * device mapping.
  651. */
  652. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  653. pgprot_t protection,
  654. enum pci_mmap_state mmap_state,
  655. int write_combine)
  656. {
  657. unsigned long prot = pgprot_val(protection);
  658. /* Write combine is always 0 on non-memory space mappings. On
  659. * memory space, if the user didn't pass 1, we check for a
  660. * "prefetchable" resource. This is a bit hackish, but we use
  661. * this to workaround the inability of /sysfs to provide a write
  662. * combine bit
  663. */
  664. if (mmap_state != pci_mmap_mem)
  665. write_combine = 0;
  666. else if (write_combine == 0) {
  667. if (rp->flags & IORESOURCE_PREFETCH)
  668. write_combine = 1;
  669. }
  670. /* XXX would be nice to have a way to ask for write-through */
  671. prot |= _PAGE_NO_CACHE;
  672. if (write_combine)
  673. prot &= ~_PAGE_GUARDED;
  674. else
  675. prot |= _PAGE_GUARDED;
  676. printk(KERN_DEBUG "PCI map for %s:%lx, prot: %lx\n", pci_name(dev), rp->start,
  677. prot);
  678. return __pgprot(prot);
  679. }
  680. /*
  681. * This one is used by /dev/mem and fbdev who have no clue about the
  682. * PCI device, it tries to find the PCI device first and calls the
  683. * above routine
  684. */
  685. pgprot_t pci_phys_mem_access_prot(struct file *file,
  686. unsigned long pfn,
  687. unsigned long size,
  688. pgprot_t protection)
  689. {
  690. struct pci_dev *pdev = NULL;
  691. struct resource *found = NULL;
  692. unsigned long prot = pgprot_val(protection);
  693. unsigned long offset = pfn << PAGE_SHIFT;
  694. int i;
  695. if (page_is_ram(pfn))
  696. return __pgprot(prot);
  697. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  698. for_each_pci_dev(pdev) {
  699. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  700. struct resource *rp = &pdev->resource[i];
  701. int flags = rp->flags;
  702. /* Active and same type? */
  703. if ((flags & IORESOURCE_MEM) == 0)
  704. continue;
  705. /* In the range of this resource? */
  706. if (offset < (rp->start & PAGE_MASK) ||
  707. offset > rp->end)
  708. continue;
  709. found = rp;
  710. break;
  711. }
  712. if (found)
  713. break;
  714. }
  715. if (found) {
  716. if (found->flags & IORESOURCE_PREFETCH)
  717. prot &= ~_PAGE_GUARDED;
  718. pci_dev_put(pdev);
  719. }
  720. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  721. return __pgprot(prot);
  722. }
  723. /*
  724. * Perform the actual remap of the pages for a PCI device mapping, as
  725. * appropriate for this architecture. The region in the process to map
  726. * is described by vm_start and vm_end members of VMA, the base physical
  727. * address is found in vm_pgoff.
  728. * The pci device structure is provided so that architectures may make mapping
  729. * decisions on a per-device or per-bus basis.
  730. *
  731. * Returns a negative error code on failure, zero on success.
  732. */
  733. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  734. enum pci_mmap_state mmap_state, int write_combine)
  735. {
  736. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  737. struct resource *rp;
  738. int ret;
  739. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  740. if (rp == NULL)
  741. return -EINVAL;
  742. vma->vm_pgoff = offset >> PAGE_SHIFT;
  743. vma->vm_flags |= VM_SHM | VM_LOCKED | VM_IO;
  744. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  745. vma->vm_page_prot,
  746. mmap_state, write_combine);
  747. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  748. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  749. return ret;
  750. }
  751. static ssize_t pci_show_devspec(struct device *dev,
  752. struct device_attribute *attr, char *buf)
  753. {
  754. struct pci_dev *pdev;
  755. struct device_node *np;
  756. pdev = to_pci_dev (dev);
  757. np = pci_device_to_OF_node(pdev);
  758. if (np == NULL || np->full_name == NULL)
  759. return 0;
  760. return sprintf(buf, "%s", np->full_name);
  761. }
  762. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  763. void pcibios_add_platform_entries(struct pci_dev *pdev)
  764. {
  765. device_create_file(&pdev->dev, &dev_attr_devspec);
  766. }
  767. #ifdef CONFIG_PPC_MULTIPLATFORM
  768. #define ISA_SPACE_MASK 0x1
  769. #define ISA_SPACE_IO 0x1
  770. static void __devinit pci_process_ISA_OF_ranges(struct device_node *isa_node,
  771. unsigned long phb_io_base_phys,
  772. void __iomem * phb_io_base_virt)
  773. {
  774. /* Remove these asap */
  775. struct pci_address {
  776. u32 a_hi;
  777. u32 a_mid;
  778. u32 a_lo;
  779. };
  780. struct isa_address {
  781. u32 a_hi;
  782. u32 a_lo;
  783. };
  784. struct isa_range {
  785. struct isa_address isa_addr;
  786. struct pci_address pci_addr;
  787. unsigned int size;
  788. };
  789. struct isa_range *range;
  790. unsigned long pci_addr;
  791. unsigned int isa_addr;
  792. unsigned int size;
  793. int rlen = 0;
  794. range = (struct isa_range *) get_property(isa_node, "ranges", &rlen);
  795. if (range == NULL || (rlen < sizeof(struct isa_range))) {
  796. printk(KERN_ERR "no ISA ranges or unexpected isa range size,"
  797. "mapping 64k\n");
  798. __ioremap_explicit(phb_io_base_phys,
  799. (unsigned long)phb_io_base_virt,
  800. 0x10000, _PAGE_NO_CACHE | _PAGE_GUARDED);
  801. return;
  802. }
  803. /* From "ISA Binding to 1275"
  804. * The ranges property is laid out as an array of elements,
  805. * each of which comprises:
  806. * cells 0 - 1: an ISA address
  807. * cells 2 - 4: a PCI address
  808. * (size depending on dev->n_addr_cells)
  809. * cell 5: the size of the range
  810. */
  811. if ((range->isa_addr.a_hi && ISA_SPACE_MASK) == ISA_SPACE_IO) {
  812. isa_addr = range->isa_addr.a_lo;
  813. pci_addr = (unsigned long) range->pci_addr.a_mid << 32 |
  814. range->pci_addr.a_lo;
  815. /* Assume these are both zero */
  816. if ((pci_addr != 0) || (isa_addr != 0)) {
  817. printk(KERN_ERR "unexpected isa to pci mapping: %s\n",
  818. __FUNCTION__);
  819. return;
  820. }
  821. size = PAGE_ALIGN(range->size);
  822. __ioremap_explicit(phb_io_base_phys,
  823. (unsigned long) phb_io_base_virt,
  824. size, _PAGE_NO_CACHE | _PAGE_GUARDED);
  825. }
  826. }
  827. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  828. struct device_node *dev, int prim)
  829. {
  830. unsigned int *ranges, pci_space;
  831. unsigned long size;
  832. int rlen = 0;
  833. int memno = 0;
  834. struct resource *res;
  835. int np, na = prom_n_addr_cells(dev);
  836. unsigned long pci_addr, cpu_phys_addr;
  837. np = na + 5;
  838. /* From "PCI Binding to 1275"
  839. * The ranges property is laid out as an array of elements,
  840. * each of which comprises:
  841. * cells 0 - 2: a PCI address
  842. * cells 3 or 3+4: a CPU physical address
  843. * (size depending on dev->n_addr_cells)
  844. * cells 4+5 or 5+6: the size of the range
  845. */
  846. ranges = (unsigned int *) get_property(dev, "ranges", &rlen);
  847. if (ranges == NULL)
  848. return;
  849. hose->io_base_phys = 0;
  850. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  851. res = NULL;
  852. pci_space = ranges[0];
  853. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  854. cpu_phys_addr = ranges[3];
  855. if (na >= 2)
  856. cpu_phys_addr = (cpu_phys_addr << 32) | ranges[4];
  857. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  858. ranges += np;
  859. if (size == 0)
  860. continue;
  861. /* Now consume following elements while they are contiguous */
  862. while (rlen >= np * sizeof(unsigned int)) {
  863. unsigned long addr, phys;
  864. if (ranges[0] != pci_space)
  865. break;
  866. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  867. phys = ranges[3];
  868. if (na >= 2)
  869. phys = (phys << 32) | ranges[4];
  870. if (addr != pci_addr + size ||
  871. phys != cpu_phys_addr + size)
  872. break;
  873. size += ((unsigned long)ranges[na+3] << 32)
  874. | ranges[na+4];
  875. ranges += np;
  876. rlen -= np * sizeof(unsigned int);
  877. }
  878. switch ((pci_space >> 24) & 0x3) {
  879. case 1: /* I/O space */
  880. hose->io_base_phys = cpu_phys_addr;
  881. hose->pci_io_size = size;
  882. res = &hose->io_resource;
  883. res->flags = IORESOURCE_IO;
  884. res->start = pci_addr;
  885. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  886. res->start, res->start + size - 1);
  887. break;
  888. case 2: /* memory space */
  889. memno = 0;
  890. while (memno < 3 && hose->mem_resources[memno].flags)
  891. ++memno;
  892. if (memno == 0)
  893. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  894. if (memno < 3) {
  895. res = &hose->mem_resources[memno];
  896. res->flags = IORESOURCE_MEM;
  897. res->start = cpu_phys_addr;
  898. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  899. res->start, res->start + size - 1);
  900. }
  901. break;
  902. }
  903. if (res != NULL) {
  904. res->name = dev->full_name;
  905. res->end = res->start + size - 1;
  906. res->parent = NULL;
  907. res->sibling = NULL;
  908. res->child = NULL;
  909. }
  910. }
  911. }
  912. void __init pci_setup_phb_io(struct pci_controller *hose, int primary)
  913. {
  914. unsigned long size = hose->pci_io_size;
  915. unsigned long io_virt_offset;
  916. struct resource *res;
  917. struct device_node *isa_dn;
  918. hose->io_base_virt = reserve_phb_iospace(size);
  919. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  920. hose->global_number, hose->io_base_phys,
  921. (unsigned long) hose->io_base_virt);
  922. if (primary) {
  923. pci_io_base = (unsigned long)hose->io_base_virt;
  924. isa_dn = of_find_node_by_type(NULL, "isa");
  925. if (isa_dn) {
  926. isa_io_base = pci_io_base;
  927. pci_process_ISA_OF_ranges(isa_dn, hose->io_base_phys,
  928. hose->io_base_virt);
  929. of_node_put(isa_dn);
  930. }
  931. }
  932. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  933. res = &hose->io_resource;
  934. res->start += io_virt_offset;
  935. res->end += io_virt_offset;
  936. }
  937. void __devinit pci_setup_phb_io_dynamic(struct pci_controller *hose,
  938. int primary)
  939. {
  940. unsigned long size = hose->pci_io_size;
  941. unsigned long io_virt_offset;
  942. struct resource *res;
  943. hose->io_base_virt = __ioremap(hose->io_base_phys, size,
  944. _PAGE_NO_CACHE | _PAGE_GUARDED);
  945. DBG("phb%d io_base_phys 0x%lx io_base_virt 0x%lx\n",
  946. hose->global_number, hose->io_base_phys,
  947. (unsigned long) hose->io_base_virt);
  948. if (primary)
  949. pci_io_base = (unsigned long)hose->io_base_virt;
  950. io_virt_offset = (unsigned long)hose->io_base_virt - pci_io_base;
  951. res = &hose->io_resource;
  952. res->start += io_virt_offset;
  953. res->end += io_virt_offset;
  954. }
  955. static int get_bus_io_range(struct pci_bus *bus, unsigned long *start_phys,
  956. unsigned long *start_virt, unsigned long *size)
  957. {
  958. struct pci_controller *hose = pci_bus_to_host(bus);
  959. struct pci_bus_region region;
  960. struct resource *res;
  961. if (bus->self) {
  962. res = bus->resource[0];
  963. pcibios_resource_to_bus(bus->self, &region, res);
  964. *start_phys = hose->io_base_phys + region.start;
  965. *start_virt = (unsigned long) hose->io_base_virt +
  966. region.start;
  967. if (region.end > region.start)
  968. *size = region.end - region.start + 1;
  969. else {
  970. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  971. __FUNCTION__, region.start, region.end);
  972. return 1;
  973. }
  974. } else {
  975. /* Root Bus */
  976. res = &hose->io_resource;
  977. *start_phys = hose->io_base_phys;
  978. *start_virt = (unsigned long) hose->io_base_virt;
  979. if (res->end > res->start)
  980. *size = res->end - res->start + 1;
  981. else {
  982. printk("%s(): unexpected region 0x%lx->0x%lx\n",
  983. __FUNCTION__, res->start, res->end);
  984. return 1;
  985. }
  986. }
  987. return 0;
  988. }
  989. int unmap_bus_range(struct pci_bus *bus)
  990. {
  991. unsigned long start_phys;
  992. unsigned long start_virt;
  993. unsigned long size;
  994. if (!bus) {
  995. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  996. return 1;
  997. }
  998. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  999. return 1;
  1000. if (iounmap_explicit((void __iomem *) start_virt, size))
  1001. return 1;
  1002. return 0;
  1003. }
  1004. EXPORT_SYMBOL(unmap_bus_range);
  1005. int remap_bus_range(struct pci_bus *bus)
  1006. {
  1007. unsigned long start_phys;
  1008. unsigned long start_virt;
  1009. unsigned long size;
  1010. if (!bus) {
  1011. printk(KERN_ERR "%s() expected bus\n", __FUNCTION__);
  1012. return 1;
  1013. }
  1014. if (get_bus_io_range(bus, &start_phys, &start_virt, &size))
  1015. return 1;
  1016. if (start_phys == 0)
  1017. return 1;
  1018. printk(KERN_DEBUG "mapping IO %lx -> %lx, size: %lx\n", start_phys, start_virt, size);
  1019. if (__ioremap_explicit(start_phys, start_virt, size,
  1020. _PAGE_NO_CACHE | _PAGE_GUARDED))
  1021. return 1;
  1022. return 0;
  1023. }
  1024. EXPORT_SYMBOL(remap_bus_range);
  1025. static void phbs_remap_io(void)
  1026. {
  1027. struct pci_controller *hose, *tmp;
  1028. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1029. remap_bus_range(hose->bus);
  1030. }
  1031. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  1032. {
  1033. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1034. unsigned long offset;
  1035. if (res->flags & IORESOURCE_IO) {
  1036. offset = (unsigned long)hose->io_base_virt - pci_io_base;
  1037. res->start += offset;
  1038. res->end += offset;
  1039. } else if (res->flags & IORESOURCE_MEM) {
  1040. res->start += hose->pci_mem_offset;
  1041. res->end += hose->pci_mem_offset;
  1042. }
  1043. }
  1044. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  1045. struct pci_bus *bus)
  1046. {
  1047. /* Update device resources. */
  1048. int i;
  1049. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  1050. if (dev->resource[i].flags)
  1051. fixup_resource(&dev->resource[i], dev);
  1052. }
  1053. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  1054. static void __devinit do_bus_setup(struct pci_bus *bus)
  1055. {
  1056. struct pci_dev *dev;
  1057. ppc_md.iommu_bus_setup(bus);
  1058. list_for_each_entry(dev, &bus->devices, bus_list)
  1059. ppc_md.iommu_dev_setup(dev);
  1060. if (ppc_md.irq_bus_setup)
  1061. ppc_md.irq_bus_setup(bus);
  1062. }
  1063. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  1064. {
  1065. struct pci_dev *dev = bus->self;
  1066. if (dev && pci_probe_only &&
  1067. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  1068. /* This is a subordinate bridge */
  1069. pci_read_bridge_bases(bus);
  1070. pcibios_fixup_device_resources(dev, bus);
  1071. }
  1072. do_bus_setup(bus);
  1073. if (!pci_probe_only)
  1074. return;
  1075. list_for_each_entry(dev, &bus->devices, bus_list)
  1076. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  1077. pcibios_fixup_device_resources(dev, bus);
  1078. }
  1079. EXPORT_SYMBOL(pcibios_fixup_bus);
  1080. /*
  1081. * Reads the interrupt pin to determine if interrupt is use by card.
  1082. * If the interrupt is used, then gets the interrupt line from the
  1083. * openfirmware and sets it in the pci_dev and pci_config line.
  1084. */
  1085. int pci_read_irq_line(struct pci_dev *pci_dev)
  1086. {
  1087. u8 intpin;
  1088. struct device_node *node;
  1089. pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &intpin);
  1090. if (intpin == 0)
  1091. return 0;
  1092. node = pci_device_to_OF_node(pci_dev);
  1093. if (node == NULL)
  1094. return -1;
  1095. if (node->n_intrs == 0)
  1096. return -1;
  1097. pci_dev->irq = node->intrs[0].line;
  1098. pci_write_config_byte(pci_dev, PCI_INTERRUPT_LINE, pci_dev->irq);
  1099. return 0;
  1100. }
  1101. EXPORT_SYMBOL(pci_read_irq_line);
  1102. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1103. const struct resource *rsrc,
  1104. u64 *start, u64 *end)
  1105. {
  1106. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  1107. unsigned long offset = 0;
  1108. if (hose == NULL)
  1109. return;
  1110. if (rsrc->flags & IORESOURCE_IO)
  1111. offset = pci_io_base - (unsigned long)hose->io_base_virt +
  1112. hose->io_base_phys;
  1113. *start = rsrc->start + offset;
  1114. *end = rsrc->end + offset;
  1115. }
  1116. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  1117. {
  1118. if (!have_of)
  1119. return NULL;
  1120. while(node) {
  1121. struct pci_controller *hose, *tmp;
  1122. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1123. if (hose->arch_data == node)
  1124. return hose;
  1125. node = node->parent;
  1126. }
  1127. return NULL;
  1128. }
  1129. #endif /* CONFIG_PPC_MULTIPLATFORM */
  1130. unsigned long pci_address_to_pio(phys_addr_t address)
  1131. {
  1132. struct pci_controller *hose, *tmp;
  1133. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1134. if (address >= hose->io_base_phys &&
  1135. address < (hose->io_base_phys + hose->pci_io_size)) {
  1136. unsigned long base =
  1137. (unsigned long)hose->io_base_virt - pci_io_base;
  1138. return base + (address - hose->io_base_phys);
  1139. }
  1140. }
  1141. return (unsigned int)-1;
  1142. }
  1143. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  1144. #define IOBASE_BRIDGE_NUMBER 0
  1145. #define IOBASE_MEMORY 1
  1146. #define IOBASE_IO 2
  1147. #define IOBASE_ISA_IO 3
  1148. #define IOBASE_ISA_MEM 4
  1149. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  1150. unsigned long in_devfn)
  1151. {
  1152. struct pci_controller* hose;
  1153. struct list_head *ln;
  1154. struct pci_bus *bus = NULL;
  1155. struct device_node *hose_node;
  1156. /* Argh ! Please forgive me for that hack, but that's the
  1157. * simplest way to get existing XFree to not lockup on some
  1158. * G5 machines... So when something asks for bus 0 io base
  1159. * (bus 0 is HT root), we return the AGP one instead.
  1160. */
  1161. if (machine_is_compatible("MacRISC4"))
  1162. if (in_bus == 0)
  1163. in_bus = 0xf0;
  1164. /* That syscall isn't quite compatible with PCI domains, but it's
  1165. * used on pre-domains setup. We return the first match
  1166. */
  1167. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  1168. bus = pci_bus_b(ln);
  1169. if (in_bus >= bus->number && in_bus < (bus->number + bus->subordinate))
  1170. break;
  1171. bus = NULL;
  1172. }
  1173. if (bus == NULL || bus->sysdata == NULL)
  1174. return -ENODEV;
  1175. hose_node = (struct device_node *)bus->sysdata;
  1176. hose = PCI_DN(hose_node)->phb;
  1177. switch (which) {
  1178. case IOBASE_BRIDGE_NUMBER:
  1179. return (long)hose->first_busno;
  1180. case IOBASE_MEMORY:
  1181. return (long)hose->pci_mem_offset;
  1182. case IOBASE_IO:
  1183. return (long)hose->io_base_phys;
  1184. case IOBASE_ISA_IO:
  1185. return (long)isa_io_base;
  1186. case IOBASE_ISA_MEM:
  1187. return -EINVAL;
  1188. }
  1189. return -EOPNOTSUPP;
  1190. }
  1191. #ifdef CONFIG_NUMA
  1192. int pcibus_to_node(struct pci_bus *bus)
  1193. {
  1194. struct pci_controller *phb = pci_bus_to_host(bus);
  1195. return phb->node;
  1196. }
  1197. EXPORT_SYMBOL(pcibus_to_node);
  1198. #endif