intel_uncore.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  26. #define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
  27. #define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
  28. #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
  29. #define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
  30. #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
  31. #define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
  32. #define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
  33. #define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
  34. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
  35. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  36. {
  37. u32 gt_thread_status_mask;
  38. if (IS_HASWELL(dev_priv->dev))
  39. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  40. else
  41. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  42. /* w/a for a sporadic read returning 0 by waiting for the GT
  43. * thread to wake up.
  44. */
  45. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  46. DRM_ERROR("GT thread status wait timed out\n");
  47. }
  48. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  49. {
  50. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  51. /* something from same cacheline, but !FORCEWAKE */
  52. __raw_posting_read(dev_priv, ECOBUS);
  53. }
  54. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  55. {
  56. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
  57. FORCEWAKE_ACK_TIMEOUT_MS))
  58. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  59. __raw_i915_write32(dev_priv, FORCEWAKE, 1);
  60. /* something from same cacheline, but !FORCEWAKE */
  61. __raw_posting_read(dev_priv, ECOBUS);
  62. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
  63. FORCEWAKE_ACK_TIMEOUT_MS))
  64. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  65. /* WaRsForcewakeWaitTC0:snb */
  66. __gen6_gt_wait_for_thread_c0(dev_priv);
  67. }
  68. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  69. {
  70. __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  71. /* something from same cacheline, but !FORCEWAKE_MT */
  72. __raw_posting_read(dev_priv, ECOBUS);
  73. }
  74. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  75. {
  76. u32 forcewake_ack;
  77. if (IS_HASWELL(dev_priv->dev) || IS_GEN8(dev_priv->dev))
  78. forcewake_ack = FORCEWAKE_ACK_HSW;
  79. else
  80. forcewake_ack = FORCEWAKE_MT_ACK;
  81. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
  82. FORCEWAKE_ACK_TIMEOUT_MS))
  83. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  84. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  85. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  86. /* something from same cacheline, but !FORCEWAKE_MT */
  87. __raw_posting_read(dev_priv, ECOBUS);
  88. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
  89. FORCEWAKE_ACK_TIMEOUT_MS))
  90. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  91. /* WaRsForcewakeWaitTC0:ivb,hsw */
  92. __gen6_gt_wait_for_thread_c0(dev_priv);
  93. }
  94. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  95. {
  96. u32 gtfifodbg;
  97. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  98. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  99. "MMIO read or write has been dropped %x\n", gtfifodbg))
  100. __raw_i915_write32(dev_priv, GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  101. }
  102. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  103. {
  104. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  105. /* something from same cacheline, but !FORCEWAKE */
  106. __raw_posting_read(dev_priv, ECOBUS);
  107. gen6_gt_check_fifodbg(dev_priv);
  108. }
  109. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  110. {
  111. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  112. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  113. /* something from same cacheline, but !FORCEWAKE_MT */
  114. __raw_posting_read(dev_priv, ECOBUS);
  115. gen6_gt_check_fifodbg(dev_priv);
  116. }
  117. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  118. {
  119. int ret = 0;
  120. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  121. int loop = 500;
  122. u32 fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  123. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  124. udelay(10);
  125. fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  126. }
  127. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  128. ++ret;
  129. dev_priv->uncore.fifo_count = fifo;
  130. }
  131. dev_priv->uncore.fifo_count--;
  132. return ret;
  133. }
  134. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  135. {
  136. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  137. _MASKED_BIT_DISABLE(0xffff));
  138. /* something from same cacheline, but !FORCEWAKE_VLV */
  139. __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
  140. }
  141. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  142. {
  143. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL) == 0,
  144. FORCEWAKE_ACK_TIMEOUT_MS))
  145. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  146. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  147. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  148. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  149. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  150. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL),
  151. FORCEWAKE_ACK_TIMEOUT_MS))
  152. DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
  153. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_MEDIA_VLV) &
  154. FORCEWAKE_KERNEL),
  155. FORCEWAKE_ACK_TIMEOUT_MS))
  156. DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
  157. /* WaRsForcewakeWaitTC0:vlv */
  158. __gen6_gt_wait_for_thread_c0(dev_priv);
  159. }
  160. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  161. {
  162. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  163. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  164. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  165. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  166. /* The below doubles as a POSTING_READ */
  167. gen6_gt_check_fifodbg(dev_priv);
  168. }
  169. static void gen6_force_wake_work(struct work_struct *work)
  170. {
  171. struct drm_i915_private *dev_priv =
  172. container_of(work, typeof(*dev_priv), uncore.force_wake_work.work);
  173. unsigned long irqflags;
  174. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  175. if (--dev_priv->uncore.forcewake_count == 0)
  176. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  177. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  178. }
  179. void intel_uncore_early_sanitize(struct drm_device *dev)
  180. {
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  183. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  184. if (IS_HASWELL(dev) &&
  185. (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
  186. /* The docs do not explain exactly how the calculation can be
  187. * made. It is somewhat guessable, but for now, it's always
  188. * 128MB.
  189. * NB: We can't write IDICR yet because we do not have gt funcs
  190. * set up */
  191. dev_priv->ellc_size = 128;
  192. DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  193. }
  194. }
  195. static void intel_uncore_forcewake_reset(struct drm_device *dev)
  196. {
  197. struct drm_i915_private *dev_priv = dev->dev_private;
  198. if (IS_VALLEYVIEW(dev)) {
  199. vlv_force_wake_reset(dev_priv);
  200. } else if (INTEL_INFO(dev)->gen >= 6) {
  201. __gen6_gt_force_wake_reset(dev_priv);
  202. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  203. __gen6_gt_force_wake_mt_reset(dev_priv);
  204. }
  205. }
  206. void intel_uncore_sanitize(struct drm_device *dev)
  207. {
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. u32 reg_val;
  210. intel_uncore_forcewake_reset(dev);
  211. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  212. intel_disable_gt_powersave(dev);
  213. /* Turn off power gate, require especially for the BIOS less system */
  214. if (IS_VALLEYVIEW(dev)) {
  215. mutex_lock(&dev_priv->rps.hw_lock);
  216. reg_val = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS);
  217. if (reg_val & (RENDER_PWRGT | MEDIA_PWRGT | DISP2D_PWRGT))
  218. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, 0x0);
  219. mutex_unlock(&dev_priv->rps.hw_lock);
  220. }
  221. }
  222. /*
  223. * Generally this is called implicitly by the register read function. However,
  224. * if some sequence requires the GT to not power down then this function should
  225. * be called at the beginning of the sequence followed by a call to
  226. * gen6_gt_force_wake_put() at the end of the sequence.
  227. */
  228. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  229. {
  230. unsigned long irqflags;
  231. if (!dev_priv->uncore.funcs.force_wake_get)
  232. return;
  233. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  234. if (dev_priv->uncore.forcewake_count++ == 0)
  235. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  236. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  237. }
  238. /*
  239. * see gen6_gt_force_wake_get()
  240. */
  241. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  242. {
  243. unsigned long irqflags;
  244. if (!dev_priv->uncore.funcs.force_wake_put)
  245. return;
  246. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  247. if (--dev_priv->uncore.forcewake_count == 0) {
  248. dev_priv->uncore.forcewake_count++;
  249. mod_delayed_work(dev_priv->wq,
  250. &dev_priv->uncore.force_wake_work,
  251. 1);
  252. }
  253. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  254. }
  255. /* We give fast paths for the really cool registers */
  256. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  257. ((reg) < 0x40000 && (reg) != FORCEWAKE)
  258. static void
  259. ilk_dummy_write(struct drm_i915_private *dev_priv)
  260. {
  261. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  262. * the chip from rc6 before touching it for real. MI_MODE is masked,
  263. * hence harmless to write 0 into. */
  264. __raw_i915_write32(dev_priv, MI_MODE, 0);
  265. }
  266. static void
  267. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  268. {
  269. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  270. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  271. reg);
  272. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  273. }
  274. }
  275. static void
  276. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  277. {
  278. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  279. DRM_ERROR("Unclaimed write to %x\n", reg);
  280. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  281. }
  282. }
  283. #define REG_READ_HEADER(x) \
  284. unsigned long irqflags; \
  285. u##x val = 0; \
  286. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  287. #define REG_READ_FOOTER \
  288. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  289. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  290. return val
  291. #define __gen4_read(x) \
  292. static u##x \
  293. gen4_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  294. REG_READ_HEADER(x); \
  295. val = __raw_i915_read##x(dev_priv, reg); \
  296. REG_READ_FOOTER; \
  297. }
  298. #define __gen5_read(x) \
  299. static u##x \
  300. gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  301. REG_READ_HEADER(x); \
  302. ilk_dummy_write(dev_priv); \
  303. val = __raw_i915_read##x(dev_priv, reg); \
  304. REG_READ_FOOTER; \
  305. }
  306. #define __gen6_read(x) \
  307. static u##x \
  308. gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  309. REG_READ_HEADER(x); \
  310. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  311. if (dev_priv->uncore.forcewake_count == 0) \
  312. dev_priv->uncore.funcs.force_wake_get(dev_priv); \
  313. val = __raw_i915_read##x(dev_priv, reg); \
  314. if (dev_priv->uncore.forcewake_count == 0) \
  315. dev_priv->uncore.funcs.force_wake_put(dev_priv); \
  316. } else { \
  317. val = __raw_i915_read##x(dev_priv, reg); \
  318. } \
  319. REG_READ_FOOTER; \
  320. }
  321. __gen6_read(8)
  322. __gen6_read(16)
  323. __gen6_read(32)
  324. __gen6_read(64)
  325. __gen5_read(8)
  326. __gen5_read(16)
  327. __gen5_read(32)
  328. __gen5_read(64)
  329. __gen4_read(8)
  330. __gen4_read(16)
  331. __gen4_read(32)
  332. __gen4_read(64)
  333. #undef __gen6_read
  334. #undef __gen5_read
  335. #undef __gen4_read
  336. #undef REG_READ_FOOTER
  337. #undef REG_READ_HEADER
  338. #define REG_WRITE_HEADER \
  339. unsigned long irqflags; \
  340. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  341. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  342. #define __gen4_write(x) \
  343. static void \
  344. gen4_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  345. REG_WRITE_HEADER; \
  346. __raw_i915_write##x(dev_priv, reg, val); \
  347. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  348. }
  349. #define __gen5_write(x) \
  350. static void \
  351. gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  352. REG_WRITE_HEADER; \
  353. ilk_dummy_write(dev_priv); \
  354. __raw_i915_write##x(dev_priv, reg, val); \
  355. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  356. }
  357. #define __gen6_write(x) \
  358. static void \
  359. gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  360. u32 __fifo_ret = 0; \
  361. REG_WRITE_HEADER; \
  362. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  363. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  364. } \
  365. __raw_i915_write##x(dev_priv, reg, val); \
  366. if (unlikely(__fifo_ret)) { \
  367. gen6_gt_check_fifodbg(dev_priv); \
  368. } \
  369. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  370. }
  371. #define __hsw_write(x) \
  372. static void \
  373. hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  374. u32 __fifo_ret = 0; \
  375. REG_WRITE_HEADER; \
  376. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  377. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  378. } \
  379. hsw_unclaimed_reg_clear(dev_priv, reg); \
  380. __raw_i915_write##x(dev_priv, reg, val); \
  381. if (unlikely(__fifo_ret)) { \
  382. gen6_gt_check_fifodbg(dev_priv); \
  383. } \
  384. hsw_unclaimed_reg_check(dev_priv, reg); \
  385. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  386. }
  387. static const u32 gen8_shadowed_regs[] = {
  388. FORCEWAKE_MT,
  389. GEN6_RPNSWREQ,
  390. GEN6_RC_VIDEO_FREQ,
  391. RING_TAIL(RENDER_RING_BASE),
  392. RING_TAIL(GEN6_BSD_RING_BASE),
  393. RING_TAIL(VEBOX_RING_BASE),
  394. RING_TAIL(BLT_RING_BASE),
  395. /* TODO: Other registers are not yet used */
  396. };
  397. static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
  398. {
  399. int i;
  400. for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
  401. if (reg == gen8_shadowed_regs[i])
  402. return true;
  403. return false;
  404. }
  405. #define __gen8_write(x) \
  406. static void \
  407. gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  408. bool __needs_put = !is_gen8_shadowed(dev_priv, reg); \
  409. REG_WRITE_HEADER; \
  410. if (__needs_put) { \
  411. dev_priv->uncore.funcs.force_wake_get(dev_priv); \
  412. } \
  413. __raw_i915_write##x(dev_priv, reg, val); \
  414. if (__needs_put) { \
  415. dev_priv->uncore.funcs.force_wake_put(dev_priv); \
  416. } \
  417. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  418. }
  419. __gen8_write(8)
  420. __gen8_write(16)
  421. __gen8_write(32)
  422. __gen8_write(64)
  423. __hsw_write(8)
  424. __hsw_write(16)
  425. __hsw_write(32)
  426. __hsw_write(64)
  427. __gen6_write(8)
  428. __gen6_write(16)
  429. __gen6_write(32)
  430. __gen6_write(64)
  431. __gen5_write(8)
  432. __gen5_write(16)
  433. __gen5_write(32)
  434. __gen5_write(64)
  435. __gen4_write(8)
  436. __gen4_write(16)
  437. __gen4_write(32)
  438. __gen4_write(64)
  439. #undef __gen8_write
  440. #undef __hsw_write
  441. #undef __gen6_write
  442. #undef __gen5_write
  443. #undef __gen4_write
  444. #undef REG_WRITE_HEADER
  445. void intel_uncore_init(struct drm_device *dev)
  446. {
  447. struct drm_i915_private *dev_priv = dev->dev_private;
  448. INIT_DELAYED_WORK(&dev_priv->uncore.force_wake_work,
  449. gen6_force_wake_work);
  450. if (IS_VALLEYVIEW(dev)) {
  451. dev_priv->uncore.funcs.force_wake_get = vlv_force_wake_get;
  452. dev_priv->uncore.funcs.force_wake_put = vlv_force_wake_put;
  453. } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
  454. dev_priv->uncore.funcs.force_wake_get = __gen6_gt_force_wake_mt_get;
  455. dev_priv->uncore.funcs.force_wake_put = __gen6_gt_force_wake_mt_put;
  456. } else if (IS_IVYBRIDGE(dev)) {
  457. u32 ecobus;
  458. /* IVB configs may use multi-threaded forcewake */
  459. /* A small trick here - if the bios hasn't configured
  460. * MT forcewake, and if the device is in RC6, then
  461. * force_wake_mt_get will not wake the device and the
  462. * ECOBUS read will return zero. Which will be
  463. * (correctly) interpreted by the test below as MT
  464. * forcewake being disabled.
  465. */
  466. mutex_lock(&dev->struct_mutex);
  467. __gen6_gt_force_wake_mt_get(dev_priv);
  468. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  469. __gen6_gt_force_wake_mt_put(dev_priv);
  470. mutex_unlock(&dev->struct_mutex);
  471. if (ecobus & FORCEWAKE_MT_ENABLE) {
  472. dev_priv->uncore.funcs.force_wake_get =
  473. __gen6_gt_force_wake_mt_get;
  474. dev_priv->uncore.funcs.force_wake_put =
  475. __gen6_gt_force_wake_mt_put;
  476. } else {
  477. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  478. DRM_INFO("when using vblank-synced partial screen updates.\n");
  479. dev_priv->uncore.funcs.force_wake_get =
  480. __gen6_gt_force_wake_get;
  481. dev_priv->uncore.funcs.force_wake_put =
  482. __gen6_gt_force_wake_put;
  483. }
  484. } else if (IS_GEN6(dev)) {
  485. dev_priv->uncore.funcs.force_wake_get =
  486. __gen6_gt_force_wake_get;
  487. dev_priv->uncore.funcs.force_wake_put =
  488. __gen6_gt_force_wake_put;
  489. }
  490. switch (INTEL_INFO(dev)->gen) {
  491. default:
  492. dev_priv->uncore.funcs.mmio_writeb = gen8_write8;
  493. dev_priv->uncore.funcs.mmio_writew = gen8_write16;
  494. dev_priv->uncore.funcs.mmio_writel = gen8_write32;
  495. dev_priv->uncore.funcs.mmio_writeq = gen8_write64;
  496. dev_priv->uncore.funcs.mmio_readb = gen6_read8;
  497. dev_priv->uncore.funcs.mmio_readw = gen6_read16;
  498. dev_priv->uncore.funcs.mmio_readl = gen6_read32;
  499. dev_priv->uncore.funcs.mmio_readq = gen6_read64;
  500. break;
  501. case 7:
  502. case 6:
  503. if (IS_HASWELL(dev)) {
  504. dev_priv->uncore.funcs.mmio_writeb = hsw_write8;
  505. dev_priv->uncore.funcs.mmio_writew = hsw_write16;
  506. dev_priv->uncore.funcs.mmio_writel = hsw_write32;
  507. dev_priv->uncore.funcs.mmio_writeq = hsw_write64;
  508. } else {
  509. dev_priv->uncore.funcs.mmio_writeb = gen6_write8;
  510. dev_priv->uncore.funcs.mmio_writew = gen6_write16;
  511. dev_priv->uncore.funcs.mmio_writel = gen6_write32;
  512. dev_priv->uncore.funcs.mmio_writeq = gen6_write64;
  513. }
  514. dev_priv->uncore.funcs.mmio_readb = gen6_read8;
  515. dev_priv->uncore.funcs.mmio_readw = gen6_read16;
  516. dev_priv->uncore.funcs.mmio_readl = gen6_read32;
  517. dev_priv->uncore.funcs.mmio_readq = gen6_read64;
  518. break;
  519. case 5:
  520. dev_priv->uncore.funcs.mmio_writeb = gen5_write8;
  521. dev_priv->uncore.funcs.mmio_writew = gen5_write16;
  522. dev_priv->uncore.funcs.mmio_writel = gen5_write32;
  523. dev_priv->uncore.funcs.mmio_writeq = gen5_write64;
  524. dev_priv->uncore.funcs.mmio_readb = gen5_read8;
  525. dev_priv->uncore.funcs.mmio_readw = gen5_read16;
  526. dev_priv->uncore.funcs.mmio_readl = gen5_read32;
  527. dev_priv->uncore.funcs.mmio_readq = gen5_read64;
  528. break;
  529. case 4:
  530. case 3:
  531. case 2:
  532. dev_priv->uncore.funcs.mmio_writeb = gen4_write8;
  533. dev_priv->uncore.funcs.mmio_writew = gen4_write16;
  534. dev_priv->uncore.funcs.mmio_writel = gen4_write32;
  535. dev_priv->uncore.funcs.mmio_writeq = gen4_write64;
  536. dev_priv->uncore.funcs.mmio_readb = gen4_read8;
  537. dev_priv->uncore.funcs.mmio_readw = gen4_read16;
  538. dev_priv->uncore.funcs.mmio_readl = gen4_read32;
  539. dev_priv->uncore.funcs.mmio_readq = gen4_read64;
  540. break;
  541. }
  542. }
  543. void intel_uncore_fini(struct drm_device *dev)
  544. {
  545. struct drm_i915_private *dev_priv = dev->dev_private;
  546. flush_delayed_work(&dev_priv->uncore.force_wake_work);
  547. /* Paranoia: make sure we have disabled everything before we exit. */
  548. intel_uncore_sanitize(dev);
  549. }
  550. static const struct register_whitelist {
  551. uint64_t offset;
  552. uint32_t size;
  553. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  554. } whitelist[] = {
  555. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  556. };
  557. int i915_reg_read_ioctl(struct drm_device *dev,
  558. void *data, struct drm_file *file)
  559. {
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. struct drm_i915_reg_read *reg = data;
  562. struct register_whitelist const *entry = whitelist;
  563. int i;
  564. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  565. if (entry->offset == reg->offset &&
  566. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  567. break;
  568. }
  569. if (i == ARRAY_SIZE(whitelist))
  570. return -EINVAL;
  571. switch (entry->size) {
  572. case 8:
  573. reg->val = I915_READ64(reg->offset);
  574. break;
  575. case 4:
  576. reg->val = I915_READ(reg->offset);
  577. break;
  578. case 2:
  579. reg->val = I915_READ16(reg->offset);
  580. break;
  581. case 1:
  582. reg->val = I915_READ8(reg->offset);
  583. break;
  584. default:
  585. WARN_ON(1);
  586. return -EINVAL;
  587. }
  588. return 0;
  589. }
  590. static int i965_reset_complete(struct drm_device *dev)
  591. {
  592. u8 gdrst;
  593. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  594. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  595. }
  596. static int i965_do_reset(struct drm_device *dev)
  597. {
  598. int ret;
  599. /*
  600. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  601. * well as the reset bit (GR/bit 0). Setting the GR bit
  602. * triggers the reset; when done, the hardware will clear it.
  603. */
  604. pci_write_config_byte(dev->pdev, I965_GDRST,
  605. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  606. ret = wait_for(i965_reset_complete(dev), 500);
  607. if (ret)
  608. return ret;
  609. /* We can't reset render&media without also resetting display ... */
  610. pci_write_config_byte(dev->pdev, I965_GDRST,
  611. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  612. ret = wait_for(i965_reset_complete(dev), 500);
  613. if (ret)
  614. return ret;
  615. pci_write_config_byte(dev->pdev, I965_GDRST, 0);
  616. return 0;
  617. }
  618. static int ironlake_do_reset(struct drm_device *dev)
  619. {
  620. struct drm_i915_private *dev_priv = dev->dev_private;
  621. u32 gdrst;
  622. int ret;
  623. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  624. gdrst &= ~GRDOM_MASK;
  625. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  626. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  627. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  628. if (ret)
  629. return ret;
  630. /* We can't reset render&media without also resetting display ... */
  631. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  632. gdrst &= ~GRDOM_MASK;
  633. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  634. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  635. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  636. }
  637. static int gen6_do_reset(struct drm_device *dev)
  638. {
  639. struct drm_i915_private *dev_priv = dev->dev_private;
  640. int ret;
  641. unsigned long irqflags;
  642. /* Hold uncore.lock across reset to prevent any register access
  643. * with forcewake not set correctly
  644. */
  645. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  646. /* Reset the chip */
  647. /* GEN6_GDRST is not in the gt power well, no need to check
  648. * for fifo space for the write or forcewake the chip for
  649. * the read
  650. */
  651. __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  652. /* Spin waiting for the device to ack the reset request */
  653. ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  654. intel_uncore_forcewake_reset(dev);
  655. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  656. if (dev_priv->uncore.forcewake_count)
  657. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  658. else
  659. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  660. /* Restore fifo count */
  661. dev_priv->uncore.fifo_count = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  662. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  663. return ret;
  664. }
  665. int intel_gpu_reset(struct drm_device *dev)
  666. {
  667. switch (INTEL_INFO(dev)->gen) {
  668. case 7:
  669. case 6: return gen6_do_reset(dev);
  670. case 5: return ironlake_do_reset(dev);
  671. case 4: return i965_do_reset(dev);
  672. default: return -ENODEV;
  673. }
  674. }
  675. void intel_uncore_clear_errors(struct drm_device *dev)
  676. {
  677. struct drm_i915_private *dev_priv = dev->dev_private;
  678. /* XXX needs spinlock around caller's grouping */
  679. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  680. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  681. }
  682. void intel_uncore_check_errors(struct drm_device *dev)
  683. {
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
  686. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  687. DRM_ERROR("Unclaimed register before interrupt\n");
  688. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  689. }
  690. }