i915_debugfs.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. #if defined(CONFIG_DEBUG_FS)
  42. enum {
  43. ACTIVE_LIST,
  44. INACTIVE_LIST,
  45. PINNED_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  52. * allocated we need to hook into the minor for release. */
  53. static int
  54. drm_add_fake_info_node(struct drm_minor *minor,
  55. struct dentry *ent,
  56. const void *key)
  57. {
  58. struct drm_info_node *node;
  59. node = kmalloc(sizeof(*node), GFP_KERNEL);
  60. if (node == NULL) {
  61. debugfs_remove(ent);
  62. return -ENOMEM;
  63. }
  64. node->minor = minor;
  65. node->dent = ent;
  66. node->info_ent = (void *) key;
  67. mutex_lock(&minor->debugfs_lock);
  68. list_add(&node->list, &minor->debugfs_list);
  69. mutex_unlock(&minor->debugfs_lock);
  70. return 0;
  71. }
  72. static int i915_capabilities(struct seq_file *m, void *data)
  73. {
  74. struct drm_info_node *node = (struct drm_info_node *) m->private;
  75. struct drm_device *dev = node->minor->dev;
  76. const struct intel_device_info *info = INTEL_INFO(dev);
  77. seq_printf(m, "gen: %d\n", info->gen);
  78. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  79. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  80. #define SEP_SEMICOLON ;
  81. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  82. #undef PRINT_FLAG
  83. #undef SEP_SEMICOLON
  84. return 0;
  85. }
  86. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  87. {
  88. if (obj->user_pin_count > 0)
  89. return "P";
  90. else if (obj->pin_count > 0)
  91. return "p";
  92. else
  93. return " ";
  94. }
  95. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  96. {
  97. switch (obj->tiling_mode) {
  98. default:
  99. case I915_TILING_NONE: return " ";
  100. case I915_TILING_X: return "X";
  101. case I915_TILING_Y: return "Y";
  102. }
  103. }
  104. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  105. {
  106. return obj->has_global_gtt_mapping ? "g" : " ";
  107. }
  108. static void
  109. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  110. {
  111. struct i915_vma *vma;
  112. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. get_global_flag(obj),
  117. obj->base.size / 1024,
  118. obj->base.read_domains,
  119. obj->base.write_domain,
  120. obj->last_read_seqno,
  121. obj->last_write_seqno,
  122. obj->last_fenced_seqno,
  123. i915_cache_level_str(obj->cache_level),
  124. obj->dirty ? " dirty" : "",
  125. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  126. if (obj->base.name)
  127. seq_printf(m, " (name: %d)", obj->base.name);
  128. if (obj->pin_count)
  129. seq_printf(m, " (pinned x %d)", obj->pin_count);
  130. if (obj->pin_display)
  131. seq_printf(m, " (display)");
  132. if (obj->fence_reg != I915_FENCE_REG_NONE)
  133. seq_printf(m, " (fence: %d)", obj->fence_reg);
  134. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  135. if (!i915_is_ggtt(vma->vm))
  136. seq_puts(m, " (pp");
  137. else
  138. seq_puts(m, " (g");
  139. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  140. vma->node.start, vma->node.size);
  141. }
  142. if (obj->stolen)
  143. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  144. if (obj->pin_mappable || obj->fault_mappable) {
  145. char s[3], *t = s;
  146. if (obj->pin_mappable)
  147. *t++ = 'p';
  148. if (obj->fault_mappable)
  149. *t++ = 'f';
  150. *t = '\0';
  151. seq_printf(m, " (%s mappable)", s);
  152. }
  153. if (obj->ring != NULL)
  154. seq_printf(m, " (%s)", obj->ring->name);
  155. }
  156. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  157. {
  158. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  159. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  160. seq_putc(m, ' ');
  161. }
  162. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  163. {
  164. struct drm_info_node *node = (struct drm_info_node *) m->private;
  165. uintptr_t list = (uintptr_t) node->info_ent->data;
  166. struct list_head *head;
  167. struct drm_device *dev = node->minor->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct i915_address_space *vm = &dev_priv->gtt.base;
  170. struct i915_vma *vma;
  171. size_t total_obj_size, total_gtt_size;
  172. int count, ret;
  173. ret = mutex_lock_interruptible(&dev->struct_mutex);
  174. if (ret)
  175. return ret;
  176. /* FIXME: the user of this interface might want more than just GGTT */
  177. switch (list) {
  178. case ACTIVE_LIST:
  179. seq_puts(m, "Active:\n");
  180. head = &vm->active_list;
  181. break;
  182. case INACTIVE_LIST:
  183. seq_puts(m, "Inactive:\n");
  184. head = &vm->inactive_list;
  185. break;
  186. default:
  187. mutex_unlock(&dev->struct_mutex);
  188. return -EINVAL;
  189. }
  190. total_obj_size = total_gtt_size = count = 0;
  191. list_for_each_entry(vma, head, mm_list) {
  192. seq_printf(m, " ");
  193. describe_obj(m, vma->obj);
  194. seq_printf(m, "\n");
  195. total_obj_size += vma->obj->base.size;
  196. total_gtt_size += vma->node.size;
  197. count++;
  198. }
  199. mutex_unlock(&dev->struct_mutex);
  200. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  201. count, total_obj_size, total_gtt_size);
  202. return 0;
  203. }
  204. static int obj_rank_by_stolen(void *priv,
  205. struct list_head *A, struct list_head *B)
  206. {
  207. struct drm_i915_gem_object *a =
  208. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  209. struct drm_i915_gem_object *b =
  210. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  211. return a->stolen->start - b->stolen->start;
  212. }
  213. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  214. {
  215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  216. struct drm_device *dev = node->minor->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct drm_i915_gem_object *obj;
  219. size_t total_obj_size, total_gtt_size;
  220. LIST_HEAD(stolen);
  221. int count, ret;
  222. ret = mutex_lock_interruptible(&dev->struct_mutex);
  223. if (ret)
  224. return ret;
  225. total_obj_size = total_gtt_size = count = 0;
  226. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  227. if (obj->stolen == NULL)
  228. continue;
  229. list_add(&obj->obj_exec_link, &stolen);
  230. total_obj_size += obj->base.size;
  231. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  232. count++;
  233. }
  234. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  235. if (obj->stolen == NULL)
  236. continue;
  237. list_add(&obj->obj_exec_link, &stolen);
  238. total_obj_size += obj->base.size;
  239. count++;
  240. }
  241. list_sort(NULL, &stolen, obj_rank_by_stolen);
  242. seq_puts(m, "Stolen:\n");
  243. while (!list_empty(&stolen)) {
  244. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  245. seq_puts(m, " ");
  246. describe_obj(m, obj);
  247. seq_putc(m, '\n');
  248. list_del_init(&obj->obj_exec_link);
  249. }
  250. mutex_unlock(&dev->struct_mutex);
  251. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  252. count, total_obj_size, total_gtt_size);
  253. return 0;
  254. }
  255. #define count_objects(list, member) do { \
  256. list_for_each_entry(obj, list, member) { \
  257. size += i915_gem_obj_ggtt_size(obj); \
  258. ++count; \
  259. if (obj->map_and_fenceable) { \
  260. mappable_size += i915_gem_obj_ggtt_size(obj); \
  261. ++mappable_count; \
  262. } \
  263. } \
  264. } while (0)
  265. struct file_stats {
  266. int count;
  267. size_t total, active, inactive, unbound;
  268. };
  269. static int per_file_stats(int id, void *ptr, void *data)
  270. {
  271. struct drm_i915_gem_object *obj = ptr;
  272. struct file_stats *stats = data;
  273. stats->count++;
  274. stats->total += obj->base.size;
  275. if (i915_gem_obj_ggtt_bound(obj)) {
  276. if (!list_empty(&obj->ring_list))
  277. stats->active += obj->base.size;
  278. else
  279. stats->inactive += obj->base.size;
  280. } else {
  281. if (!list_empty(&obj->global_list))
  282. stats->unbound += obj->base.size;
  283. }
  284. return 0;
  285. }
  286. #define count_vmas(list, member) do { \
  287. list_for_each_entry(vma, list, member) { \
  288. size += i915_gem_obj_ggtt_size(vma->obj); \
  289. ++count; \
  290. if (vma->obj->map_and_fenceable) { \
  291. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  292. ++mappable_count; \
  293. } \
  294. } \
  295. } while (0)
  296. static int i915_gem_object_info(struct seq_file *m, void* data)
  297. {
  298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  299. struct drm_device *dev = node->minor->dev;
  300. struct drm_i915_private *dev_priv = dev->dev_private;
  301. u32 count, mappable_count, purgeable_count;
  302. size_t size, mappable_size, purgeable_size;
  303. struct drm_i915_gem_object *obj;
  304. struct i915_address_space *vm = &dev_priv->gtt.base;
  305. struct drm_file *file;
  306. struct i915_vma *vma;
  307. int ret;
  308. ret = mutex_lock_interruptible(&dev->struct_mutex);
  309. if (ret)
  310. return ret;
  311. seq_printf(m, "%u objects, %zu bytes\n",
  312. dev_priv->mm.object_count,
  313. dev_priv->mm.object_memory);
  314. size = count = mappable_size = mappable_count = 0;
  315. count_objects(&dev_priv->mm.bound_list, global_list);
  316. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  317. count, mappable_count, size, mappable_size);
  318. size = count = mappable_size = mappable_count = 0;
  319. count_vmas(&vm->active_list, mm_list);
  320. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  321. count, mappable_count, size, mappable_size);
  322. size = count = mappable_size = mappable_count = 0;
  323. count_vmas(&vm->inactive_list, mm_list);
  324. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  325. count, mappable_count, size, mappable_size);
  326. size = count = purgeable_size = purgeable_count = 0;
  327. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  328. size += obj->base.size, ++count;
  329. if (obj->madv == I915_MADV_DONTNEED)
  330. purgeable_size += obj->base.size, ++purgeable_count;
  331. }
  332. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  333. size = count = mappable_size = mappable_count = 0;
  334. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  335. if (obj->fault_mappable) {
  336. size += i915_gem_obj_ggtt_size(obj);
  337. ++count;
  338. }
  339. if (obj->pin_mappable) {
  340. mappable_size += i915_gem_obj_ggtt_size(obj);
  341. ++mappable_count;
  342. }
  343. if (obj->madv == I915_MADV_DONTNEED) {
  344. purgeable_size += obj->base.size;
  345. ++purgeable_count;
  346. }
  347. }
  348. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  349. purgeable_count, purgeable_size);
  350. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  351. mappable_count, mappable_size);
  352. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  353. count, size);
  354. seq_printf(m, "%zu [%lu] gtt total\n",
  355. dev_priv->gtt.base.total,
  356. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  357. seq_putc(m, '\n');
  358. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  359. struct file_stats stats;
  360. memset(&stats, 0, sizeof(stats));
  361. idr_for_each(&file->object_idr, per_file_stats, &stats);
  362. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  363. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  364. stats.count,
  365. stats.total,
  366. stats.active,
  367. stats.inactive,
  368. stats.unbound);
  369. }
  370. mutex_unlock(&dev->struct_mutex);
  371. return 0;
  372. }
  373. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  374. {
  375. struct drm_info_node *node = (struct drm_info_node *) m->private;
  376. struct drm_device *dev = node->minor->dev;
  377. uintptr_t list = (uintptr_t) node->info_ent->data;
  378. struct drm_i915_private *dev_priv = dev->dev_private;
  379. struct drm_i915_gem_object *obj;
  380. size_t total_obj_size, total_gtt_size;
  381. int count, ret;
  382. ret = mutex_lock_interruptible(&dev->struct_mutex);
  383. if (ret)
  384. return ret;
  385. total_obj_size = total_gtt_size = count = 0;
  386. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  387. if (list == PINNED_LIST && obj->pin_count == 0)
  388. continue;
  389. seq_puts(m, " ");
  390. describe_obj(m, obj);
  391. seq_putc(m, '\n');
  392. total_obj_size += obj->base.size;
  393. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  394. count++;
  395. }
  396. mutex_unlock(&dev->struct_mutex);
  397. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  398. count, total_obj_size, total_gtt_size);
  399. return 0;
  400. }
  401. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  402. {
  403. struct drm_info_node *node = (struct drm_info_node *) m->private;
  404. struct drm_device *dev = node->minor->dev;
  405. unsigned long flags;
  406. struct intel_crtc *crtc;
  407. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  408. const char pipe = pipe_name(crtc->pipe);
  409. const char plane = plane_name(crtc->plane);
  410. struct intel_unpin_work *work;
  411. spin_lock_irqsave(&dev->event_lock, flags);
  412. work = crtc->unpin_work;
  413. if (work == NULL) {
  414. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  415. pipe, plane);
  416. } else {
  417. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  418. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  419. pipe, plane);
  420. } else {
  421. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  422. pipe, plane);
  423. }
  424. if (work->enable_stall_check)
  425. seq_puts(m, "Stall check enabled, ");
  426. else
  427. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  428. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  429. if (work->old_fb_obj) {
  430. struct drm_i915_gem_object *obj = work->old_fb_obj;
  431. if (obj)
  432. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  433. i915_gem_obj_ggtt_offset(obj));
  434. }
  435. if (work->pending_flip_obj) {
  436. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  437. if (obj)
  438. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  439. i915_gem_obj_ggtt_offset(obj));
  440. }
  441. }
  442. spin_unlock_irqrestore(&dev->event_lock, flags);
  443. }
  444. return 0;
  445. }
  446. static int i915_gem_request_info(struct seq_file *m, void *data)
  447. {
  448. struct drm_info_node *node = (struct drm_info_node *) m->private;
  449. struct drm_device *dev = node->minor->dev;
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. struct intel_ring_buffer *ring;
  452. struct drm_i915_gem_request *gem_request;
  453. int ret, count, i;
  454. ret = mutex_lock_interruptible(&dev->struct_mutex);
  455. if (ret)
  456. return ret;
  457. count = 0;
  458. for_each_ring(ring, dev_priv, i) {
  459. if (list_empty(&ring->request_list))
  460. continue;
  461. seq_printf(m, "%s requests:\n", ring->name);
  462. list_for_each_entry(gem_request,
  463. &ring->request_list,
  464. list) {
  465. seq_printf(m, " %d @ %d\n",
  466. gem_request->seqno,
  467. (int) (jiffies - gem_request->emitted_jiffies));
  468. }
  469. count++;
  470. }
  471. mutex_unlock(&dev->struct_mutex);
  472. if (count == 0)
  473. seq_puts(m, "No requests\n");
  474. return 0;
  475. }
  476. static void i915_ring_seqno_info(struct seq_file *m,
  477. struct intel_ring_buffer *ring)
  478. {
  479. if (ring->get_seqno) {
  480. seq_printf(m, "Current sequence (%s): %u\n",
  481. ring->name, ring->get_seqno(ring, false));
  482. }
  483. }
  484. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  485. {
  486. struct drm_info_node *node = (struct drm_info_node *) m->private;
  487. struct drm_device *dev = node->minor->dev;
  488. drm_i915_private_t *dev_priv = dev->dev_private;
  489. struct intel_ring_buffer *ring;
  490. int ret, i;
  491. ret = mutex_lock_interruptible(&dev->struct_mutex);
  492. if (ret)
  493. return ret;
  494. for_each_ring(ring, dev_priv, i)
  495. i915_ring_seqno_info(m, ring);
  496. mutex_unlock(&dev->struct_mutex);
  497. return 0;
  498. }
  499. static int i915_interrupt_info(struct seq_file *m, void *data)
  500. {
  501. struct drm_info_node *node = (struct drm_info_node *) m->private;
  502. struct drm_device *dev = node->minor->dev;
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. struct intel_ring_buffer *ring;
  505. int ret, i, pipe;
  506. ret = mutex_lock_interruptible(&dev->struct_mutex);
  507. if (ret)
  508. return ret;
  509. if (INTEL_INFO(dev)->gen >= 8) {
  510. int i;
  511. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  512. I915_READ(GEN8_MASTER_IRQ));
  513. for (i = 0; i < 4; i++) {
  514. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  515. i, I915_READ(GEN8_GT_IMR(i)));
  516. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  517. i, I915_READ(GEN8_GT_IIR(i)));
  518. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  519. i, I915_READ(GEN8_GT_IER(i)));
  520. }
  521. for_each_pipe(i) {
  522. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  523. pipe_name(i),
  524. I915_READ(GEN8_DE_PIPE_IMR(i)));
  525. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  526. pipe_name(i),
  527. I915_READ(GEN8_DE_PIPE_IIR(i)));
  528. seq_printf(m, "Pipe %c IER:\t%08x\n",
  529. pipe_name(i),
  530. I915_READ(GEN8_DE_PIPE_IER(i)));
  531. }
  532. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  533. I915_READ(GEN8_DE_PORT_IMR));
  534. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  535. I915_READ(GEN8_DE_PORT_IIR));
  536. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  537. I915_READ(GEN8_DE_PORT_IER));
  538. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  539. I915_READ(GEN8_DE_MISC_IMR));
  540. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  541. I915_READ(GEN8_DE_MISC_IIR));
  542. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  543. I915_READ(GEN8_DE_MISC_IER));
  544. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  545. I915_READ(GEN8_PCU_IMR));
  546. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  547. I915_READ(GEN8_PCU_IIR));
  548. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  549. I915_READ(GEN8_PCU_IER));
  550. } else if (IS_VALLEYVIEW(dev)) {
  551. seq_printf(m, "Display IER:\t%08x\n",
  552. I915_READ(VLV_IER));
  553. seq_printf(m, "Display IIR:\t%08x\n",
  554. I915_READ(VLV_IIR));
  555. seq_printf(m, "Display IIR_RW:\t%08x\n",
  556. I915_READ(VLV_IIR_RW));
  557. seq_printf(m, "Display IMR:\t%08x\n",
  558. I915_READ(VLV_IMR));
  559. for_each_pipe(pipe)
  560. seq_printf(m, "Pipe %c stat:\t%08x\n",
  561. pipe_name(pipe),
  562. I915_READ(PIPESTAT(pipe)));
  563. seq_printf(m, "Master IER:\t%08x\n",
  564. I915_READ(VLV_MASTER_IER));
  565. seq_printf(m, "Render IER:\t%08x\n",
  566. I915_READ(GTIER));
  567. seq_printf(m, "Render IIR:\t%08x\n",
  568. I915_READ(GTIIR));
  569. seq_printf(m, "Render IMR:\t%08x\n",
  570. I915_READ(GTIMR));
  571. seq_printf(m, "PM IER:\t\t%08x\n",
  572. I915_READ(GEN6_PMIER));
  573. seq_printf(m, "PM IIR:\t\t%08x\n",
  574. I915_READ(GEN6_PMIIR));
  575. seq_printf(m, "PM IMR:\t\t%08x\n",
  576. I915_READ(GEN6_PMIMR));
  577. seq_printf(m, "Port hotplug:\t%08x\n",
  578. I915_READ(PORT_HOTPLUG_EN));
  579. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  580. I915_READ(VLV_DPFLIPSTAT));
  581. seq_printf(m, "DPINVGTT:\t%08x\n",
  582. I915_READ(DPINVGTT));
  583. } else if (!HAS_PCH_SPLIT(dev)) {
  584. seq_printf(m, "Interrupt enable: %08x\n",
  585. I915_READ(IER));
  586. seq_printf(m, "Interrupt identity: %08x\n",
  587. I915_READ(IIR));
  588. seq_printf(m, "Interrupt mask: %08x\n",
  589. I915_READ(IMR));
  590. for_each_pipe(pipe)
  591. seq_printf(m, "Pipe %c stat: %08x\n",
  592. pipe_name(pipe),
  593. I915_READ(PIPESTAT(pipe)));
  594. } else {
  595. seq_printf(m, "North Display Interrupt enable: %08x\n",
  596. I915_READ(DEIER));
  597. seq_printf(m, "North Display Interrupt identity: %08x\n",
  598. I915_READ(DEIIR));
  599. seq_printf(m, "North Display Interrupt mask: %08x\n",
  600. I915_READ(DEIMR));
  601. seq_printf(m, "South Display Interrupt enable: %08x\n",
  602. I915_READ(SDEIER));
  603. seq_printf(m, "South Display Interrupt identity: %08x\n",
  604. I915_READ(SDEIIR));
  605. seq_printf(m, "South Display Interrupt mask: %08x\n",
  606. I915_READ(SDEIMR));
  607. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  608. I915_READ(GTIER));
  609. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  610. I915_READ(GTIIR));
  611. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  612. I915_READ(GTIMR));
  613. }
  614. seq_printf(m, "Interrupts received: %d\n",
  615. atomic_read(&dev_priv->irq_received));
  616. for_each_ring(ring, dev_priv, i) {
  617. if (INTEL_INFO(dev)->gen >= 6) {
  618. seq_printf(m,
  619. "Graphics Interrupt mask (%s): %08x\n",
  620. ring->name, I915_READ_IMR(ring));
  621. }
  622. i915_ring_seqno_info(m, ring);
  623. }
  624. mutex_unlock(&dev->struct_mutex);
  625. return 0;
  626. }
  627. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  628. {
  629. struct drm_info_node *node = (struct drm_info_node *) m->private;
  630. struct drm_device *dev = node->minor->dev;
  631. drm_i915_private_t *dev_priv = dev->dev_private;
  632. int i, ret;
  633. ret = mutex_lock_interruptible(&dev->struct_mutex);
  634. if (ret)
  635. return ret;
  636. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  637. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  638. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  639. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  640. seq_printf(m, "Fence %d, pin count = %d, object = ",
  641. i, dev_priv->fence_regs[i].pin_count);
  642. if (obj == NULL)
  643. seq_puts(m, "unused");
  644. else
  645. describe_obj(m, obj);
  646. seq_putc(m, '\n');
  647. }
  648. mutex_unlock(&dev->struct_mutex);
  649. return 0;
  650. }
  651. static int i915_hws_info(struct seq_file *m, void *data)
  652. {
  653. struct drm_info_node *node = (struct drm_info_node *) m->private;
  654. struct drm_device *dev = node->minor->dev;
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. struct intel_ring_buffer *ring;
  657. const u32 *hws;
  658. int i;
  659. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  660. hws = ring->status_page.page_addr;
  661. if (hws == NULL)
  662. return 0;
  663. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  664. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  665. i * 4,
  666. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  667. }
  668. return 0;
  669. }
  670. static ssize_t
  671. i915_error_state_write(struct file *filp,
  672. const char __user *ubuf,
  673. size_t cnt,
  674. loff_t *ppos)
  675. {
  676. struct i915_error_state_file_priv *error_priv = filp->private_data;
  677. struct drm_device *dev = error_priv->dev;
  678. int ret;
  679. DRM_DEBUG_DRIVER("Resetting error state\n");
  680. ret = mutex_lock_interruptible(&dev->struct_mutex);
  681. if (ret)
  682. return ret;
  683. i915_destroy_error_state(dev);
  684. mutex_unlock(&dev->struct_mutex);
  685. return cnt;
  686. }
  687. static int i915_error_state_open(struct inode *inode, struct file *file)
  688. {
  689. struct drm_device *dev = inode->i_private;
  690. struct i915_error_state_file_priv *error_priv;
  691. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  692. if (!error_priv)
  693. return -ENOMEM;
  694. error_priv->dev = dev;
  695. i915_error_state_get(dev, error_priv);
  696. file->private_data = error_priv;
  697. return 0;
  698. }
  699. static int i915_error_state_release(struct inode *inode, struct file *file)
  700. {
  701. struct i915_error_state_file_priv *error_priv = file->private_data;
  702. i915_error_state_put(error_priv);
  703. kfree(error_priv);
  704. return 0;
  705. }
  706. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  707. size_t count, loff_t *pos)
  708. {
  709. struct i915_error_state_file_priv *error_priv = file->private_data;
  710. struct drm_i915_error_state_buf error_str;
  711. loff_t tmp_pos = 0;
  712. ssize_t ret_count = 0;
  713. int ret;
  714. ret = i915_error_state_buf_init(&error_str, count, *pos);
  715. if (ret)
  716. return ret;
  717. ret = i915_error_state_to_str(&error_str, error_priv);
  718. if (ret)
  719. goto out;
  720. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  721. error_str.buf,
  722. error_str.bytes);
  723. if (ret_count < 0)
  724. ret = ret_count;
  725. else
  726. *pos = error_str.start + ret_count;
  727. out:
  728. i915_error_state_buf_release(&error_str);
  729. return ret ?: ret_count;
  730. }
  731. static const struct file_operations i915_error_state_fops = {
  732. .owner = THIS_MODULE,
  733. .open = i915_error_state_open,
  734. .read = i915_error_state_read,
  735. .write = i915_error_state_write,
  736. .llseek = default_llseek,
  737. .release = i915_error_state_release,
  738. };
  739. static int
  740. i915_next_seqno_get(void *data, u64 *val)
  741. {
  742. struct drm_device *dev = data;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. int ret;
  745. ret = mutex_lock_interruptible(&dev->struct_mutex);
  746. if (ret)
  747. return ret;
  748. *val = dev_priv->next_seqno;
  749. mutex_unlock(&dev->struct_mutex);
  750. return 0;
  751. }
  752. static int
  753. i915_next_seqno_set(void *data, u64 val)
  754. {
  755. struct drm_device *dev = data;
  756. int ret;
  757. ret = mutex_lock_interruptible(&dev->struct_mutex);
  758. if (ret)
  759. return ret;
  760. ret = i915_gem_set_seqno(dev, val);
  761. mutex_unlock(&dev->struct_mutex);
  762. return ret;
  763. }
  764. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  765. i915_next_seqno_get, i915_next_seqno_set,
  766. "0x%llx\n");
  767. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  768. {
  769. struct drm_info_node *node = (struct drm_info_node *) m->private;
  770. struct drm_device *dev = node->minor->dev;
  771. drm_i915_private_t *dev_priv = dev->dev_private;
  772. u16 crstanddelay;
  773. int ret;
  774. ret = mutex_lock_interruptible(&dev->struct_mutex);
  775. if (ret)
  776. return ret;
  777. crstanddelay = I915_READ16(CRSTANDVID);
  778. mutex_unlock(&dev->struct_mutex);
  779. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  780. return 0;
  781. }
  782. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  783. {
  784. struct drm_info_node *node = (struct drm_info_node *) m->private;
  785. struct drm_device *dev = node->minor->dev;
  786. drm_i915_private_t *dev_priv = dev->dev_private;
  787. int ret;
  788. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  789. if (IS_GEN5(dev)) {
  790. u16 rgvswctl = I915_READ16(MEMSWCTL);
  791. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  792. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  793. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  794. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  795. MEMSTAT_VID_SHIFT);
  796. seq_printf(m, "Current P-state: %d\n",
  797. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  798. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  799. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  800. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  801. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  802. u32 rpstat, cagf, reqf;
  803. u32 rpupei, rpcurup, rpprevup;
  804. u32 rpdownei, rpcurdown, rpprevdown;
  805. int max_freq;
  806. /* RPSTAT1 is in the GT power well */
  807. ret = mutex_lock_interruptible(&dev->struct_mutex);
  808. if (ret)
  809. return ret;
  810. gen6_gt_force_wake_get(dev_priv);
  811. reqf = I915_READ(GEN6_RPNSWREQ);
  812. reqf &= ~GEN6_TURBO_DISABLE;
  813. if (IS_HASWELL(dev))
  814. reqf >>= 24;
  815. else
  816. reqf >>= 25;
  817. reqf *= GT_FREQUENCY_MULTIPLIER;
  818. rpstat = I915_READ(GEN6_RPSTAT1);
  819. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  820. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  821. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  822. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  823. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  824. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  825. if (IS_HASWELL(dev))
  826. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  827. else
  828. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  829. cagf *= GT_FREQUENCY_MULTIPLIER;
  830. gen6_gt_force_wake_put(dev_priv);
  831. mutex_unlock(&dev->struct_mutex);
  832. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  833. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  834. seq_printf(m, "Render p-state ratio: %d\n",
  835. (gt_perf_status & 0xff00) >> 8);
  836. seq_printf(m, "Render p-state VID: %d\n",
  837. gt_perf_status & 0xff);
  838. seq_printf(m, "Render p-state limit: %d\n",
  839. rp_state_limits & 0xff);
  840. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  841. seq_printf(m, "CAGF: %dMHz\n", cagf);
  842. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  843. GEN6_CURICONT_MASK);
  844. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  845. GEN6_CURBSYTAVG_MASK);
  846. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  847. GEN6_CURBSYTAVG_MASK);
  848. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  849. GEN6_CURIAVG_MASK);
  850. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  851. GEN6_CURBSYTAVG_MASK);
  852. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  853. GEN6_CURBSYTAVG_MASK);
  854. max_freq = (rp_state_cap & 0xff0000) >> 16;
  855. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  856. max_freq * GT_FREQUENCY_MULTIPLIER);
  857. max_freq = (rp_state_cap & 0xff00) >> 8;
  858. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  859. max_freq * GT_FREQUENCY_MULTIPLIER);
  860. max_freq = rp_state_cap & 0xff;
  861. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  862. max_freq * GT_FREQUENCY_MULTIPLIER);
  863. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  864. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  865. } else if (IS_VALLEYVIEW(dev)) {
  866. u32 freq_sts, val;
  867. mutex_lock(&dev_priv->rps.hw_lock);
  868. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  869. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  870. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  871. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  872. seq_printf(m, "max GPU freq: %d MHz\n",
  873. vlv_gpu_freq(dev_priv->mem_freq, val));
  874. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  875. seq_printf(m, "min GPU freq: %d MHz\n",
  876. vlv_gpu_freq(dev_priv->mem_freq, val));
  877. seq_printf(m, "current GPU freq: %d MHz\n",
  878. vlv_gpu_freq(dev_priv->mem_freq,
  879. (freq_sts >> 8) & 0xff));
  880. mutex_unlock(&dev_priv->rps.hw_lock);
  881. } else {
  882. seq_puts(m, "no P-state info available\n");
  883. }
  884. return 0;
  885. }
  886. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  887. {
  888. struct drm_info_node *node = (struct drm_info_node *) m->private;
  889. struct drm_device *dev = node->minor->dev;
  890. drm_i915_private_t *dev_priv = dev->dev_private;
  891. u32 delayfreq;
  892. int ret, i;
  893. ret = mutex_lock_interruptible(&dev->struct_mutex);
  894. if (ret)
  895. return ret;
  896. for (i = 0; i < 16; i++) {
  897. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  898. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  899. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  900. }
  901. mutex_unlock(&dev->struct_mutex);
  902. return 0;
  903. }
  904. static inline int MAP_TO_MV(int map)
  905. {
  906. return 1250 - (map * 25);
  907. }
  908. static int i915_inttoext_table(struct seq_file *m, void *unused)
  909. {
  910. struct drm_info_node *node = (struct drm_info_node *) m->private;
  911. struct drm_device *dev = node->minor->dev;
  912. drm_i915_private_t *dev_priv = dev->dev_private;
  913. u32 inttoext;
  914. int ret, i;
  915. ret = mutex_lock_interruptible(&dev->struct_mutex);
  916. if (ret)
  917. return ret;
  918. for (i = 1; i <= 32; i++) {
  919. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  920. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  921. }
  922. mutex_unlock(&dev->struct_mutex);
  923. return 0;
  924. }
  925. static int ironlake_drpc_info(struct seq_file *m)
  926. {
  927. struct drm_info_node *node = (struct drm_info_node *) m->private;
  928. struct drm_device *dev = node->minor->dev;
  929. drm_i915_private_t *dev_priv = dev->dev_private;
  930. u32 rgvmodectl, rstdbyctl;
  931. u16 crstandvid;
  932. int ret;
  933. ret = mutex_lock_interruptible(&dev->struct_mutex);
  934. if (ret)
  935. return ret;
  936. rgvmodectl = I915_READ(MEMMODECTL);
  937. rstdbyctl = I915_READ(RSTDBYCTL);
  938. crstandvid = I915_READ16(CRSTANDVID);
  939. mutex_unlock(&dev->struct_mutex);
  940. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  941. "yes" : "no");
  942. seq_printf(m, "Boost freq: %d\n",
  943. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  944. MEMMODE_BOOST_FREQ_SHIFT);
  945. seq_printf(m, "HW control enabled: %s\n",
  946. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  947. seq_printf(m, "SW control enabled: %s\n",
  948. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  949. seq_printf(m, "Gated voltage change: %s\n",
  950. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  951. seq_printf(m, "Starting frequency: P%d\n",
  952. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  953. seq_printf(m, "Max P-state: P%d\n",
  954. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  955. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  956. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  957. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  958. seq_printf(m, "Render standby enabled: %s\n",
  959. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  960. seq_puts(m, "Current RS state: ");
  961. switch (rstdbyctl & RSX_STATUS_MASK) {
  962. case RSX_STATUS_ON:
  963. seq_puts(m, "on\n");
  964. break;
  965. case RSX_STATUS_RC1:
  966. seq_puts(m, "RC1\n");
  967. break;
  968. case RSX_STATUS_RC1E:
  969. seq_puts(m, "RC1E\n");
  970. break;
  971. case RSX_STATUS_RS1:
  972. seq_puts(m, "RS1\n");
  973. break;
  974. case RSX_STATUS_RS2:
  975. seq_puts(m, "RS2 (RC6)\n");
  976. break;
  977. case RSX_STATUS_RS3:
  978. seq_puts(m, "RC3 (RC6+)\n");
  979. break;
  980. default:
  981. seq_puts(m, "unknown\n");
  982. break;
  983. }
  984. return 0;
  985. }
  986. static int gen6_drpc_info(struct seq_file *m)
  987. {
  988. struct drm_info_node *node = (struct drm_info_node *) m->private;
  989. struct drm_device *dev = node->minor->dev;
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  992. unsigned forcewake_count;
  993. int count = 0, ret;
  994. ret = mutex_lock_interruptible(&dev->struct_mutex);
  995. if (ret)
  996. return ret;
  997. spin_lock_irq(&dev_priv->uncore.lock);
  998. forcewake_count = dev_priv->uncore.forcewake_count;
  999. spin_unlock_irq(&dev_priv->uncore.lock);
  1000. if (forcewake_count) {
  1001. seq_puts(m, "RC information inaccurate because somebody "
  1002. "holds a forcewake reference \n");
  1003. } else {
  1004. /* NB: we cannot use forcewake, else we read the wrong values */
  1005. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1006. udelay(10);
  1007. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1008. }
  1009. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1010. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1011. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1012. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1013. mutex_unlock(&dev->struct_mutex);
  1014. mutex_lock(&dev_priv->rps.hw_lock);
  1015. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1016. mutex_unlock(&dev_priv->rps.hw_lock);
  1017. seq_printf(m, "Video Turbo Mode: %s\n",
  1018. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1019. seq_printf(m, "HW control enabled: %s\n",
  1020. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1021. seq_printf(m, "SW control enabled: %s\n",
  1022. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1023. GEN6_RP_MEDIA_SW_MODE));
  1024. seq_printf(m, "RC1e Enabled: %s\n",
  1025. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1026. seq_printf(m, "RC6 Enabled: %s\n",
  1027. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1028. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1029. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1030. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1031. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1032. seq_puts(m, "Current RC state: ");
  1033. switch (gt_core_status & GEN6_RCn_MASK) {
  1034. case GEN6_RC0:
  1035. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1036. seq_puts(m, "Core Power Down\n");
  1037. else
  1038. seq_puts(m, "on\n");
  1039. break;
  1040. case GEN6_RC3:
  1041. seq_puts(m, "RC3\n");
  1042. break;
  1043. case GEN6_RC6:
  1044. seq_puts(m, "RC6\n");
  1045. break;
  1046. case GEN6_RC7:
  1047. seq_puts(m, "RC7\n");
  1048. break;
  1049. default:
  1050. seq_puts(m, "Unknown\n");
  1051. break;
  1052. }
  1053. seq_printf(m, "Core Power Down: %s\n",
  1054. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1055. /* Not exactly sure what this is */
  1056. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1057. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1058. seq_printf(m, "RC6 residency since boot: %u\n",
  1059. I915_READ(GEN6_GT_GFX_RC6));
  1060. seq_printf(m, "RC6+ residency since boot: %u\n",
  1061. I915_READ(GEN6_GT_GFX_RC6p));
  1062. seq_printf(m, "RC6++ residency since boot: %u\n",
  1063. I915_READ(GEN6_GT_GFX_RC6pp));
  1064. seq_printf(m, "RC6 voltage: %dmV\n",
  1065. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1066. seq_printf(m, "RC6+ voltage: %dmV\n",
  1067. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1068. seq_printf(m, "RC6++ voltage: %dmV\n",
  1069. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1070. return 0;
  1071. }
  1072. static int i915_drpc_info(struct seq_file *m, void *unused)
  1073. {
  1074. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1075. struct drm_device *dev = node->minor->dev;
  1076. if (IS_GEN6(dev) || IS_GEN7(dev))
  1077. return gen6_drpc_info(m);
  1078. else
  1079. return ironlake_drpc_info(m);
  1080. }
  1081. static int i915_fbc_status(struct seq_file *m, void *unused)
  1082. {
  1083. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1084. struct drm_device *dev = node->minor->dev;
  1085. drm_i915_private_t *dev_priv = dev->dev_private;
  1086. if (!I915_HAS_FBC(dev)) {
  1087. seq_puts(m, "FBC unsupported on this chipset\n");
  1088. return 0;
  1089. }
  1090. if (intel_fbc_enabled(dev)) {
  1091. seq_puts(m, "FBC enabled\n");
  1092. } else {
  1093. seq_puts(m, "FBC disabled: ");
  1094. switch (dev_priv->fbc.no_fbc_reason) {
  1095. case FBC_OK:
  1096. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1097. break;
  1098. case FBC_UNSUPPORTED:
  1099. seq_puts(m, "unsupported by this chipset");
  1100. break;
  1101. case FBC_NO_OUTPUT:
  1102. seq_puts(m, "no outputs");
  1103. break;
  1104. case FBC_STOLEN_TOO_SMALL:
  1105. seq_puts(m, "not enough stolen memory");
  1106. break;
  1107. case FBC_UNSUPPORTED_MODE:
  1108. seq_puts(m, "mode not supported");
  1109. break;
  1110. case FBC_MODE_TOO_LARGE:
  1111. seq_puts(m, "mode too large");
  1112. break;
  1113. case FBC_BAD_PLANE:
  1114. seq_puts(m, "FBC unsupported on plane");
  1115. break;
  1116. case FBC_NOT_TILED:
  1117. seq_puts(m, "scanout buffer not tiled");
  1118. break;
  1119. case FBC_MULTIPLE_PIPES:
  1120. seq_puts(m, "multiple pipes are enabled");
  1121. break;
  1122. case FBC_MODULE_PARAM:
  1123. seq_puts(m, "disabled per module param (default off)");
  1124. break;
  1125. case FBC_CHIP_DEFAULT:
  1126. seq_puts(m, "disabled per chip default");
  1127. break;
  1128. default:
  1129. seq_puts(m, "unknown reason");
  1130. }
  1131. seq_putc(m, '\n');
  1132. }
  1133. return 0;
  1134. }
  1135. static int i915_ips_status(struct seq_file *m, void *unused)
  1136. {
  1137. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1138. struct drm_device *dev = node->minor->dev;
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. if (!HAS_IPS(dev)) {
  1141. seq_puts(m, "not supported\n");
  1142. return 0;
  1143. }
  1144. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1145. seq_puts(m, "enabled\n");
  1146. else
  1147. seq_puts(m, "disabled\n");
  1148. return 0;
  1149. }
  1150. static int i915_sr_status(struct seq_file *m, void *unused)
  1151. {
  1152. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1153. struct drm_device *dev = node->minor->dev;
  1154. drm_i915_private_t *dev_priv = dev->dev_private;
  1155. bool sr_enabled = false;
  1156. if (HAS_PCH_SPLIT(dev))
  1157. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1158. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1159. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1160. else if (IS_I915GM(dev))
  1161. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1162. else if (IS_PINEVIEW(dev))
  1163. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1164. seq_printf(m, "self-refresh: %s\n",
  1165. sr_enabled ? "enabled" : "disabled");
  1166. return 0;
  1167. }
  1168. static int i915_emon_status(struct seq_file *m, void *unused)
  1169. {
  1170. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1171. struct drm_device *dev = node->minor->dev;
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. unsigned long temp, chipset, gfx;
  1174. int ret;
  1175. if (!IS_GEN5(dev))
  1176. return -ENODEV;
  1177. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1178. if (ret)
  1179. return ret;
  1180. temp = i915_mch_val(dev_priv);
  1181. chipset = i915_chipset_val(dev_priv);
  1182. gfx = i915_gfx_val(dev_priv);
  1183. mutex_unlock(&dev->struct_mutex);
  1184. seq_printf(m, "GMCH temp: %ld\n", temp);
  1185. seq_printf(m, "Chipset power: %ld\n", chipset);
  1186. seq_printf(m, "GFX power: %ld\n", gfx);
  1187. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1188. return 0;
  1189. }
  1190. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1191. {
  1192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1193. struct drm_device *dev = node->minor->dev;
  1194. drm_i915_private_t *dev_priv = dev->dev_private;
  1195. int ret;
  1196. int gpu_freq, ia_freq;
  1197. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1198. seq_puts(m, "unsupported on this chipset\n");
  1199. return 0;
  1200. }
  1201. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1202. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1203. if (ret)
  1204. return ret;
  1205. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1206. for (gpu_freq = dev_priv->rps.min_delay;
  1207. gpu_freq <= dev_priv->rps.max_delay;
  1208. gpu_freq++) {
  1209. ia_freq = gpu_freq;
  1210. sandybridge_pcode_read(dev_priv,
  1211. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1212. &ia_freq);
  1213. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1214. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1215. ((ia_freq >> 0) & 0xff) * 100,
  1216. ((ia_freq >> 8) & 0xff) * 100);
  1217. }
  1218. mutex_unlock(&dev_priv->rps.hw_lock);
  1219. return 0;
  1220. }
  1221. static int i915_gfxec(struct seq_file *m, void *unused)
  1222. {
  1223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1224. struct drm_device *dev = node->minor->dev;
  1225. drm_i915_private_t *dev_priv = dev->dev_private;
  1226. int ret;
  1227. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1228. if (ret)
  1229. return ret;
  1230. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1231. mutex_unlock(&dev->struct_mutex);
  1232. return 0;
  1233. }
  1234. static int i915_opregion(struct seq_file *m, void *unused)
  1235. {
  1236. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1237. struct drm_device *dev = node->minor->dev;
  1238. drm_i915_private_t *dev_priv = dev->dev_private;
  1239. struct intel_opregion *opregion = &dev_priv->opregion;
  1240. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1241. int ret;
  1242. if (data == NULL)
  1243. return -ENOMEM;
  1244. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1245. if (ret)
  1246. goto out;
  1247. if (opregion->header) {
  1248. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1249. seq_write(m, data, OPREGION_SIZE);
  1250. }
  1251. mutex_unlock(&dev->struct_mutex);
  1252. out:
  1253. kfree(data);
  1254. return 0;
  1255. }
  1256. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1257. {
  1258. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1259. struct drm_device *dev = node->minor->dev;
  1260. struct intel_fbdev *ifbdev = NULL;
  1261. struct intel_framebuffer *fb;
  1262. #ifdef CONFIG_DRM_I915_FBDEV
  1263. struct drm_i915_private *dev_priv = dev->dev_private;
  1264. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1265. if (ret)
  1266. return ret;
  1267. ifbdev = dev_priv->fbdev;
  1268. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1269. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1270. fb->base.width,
  1271. fb->base.height,
  1272. fb->base.depth,
  1273. fb->base.bits_per_pixel,
  1274. atomic_read(&fb->base.refcount.refcount));
  1275. describe_obj(m, fb->obj);
  1276. seq_putc(m, '\n');
  1277. mutex_unlock(&dev->mode_config.mutex);
  1278. #endif
  1279. mutex_lock(&dev->mode_config.fb_lock);
  1280. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1281. if (ifbdev && &fb->base == ifbdev->helper.fb)
  1282. continue;
  1283. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1284. fb->base.width,
  1285. fb->base.height,
  1286. fb->base.depth,
  1287. fb->base.bits_per_pixel,
  1288. atomic_read(&fb->base.refcount.refcount));
  1289. describe_obj(m, fb->obj);
  1290. seq_putc(m, '\n');
  1291. }
  1292. mutex_unlock(&dev->mode_config.fb_lock);
  1293. return 0;
  1294. }
  1295. static int i915_context_status(struct seq_file *m, void *unused)
  1296. {
  1297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1298. struct drm_device *dev = node->minor->dev;
  1299. drm_i915_private_t *dev_priv = dev->dev_private;
  1300. struct intel_ring_buffer *ring;
  1301. struct i915_hw_context *ctx;
  1302. int ret, i;
  1303. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1304. if (ret)
  1305. return ret;
  1306. if (dev_priv->ips.pwrctx) {
  1307. seq_puts(m, "power context ");
  1308. describe_obj(m, dev_priv->ips.pwrctx);
  1309. seq_putc(m, '\n');
  1310. }
  1311. if (dev_priv->ips.renderctx) {
  1312. seq_puts(m, "render context ");
  1313. describe_obj(m, dev_priv->ips.renderctx);
  1314. seq_putc(m, '\n');
  1315. }
  1316. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1317. seq_puts(m, "HW context ");
  1318. describe_ctx(m, ctx);
  1319. for_each_ring(ring, dev_priv, i)
  1320. if (ring->default_context == ctx)
  1321. seq_printf(m, "(default context %s) ", ring->name);
  1322. describe_obj(m, ctx->obj);
  1323. seq_putc(m, '\n');
  1324. }
  1325. mutex_unlock(&dev->mode_config.mutex);
  1326. return 0;
  1327. }
  1328. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1329. {
  1330. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1331. struct drm_device *dev = node->minor->dev;
  1332. struct drm_i915_private *dev_priv = dev->dev_private;
  1333. unsigned forcewake_count;
  1334. spin_lock_irq(&dev_priv->uncore.lock);
  1335. forcewake_count = dev_priv->uncore.forcewake_count;
  1336. spin_unlock_irq(&dev_priv->uncore.lock);
  1337. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1338. return 0;
  1339. }
  1340. static const char *swizzle_string(unsigned swizzle)
  1341. {
  1342. switch (swizzle) {
  1343. case I915_BIT_6_SWIZZLE_NONE:
  1344. return "none";
  1345. case I915_BIT_6_SWIZZLE_9:
  1346. return "bit9";
  1347. case I915_BIT_6_SWIZZLE_9_10:
  1348. return "bit9/bit10";
  1349. case I915_BIT_6_SWIZZLE_9_11:
  1350. return "bit9/bit11";
  1351. case I915_BIT_6_SWIZZLE_9_10_11:
  1352. return "bit9/bit10/bit11";
  1353. case I915_BIT_6_SWIZZLE_9_17:
  1354. return "bit9/bit17";
  1355. case I915_BIT_6_SWIZZLE_9_10_17:
  1356. return "bit9/bit10/bit17";
  1357. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1358. return "unknown";
  1359. }
  1360. return "bug";
  1361. }
  1362. static int i915_swizzle_info(struct seq_file *m, void *data)
  1363. {
  1364. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1365. struct drm_device *dev = node->minor->dev;
  1366. struct drm_i915_private *dev_priv = dev->dev_private;
  1367. int ret;
  1368. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1369. if (ret)
  1370. return ret;
  1371. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1372. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1373. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1374. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1375. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1376. seq_printf(m, "DDC = 0x%08x\n",
  1377. I915_READ(DCC));
  1378. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1379. I915_READ16(C0DRB3));
  1380. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1381. I915_READ16(C1DRB3));
  1382. } else if (INTEL_INFO(dev)->gen >= 6) {
  1383. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1384. I915_READ(MAD_DIMM_C0));
  1385. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1386. I915_READ(MAD_DIMM_C1));
  1387. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1388. I915_READ(MAD_DIMM_C2));
  1389. seq_printf(m, "TILECTL = 0x%08x\n",
  1390. I915_READ(TILECTL));
  1391. if (IS_GEN8(dev))
  1392. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1393. I915_READ(GAMTARBMODE));
  1394. else
  1395. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1396. I915_READ(ARB_MODE));
  1397. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1398. I915_READ(DISP_ARB_CTL));
  1399. }
  1400. mutex_unlock(&dev->struct_mutex);
  1401. return 0;
  1402. }
  1403. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1404. {
  1405. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1406. struct drm_device *dev = node->minor->dev;
  1407. struct drm_i915_private *dev_priv = dev->dev_private;
  1408. struct intel_ring_buffer *ring;
  1409. int i, ret;
  1410. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1411. if (ret)
  1412. return ret;
  1413. if (INTEL_INFO(dev)->gen == 6)
  1414. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1415. for_each_ring(ring, dev_priv, i) {
  1416. seq_printf(m, "%s\n", ring->name);
  1417. if (INTEL_INFO(dev)->gen == 7)
  1418. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1419. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1420. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1421. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1422. }
  1423. if (dev_priv->mm.aliasing_ppgtt) {
  1424. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1425. seq_puts(m, "aliasing PPGTT:\n");
  1426. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1427. }
  1428. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1429. mutex_unlock(&dev->struct_mutex);
  1430. return 0;
  1431. }
  1432. static int i915_dpio_info(struct seq_file *m, void *data)
  1433. {
  1434. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1435. struct drm_device *dev = node->minor->dev;
  1436. struct drm_i915_private *dev_priv = dev->dev_private;
  1437. int ret;
  1438. if (!IS_VALLEYVIEW(dev)) {
  1439. seq_puts(m, "unsupported\n");
  1440. return 0;
  1441. }
  1442. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1443. if (ret)
  1444. return ret;
  1445. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1446. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1447. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1448. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1449. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1450. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1451. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1452. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1453. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1454. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1455. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1456. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1457. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1458. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1459. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1460. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1461. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1462. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1463. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1464. mutex_unlock(&dev_priv->dpio_lock);
  1465. return 0;
  1466. }
  1467. static int i915_llc(struct seq_file *m, void *data)
  1468. {
  1469. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1470. struct drm_device *dev = node->minor->dev;
  1471. struct drm_i915_private *dev_priv = dev->dev_private;
  1472. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1473. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1474. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1475. return 0;
  1476. }
  1477. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1478. {
  1479. struct drm_info_node *node = m->private;
  1480. struct drm_device *dev = node->minor->dev;
  1481. struct drm_i915_private *dev_priv = dev->dev_private;
  1482. u32 psrperf = 0;
  1483. bool enabled = false;
  1484. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1485. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1486. enabled = HAS_PSR(dev) &&
  1487. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1488. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1489. if (HAS_PSR(dev))
  1490. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1491. EDP_PSR_PERF_CNT_MASK;
  1492. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1493. return 0;
  1494. }
  1495. static int i915_energy_uJ(struct seq_file *m, void *data)
  1496. {
  1497. struct drm_info_node *node = m->private;
  1498. struct drm_device *dev = node->minor->dev;
  1499. struct drm_i915_private *dev_priv = dev->dev_private;
  1500. u64 power;
  1501. u32 units;
  1502. if (INTEL_INFO(dev)->gen < 6)
  1503. return -ENODEV;
  1504. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1505. power = (power & 0x1f00) >> 8;
  1506. units = 1000000 / (1 << power); /* convert to uJ */
  1507. power = I915_READ(MCH_SECP_NRG_STTS);
  1508. power *= units;
  1509. seq_printf(m, "%llu", (long long unsigned)power);
  1510. return 0;
  1511. }
  1512. static int i915_pc8_status(struct seq_file *m, void *unused)
  1513. {
  1514. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1515. struct drm_device *dev = node->minor->dev;
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. if (!IS_HASWELL(dev)) {
  1518. seq_puts(m, "not supported\n");
  1519. return 0;
  1520. }
  1521. mutex_lock(&dev_priv->pc8.lock);
  1522. seq_printf(m, "Requirements met: %s\n",
  1523. yesno(dev_priv->pc8.requirements_met));
  1524. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1525. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1526. seq_printf(m, "IRQs disabled: %s\n",
  1527. yesno(dev_priv->pc8.irqs_disabled));
  1528. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1529. mutex_unlock(&dev_priv->pc8.lock);
  1530. return 0;
  1531. }
  1532. struct pipe_crc_info {
  1533. const char *name;
  1534. struct drm_device *dev;
  1535. enum pipe pipe;
  1536. };
  1537. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  1538. {
  1539. struct pipe_crc_info *info = inode->i_private;
  1540. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1541. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1542. spin_lock_irq(&pipe_crc->lock);
  1543. if (pipe_crc->opened) {
  1544. spin_unlock_irq(&pipe_crc->lock);
  1545. return -EBUSY; /* already open */
  1546. }
  1547. pipe_crc->opened = true;
  1548. filep->private_data = inode->i_private;
  1549. spin_unlock_irq(&pipe_crc->lock);
  1550. return 0;
  1551. }
  1552. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  1553. {
  1554. struct pipe_crc_info *info = inode->i_private;
  1555. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1556. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1557. spin_lock_irq(&pipe_crc->lock);
  1558. pipe_crc->opened = false;
  1559. spin_unlock_irq(&pipe_crc->lock);
  1560. return 0;
  1561. }
  1562. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  1563. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  1564. /* account for \'0' */
  1565. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  1566. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  1567. {
  1568. assert_spin_locked(&pipe_crc->lock);
  1569. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  1570. INTEL_PIPE_CRC_ENTRIES_NR);
  1571. }
  1572. static ssize_t
  1573. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  1574. loff_t *pos)
  1575. {
  1576. struct pipe_crc_info *info = filep->private_data;
  1577. struct drm_device *dev = info->dev;
  1578. struct drm_i915_private *dev_priv = dev->dev_private;
  1579. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1580. char buf[PIPE_CRC_BUFFER_LEN];
  1581. int head, tail, n_entries, n;
  1582. ssize_t bytes_read;
  1583. /*
  1584. * Don't allow user space to provide buffers not big enough to hold
  1585. * a line of data.
  1586. */
  1587. if (count < PIPE_CRC_LINE_LEN)
  1588. return -EINVAL;
  1589. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  1590. return 0;
  1591. /* nothing to read */
  1592. spin_lock_irq(&pipe_crc->lock);
  1593. while (pipe_crc_data_count(pipe_crc) == 0) {
  1594. int ret;
  1595. if (filep->f_flags & O_NONBLOCK) {
  1596. spin_unlock_irq(&pipe_crc->lock);
  1597. return -EAGAIN;
  1598. }
  1599. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  1600. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  1601. if (ret) {
  1602. spin_unlock_irq(&pipe_crc->lock);
  1603. return ret;
  1604. }
  1605. }
  1606. /* We now have one or more entries to read */
  1607. head = pipe_crc->head;
  1608. tail = pipe_crc->tail;
  1609. n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
  1610. count / PIPE_CRC_LINE_LEN);
  1611. spin_unlock_irq(&pipe_crc->lock);
  1612. bytes_read = 0;
  1613. n = 0;
  1614. do {
  1615. struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
  1616. int ret;
  1617. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  1618. "%8u %8x %8x %8x %8x %8x\n",
  1619. entry->frame, entry->crc[0],
  1620. entry->crc[1], entry->crc[2],
  1621. entry->crc[3], entry->crc[4]);
  1622. ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
  1623. buf, PIPE_CRC_LINE_LEN);
  1624. if (ret == PIPE_CRC_LINE_LEN)
  1625. return -EFAULT;
  1626. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  1627. tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1628. n++;
  1629. } while (--n_entries);
  1630. spin_lock_irq(&pipe_crc->lock);
  1631. pipe_crc->tail = tail;
  1632. spin_unlock_irq(&pipe_crc->lock);
  1633. return bytes_read;
  1634. }
  1635. static const struct file_operations i915_pipe_crc_fops = {
  1636. .owner = THIS_MODULE,
  1637. .open = i915_pipe_crc_open,
  1638. .read = i915_pipe_crc_read,
  1639. .release = i915_pipe_crc_release,
  1640. };
  1641. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  1642. {
  1643. .name = "i915_pipe_A_crc",
  1644. .pipe = PIPE_A,
  1645. },
  1646. {
  1647. .name = "i915_pipe_B_crc",
  1648. .pipe = PIPE_B,
  1649. },
  1650. {
  1651. .name = "i915_pipe_C_crc",
  1652. .pipe = PIPE_C,
  1653. },
  1654. };
  1655. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  1656. enum pipe pipe)
  1657. {
  1658. struct drm_device *dev = minor->dev;
  1659. struct dentry *ent;
  1660. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  1661. info->dev = dev;
  1662. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  1663. &i915_pipe_crc_fops);
  1664. if (IS_ERR(ent))
  1665. return PTR_ERR(ent);
  1666. return drm_add_fake_info_node(minor, ent, info);
  1667. }
  1668. static const char * const pipe_crc_sources[] = {
  1669. "none",
  1670. "plane1",
  1671. "plane2",
  1672. "pf",
  1673. "pipe",
  1674. "TV",
  1675. "DP-B",
  1676. "DP-C",
  1677. "DP-D",
  1678. "auto",
  1679. };
  1680. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1681. {
  1682. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1683. return pipe_crc_sources[source];
  1684. }
  1685. static int display_crc_ctl_show(struct seq_file *m, void *data)
  1686. {
  1687. struct drm_device *dev = m->private;
  1688. struct drm_i915_private *dev_priv = dev->dev_private;
  1689. int i;
  1690. for (i = 0; i < I915_MAX_PIPES; i++)
  1691. seq_printf(m, "%c %s\n", pipe_name(i),
  1692. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1693. return 0;
  1694. }
  1695. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  1696. {
  1697. struct drm_device *dev = inode->i_private;
  1698. return single_open(file, display_crc_ctl_show, dev);
  1699. }
  1700. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1701. uint32_t *val)
  1702. {
  1703. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1704. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1705. switch (*source) {
  1706. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1707. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  1708. break;
  1709. case INTEL_PIPE_CRC_SOURCE_NONE:
  1710. *val = 0;
  1711. break;
  1712. default:
  1713. return -EINVAL;
  1714. }
  1715. return 0;
  1716. }
  1717. static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
  1718. enum intel_pipe_crc_source *source)
  1719. {
  1720. struct intel_encoder *encoder;
  1721. struct intel_crtc *crtc;
  1722. struct intel_digital_port *dig_port;
  1723. int ret = 0;
  1724. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1725. mutex_lock(&dev->mode_config.mutex);
  1726. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  1727. base.head) {
  1728. if (!encoder->base.crtc)
  1729. continue;
  1730. crtc = to_intel_crtc(encoder->base.crtc);
  1731. if (crtc->pipe != pipe)
  1732. continue;
  1733. switch (encoder->type) {
  1734. case INTEL_OUTPUT_TVOUT:
  1735. *source = INTEL_PIPE_CRC_SOURCE_TV;
  1736. break;
  1737. case INTEL_OUTPUT_DISPLAYPORT:
  1738. case INTEL_OUTPUT_EDP:
  1739. dig_port = enc_to_dig_port(&encoder->base);
  1740. switch (dig_port->port) {
  1741. case PORT_B:
  1742. *source = INTEL_PIPE_CRC_SOURCE_DP_B;
  1743. break;
  1744. case PORT_C:
  1745. *source = INTEL_PIPE_CRC_SOURCE_DP_C;
  1746. break;
  1747. case PORT_D:
  1748. *source = INTEL_PIPE_CRC_SOURCE_DP_D;
  1749. break;
  1750. default:
  1751. WARN(1, "nonexisting DP port %c\n",
  1752. port_name(dig_port->port));
  1753. break;
  1754. }
  1755. break;
  1756. }
  1757. }
  1758. mutex_unlock(&dev->mode_config.mutex);
  1759. return ret;
  1760. }
  1761. static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
  1762. enum pipe pipe,
  1763. enum intel_pipe_crc_source *source,
  1764. uint32_t *val)
  1765. {
  1766. struct drm_i915_private *dev_priv = dev->dev_private;
  1767. bool need_stable_symbols = false;
  1768. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1769. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1770. if (ret)
  1771. return ret;
  1772. }
  1773. switch (*source) {
  1774. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1775. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  1776. break;
  1777. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1778. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  1779. need_stable_symbols = true;
  1780. break;
  1781. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1782. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  1783. need_stable_symbols = true;
  1784. break;
  1785. case INTEL_PIPE_CRC_SOURCE_NONE:
  1786. *val = 0;
  1787. break;
  1788. default:
  1789. return -EINVAL;
  1790. }
  1791. /*
  1792. * When the pipe CRC tap point is after the transcoders we need
  1793. * to tweak symbol-level features to produce a deterministic series of
  1794. * symbols for a given frame. We need to reset those features only once
  1795. * a frame (instead of every nth symbol):
  1796. * - DC-balance: used to ensure a better clock recovery from the data
  1797. * link (SDVO)
  1798. * - DisplayPort scrambling: used for EMI reduction
  1799. */
  1800. if (need_stable_symbols) {
  1801. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1802. WARN_ON(!IS_G4X(dev));
  1803. tmp |= DC_BALANCE_RESET_VLV;
  1804. if (pipe == PIPE_A)
  1805. tmp |= PIPE_A_SCRAMBLE_RESET;
  1806. else
  1807. tmp |= PIPE_B_SCRAMBLE_RESET;
  1808. I915_WRITE(PORT_DFT2_G4X, tmp);
  1809. }
  1810. return 0;
  1811. }
  1812. static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
  1813. enum pipe pipe,
  1814. enum intel_pipe_crc_source *source,
  1815. uint32_t *val)
  1816. {
  1817. struct drm_i915_private *dev_priv = dev->dev_private;
  1818. bool need_stable_symbols = false;
  1819. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1820. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1821. if (ret)
  1822. return ret;
  1823. }
  1824. switch (*source) {
  1825. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1826. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  1827. break;
  1828. case INTEL_PIPE_CRC_SOURCE_TV:
  1829. if (!SUPPORTS_TV(dev))
  1830. return -EINVAL;
  1831. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  1832. break;
  1833. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1834. if (!IS_G4X(dev))
  1835. return -EINVAL;
  1836. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  1837. need_stable_symbols = true;
  1838. break;
  1839. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1840. if (!IS_G4X(dev))
  1841. return -EINVAL;
  1842. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  1843. need_stable_symbols = true;
  1844. break;
  1845. case INTEL_PIPE_CRC_SOURCE_DP_D:
  1846. if (!IS_G4X(dev))
  1847. return -EINVAL;
  1848. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  1849. need_stable_symbols = true;
  1850. break;
  1851. case INTEL_PIPE_CRC_SOURCE_NONE:
  1852. *val = 0;
  1853. break;
  1854. default:
  1855. return -EINVAL;
  1856. }
  1857. /*
  1858. * When the pipe CRC tap point is after the transcoders we need
  1859. * to tweak symbol-level features to produce a deterministic series of
  1860. * symbols for a given frame. We need to reset those features only once
  1861. * a frame (instead of every nth symbol):
  1862. * - DC-balance: used to ensure a better clock recovery from the data
  1863. * link (SDVO)
  1864. * - DisplayPort scrambling: used for EMI reduction
  1865. */
  1866. if (need_stable_symbols) {
  1867. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1868. WARN_ON(!IS_G4X(dev));
  1869. I915_WRITE(PORT_DFT_I9XX,
  1870. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  1871. if (pipe == PIPE_A)
  1872. tmp |= PIPE_A_SCRAMBLE_RESET;
  1873. else
  1874. tmp |= PIPE_B_SCRAMBLE_RESET;
  1875. I915_WRITE(PORT_DFT2_G4X, tmp);
  1876. }
  1877. return 0;
  1878. }
  1879. static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
  1880. enum pipe pipe)
  1881. {
  1882. struct drm_i915_private *dev_priv = dev->dev_private;
  1883. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1884. if (pipe == PIPE_A)
  1885. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1886. else
  1887. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1888. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  1889. tmp &= ~DC_BALANCE_RESET_VLV;
  1890. I915_WRITE(PORT_DFT2_G4X, tmp);
  1891. }
  1892. static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
  1893. enum pipe pipe)
  1894. {
  1895. struct drm_i915_private *dev_priv = dev->dev_private;
  1896. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1897. if (pipe == PIPE_A)
  1898. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1899. else
  1900. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1901. I915_WRITE(PORT_DFT2_G4X, tmp);
  1902. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  1903. I915_WRITE(PORT_DFT_I9XX,
  1904. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  1905. }
  1906. }
  1907. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1908. uint32_t *val)
  1909. {
  1910. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1911. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1912. switch (*source) {
  1913. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1914. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  1915. break;
  1916. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1917. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  1918. break;
  1919. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1920. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  1921. break;
  1922. case INTEL_PIPE_CRC_SOURCE_NONE:
  1923. *val = 0;
  1924. break;
  1925. default:
  1926. return -EINVAL;
  1927. }
  1928. return 0;
  1929. }
  1930. static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1931. uint32_t *val)
  1932. {
  1933. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1934. *source = INTEL_PIPE_CRC_SOURCE_PF;
  1935. switch (*source) {
  1936. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1937. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  1938. break;
  1939. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1940. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  1941. break;
  1942. case INTEL_PIPE_CRC_SOURCE_PF:
  1943. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  1944. break;
  1945. case INTEL_PIPE_CRC_SOURCE_NONE:
  1946. *val = 0;
  1947. break;
  1948. default:
  1949. return -EINVAL;
  1950. }
  1951. return 0;
  1952. }
  1953. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  1954. enum intel_pipe_crc_source source)
  1955. {
  1956. struct drm_i915_private *dev_priv = dev->dev_private;
  1957. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1958. u32 val;
  1959. int ret;
  1960. if (pipe_crc->source == source)
  1961. return 0;
  1962. /* forbid changing the source without going back to 'none' */
  1963. if (pipe_crc->source && source)
  1964. return -EINVAL;
  1965. if (IS_GEN2(dev))
  1966. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  1967. else if (INTEL_INFO(dev)->gen < 5)
  1968. ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  1969. else if (IS_VALLEYVIEW(dev))
  1970. ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
  1971. else if (IS_GEN5(dev) || IS_GEN6(dev))
  1972. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  1973. else
  1974. ret = ivb_pipe_crc_ctl_reg(&source, &val);
  1975. if (ret != 0)
  1976. return ret;
  1977. /* none -> real source transition */
  1978. if (source) {
  1979. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  1980. pipe_name(pipe), pipe_crc_source_name(source));
  1981. pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
  1982. INTEL_PIPE_CRC_ENTRIES_NR,
  1983. GFP_KERNEL);
  1984. if (!pipe_crc->entries)
  1985. return -ENOMEM;
  1986. spin_lock_irq(&pipe_crc->lock);
  1987. pipe_crc->head = 0;
  1988. pipe_crc->tail = 0;
  1989. spin_unlock_irq(&pipe_crc->lock);
  1990. }
  1991. pipe_crc->source = source;
  1992. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  1993. POSTING_READ(PIPE_CRC_CTL(pipe));
  1994. /* real source -> none transition */
  1995. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  1996. struct intel_pipe_crc_entry *entries;
  1997. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  1998. pipe_name(pipe));
  1999. intel_wait_for_vblank(dev, pipe);
  2000. spin_lock_irq(&pipe_crc->lock);
  2001. entries = pipe_crc->entries;
  2002. pipe_crc->entries = NULL;
  2003. spin_unlock_irq(&pipe_crc->lock);
  2004. kfree(entries);
  2005. if (IS_G4X(dev))
  2006. g4x_undo_pipe_scramble_reset(dev, pipe);
  2007. else if (IS_VALLEYVIEW(dev))
  2008. vlv_undo_pipe_scramble_reset(dev, pipe);
  2009. }
  2010. return 0;
  2011. }
  2012. /*
  2013. * Parse pipe CRC command strings:
  2014. * command: wsp* object wsp+ name wsp+ source wsp*
  2015. * object: 'pipe'
  2016. * name: (A | B | C)
  2017. * source: (none | plane1 | plane2 | pf)
  2018. * wsp: (#0x20 | #0x9 | #0xA)+
  2019. *
  2020. * eg.:
  2021. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  2022. * "pipe A none" -> Stop CRC
  2023. */
  2024. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  2025. {
  2026. int n_words = 0;
  2027. while (*buf) {
  2028. char *end;
  2029. /* skip leading white space */
  2030. buf = skip_spaces(buf);
  2031. if (!*buf)
  2032. break; /* end of buffer */
  2033. /* find end of word */
  2034. for (end = buf; *end && !isspace(*end); end++)
  2035. ;
  2036. if (n_words == max_words) {
  2037. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  2038. max_words);
  2039. return -EINVAL; /* ran out of words[] before bytes */
  2040. }
  2041. if (*end)
  2042. *end++ = '\0';
  2043. words[n_words++] = buf;
  2044. buf = end;
  2045. }
  2046. return n_words;
  2047. }
  2048. enum intel_pipe_crc_object {
  2049. PIPE_CRC_OBJECT_PIPE,
  2050. };
  2051. static const char * const pipe_crc_objects[] = {
  2052. "pipe",
  2053. };
  2054. static int
  2055. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  2056. {
  2057. int i;
  2058. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  2059. if (!strcmp(buf, pipe_crc_objects[i])) {
  2060. *o = i;
  2061. return 0;
  2062. }
  2063. return -EINVAL;
  2064. }
  2065. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  2066. {
  2067. const char name = buf[0];
  2068. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  2069. return -EINVAL;
  2070. *pipe = name - 'A';
  2071. return 0;
  2072. }
  2073. static int
  2074. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  2075. {
  2076. int i;
  2077. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  2078. if (!strcmp(buf, pipe_crc_sources[i])) {
  2079. *s = i;
  2080. return 0;
  2081. }
  2082. return -EINVAL;
  2083. }
  2084. static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  2085. {
  2086. #define N_WORDS 3
  2087. int n_words;
  2088. char *words[N_WORDS];
  2089. enum pipe pipe;
  2090. enum intel_pipe_crc_object object;
  2091. enum intel_pipe_crc_source source;
  2092. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  2093. if (n_words != N_WORDS) {
  2094. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  2095. N_WORDS);
  2096. return -EINVAL;
  2097. }
  2098. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  2099. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  2100. return -EINVAL;
  2101. }
  2102. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  2103. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  2104. return -EINVAL;
  2105. }
  2106. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  2107. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  2108. return -EINVAL;
  2109. }
  2110. return pipe_crc_set_source(dev, pipe, source);
  2111. }
  2112. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  2113. size_t len, loff_t *offp)
  2114. {
  2115. struct seq_file *m = file->private_data;
  2116. struct drm_device *dev = m->private;
  2117. char *tmpbuf;
  2118. int ret;
  2119. if (len == 0)
  2120. return 0;
  2121. if (len > PAGE_SIZE - 1) {
  2122. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  2123. PAGE_SIZE);
  2124. return -E2BIG;
  2125. }
  2126. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  2127. if (!tmpbuf)
  2128. return -ENOMEM;
  2129. if (copy_from_user(tmpbuf, ubuf, len)) {
  2130. ret = -EFAULT;
  2131. goto out;
  2132. }
  2133. tmpbuf[len] = '\0';
  2134. ret = display_crc_ctl_parse(dev, tmpbuf, len);
  2135. out:
  2136. kfree(tmpbuf);
  2137. if (ret < 0)
  2138. return ret;
  2139. *offp += len;
  2140. return len;
  2141. }
  2142. static const struct file_operations i915_display_crc_ctl_fops = {
  2143. .owner = THIS_MODULE,
  2144. .open = display_crc_ctl_open,
  2145. .read = seq_read,
  2146. .llseek = seq_lseek,
  2147. .release = single_release,
  2148. .write = display_crc_ctl_write
  2149. };
  2150. static int
  2151. i915_wedged_get(void *data, u64 *val)
  2152. {
  2153. struct drm_device *dev = data;
  2154. drm_i915_private_t *dev_priv = dev->dev_private;
  2155. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  2156. return 0;
  2157. }
  2158. static int
  2159. i915_wedged_set(void *data, u64 val)
  2160. {
  2161. struct drm_device *dev = data;
  2162. DRM_INFO("Manually setting wedged to %llu\n", val);
  2163. i915_handle_error(dev, val);
  2164. return 0;
  2165. }
  2166. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  2167. i915_wedged_get, i915_wedged_set,
  2168. "%llu\n");
  2169. static int
  2170. i915_ring_stop_get(void *data, u64 *val)
  2171. {
  2172. struct drm_device *dev = data;
  2173. drm_i915_private_t *dev_priv = dev->dev_private;
  2174. *val = dev_priv->gpu_error.stop_rings;
  2175. return 0;
  2176. }
  2177. static int
  2178. i915_ring_stop_set(void *data, u64 val)
  2179. {
  2180. struct drm_device *dev = data;
  2181. struct drm_i915_private *dev_priv = dev->dev_private;
  2182. int ret;
  2183. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  2184. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2185. if (ret)
  2186. return ret;
  2187. dev_priv->gpu_error.stop_rings = val;
  2188. mutex_unlock(&dev->struct_mutex);
  2189. return 0;
  2190. }
  2191. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  2192. i915_ring_stop_get, i915_ring_stop_set,
  2193. "0x%08llx\n");
  2194. static int
  2195. i915_ring_missed_irq_get(void *data, u64 *val)
  2196. {
  2197. struct drm_device *dev = data;
  2198. struct drm_i915_private *dev_priv = dev->dev_private;
  2199. *val = dev_priv->gpu_error.missed_irq_rings;
  2200. return 0;
  2201. }
  2202. static int
  2203. i915_ring_missed_irq_set(void *data, u64 val)
  2204. {
  2205. struct drm_device *dev = data;
  2206. struct drm_i915_private *dev_priv = dev->dev_private;
  2207. int ret;
  2208. /* Lock against concurrent debugfs callers */
  2209. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2210. if (ret)
  2211. return ret;
  2212. dev_priv->gpu_error.missed_irq_rings = val;
  2213. mutex_unlock(&dev->struct_mutex);
  2214. return 0;
  2215. }
  2216. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  2217. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  2218. "0x%08llx\n");
  2219. static int
  2220. i915_ring_test_irq_get(void *data, u64 *val)
  2221. {
  2222. struct drm_device *dev = data;
  2223. struct drm_i915_private *dev_priv = dev->dev_private;
  2224. *val = dev_priv->gpu_error.test_irq_rings;
  2225. return 0;
  2226. }
  2227. static int
  2228. i915_ring_test_irq_set(void *data, u64 val)
  2229. {
  2230. struct drm_device *dev = data;
  2231. struct drm_i915_private *dev_priv = dev->dev_private;
  2232. int ret;
  2233. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  2234. /* Lock against concurrent debugfs callers */
  2235. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2236. if (ret)
  2237. return ret;
  2238. dev_priv->gpu_error.test_irq_rings = val;
  2239. mutex_unlock(&dev->struct_mutex);
  2240. return 0;
  2241. }
  2242. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  2243. i915_ring_test_irq_get, i915_ring_test_irq_set,
  2244. "0x%08llx\n");
  2245. #define DROP_UNBOUND 0x1
  2246. #define DROP_BOUND 0x2
  2247. #define DROP_RETIRE 0x4
  2248. #define DROP_ACTIVE 0x8
  2249. #define DROP_ALL (DROP_UNBOUND | \
  2250. DROP_BOUND | \
  2251. DROP_RETIRE | \
  2252. DROP_ACTIVE)
  2253. static int
  2254. i915_drop_caches_get(void *data, u64 *val)
  2255. {
  2256. *val = DROP_ALL;
  2257. return 0;
  2258. }
  2259. static int
  2260. i915_drop_caches_set(void *data, u64 val)
  2261. {
  2262. struct drm_device *dev = data;
  2263. struct drm_i915_private *dev_priv = dev->dev_private;
  2264. struct drm_i915_gem_object *obj, *next;
  2265. struct i915_address_space *vm;
  2266. struct i915_vma *vma, *x;
  2267. int ret;
  2268. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  2269. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  2270. * on ioctls on -EAGAIN. */
  2271. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2272. if (ret)
  2273. return ret;
  2274. if (val & DROP_ACTIVE) {
  2275. ret = i915_gpu_idle(dev);
  2276. if (ret)
  2277. goto unlock;
  2278. }
  2279. if (val & (DROP_RETIRE | DROP_ACTIVE))
  2280. i915_gem_retire_requests(dev);
  2281. if (val & DROP_BOUND) {
  2282. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  2283. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  2284. mm_list) {
  2285. if (vma->obj->pin_count)
  2286. continue;
  2287. ret = i915_vma_unbind(vma);
  2288. if (ret)
  2289. goto unlock;
  2290. }
  2291. }
  2292. }
  2293. if (val & DROP_UNBOUND) {
  2294. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  2295. global_list)
  2296. if (obj->pages_pin_count == 0) {
  2297. ret = i915_gem_object_put_pages(obj);
  2298. if (ret)
  2299. goto unlock;
  2300. }
  2301. }
  2302. unlock:
  2303. mutex_unlock(&dev->struct_mutex);
  2304. return ret;
  2305. }
  2306. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  2307. i915_drop_caches_get, i915_drop_caches_set,
  2308. "0x%08llx\n");
  2309. static int
  2310. i915_max_freq_get(void *data, u64 *val)
  2311. {
  2312. struct drm_device *dev = data;
  2313. drm_i915_private_t *dev_priv = dev->dev_private;
  2314. int ret;
  2315. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2316. return -ENODEV;
  2317. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2318. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2319. if (ret)
  2320. return ret;
  2321. if (IS_VALLEYVIEW(dev))
  2322. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2323. dev_priv->rps.max_delay);
  2324. else
  2325. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  2326. mutex_unlock(&dev_priv->rps.hw_lock);
  2327. return 0;
  2328. }
  2329. static int
  2330. i915_max_freq_set(void *data, u64 val)
  2331. {
  2332. struct drm_device *dev = data;
  2333. struct drm_i915_private *dev_priv = dev->dev_private;
  2334. int ret;
  2335. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2336. return -ENODEV;
  2337. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2338. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  2339. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2340. if (ret)
  2341. return ret;
  2342. /*
  2343. * Turbo will still be enabled, but won't go above the set value.
  2344. */
  2345. if (IS_VALLEYVIEW(dev)) {
  2346. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2347. dev_priv->rps.max_delay = val;
  2348. gen6_set_rps(dev, val);
  2349. } else {
  2350. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2351. dev_priv->rps.max_delay = val;
  2352. gen6_set_rps(dev, val);
  2353. }
  2354. mutex_unlock(&dev_priv->rps.hw_lock);
  2355. return 0;
  2356. }
  2357. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  2358. i915_max_freq_get, i915_max_freq_set,
  2359. "%llu\n");
  2360. static int
  2361. i915_min_freq_get(void *data, u64 *val)
  2362. {
  2363. struct drm_device *dev = data;
  2364. drm_i915_private_t *dev_priv = dev->dev_private;
  2365. int ret;
  2366. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2367. return -ENODEV;
  2368. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2369. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2370. if (ret)
  2371. return ret;
  2372. if (IS_VALLEYVIEW(dev))
  2373. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2374. dev_priv->rps.min_delay);
  2375. else
  2376. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  2377. mutex_unlock(&dev_priv->rps.hw_lock);
  2378. return 0;
  2379. }
  2380. static int
  2381. i915_min_freq_set(void *data, u64 val)
  2382. {
  2383. struct drm_device *dev = data;
  2384. struct drm_i915_private *dev_priv = dev->dev_private;
  2385. int ret;
  2386. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2387. return -ENODEV;
  2388. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2389. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  2390. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2391. if (ret)
  2392. return ret;
  2393. /*
  2394. * Turbo will still be enabled, but won't go below the set value.
  2395. */
  2396. if (IS_VALLEYVIEW(dev)) {
  2397. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2398. dev_priv->rps.min_delay = val;
  2399. valleyview_set_rps(dev, val);
  2400. } else {
  2401. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2402. dev_priv->rps.min_delay = val;
  2403. gen6_set_rps(dev, val);
  2404. }
  2405. mutex_unlock(&dev_priv->rps.hw_lock);
  2406. return 0;
  2407. }
  2408. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  2409. i915_min_freq_get, i915_min_freq_set,
  2410. "%llu\n");
  2411. static int
  2412. i915_cache_sharing_get(void *data, u64 *val)
  2413. {
  2414. struct drm_device *dev = data;
  2415. drm_i915_private_t *dev_priv = dev->dev_private;
  2416. u32 snpcr;
  2417. int ret;
  2418. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2419. return -ENODEV;
  2420. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2421. if (ret)
  2422. return ret;
  2423. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2424. mutex_unlock(&dev_priv->dev->struct_mutex);
  2425. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  2426. return 0;
  2427. }
  2428. static int
  2429. i915_cache_sharing_set(void *data, u64 val)
  2430. {
  2431. struct drm_device *dev = data;
  2432. struct drm_i915_private *dev_priv = dev->dev_private;
  2433. u32 snpcr;
  2434. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2435. return -ENODEV;
  2436. if (val > 3)
  2437. return -EINVAL;
  2438. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  2439. /* Update the cache sharing policy here as well */
  2440. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2441. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  2442. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  2443. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  2444. return 0;
  2445. }
  2446. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  2447. i915_cache_sharing_get, i915_cache_sharing_set,
  2448. "%llu\n");
  2449. static int i915_forcewake_open(struct inode *inode, struct file *file)
  2450. {
  2451. struct drm_device *dev = inode->i_private;
  2452. struct drm_i915_private *dev_priv = dev->dev_private;
  2453. if (INTEL_INFO(dev)->gen < 6)
  2454. return 0;
  2455. gen6_gt_force_wake_get(dev_priv);
  2456. return 0;
  2457. }
  2458. static int i915_forcewake_release(struct inode *inode, struct file *file)
  2459. {
  2460. struct drm_device *dev = inode->i_private;
  2461. struct drm_i915_private *dev_priv = dev->dev_private;
  2462. if (INTEL_INFO(dev)->gen < 6)
  2463. return 0;
  2464. gen6_gt_force_wake_put(dev_priv);
  2465. return 0;
  2466. }
  2467. static const struct file_operations i915_forcewake_fops = {
  2468. .owner = THIS_MODULE,
  2469. .open = i915_forcewake_open,
  2470. .release = i915_forcewake_release,
  2471. };
  2472. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2473. {
  2474. struct drm_device *dev = minor->dev;
  2475. struct dentry *ent;
  2476. ent = debugfs_create_file("i915_forcewake_user",
  2477. S_IRUSR,
  2478. root, dev,
  2479. &i915_forcewake_fops);
  2480. if (IS_ERR(ent))
  2481. return PTR_ERR(ent);
  2482. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2483. }
  2484. static int i915_debugfs_create(struct dentry *root,
  2485. struct drm_minor *minor,
  2486. const char *name,
  2487. const struct file_operations *fops)
  2488. {
  2489. struct drm_device *dev = minor->dev;
  2490. struct dentry *ent;
  2491. ent = debugfs_create_file(name,
  2492. S_IRUGO | S_IWUSR,
  2493. root, dev,
  2494. fops);
  2495. if (IS_ERR(ent))
  2496. return PTR_ERR(ent);
  2497. return drm_add_fake_info_node(minor, ent, fops);
  2498. }
  2499. static struct drm_info_list i915_debugfs_list[] = {
  2500. {"i915_capabilities", i915_capabilities, 0},
  2501. {"i915_gem_objects", i915_gem_object_info, 0},
  2502. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2503. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2504. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2505. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2506. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2507. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2508. {"i915_gem_request", i915_gem_request_info, 0},
  2509. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2510. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2511. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2512. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2513. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2514. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2515. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2516. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2517. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2518. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2519. {"i915_inttoext_table", i915_inttoext_table, 0},
  2520. {"i915_drpc_info", i915_drpc_info, 0},
  2521. {"i915_emon_status", i915_emon_status, 0},
  2522. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2523. {"i915_gfxec", i915_gfxec, 0},
  2524. {"i915_fbc_status", i915_fbc_status, 0},
  2525. {"i915_ips_status", i915_ips_status, 0},
  2526. {"i915_sr_status", i915_sr_status, 0},
  2527. {"i915_opregion", i915_opregion, 0},
  2528. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2529. {"i915_context_status", i915_context_status, 0},
  2530. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2531. {"i915_swizzle_info", i915_swizzle_info, 0},
  2532. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2533. {"i915_dpio", i915_dpio_info, 0},
  2534. {"i915_llc", i915_llc, 0},
  2535. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2536. {"i915_energy_uJ", i915_energy_uJ, 0},
  2537. {"i915_pc8_status", i915_pc8_status, 0},
  2538. };
  2539. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2540. static struct i915_debugfs_files {
  2541. const char *name;
  2542. const struct file_operations *fops;
  2543. } i915_debugfs_files[] = {
  2544. {"i915_wedged", &i915_wedged_fops},
  2545. {"i915_max_freq", &i915_max_freq_fops},
  2546. {"i915_min_freq", &i915_min_freq_fops},
  2547. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2548. {"i915_ring_stop", &i915_ring_stop_fops},
  2549. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2550. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2551. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2552. {"i915_error_state", &i915_error_state_fops},
  2553. {"i915_next_seqno", &i915_next_seqno_fops},
  2554. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  2555. };
  2556. void intel_display_crc_init(struct drm_device *dev)
  2557. {
  2558. struct drm_i915_private *dev_priv = dev->dev_private;
  2559. int i;
  2560. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  2561. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[i];
  2562. pipe_crc->opened = false;
  2563. spin_lock_init(&pipe_crc->lock);
  2564. init_waitqueue_head(&pipe_crc->wq);
  2565. }
  2566. }
  2567. int i915_debugfs_init(struct drm_minor *minor)
  2568. {
  2569. int ret, i;
  2570. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2571. if (ret)
  2572. return ret;
  2573. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2574. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  2575. if (ret)
  2576. return ret;
  2577. }
  2578. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2579. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2580. i915_debugfs_files[i].name,
  2581. i915_debugfs_files[i].fops);
  2582. if (ret)
  2583. return ret;
  2584. }
  2585. return drm_debugfs_create_files(i915_debugfs_list,
  2586. I915_DEBUGFS_ENTRIES,
  2587. minor->debugfs_root, minor);
  2588. }
  2589. void i915_debugfs_cleanup(struct drm_minor *minor)
  2590. {
  2591. int i;
  2592. drm_debugfs_remove_files(i915_debugfs_list,
  2593. I915_DEBUGFS_ENTRIES, minor);
  2594. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2595. 1, minor);
  2596. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2597. struct drm_info_list *info_list =
  2598. (struct drm_info_list *)&i915_pipe_crc_data[i];
  2599. drm_debugfs_remove_files(info_list, 1, minor);
  2600. }
  2601. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2602. struct drm_info_list *info_list =
  2603. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2604. drm_debugfs_remove_files(info_list, 1, minor);
  2605. }
  2606. }
  2607. #endif /* CONFIG_DEBUG_FS */