mach-mxs.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk/mxs.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/clocksource.h>
  16. #include <linux/can/platform/flexcan.h>
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/gpio.h>
  20. #include <linux/init.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/irqchip/mxs.h>
  23. #include <linux/micrel_phy.h>
  24. #include <linux/mxsfb.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/phy.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/time.h>
  32. #include <asm/system_misc.h>
  33. #include "pm.h"
  34. /* MXS DIGCTL SAIF CLKMUX */
  35. #define MXS_DIGCTL_SAIF_CLKMUX_DIRECT 0x0
  36. #define MXS_DIGCTL_SAIF_CLKMUX_CROSSINPUT 0x1
  37. #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0 0x2
  38. #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR1 0x3
  39. #define MXS_GPIO_NR(bank, nr) ((bank) * 32 + (nr))
  40. #define MXS_SET_ADDR 0x4
  41. #define MXS_CLR_ADDR 0x8
  42. #define MXS_TOG_ADDR 0xc
  43. static inline void __mxs_setl(u32 mask, void __iomem *reg)
  44. {
  45. __raw_writel(mask, reg + MXS_SET_ADDR);
  46. }
  47. static inline void __mxs_clrl(u32 mask, void __iomem *reg)
  48. {
  49. __raw_writel(mask, reg + MXS_CLR_ADDR);
  50. }
  51. static inline void __mxs_togl(u32 mask, void __iomem *reg)
  52. {
  53. __raw_writel(mask, reg + MXS_TOG_ADDR);
  54. }
  55. static struct fb_videomode mx23evk_video_modes[] = {
  56. {
  57. .name = "Samsung-LMS430HF02",
  58. .refresh = 60,
  59. .xres = 480,
  60. .yres = 272,
  61. .pixclock = 108096, /* picosecond (9.2 MHz) */
  62. .left_margin = 15,
  63. .right_margin = 8,
  64. .upper_margin = 12,
  65. .lower_margin = 4,
  66. .hsync_len = 1,
  67. .vsync_len = 1,
  68. },
  69. };
  70. static struct fb_videomode mx28evk_video_modes[] = {
  71. {
  72. .name = "Seiko-43WVF1G",
  73. .refresh = 60,
  74. .xres = 800,
  75. .yres = 480,
  76. .pixclock = 29851, /* picosecond (33.5 MHz) */
  77. .left_margin = 89,
  78. .right_margin = 164,
  79. .upper_margin = 23,
  80. .lower_margin = 10,
  81. .hsync_len = 10,
  82. .vsync_len = 10,
  83. },
  84. };
  85. static struct fb_videomode m28evk_video_modes[] = {
  86. {
  87. .name = "Ampire AM-800480R2TMQW-T01H",
  88. .refresh = 60,
  89. .xres = 800,
  90. .yres = 480,
  91. .pixclock = 30066, /* picosecond (33.26 MHz) */
  92. .left_margin = 0,
  93. .right_margin = 256,
  94. .upper_margin = 0,
  95. .lower_margin = 45,
  96. .hsync_len = 1,
  97. .vsync_len = 1,
  98. },
  99. };
  100. static struct fb_videomode apx4devkit_video_modes[] = {
  101. {
  102. .name = "HannStar PJ70112A",
  103. .refresh = 60,
  104. .xres = 800,
  105. .yres = 480,
  106. .pixclock = 33333, /* picosecond (30.00 MHz) */
  107. .left_margin = 88,
  108. .right_margin = 40,
  109. .upper_margin = 32,
  110. .lower_margin = 13,
  111. .hsync_len = 48,
  112. .vsync_len = 3,
  113. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  114. },
  115. };
  116. static struct fb_videomode apf28dev_video_modes[] = {
  117. {
  118. .name = "LW700",
  119. .refresh = 60,
  120. .xres = 800,
  121. .yres = 480,
  122. .pixclock = 30303, /* picosecond */
  123. .left_margin = 96,
  124. .right_margin = 96, /* at least 3 & 1 */
  125. .upper_margin = 0x14,
  126. .lower_margin = 0x15,
  127. .hsync_len = 64,
  128. .vsync_len = 4,
  129. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  130. },
  131. };
  132. static struct fb_videomode cfa10049_video_modes[] = {
  133. {
  134. .name = "Himax HX8357-B",
  135. .refresh = 60,
  136. .xres = 320,
  137. .yres = 480,
  138. .pixclock = 108506, /* picosecond (9.216 MHz) */
  139. .left_margin = 2,
  140. .right_margin = 2,
  141. .upper_margin = 2,
  142. .lower_margin = 2,
  143. .hsync_len = 15,
  144. .vsync_len = 15,
  145. },
  146. };
  147. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  148. /*
  149. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  150. */
  151. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  152. static int flexcan0_en, flexcan1_en;
  153. static void mx28evk_flexcan_switch(void)
  154. {
  155. if (flexcan0_en || flexcan1_en)
  156. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  157. else
  158. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  159. }
  160. static void mx28evk_flexcan0_switch(int enable)
  161. {
  162. flexcan0_en = enable;
  163. mx28evk_flexcan_switch();
  164. }
  165. static void mx28evk_flexcan1_switch(int enable)
  166. {
  167. flexcan1_en = enable;
  168. mx28evk_flexcan_switch();
  169. }
  170. static struct flexcan_platform_data flexcan_pdata[2];
  171. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  172. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  173. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  174. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  175. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  176. { /* sentinel */ }
  177. };
  178. #define OCOTP_WORD_OFFSET 0x20
  179. #define OCOTP_WORD_COUNT 0x20
  180. #define BM_OCOTP_CTRL_BUSY (1 << 8)
  181. #define BM_OCOTP_CTRL_ERROR (1 << 9)
  182. #define BM_OCOTP_CTRL_RD_BANK_OPEN (1 << 12)
  183. static DEFINE_MUTEX(ocotp_mutex);
  184. static u32 ocotp_words[OCOTP_WORD_COUNT];
  185. static const u32 *mxs_get_ocotp(void)
  186. {
  187. struct device_node *np;
  188. void __iomem *ocotp_base;
  189. int timeout = 0x400;
  190. size_t i;
  191. static int once;
  192. if (once)
  193. return ocotp_words;
  194. np = of_find_compatible_node(NULL, NULL, "fsl,ocotp");
  195. ocotp_base = of_iomap(np, 0);
  196. WARN_ON(!ocotp_base);
  197. mutex_lock(&ocotp_mutex);
  198. /*
  199. * clk_enable(hbus_clk) for ocotp can be skipped
  200. * as it must be on when system is running.
  201. */
  202. /* try to clear ERROR bit */
  203. __mxs_clrl(BM_OCOTP_CTRL_ERROR, ocotp_base);
  204. /* check both BUSY and ERROR cleared */
  205. while ((__raw_readl(ocotp_base) &
  206. (BM_OCOTP_CTRL_BUSY | BM_OCOTP_CTRL_ERROR)) && --timeout)
  207. cpu_relax();
  208. if (unlikely(!timeout))
  209. goto error_unlock;
  210. /* open OCOTP banks for read */
  211. __mxs_setl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  212. /* approximately wait 32 hclk cycles */
  213. udelay(1);
  214. /* poll BUSY bit becoming cleared */
  215. timeout = 0x400;
  216. while ((__raw_readl(ocotp_base) & BM_OCOTP_CTRL_BUSY) && --timeout)
  217. cpu_relax();
  218. if (unlikely(!timeout))
  219. goto error_unlock;
  220. for (i = 0; i < OCOTP_WORD_COUNT; i++)
  221. ocotp_words[i] = __raw_readl(ocotp_base + OCOTP_WORD_OFFSET +
  222. i * 0x10);
  223. /* close banks for power saving */
  224. __mxs_clrl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  225. once = 1;
  226. mutex_unlock(&ocotp_mutex);
  227. return ocotp_words;
  228. error_unlock:
  229. mutex_unlock(&ocotp_mutex);
  230. pr_err("%s: timeout in reading OCOTP\n", __func__);
  231. return NULL;
  232. }
  233. enum mac_oui {
  234. OUI_FSL,
  235. OUI_DENX,
  236. OUI_CRYSTALFONTZ,
  237. };
  238. static void __init update_fec_mac_prop(enum mac_oui oui)
  239. {
  240. struct device_node *np, *from = NULL;
  241. struct property *newmac;
  242. const u32 *ocotp = mxs_get_ocotp();
  243. u8 *macaddr;
  244. u32 val;
  245. int i;
  246. for (i = 0; i < 2; i++) {
  247. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  248. if (!np)
  249. return;
  250. from = np;
  251. if (of_get_property(np, "local-mac-address", NULL))
  252. continue;
  253. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  254. if (!newmac)
  255. return;
  256. newmac->value = newmac + 1;
  257. newmac->length = 6;
  258. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  259. if (!newmac->name) {
  260. kfree(newmac);
  261. return;
  262. }
  263. /*
  264. * OCOTP only stores the last 4 octets for each mac address,
  265. * so hard-code OUI here.
  266. */
  267. macaddr = newmac->value;
  268. switch (oui) {
  269. case OUI_FSL:
  270. macaddr[0] = 0x00;
  271. macaddr[1] = 0x04;
  272. macaddr[2] = 0x9f;
  273. break;
  274. case OUI_DENX:
  275. macaddr[0] = 0xc0;
  276. macaddr[1] = 0xe5;
  277. macaddr[2] = 0x4e;
  278. break;
  279. case OUI_CRYSTALFONTZ:
  280. macaddr[0] = 0x58;
  281. macaddr[1] = 0xb9;
  282. macaddr[2] = 0xe1;
  283. break;
  284. }
  285. val = ocotp[i];
  286. macaddr[3] = (val >> 16) & 0xff;
  287. macaddr[4] = (val >> 8) & 0xff;
  288. macaddr[5] = (val >> 0) & 0xff;
  289. of_update_property(np, newmac);
  290. }
  291. }
  292. static void __init imx23_evk_init(void)
  293. {
  294. mxsfb_pdata.mode_list = mx23evk_video_modes;
  295. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  296. mxsfb_pdata.default_bpp = 32;
  297. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  298. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  299. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  300. }
  301. static inline void enable_clk_enet_out(void)
  302. {
  303. struct clk *clk = clk_get_sys("enet_out", NULL);
  304. if (!IS_ERR(clk))
  305. clk_prepare_enable(clk);
  306. }
  307. static void __init imx28_evk_init(void)
  308. {
  309. enable_clk_enet_out();
  310. update_fec_mac_prop(OUI_FSL);
  311. mxsfb_pdata.mode_list = mx28evk_video_modes;
  312. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  313. mxsfb_pdata.default_bpp = 32;
  314. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  315. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  316. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  317. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  318. }
  319. static void __init imx28_evk_post_init(void)
  320. {
  321. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  322. "flexcan-switch")) {
  323. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  324. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  325. }
  326. }
  327. static void __init m28evk_init(void)
  328. {
  329. mxsfb_pdata.mode_list = m28evk_video_modes;
  330. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  331. mxsfb_pdata.default_bpp = 16;
  332. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  333. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  334. }
  335. static void __init sc_sps1_init(void)
  336. {
  337. enable_clk_enet_out();
  338. }
  339. static int apx4devkit_phy_fixup(struct phy_device *phy)
  340. {
  341. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  342. return 0;
  343. }
  344. static void __init apx4devkit_init(void)
  345. {
  346. enable_clk_enet_out();
  347. if (IS_BUILTIN(CONFIG_PHYLIB))
  348. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  349. apx4devkit_phy_fixup);
  350. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  351. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  352. mxsfb_pdata.default_bpp = 32;
  353. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  354. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  355. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  356. }
  357. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  358. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  359. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  360. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  361. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  362. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  363. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  364. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  365. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  366. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  367. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  368. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  369. static const struct gpio tx28_gpios[] __initconst = {
  370. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  371. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  372. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  373. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  374. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  375. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  376. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  377. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  378. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  379. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  380. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  381. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  382. };
  383. static void __init tx28_post_init(void)
  384. {
  385. struct device_node *np;
  386. struct platform_device *pdev;
  387. struct pinctrl *pctl;
  388. int ret;
  389. enable_clk_enet_out();
  390. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  391. pdev = of_find_device_by_node(np);
  392. if (!pdev) {
  393. pr_err("%s: failed to find fec device\n", __func__);
  394. return;
  395. }
  396. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  397. if (IS_ERR(pctl)) {
  398. pr_err("%s: failed to get pinctrl state\n", __func__);
  399. return;
  400. }
  401. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  402. if (ret) {
  403. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  404. return;
  405. }
  406. /* Power up fec phy */
  407. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  408. msleep(26); /* 25ms according to data sheet */
  409. /* Mode strap pins */
  410. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  411. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  412. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  413. udelay(100); /* minimum assertion time for nRST */
  414. /* Deasserting FEC PHY RESET */
  415. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  416. pinctrl_put(pctl);
  417. }
  418. static void __init cfa10049_init(void)
  419. {
  420. enable_clk_enet_out();
  421. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  422. mxsfb_pdata.mode_list = cfa10049_video_modes;
  423. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  424. mxsfb_pdata.default_bpp = 32;
  425. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  426. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  427. }
  428. static void __init cfa10037_init(void)
  429. {
  430. enable_clk_enet_out();
  431. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  432. }
  433. static void __init apf28_init(void)
  434. {
  435. enable_clk_enet_out();
  436. mxsfb_pdata.mode_list = apf28dev_video_modes;
  437. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  438. mxsfb_pdata.default_bpp = 16;
  439. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  440. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  441. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  442. }
  443. static void __init mxs_machine_init(void)
  444. {
  445. if (of_machine_is_compatible("fsl,imx28-evk"))
  446. imx28_evk_init();
  447. else if (of_machine_is_compatible("fsl,imx23-evk"))
  448. imx23_evk_init();
  449. else if (of_machine_is_compatible("denx,m28evk"))
  450. m28evk_init();
  451. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  452. apx4devkit_init();
  453. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  454. cfa10037_init();
  455. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  456. cfa10049_init();
  457. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  458. apf28_init();
  459. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  460. sc_sps1_init();
  461. of_platform_populate(NULL, of_default_bus_match_table,
  462. mxs_auxdata_lookup, NULL);
  463. if (of_machine_is_compatible("karo,tx28"))
  464. tx28_post_init();
  465. if (of_machine_is_compatible("fsl,imx28-evk"))
  466. imx28_evk_post_init();
  467. }
  468. #define MX23_CLKCTRL_RESET_OFFSET 0x120
  469. #define MX28_CLKCTRL_RESET_OFFSET 0x1e0
  470. #define MXS_CLKCTRL_RESET_CHIP (1 << 1)
  471. /*
  472. * Reset the system. It is called by machine_restart().
  473. */
  474. static void mxs_restart(char mode, const char *cmd)
  475. {
  476. struct device_node *np;
  477. void __iomem *reset_addr;
  478. np = of_find_compatible_node(NULL, NULL, "fsl,clkctrl");
  479. reset_addr = of_iomap(np, 0);
  480. if (!reset_addr)
  481. goto soft;
  482. if (of_device_is_compatible(np, "fsl,imx23-clkctrl"))
  483. reset_addr += MX23_CLKCTRL_RESET_OFFSET;
  484. else
  485. reset_addr += MX28_CLKCTRL_RESET_OFFSET;
  486. /* reset the chip */
  487. __mxs_setl(MXS_CLKCTRL_RESET_CHIP, reset_addr);
  488. pr_err("Failed to assert the chip reset\n");
  489. /* Delay to allow the serial port to show the message */
  490. mdelay(50);
  491. soft:
  492. /* We'll take a jump through zero as a poor second */
  493. soft_restart(0);
  494. }
  495. static void __init mxs_timer_init(void)
  496. {
  497. if (of_machine_is_compatible("fsl,imx23"))
  498. mx23_clocks_init();
  499. else
  500. mx28_clocks_init();
  501. clocksource_of_init();
  502. }
  503. static const char *mxs_dt_compat[] __initdata = {
  504. "fsl,imx28",
  505. "fsl,imx23",
  506. NULL,
  507. };
  508. DT_MACHINE_START(MXS, "Freescale MXS (Device Tree)")
  509. .map_io = debug_ll_io_init,
  510. .init_irq = irqchip_init,
  511. .handle_irq = icoll_handle_irq,
  512. .init_time = mxs_timer_init,
  513. .init_machine = mxs_machine_init,
  514. .init_late = mxs_pm_init,
  515. .dt_compat = mxs_dt_compat,
  516. .restart = mxs_restart,
  517. MACHINE_END