setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Toshiba rbtx4927 specific setup
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright 2001-2002 MontaVista Software Inc.
  8. *
  9. * Copyright (C) 1996, 97, 2001, 04 Ralf Baechle (ralf@linux-mips.org)
  10. * Copyright (C) 2000 RidgeRun, Inc.
  11. * Author: RidgeRun, Inc.
  12. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  13. *
  14. * Copyright 2001 MontaVista Software Inc.
  15. * Author: jsun@mvista.com or jsun@junsun.net
  16. *
  17. * Copyright 2002 MontaVista Software Inc.
  18. * Author: Michael Pruznick, michael_pruznick@mvista.com
  19. *
  20. * Copyright (C) 2000-2001 Toshiba Corporation
  21. *
  22. * Copyright (C) 2004 MontaVista Software Inc.
  23. * Author: Manish Lachwani, mlachwani@mvista.com
  24. *
  25. * This program is free software; you can redistribute it and/or modify it
  26. * under the terms of the GNU General Public License as published by the
  27. * Free Software Foundation; either version 2 of the License, or (at your
  28. * option) any later version.
  29. *
  30. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  31. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  33. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  34. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  35. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  36. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  37. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  38. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  39. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. * You should have received a copy of the GNU General Public License along
  42. * with this program; if not, write to the Free Software Foundation, Inc.,
  43. * 675 Mass Ave, Cambridge, MA 02139, USA.
  44. */
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/types.h>
  48. #include <linux/ioport.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/pm.h>
  51. #include <linux/platform_device.h>
  52. #include <linux/delay.h>
  53. #include <asm/io.h>
  54. #include <asm/processor.h>
  55. #include <asm/reboot.h>
  56. #include <asm/txx9/generic.h>
  57. #include <asm/txx9/pci.h>
  58. #include <asm/txx9/rbtx4927.h>
  59. #include <asm/txx9/tx4938.h> /* for TX4937 */
  60. #ifdef CONFIG_PCI
  61. static void __init tx4927_pci_setup(void)
  62. {
  63. int extarb = !(__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB);
  64. struct pci_controller *c = &txx9_primary_pcic;
  65. register_pci_controller(c);
  66. if (__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCI66)
  67. txx9_pci_option =
  68. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  69. TXX9_PCI_OPT_CLK_66; /* already configured */
  70. /* Reset PCI Bus */
  71. writeb(1, rbtx4927_pcireset_addr);
  72. /* Reset PCIC */
  73. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  74. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  75. TXX9_PCI_OPT_CLK_66)
  76. tx4927_pciclk66_setup();
  77. mdelay(10);
  78. /* clear PCIC reset */
  79. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  80. writeb(0, rbtx4927_pcireset_addr);
  81. iob();
  82. tx4927_report_pciclk();
  83. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  84. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  85. TXX9_PCI_OPT_CLK_AUTO &&
  86. txx9_pci66_check(c, 0, 0)) {
  87. /* Reset PCI Bus */
  88. writeb(1, rbtx4927_pcireset_addr);
  89. /* Reset PCIC */
  90. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  91. tx4927_pciclk66_setup();
  92. mdelay(10);
  93. /* clear PCIC reset */
  94. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  95. writeb(0, rbtx4927_pcireset_addr);
  96. iob();
  97. /* Reinitialize PCIC */
  98. tx4927_report_pciclk();
  99. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  100. }
  101. tx4927_setup_pcierr_irq();
  102. }
  103. static void __init tx4937_pci_setup(void)
  104. {
  105. int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
  106. struct pci_controller *c = &txx9_primary_pcic;
  107. register_pci_controller(c);
  108. if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
  109. txx9_pci_option =
  110. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  111. TXX9_PCI_OPT_CLK_66; /* already configured */
  112. /* Reset PCI Bus */
  113. writeb(1, rbtx4927_pcireset_addr);
  114. /* Reset PCIC */
  115. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  116. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  117. TXX9_PCI_OPT_CLK_66)
  118. tx4938_pciclk66_setup();
  119. mdelay(10);
  120. /* clear PCIC reset */
  121. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  122. writeb(0, rbtx4927_pcireset_addr);
  123. iob();
  124. tx4938_report_pciclk();
  125. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  126. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  127. TXX9_PCI_OPT_CLK_AUTO &&
  128. txx9_pci66_check(c, 0, 0)) {
  129. /* Reset PCI Bus */
  130. writeb(1, rbtx4927_pcireset_addr);
  131. /* Reset PCIC */
  132. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  133. tx4938_pciclk66_setup();
  134. mdelay(10);
  135. /* clear PCIC reset */
  136. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  137. writeb(0, rbtx4927_pcireset_addr);
  138. iob();
  139. /* Reinitialize PCIC */
  140. tx4938_report_pciclk();
  141. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  142. }
  143. tx4938_setup_pcierr_irq();
  144. }
  145. static void __init rbtx4927_arch_init(void)
  146. {
  147. tx4927_pci_setup();
  148. }
  149. static void __init rbtx4937_arch_init(void)
  150. {
  151. tx4937_pci_setup();
  152. }
  153. #else
  154. #define rbtx4927_arch_init NULL
  155. #define rbtx4937_arch_init NULL
  156. #endif /* CONFIG_PCI */
  157. static void __noreturn wait_forever(void)
  158. {
  159. while (1)
  160. if (cpu_wait)
  161. (*cpu_wait)();
  162. }
  163. static void toshiba_rbtx4927_restart(char *command)
  164. {
  165. printk(KERN_NOTICE "System Rebooting...\n");
  166. /* enable the s/w reset register */
  167. writeb(1, rbtx4927_softresetlock_addr);
  168. /* wait for enable to be seen */
  169. while (!(readb(rbtx4927_softresetlock_addr) & 1))
  170. ;
  171. /* do a s/w reset */
  172. writeb(1, rbtx4927_softreset_addr);
  173. /* do something passive while waiting for reset */
  174. local_irq_disable();
  175. wait_forever();
  176. /* no return */
  177. }
  178. static void toshiba_rbtx4927_halt(void)
  179. {
  180. printk(KERN_NOTICE "System Halted\n");
  181. local_irq_disable();
  182. wait_forever();
  183. /* no return */
  184. }
  185. static void toshiba_rbtx4927_power_off(void)
  186. {
  187. toshiba_rbtx4927_halt();
  188. /* no return */
  189. }
  190. static void __init rbtx4927_clock_init(void);
  191. static void __init rbtx4937_clock_init(void);
  192. static void __init rbtx4927_mem_setup(void)
  193. {
  194. u32 cp0_config;
  195. char *argptr;
  196. /* f/w leaves this on at startup */
  197. clear_c0_status(ST0_ERL);
  198. /* enable caches -- HCP5 does this, pmon does not */
  199. cp0_config = read_c0_config();
  200. cp0_config = cp0_config & ~(TX49_CONF_IC | TX49_CONF_DC);
  201. write_c0_config(cp0_config);
  202. if (TX4927_REV_PCODE() == 0x4927) {
  203. rbtx4927_clock_init();
  204. tx4927_setup();
  205. } else {
  206. rbtx4937_clock_init();
  207. tx4938_setup();
  208. }
  209. _machine_restart = toshiba_rbtx4927_restart;
  210. _machine_halt = toshiba_rbtx4927_halt;
  211. pm_power_off = toshiba_rbtx4927_power_off;
  212. #ifdef CONFIG_PCI
  213. txx9_alloc_pci_controller(&txx9_primary_pcic,
  214. RBTX4927_PCIMEM, RBTX4927_PCIMEM_SIZE,
  215. RBTX4927_PCIIO, RBTX4927_PCIIO_SIZE);
  216. txx9_board_pcibios_setup = tx4927_pcibios_setup;
  217. #else
  218. set_io_port_base(KSEG1 + RBTX4927_ISA_IO_OFFSET);
  219. #endif
  220. tx4927_setup_serial();
  221. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  222. argptr = prom_getcmdline();
  223. if (strstr(argptr, "console=") == NULL) {
  224. strcat(argptr, " console=ttyS0,38400");
  225. }
  226. #endif
  227. #ifdef CONFIG_ROOT_NFS
  228. argptr = prom_getcmdline();
  229. if (strstr(argptr, "root=") == NULL) {
  230. strcat(argptr, " root=/dev/nfs rw");
  231. }
  232. #endif
  233. #ifdef CONFIG_IP_PNP
  234. argptr = prom_getcmdline();
  235. if (strstr(argptr, "ip=") == NULL) {
  236. strcat(argptr, " ip=any");
  237. }
  238. #endif
  239. }
  240. static void __init rbtx4927_clock_init(void)
  241. {
  242. /*
  243. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  244. *
  245. * For TX4927:
  246. * PCIDIVMODE[12:11]'s initial value is given by S9[4:3] (ON:0, OFF:1).
  247. * CPU 166MHz: PCI 66MHz : PCIDIVMODE: 00 (1/2.5)
  248. * CPU 200MHz: PCI 66MHz : PCIDIVMODE: 01 (1/3)
  249. * CPU 166MHz: PCI 33MHz : PCIDIVMODE: 10 (1/5)
  250. * CPU 200MHz: PCI 33MHz : PCIDIVMODE: 11 (1/6)
  251. * i.e. S9[3]: ON (83MHz), OFF (100MHz)
  252. */
  253. switch ((unsigned long)__raw_readq(&tx4927_ccfgptr->ccfg) &
  254. TX4927_CCFG_PCIDIVMODE_MASK) {
  255. case TX4927_CCFG_PCIDIVMODE_2_5:
  256. case TX4927_CCFG_PCIDIVMODE_5:
  257. txx9_cpu_clock = 166666666; /* 166MHz */
  258. break;
  259. default:
  260. txx9_cpu_clock = 200000000; /* 200MHz */
  261. }
  262. }
  263. static void __init rbtx4937_clock_init(void)
  264. {
  265. /*
  266. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  267. *
  268. * For TX4937:
  269. * PCIDIVMODE[12:11]'s initial value is given by S1[5:4] (ON:0, OFF:1)
  270. * PCIDIVMODE[10] is 0.
  271. * CPU 266MHz: PCI 33MHz : PCIDIVMODE: 000 (1/8)
  272. * CPU 266MHz: PCI 66MHz : PCIDIVMODE: 001 (1/4)
  273. * CPU 300MHz: PCI 33MHz : PCIDIVMODE: 010 (1/9)
  274. * CPU 300MHz: PCI 66MHz : PCIDIVMODE: 011 (1/4.5)
  275. * CPU 333MHz: PCI 33MHz : PCIDIVMODE: 100 (1/10)
  276. * CPU 333MHz: PCI 66MHz : PCIDIVMODE: 101 (1/5)
  277. */
  278. switch ((unsigned long)__raw_readq(&tx4938_ccfgptr->ccfg) &
  279. TX4938_CCFG_PCIDIVMODE_MASK) {
  280. case TX4938_CCFG_PCIDIVMODE_8:
  281. case TX4938_CCFG_PCIDIVMODE_4:
  282. txx9_cpu_clock = 266666666; /* 266MHz */
  283. break;
  284. case TX4938_CCFG_PCIDIVMODE_9:
  285. case TX4938_CCFG_PCIDIVMODE_4_5:
  286. txx9_cpu_clock = 300000000; /* 300MHz */
  287. break;
  288. default:
  289. txx9_cpu_clock = 333333333; /* 333MHz */
  290. }
  291. }
  292. static void __init rbtx4927_time_init(void)
  293. {
  294. tx4927_time_init(0);
  295. }
  296. static int __init toshiba_rbtx4927_rtc_init(void)
  297. {
  298. struct resource res = {
  299. .start = RBTX4927_BRAMRTC_BASE - IO_BASE,
  300. .end = RBTX4927_BRAMRTC_BASE - IO_BASE + 0x800 - 1,
  301. .flags = IORESOURCE_MEM,
  302. };
  303. struct platform_device *dev =
  304. platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  305. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  306. }
  307. static int __init rbtx4927_ne_init(void)
  308. {
  309. struct resource res[] = {
  310. {
  311. .start = RBTX4927_RTL_8019_BASE,
  312. .end = RBTX4927_RTL_8019_BASE + 0x20 - 1,
  313. .flags = IORESOURCE_IO,
  314. }, {
  315. .start = RBTX4927_RTL_8019_IRQ,
  316. .flags = IORESOURCE_IRQ,
  317. }
  318. };
  319. struct platform_device *dev =
  320. platform_device_register_simple("ne", -1,
  321. res, ARRAY_SIZE(res));
  322. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  323. }
  324. /* Watchdog support */
  325. static int __init txx9_wdt_init(unsigned long base)
  326. {
  327. struct resource res = {
  328. .start = base,
  329. .end = base + 0x100 - 1,
  330. .flags = IORESOURCE_MEM,
  331. };
  332. struct platform_device *dev =
  333. platform_device_register_simple("txx9wdt", -1, &res, 1);
  334. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  335. }
  336. static int __init rbtx4927_wdt_init(void)
  337. {
  338. return txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
  339. }
  340. static void __init rbtx4927_device_init(void)
  341. {
  342. toshiba_rbtx4927_rtc_init();
  343. rbtx4927_ne_init();
  344. rbtx4927_wdt_init();
  345. }
  346. struct txx9_board_vec rbtx4927_vec __initdata = {
  347. .system = "Toshiba RBTX4927",
  348. .prom_init = rbtx4927_prom_init,
  349. .mem_setup = rbtx4927_mem_setup,
  350. .irq_setup = rbtx4927_irq_setup,
  351. .time_init = rbtx4927_time_init,
  352. .device_init = rbtx4927_device_init,
  353. .arch_init = rbtx4927_arch_init,
  354. #ifdef CONFIG_PCI
  355. .pci_map_irq = rbtx4927_pci_map_irq,
  356. #endif
  357. };
  358. struct txx9_board_vec rbtx4937_vec __initdata = {
  359. .system = "Toshiba RBTX4937",
  360. .prom_init = rbtx4927_prom_init,
  361. .mem_setup = rbtx4927_mem_setup,
  362. .irq_setup = rbtx4927_irq_setup,
  363. .time_init = rbtx4927_time_init,
  364. .device_init = rbtx4927_device_init,
  365. .arch_init = rbtx4937_arch_init,
  366. #ifdef CONFIG_PCI
  367. .pci_map_irq = rbtx4927_pci_map_irq,
  368. #endif
  369. };