setup.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  8. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  10. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  11. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  12. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  13. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  14. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  15. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  16. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Copyright 2001 MontaVista Software Inc.
  23. * Author: MontaVista Software, Inc.
  24. * ahennessy@mvista.com
  25. *
  26. * Copyright (C) 2000-2001 Toshiba Corporation
  27. * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
  28. */
  29. #include <linux/init.h>
  30. #include <linux/kernel.h>
  31. #include <linux/types.h>
  32. #include <linux/ioport.h>
  33. #include <linux/delay.h>
  34. #include <linux/pm.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/gpio.h>
  37. #ifdef CONFIG_SERIAL_TXX9
  38. #include <linux/serial_core.h>
  39. #endif
  40. #include <asm/txx9tmr.h>
  41. #include <asm/txx9pio.h>
  42. #include <asm/reboot.h>
  43. #include <asm/txx9/generic.h>
  44. #include <asm/txx9/pci.h>
  45. #include <asm/txx9/jmr3927.h>
  46. #include <asm/mipsregs.h>
  47. extern void puts(const char *cp);
  48. /* don't enable - see errata */
  49. static int jmr3927_ccfg_toeon;
  50. static inline void do_reset(void)
  51. {
  52. #if 1 /* Resetting PCI bus */
  53. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  54. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  55. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  56. mdelay(1);
  57. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  58. #endif
  59. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  60. }
  61. static void jmr3927_machine_restart(char *command)
  62. {
  63. local_irq_disable();
  64. puts("Rebooting...");
  65. do_reset();
  66. }
  67. static void jmr3927_machine_halt(void)
  68. {
  69. puts("JMR-TX3927 halted.\n");
  70. while (1);
  71. }
  72. static void jmr3927_machine_power_off(void)
  73. {
  74. puts("JMR-TX3927 halted. Please turn off the power.\n");
  75. while (1);
  76. }
  77. static void __init jmr3927_time_init(void)
  78. {
  79. txx9_clockevent_init(TX3927_TMR_REG(0),
  80. JMR3927_IRQ_IRC_TMR(0),
  81. JMR3927_IMCLK);
  82. txx9_clocksource_init(TX3927_TMR_REG(1), JMR3927_IMCLK);
  83. }
  84. #define DO_WRITE_THROUGH
  85. #define DO_ENABLE_CACHE
  86. static void jmr3927_board_init(void);
  87. static void __init jmr3927_mem_setup(void)
  88. {
  89. char *argptr;
  90. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  91. _machine_restart = jmr3927_machine_restart;
  92. _machine_halt = jmr3927_machine_halt;
  93. pm_power_off = jmr3927_machine_power_off;
  94. /* Reboot on panic */
  95. panic_timeout = 180;
  96. /* cache setup */
  97. {
  98. unsigned int conf;
  99. #ifdef DO_ENABLE_CACHE
  100. int mips_ic_disable = 0, mips_dc_disable = 0;
  101. #else
  102. int mips_ic_disable = 1, mips_dc_disable = 1;
  103. #endif
  104. #ifdef DO_WRITE_THROUGH
  105. int mips_config_cwfon = 0;
  106. int mips_config_wbon = 0;
  107. #else
  108. int mips_config_cwfon = 1;
  109. int mips_config_wbon = 1;
  110. #endif
  111. conf = read_c0_conf();
  112. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  113. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  114. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  115. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  116. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  117. write_c0_conf(conf);
  118. write_c0_cache(0);
  119. }
  120. /* initialize board */
  121. jmr3927_board_init();
  122. argptr = prom_getcmdline();
  123. if ((argptr = strstr(argptr, "toeon")) != NULL)
  124. jmr3927_ccfg_toeon = 1;
  125. argptr = prom_getcmdline();
  126. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  127. argptr = prom_getcmdline();
  128. strcat(argptr, " ip=bootp");
  129. }
  130. #ifdef CONFIG_SERIAL_TXX9
  131. {
  132. extern int early_serial_txx9_setup(struct uart_port *port);
  133. int i;
  134. struct uart_port req;
  135. for(i = 0; i < 2; i++) {
  136. memset(&req, 0, sizeof(req));
  137. req.line = i;
  138. req.iotype = UPIO_MEM;
  139. req.membase = (unsigned char __iomem *)TX3927_SIO_REG(i);
  140. req.mapbase = TX3927_SIO_REG(i);
  141. req.irq = i == 0 ?
  142. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  143. if (i == 0)
  144. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  145. req.uartclk = JMR3927_IMCLK;
  146. early_serial_txx9_setup(&req);
  147. }
  148. }
  149. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  150. argptr = prom_getcmdline();
  151. if ((argptr = strstr(argptr, "console=")) == NULL) {
  152. argptr = prom_getcmdline();
  153. strcat(argptr, " console=ttyS1,115200");
  154. }
  155. #endif
  156. #endif
  157. }
  158. static void tx3927_setup(void);
  159. static void __init jmr3927_pci_setup(void)
  160. {
  161. #ifdef CONFIG_PCI
  162. int extarb = !(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB);
  163. struct pci_controller *c;
  164. c = txx9_alloc_pci_controller(&txx9_primary_pcic,
  165. JMR3927_PCIMEM, JMR3927_PCIMEM_SIZE,
  166. JMR3927_PCIIO, JMR3927_PCIIO_SIZE);
  167. register_pci_controller(c);
  168. if (!extarb) {
  169. /* Reset PCI Bus */
  170. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  171. udelay(100);
  172. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  173. JMR3927_IOC_RESET_ADDR);
  174. udelay(100);
  175. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  176. }
  177. tx3927_pcic_setup(c, JMR3927_SDRAM_SIZE, extarb);
  178. tx3927_setup_pcierr_irq();
  179. #endif /* CONFIG_PCI */
  180. }
  181. static void __init jmr3927_board_init(void)
  182. {
  183. tx3927_setup();
  184. jmr3927_pci_setup();
  185. /* SIO0 DTR on */
  186. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  187. jmr3927_led_set(0);
  188. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  189. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  190. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  191. jmr3927_dipsw1(), jmr3927_dipsw2(),
  192. jmr3927_dipsw3(), jmr3927_dipsw4());
  193. }
  194. static void __init tx3927_setup(void)
  195. {
  196. int i;
  197. txx9_cpu_clock = JMR3927_CORECLK;
  198. txx9_gbus_clock = JMR3927_GBUSCLK;
  199. /* SDRAMC are configured by PROM */
  200. /* ROMC */
  201. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  202. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  203. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  204. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  205. /* CCFG */
  206. /* enable Timeout BusError */
  207. if (jmr3927_ccfg_toeon)
  208. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  209. /* clear BusErrorOnWrite flag */
  210. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  211. /* Disable PCI snoop */
  212. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  213. /* do reset on watchdog */
  214. tx3927_ccfgptr->ccfg |= TX3927_CCFG_WR;
  215. #ifdef DO_WRITE_THROUGH
  216. /* Enable PCI SNOOP - with write through only */
  217. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  218. #endif
  219. /* Pin selection */
  220. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  221. tx3927_ccfgptr->pcfg |=
  222. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  223. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  224. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  225. tx3927_ccfgptr->crir,
  226. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  227. /* TMR */
  228. for (i = 0; i < TX3927_NR_TMR; i++)
  229. txx9_tmr_init(TX3927_TMR_REG(i));
  230. /* DMA */
  231. tx3927_dmaptr->mcr = 0;
  232. for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
  233. /* reset channel */
  234. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  235. tx3927_dmaptr->ch[i].ccr = 0;
  236. }
  237. /* enable DMA */
  238. #ifdef __BIG_ENDIAN
  239. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  240. #else
  241. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  242. #endif
  243. /* PIO */
  244. /* PIO[15:12] connected to LEDs */
  245. __raw_writel(0x0000f000, &tx3927_pioptr->dir);
  246. __raw_writel(0, &tx3927_pioptr->maskcpu);
  247. __raw_writel(0, &tx3927_pioptr->maskext);
  248. txx9_gpio_init(TX3927_PIO_REG, 0, 16);
  249. gpio_request(11, "dipsw1");
  250. gpio_request(10, "dipsw2");
  251. {
  252. unsigned int conf;
  253. conf = read_c0_conf();
  254. if (!(conf & TX39_CONF_ICE))
  255. printk("TX3927 I-Cache disabled.\n");
  256. if (!(conf & TX39_CONF_DCE))
  257. printk("TX3927 D-Cache disabled.\n");
  258. else if (!(conf & TX39_CONF_WBON))
  259. printk("TX3927 D-Cache WriteThrough.\n");
  260. else if (!(conf & TX39_CONF_CWFON))
  261. printk("TX3927 D-Cache WriteBack.\n");
  262. else
  263. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  264. }
  265. }
  266. /* This trick makes rtc-ds1742 driver usable as is. */
  267. static unsigned long jmr3927_swizzle_addr_b(unsigned long port)
  268. {
  269. if ((port & 0xffff0000) != JMR3927_IOC_NVRAMB_ADDR)
  270. return port;
  271. port = (port & 0xffff0000) | (port & 0x7fff << 1);
  272. #ifdef __BIG_ENDIAN
  273. return port;
  274. #else
  275. return port | 1;
  276. #endif
  277. }
  278. static int __init jmr3927_rtc_init(void)
  279. {
  280. static struct resource __initdata res = {
  281. .start = JMR3927_IOC_NVRAMB_ADDR - IO_BASE,
  282. .end = JMR3927_IOC_NVRAMB_ADDR - IO_BASE + 0x800 - 1,
  283. .flags = IORESOURCE_MEM,
  284. };
  285. struct platform_device *dev;
  286. dev = platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  287. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  288. }
  289. /* Watchdog support */
  290. static int __init txx9_wdt_init(unsigned long base)
  291. {
  292. struct resource res = {
  293. .start = base,
  294. .end = base + 0x100 - 1,
  295. .flags = IORESOURCE_MEM,
  296. };
  297. struct platform_device *dev =
  298. platform_device_register_simple("txx9wdt", -1, &res, 1);
  299. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  300. }
  301. static int __init jmr3927_wdt_init(void)
  302. {
  303. return txx9_wdt_init(TX3927_TMR_REG(2));
  304. }
  305. static void __init jmr3927_device_init(void)
  306. {
  307. __swizzle_addr_b = jmr3927_swizzle_addr_b;
  308. jmr3927_rtc_init();
  309. jmr3927_wdt_init();
  310. }
  311. struct txx9_board_vec jmr3927_vec __initdata = {
  312. .system = "Toshiba JMR_TX3927",
  313. .prom_init = jmr3927_prom_init,
  314. .mem_setup = jmr3927_mem_setup,
  315. .irq_setup = jmr3927_irq_setup,
  316. .time_init = jmr3927_time_init,
  317. .device_init = jmr3927_device_init,
  318. #ifdef CONFIG_PCI
  319. .pci_map_irq = jmr3927_pci_map_irq,
  320. #endif
  321. };