atombios_encoders.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  56. const struct drm_display_mode *mode,
  57. struct drm_display_mode *adjusted_mode)
  58. {
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_device *dev = encoder->dev;
  61. struct radeon_device *rdev = dev->dev_private;
  62. /* set the active encoder to connector routing */
  63. radeon_encoder_set_active_device(encoder);
  64. drm_mode_set_crtcinfo(adjusted_mode, 0);
  65. /* hw bug */
  66. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  67. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  68. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  69. /* get the native mode for LVDS */
  70. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  71. radeon_panel_mode_fixup(encoder, adjusted_mode);
  72. /* get the native mode for TV */
  73. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  74. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  75. if (tv_dac) {
  76. if (tv_dac->tv_std == TV_STD_NTSC ||
  77. tv_dac->tv_std == TV_STD_NTSC_J ||
  78. tv_dac->tv_std == TV_STD_PAL_M)
  79. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  80. else
  81. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  82. }
  83. }
  84. if (ASIC_IS_DCE3(rdev) &&
  85. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  86. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  87. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  88. radeon_dp_set_link_config(connector, mode);
  89. }
  90. return true;
  91. }
  92. static void
  93. atombios_dac_setup(struct drm_encoder *encoder, int action)
  94. {
  95. struct drm_device *dev = encoder->dev;
  96. struct radeon_device *rdev = dev->dev_private;
  97. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  98. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  99. int index = 0;
  100. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  101. memset(&args, 0, sizeof(args));
  102. switch (radeon_encoder->encoder_id) {
  103. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  105. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  106. break;
  107. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  109. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  110. break;
  111. }
  112. args.ucAction = action;
  113. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  114. args.ucDacStandard = ATOM_DAC1_PS2;
  115. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  116. args.ucDacStandard = ATOM_DAC1_CV;
  117. else {
  118. switch (dac_info->tv_std) {
  119. case TV_STD_PAL:
  120. case TV_STD_PAL_M:
  121. case TV_STD_SCART_PAL:
  122. case TV_STD_SECAM:
  123. case TV_STD_PAL_CN:
  124. args.ucDacStandard = ATOM_DAC1_PAL;
  125. break;
  126. case TV_STD_NTSC:
  127. case TV_STD_NTSC_J:
  128. case TV_STD_PAL_60:
  129. default:
  130. args.ucDacStandard = ATOM_DAC1_NTSC;
  131. break;
  132. }
  133. }
  134. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  135. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  136. }
  137. static void
  138. atombios_tv_setup(struct drm_encoder *encoder, int action)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  143. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  144. int index = 0;
  145. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  146. memset(&args, 0, sizeof(args));
  147. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  148. args.sTVEncoder.ucAction = action;
  149. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  150. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  151. else {
  152. switch (dac_info->tv_std) {
  153. case TV_STD_NTSC:
  154. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  155. break;
  156. case TV_STD_PAL:
  157. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  158. break;
  159. case TV_STD_PAL_M:
  160. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  161. break;
  162. case TV_STD_PAL_60:
  163. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  164. break;
  165. case TV_STD_NTSC_J:
  166. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  167. break;
  168. case TV_STD_SCART_PAL:
  169. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  170. break;
  171. case TV_STD_SECAM:
  172. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  173. break;
  174. case TV_STD_PAL_CN:
  175. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  176. break;
  177. default:
  178. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  179. break;
  180. }
  181. }
  182. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  183. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  184. }
  185. union dvo_encoder_control {
  186. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  187. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  188. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  189. };
  190. void
  191. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  192. {
  193. struct drm_device *dev = encoder->dev;
  194. struct radeon_device *rdev = dev->dev_private;
  195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  196. union dvo_encoder_control args;
  197. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  198. uint8_t frev, crev;
  199. memset(&args, 0, sizeof(args));
  200. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  201. return;
  202. /* some R4xx chips have the wrong frev */
  203. if (rdev->family <= CHIP_RV410)
  204. frev = 1;
  205. switch (frev) {
  206. case 1:
  207. switch (crev) {
  208. case 1:
  209. /* R4xx, R5xx */
  210. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  211. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  212. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  213. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  214. break;
  215. case 2:
  216. /* RS600/690/740 */
  217. args.dvo.sDVOEncoder.ucAction = action;
  218. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  219. /* DFP1, CRT1, TV1 depending on the type of port */
  220. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  221. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  222. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  223. break;
  224. case 3:
  225. /* R6xx */
  226. args.dvo_v3.ucAction = action;
  227. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  228. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  229. break;
  230. default:
  231. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  232. break;
  233. }
  234. break;
  235. default:
  236. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  237. break;
  238. }
  239. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  240. }
  241. union lvds_encoder_control {
  242. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  243. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  244. };
  245. void
  246. atombios_digital_setup(struct drm_encoder *encoder, int action)
  247. {
  248. struct drm_device *dev = encoder->dev;
  249. struct radeon_device *rdev = dev->dev_private;
  250. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  251. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  252. union lvds_encoder_control args;
  253. int index = 0;
  254. int hdmi_detected = 0;
  255. uint8_t frev, crev;
  256. if (!dig)
  257. return;
  258. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  259. hdmi_detected = 1;
  260. memset(&args, 0, sizeof(args));
  261. switch (radeon_encoder->encoder_id) {
  262. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  263. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  264. break;
  265. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  266. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  267. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  268. break;
  269. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  270. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  271. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  272. else
  273. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  274. break;
  275. }
  276. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  277. return;
  278. switch (frev) {
  279. case 1:
  280. case 2:
  281. switch (crev) {
  282. case 1:
  283. args.v1.ucMisc = 0;
  284. args.v1.ucAction = action;
  285. if (hdmi_detected)
  286. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  287. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  288. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  289. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  290. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  291. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  292. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  293. } else {
  294. if (dig->linkb)
  295. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  296. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  297. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  298. /*if (pScrn->rgbBits == 8) */
  299. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  300. }
  301. break;
  302. case 2:
  303. case 3:
  304. args.v2.ucMisc = 0;
  305. args.v2.ucAction = action;
  306. if (crev == 3) {
  307. if (dig->coherent_mode)
  308. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  309. }
  310. if (hdmi_detected)
  311. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  312. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  313. args.v2.ucTruncate = 0;
  314. args.v2.ucSpatial = 0;
  315. args.v2.ucTemporal = 0;
  316. args.v2.ucFRC = 0;
  317. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  318. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  319. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  320. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  321. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  322. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  323. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  324. }
  325. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  326. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  327. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  328. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  329. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  330. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  331. }
  332. } else {
  333. if (dig->linkb)
  334. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  335. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  336. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  337. }
  338. break;
  339. default:
  340. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  341. break;
  342. }
  343. break;
  344. default:
  345. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  346. break;
  347. }
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. int
  351. atombios_get_encoder_mode(struct drm_encoder *encoder)
  352. {
  353. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  354. struct drm_connector *connector;
  355. struct radeon_connector *radeon_connector;
  356. struct radeon_connector_atom_dig *dig_connector;
  357. /* dp bridges are always DP */
  358. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  359. return ATOM_ENCODER_MODE_DP;
  360. /* DVO is always DVO */
  361. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  362. return ATOM_ENCODER_MODE_DVO;
  363. connector = radeon_get_connector_for_encoder(encoder);
  364. /* if we don't have an active device yet, just use one of
  365. * the connectors tied to the encoder.
  366. */
  367. if (!connector)
  368. connector = radeon_get_connector_for_encoder_init(encoder);
  369. radeon_connector = to_radeon_connector(connector);
  370. switch (connector->connector_type) {
  371. case DRM_MODE_CONNECTOR_DVII:
  372. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  373. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  374. radeon_audio)
  375. return ATOM_ENCODER_MODE_HDMI;
  376. else if (radeon_connector->use_digital)
  377. return ATOM_ENCODER_MODE_DVI;
  378. else
  379. return ATOM_ENCODER_MODE_CRT;
  380. break;
  381. case DRM_MODE_CONNECTOR_DVID:
  382. case DRM_MODE_CONNECTOR_HDMIA:
  383. default:
  384. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  385. radeon_audio)
  386. return ATOM_ENCODER_MODE_HDMI;
  387. else
  388. return ATOM_ENCODER_MODE_DVI;
  389. break;
  390. case DRM_MODE_CONNECTOR_LVDS:
  391. return ATOM_ENCODER_MODE_LVDS;
  392. break;
  393. case DRM_MODE_CONNECTOR_DisplayPort:
  394. dig_connector = radeon_connector->con_priv;
  395. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  396. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  397. return ATOM_ENCODER_MODE_DP;
  398. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  399. radeon_audio)
  400. return ATOM_ENCODER_MODE_HDMI;
  401. else
  402. return ATOM_ENCODER_MODE_DVI;
  403. break;
  404. case DRM_MODE_CONNECTOR_eDP:
  405. return ATOM_ENCODER_MODE_DP;
  406. case DRM_MODE_CONNECTOR_DVIA:
  407. case DRM_MODE_CONNECTOR_VGA:
  408. return ATOM_ENCODER_MODE_CRT;
  409. break;
  410. case DRM_MODE_CONNECTOR_Composite:
  411. case DRM_MODE_CONNECTOR_SVIDEO:
  412. case DRM_MODE_CONNECTOR_9PinDIN:
  413. /* fix me */
  414. return ATOM_ENCODER_MODE_TV;
  415. /*return ATOM_ENCODER_MODE_CV;*/
  416. break;
  417. }
  418. }
  419. /*
  420. * DIG Encoder/Transmitter Setup
  421. *
  422. * DCE 3.0/3.1
  423. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  424. * Supports up to 3 digital outputs
  425. * - 2 DIG encoder blocks.
  426. * DIG1 can drive UNIPHY link A or link B
  427. * DIG2 can drive UNIPHY link B or LVTMA
  428. *
  429. * DCE 3.2
  430. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  431. * Supports up to 5 digital outputs
  432. * - 2 DIG encoder blocks.
  433. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  434. *
  435. * DCE 4.0/5.0/6.0
  436. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  437. * Supports up to 6 digital outputs
  438. * - 6 DIG encoder blocks.
  439. * - DIG to PHY mapping is hardcoded
  440. * DIG1 drives UNIPHY0 link A, A+B
  441. * DIG2 drives UNIPHY0 link B
  442. * DIG3 drives UNIPHY1 link A, A+B
  443. * DIG4 drives UNIPHY1 link B
  444. * DIG5 drives UNIPHY2 link A, A+B
  445. * DIG6 drives UNIPHY2 link B
  446. *
  447. * DCE 4.1
  448. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  449. * Supports up to 6 digital outputs
  450. * - 2 DIG encoder blocks.
  451. * llano
  452. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  453. * ontario
  454. * DIG1 drives UNIPHY0/1/2 link A
  455. * DIG2 drives UNIPHY0/1/2 link B
  456. *
  457. * Routing
  458. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  459. * Examples:
  460. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  461. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  462. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  463. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  464. */
  465. union dig_encoder_control {
  466. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  467. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  468. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  469. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  470. };
  471. void
  472. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  473. {
  474. struct drm_device *dev = encoder->dev;
  475. struct radeon_device *rdev = dev->dev_private;
  476. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  477. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  478. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  479. union dig_encoder_control args;
  480. int index = 0;
  481. uint8_t frev, crev;
  482. int dp_clock = 0;
  483. int dp_lane_count = 0;
  484. int hpd_id = RADEON_HPD_NONE;
  485. int bpc = 8;
  486. if (connector) {
  487. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  488. struct radeon_connector_atom_dig *dig_connector =
  489. radeon_connector->con_priv;
  490. dp_clock = dig_connector->dp_clock;
  491. dp_lane_count = dig_connector->dp_lane_count;
  492. hpd_id = radeon_connector->hpd.hpd;
  493. bpc = radeon_get_monitor_bpc(connector);
  494. }
  495. /* no dig encoder assigned */
  496. if (dig->dig_encoder == -1)
  497. return;
  498. memset(&args, 0, sizeof(args));
  499. if (ASIC_IS_DCE4(rdev))
  500. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  501. else {
  502. if (dig->dig_encoder)
  503. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  504. else
  505. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  506. }
  507. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  508. return;
  509. switch (frev) {
  510. case 1:
  511. switch (crev) {
  512. case 1:
  513. args.v1.ucAction = action;
  514. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  515. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  516. args.v3.ucPanelMode = panel_mode;
  517. else
  518. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  519. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  520. args.v1.ucLaneNum = dp_lane_count;
  521. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  522. args.v1.ucLaneNum = 8;
  523. else
  524. args.v1.ucLaneNum = 4;
  525. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  526. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  527. switch (radeon_encoder->encoder_id) {
  528. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  529. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  530. break;
  531. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  532. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  533. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  534. break;
  535. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  536. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  537. break;
  538. }
  539. if (dig->linkb)
  540. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  541. else
  542. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  543. break;
  544. case 2:
  545. case 3:
  546. args.v3.ucAction = action;
  547. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  548. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  549. args.v3.ucPanelMode = panel_mode;
  550. else
  551. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  552. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  553. args.v3.ucLaneNum = dp_lane_count;
  554. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  555. args.v3.ucLaneNum = 8;
  556. else
  557. args.v3.ucLaneNum = 4;
  558. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  559. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  560. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  561. switch (bpc) {
  562. case 0:
  563. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  564. break;
  565. case 6:
  566. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  567. break;
  568. case 8:
  569. default:
  570. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  571. break;
  572. case 10:
  573. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  574. break;
  575. case 12:
  576. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  577. break;
  578. case 16:
  579. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  580. break;
  581. }
  582. break;
  583. case 4:
  584. args.v4.ucAction = action;
  585. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  586. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  587. args.v4.ucPanelMode = panel_mode;
  588. else
  589. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  590. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  591. args.v4.ucLaneNum = dp_lane_count;
  592. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  593. args.v4.ucLaneNum = 8;
  594. else
  595. args.v4.ucLaneNum = 4;
  596. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  597. if (dp_clock == 270000)
  598. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  599. else if (dp_clock == 540000)
  600. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  601. }
  602. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  603. switch (bpc) {
  604. case 0:
  605. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  606. break;
  607. case 6:
  608. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  609. break;
  610. case 8:
  611. default:
  612. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  613. break;
  614. case 10:
  615. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  616. break;
  617. case 12:
  618. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  619. break;
  620. case 16:
  621. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  622. break;
  623. }
  624. if (hpd_id == RADEON_HPD_NONE)
  625. args.v4.ucHPD_ID = 0;
  626. else
  627. args.v4.ucHPD_ID = hpd_id + 1;
  628. break;
  629. default:
  630. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  631. break;
  632. }
  633. break;
  634. default:
  635. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  636. break;
  637. }
  638. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  639. }
  640. union dig_transmitter_control {
  641. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  642. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  643. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  644. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  645. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  646. };
  647. void
  648. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  649. {
  650. struct drm_device *dev = encoder->dev;
  651. struct radeon_device *rdev = dev->dev_private;
  652. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  653. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  654. struct drm_connector *connector;
  655. union dig_transmitter_control args;
  656. int index = 0;
  657. uint8_t frev, crev;
  658. bool is_dp = false;
  659. int pll_id = 0;
  660. int dp_clock = 0;
  661. int dp_lane_count = 0;
  662. int connector_object_id = 0;
  663. int igp_lane_info = 0;
  664. int dig_encoder = dig->dig_encoder;
  665. int hpd_id = RADEON_HPD_NONE;
  666. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  667. connector = radeon_get_connector_for_encoder_init(encoder);
  668. /* just needed to avoid bailing in the encoder check. the encoder
  669. * isn't used for init
  670. */
  671. dig_encoder = 0;
  672. } else
  673. connector = radeon_get_connector_for_encoder(encoder);
  674. if (connector) {
  675. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  676. struct radeon_connector_atom_dig *dig_connector =
  677. radeon_connector->con_priv;
  678. hpd_id = radeon_connector->hpd.hpd;
  679. dp_clock = dig_connector->dp_clock;
  680. dp_lane_count = dig_connector->dp_lane_count;
  681. connector_object_id =
  682. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  683. igp_lane_info = dig_connector->igp_lane_info;
  684. }
  685. if (encoder->crtc) {
  686. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  687. pll_id = radeon_crtc->pll_id;
  688. }
  689. /* no dig encoder assigned */
  690. if (dig_encoder == -1)
  691. return;
  692. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  693. is_dp = true;
  694. memset(&args, 0, sizeof(args));
  695. switch (radeon_encoder->encoder_id) {
  696. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  697. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  698. break;
  699. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  700. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  701. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  702. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  703. break;
  704. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  705. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  706. break;
  707. }
  708. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  709. return;
  710. switch (frev) {
  711. case 1:
  712. switch (crev) {
  713. case 1:
  714. args.v1.ucAction = action;
  715. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  716. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  717. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  718. args.v1.asMode.ucLaneSel = lane_num;
  719. args.v1.asMode.ucLaneSet = lane_set;
  720. } else {
  721. if (is_dp)
  722. args.v1.usPixelClock =
  723. cpu_to_le16(dp_clock / 10);
  724. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  725. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  726. else
  727. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  728. }
  729. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  730. if (dig_encoder)
  731. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  732. else
  733. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  734. if ((rdev->flags & RADEON_IS_IGP) &&
  735. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  736. if (is_dp ||
  737. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  738. if (igp_lane_info & 0x1)
  739. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  740. else if (igp_lane_info & 0x2)
  741. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  742. else if (igp_lane_info & 0x4)
  743. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  744. else if (igp_lane_info & 0x8)
  745. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  746. } else {
  747. if (igp_lane_info & 0x3)
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  749. else if (igp_lane_info & 0xc)
  750. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  751. }
  752. }
  753. if (dig->linkb)
  754. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  755. else
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  757. if (is_dp)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  759. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  760. if (dig->coherent_mode)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  762. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  763. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  764. }
  765. break;
  766. case 2:
  767. args.v2.ucAction = action;
  768. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  769. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  770. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  771. args.v2.asMode.ucLaneSel = lane_num;
  772. args.v2.asMode.ucLaneSet = lane_set;
  773. } else {
  774. if (is_dp)
  775. args.v2.usPixelClock =
  776. cpu_to_le16(dp_clock / 10);
  777. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  778. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  779. else
  780. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  781. }
  782. args.v2.acConfig.ucEncoderSel = dig_encoder;
  783. if (dig->linkb)
  784. args.v2.acConfig.ucLinkSel = 1;
  785. switch (radeon_encoder->encoder_id) {
  786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  787. args.v2.acConfig.ucTransmitterSel = 0;
  788. break;
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  790. args.v2.acConfig.ucTransmitterSel = 1;
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  793. args.v2.acConfig.ucTransmitterSel = 2;
  794. break;
  795. }
  796. if (is_dp) {
  797. args.v2.acConfig.fCoherentMode = 1;
  798. args.v2.acConfig.fDPConnector = 1;
  799. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  800. if (dig->coherent_mode)
  801. args.v2.acConfig.fCoherentMode = 1;
  802. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  803. args.v2.acConfig.fDualLinkConnector = 1;
  804. }
  805. break;
  806. case 3:
  807. args.v3.ucAction = action;
  808. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  809. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  810. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  811. args.v3.asMode.ucLaneSel = lane_num;
  812. args.v3.asMode.ucLaneSet = lane_set;
  813. } else {
  814. if (is_dp)
  815. args.v3.usPixelClock =
  816. cpu_to_le16(dp_clock / 10);
  817. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  818. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  819. else
  820. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  821. }
  822. if (is_dp)
  823. args.v3.ucLaneNum = dp_lane_count;
  824. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  825. args.v3.ucLaneNum = 8;
  826. else
  827. args.v3.ucLaneNum = 4;
  828. if (dig->linkb)
  829. args.v3.acConfig.ucLinkSel = 1;
  830. if (dig_encoder & 1)
  831. args.v3.acConfig.ucEncoderSel = 1;
  832. /* Select the PLL for the PHY
  833. * DP PHY should be clocked from external src if there is
  834. * one.
  835. */
  836. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  837. if (is_dp && rdev->clock.dp_extclk)
  838. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  839. else
  840. args.v3.acConfig.ucRefClkSource = pll_id;
  841. switch (radeon_encoder->encoder_id) {
  842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  843. args.v3.acConfig.ucTransmitterSel = 0;
  844. break;
  845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  846. args.v3.acConfig.ucTransmitterSel = 1;
  847. break;
  848. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  849. args.v3.acConfig.ucTransmitterSel = 2;
  850. break;
  851. }
  852. if (is_dp)
  853. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  854. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  855. if (dig->coherent_mode)
  856. args.v3.acConfig.fCoherentMode = 1;
  857. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  858. args.v3.acConfig.fDualLinkConnector = 1;
  859. }
  860. break;
  861. case 4:
  862. args.v4.ucAction = action;
  863. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  864. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  865. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  866. args.v4.asMode.ucLaneSel = lane_num;
  867. args.v4.asMode.ucLaneSet = lane_set;
  868. } else {
  869. if (is_dp)
  870. args.v4.usPixelClock =
  871. cpu_to_le16(dp_clock / 10);
  872. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  873. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  874. else
  875. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  876. }
  877. if (is_dp)
  878. args.v4.ucLaneNum = dp_lane_count;
  879. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  880. args.v4.ucLaneNum = 8;
  881. else
  882. args.v4.ucLaneNum = 4;
  883. if (dig->linkb)
  884. args.v4.acConfig.ucLinkSel = 1;
  885. if (dig_encoder & 1)
  886. args.v4.acConfig.ucEncoderSel = 1;
  887. /* Select the PLL for the PHY
  888. * DP PHY should be clocked from external src if there is
  889. * one.
  890. */
  891. /* On DCE5 DCPLL usually generates the DP ref clock */
  892. if (is_dp) {
  893. if (rdev->clock.dp_extclk)
  894. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  895. else
  896. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  897. } else
  898. args.v4.acConfig.ucRefClkSource = pll_id;
  899. switch (radeon_encoder->encoder_id) {
  900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  901. args.v4.acConfig.ucTransmitterSel = 0;
  902. break;
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  904. args.v4.acConfig.ucTransmitterSel = 1;
  905. break;
  906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  907. args.v4.acConfig.ucTransmitterSel = 2;
  908. break;
  909. }
  910. if (is_dp)
  911. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  912. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  913. if (dig->coherent_mode)
  914. args.v4.acConfig.fCoherentMode = 1;
  915. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  916. args.v4.acConfig.fDualLinkConnector = 1;
  917. }
  918. break;
  919. case 5:
  920. args.v5.ucAction = action;
  921. if (is_dp)
  922. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  923. else
  924. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  925. switch (radeon_encoder->encoder_id) {
  926. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  927. if (dig->linkb)
  928. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  929. else
  930. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  931. break;
  932. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  933. if (dig->linkb)
  934. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  935. else
  936. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  937. break;
  938. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  939. if (dig->linkb)
  940. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  941. else
  942. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  943. break;
  944. }
  945. if (is_dp)
  946. args.v5.ucLaneNum = dp_lane_count;
  947. else if (radeon_encoder->pixel_clock > 165000)
  948. args.v5.ucLaneNum = 8;
  949. else
  950. args.v5.ucLaneNum = 4;
  951. args.v5.ucConnObjId = connector_object_id;
  952. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  953. if (is_dp && rdev->clock.dp_extclk)
  954. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  955. else
  956. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  957. if (is_dp)
  958. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  959. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  960. if (dig->coherent_mode)
  961. args.v5.asConfig.ucCoherentMode = 1;
  962. }
  963. if (hpd_id == RADEON_HPD_NONE)
  964. args.v5.asConfig.ucHPDSel = 0;
  965. else
  966. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  967. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  968. args.v5.ucDPLaneSet = lane_set;
  969. break;
  970. default:
  971. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  972. break;
  973. }
  974. break;
  975. default:
  976. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  977. break;
  978. }
  979. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  980. }
  981. bool
  982. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  983. {
  984. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  985. struct drm_device *dev = radeon_connector->base.dev;
  986. struct radeon_device *rdev = dev->dev_private;
  987. union dig_transmitter_control args;
  988. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  989. uint8_t frev, crev;
  990. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  991. goto done;
  992. if (!ASIC_IS_DCE4(rdev))
  993. goto done;
  994. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  995. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  996. goto done;
  997. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  998. goto done;
  999. memset(&args, 0, sizeof(args));
  1000. args.v1.ucAction = action;
  1001. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1002. /* wait for the panel to power up */
  1003. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1004. int i;
  1005. for (i = 0; i < 300; i++) {
  1006. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1007. return true;
  1008. mdelay(1);
  1009. }
  1010. return false;
  1011. }
  1012. done:
  1013. return true;
  1014. }
  1015. union external_encoder_control {
  1016. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1017. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1018. };
  1019. static void
  1020. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1021. struct drm_encoder *ext_encoder,
  1022. int action)
  1023. {
  1024. struct drm_device *dev = encoder->dev;
  1025. struct radeon_device *rdev = dev->dev_private;
  1026. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1027. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1028. union external_encoder_control args;
  1029. struct drm_connector *connector;
  1030. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1031. u8 frev, crev;
  1032. int dp_clock = 0;
  1033. int dp_lane_count = 0;
  1034. int connector_object_id = 0;
  1035. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1036. int bpc = 8;
  1037. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1038. connector = radeon_get_connector_for_encoder_init(encoder);
  1039. else
  1040. connector = radeon_get_connector_for_encoder(encoder);
  1041. if (connector) {
  1042. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1043. struct radeon_connector_atom_dig *dig_connector =
  1044. radeon_connector->con_priv;
  1045. dp_clock = dig_connector->dp_clock;
  1046. dp_lane_count = dig_connector->dp_lane_count;
  1047. connector_object_id =
  1048. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1049. bpc = radeon_get_monitor_bpc(connector);
  1050. }
  1051. memset(&args, 0, sizeof(args));
  1052. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1053. return;
  1054. switch (frev) {
  1055. case 1:
  1056. /* no params on frev 1 */
  1057. break;
  1058. case 2:
  1059. switch (crev) {
  1060. case 1:
  1061. case 2:
  1062. args.v1.sDigEncoder.ucAction = action;
  1063. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1064. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1065. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1066. if (dp_clock == 270000)
  1067. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1068. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1069. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1070. args.v1.sDigEncoder.ucLaneNum = 8;
  1071. else
  1072. args.v1.sDigEncoder.ucLaneNum = 4;
  1073. break;
  1074. case 3:
  1075. args.v3.sExtEncoder.ucAction = action;
  1076. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1077. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1078. else
  1079. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1080. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1081. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1082. if (dp_clock == 270000)
  1083. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1084. else if (dp_clock == 540000)
  1085. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1086. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1087. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1088. args.v3.sExtEncoder.ucLaneNum = 8;
  1089. else
  1090. args.v3.sExtEncoder.ucLaneNum = 4;
  1091. switch (ext_enum) {
  1092. case GRAPH_OBJECT_ENUM_ID1:
  1093. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1094. break;
  1095. case GRAPH_OBJECT_ENUM_ID2:
  1096. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1097. break;
  1098. case GRAPH_OBJECT_ENUM_ID3:
  1099. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1100. break;
  1101. }
  1102. switch (bpc) {
  1103. case 0:
  1104. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1105. break;
  1106. case 6:
  1107. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1108. break;
  1109. case 8:
  1110. default:
  1111. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1112. break;
  1113. case 10:
  1114. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1115. break;
  1116. case 12:
  1117. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1118. break;
  1119. case 16:
  1120. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1121. break;
  1122. }
  1123. break;
  1124. default:
  1125. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1126. return;
  1127. }
  1128. break;
  1129. default:
  1130. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1131. return;
  1132. }
  1133. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1134. }
  1135. static void
  1136. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1137. {
  1138. struct drm_device *dev = encoder->dev;
  1139. struct radeon_device *rdev = dev->dev_private;
  1140. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1141. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1142. ENABLE_YUV_PS_ALLOCATION args;
  1143. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1144. uint32_t temp, reg;
  1145. memset(&args, 0, sizeof(args));
  1146. if (rdev->family >= CHIP_R600)
  1147. reg = R600_BIOS_3_SCRATCH;
  1148. else
  1149. reg = RADEON_BIOS_3_SCRATCH;
  1150. /* XXX: fix up scratch reg handling */
  1151. temp = RREG32(reg);
  1152. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1153. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1154. (radeon_crtc->crtc_id << 18)));
  1155. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1156. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1157. else
  1158. WREG32(reg, 0);
  1159. if (enable)
  1160. args.ucEnable = ATOM_ENABLE;
  1161. args.ucCRTC = radeon_crtc->crtc_id;
  1162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1163. WREG32(reg, temp);
  1164. }
  1165. static void
  1166. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1167. {
  1168. struct drm_device *dev = encoder->dev;
  1169. struct radeon_device *rdev = dev->dev_private;
  1170. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1171. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1172. int index = 0;
  1173. memset(&args, 0, sizeof(args));
  1174. switch (radeon_encoder->encoder_id) {
  1175. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1176. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1177. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1178. break;
  1179. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1180. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1181. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1182. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1183. break;
  1184. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1185. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1186. break;
  1187. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1188. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1189. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1190. else
  1191. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1192. break;
  1193. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1194. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1195. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1196. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1197. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1198. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1199. else
  1200. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1201. break;
  1202. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1203. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1204. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1205. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1206. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1207. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1208. else
  1209. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1210. break;
  1211. default:
  1212. return;
  1213. }
  1214. switch (mode) {
  1215. case DRM_MODE_DPMS_ON:
  1216. args.ucAction = ATOM_ENABLE;
  1217. /* workaround for DVOOutputControl on some RS690 systems */
  1218. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1219. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1220. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1221. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1222. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1223. } else
  1224. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1225. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1226. args.ucAction = ATOM_LCD_BLON;
  1227. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1228. }
  1229. break;
  1230. case DRM_MODE_DPMS_STANDBY:
  1231. case DRM_MODE_DPMS_SUSPEND:
  1232. case DRM_MODE_DPMS_OFF:
  1233. args.ucAction = ATOM_DISABLE;
  1234. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1235. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1236. args.ucAction = ATOM_LCD_BLOFF;
  1237. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1238. }
  1239. break;
  1240. }
  1241. }
  1242. static void
  1243. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1244. {
  1245. struct drm_device *dev = encoder->dev;
  1246. struct radeon_device *rdev = dev->dev_private;
  1247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1248. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1249. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1250. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1251. struct radeon_connector *radeon_connector = NULL;
  1252. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1253. if (connector) {
  1254. radeon_connector = to_radeon_connector(connector);
  1255. radeon_dig_connector = radeon_connector->con_priv;
  1256. }
  1257. switch (mode) {
  1258. case DRM_MODE_DPMS_ON:
  1259. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1260. if (!connector)
  1261. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1262. else
  1263. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1264. /* setup and enable the encoder */
  1265. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1266. atombios_dig_encoder_setup(encoder,
  1267. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1268. dig->panel_mode);
  1269. if (ext_encoder) {
  1270. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1271. atombios_external_encoder_setup(encoder, ext_encoder,
  1272. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1273. }
  1274. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1275. } else if (ASIC_IS_DCE4(rdev)) {
  1276. /* setup and enable the encoder */
  1277. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1278. /* enable the transmitter */
  1279. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1280. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1281. } else {
  1282. /* setup and enable the encoder and transmitter */
  1283. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1284. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1285. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1286. /* some early dce3.2 boards have a bug in their transmitter control table */
  1287. if ((rdev->family != CHIP_RV710) || (rdev->family != CHIP_RV730))
  1288. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1289. }
  1290. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1291. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1292. atombios_set_edp_panel_power(connector,
  1293. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1294. radeon_dig_connector->edp_on = true;
  1295. }
  1296. radeon_dp_link_train(encoder, connector);
  1297. if (ASIC_IS_DCE4(rdev))
  1298. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1299. }
  1300. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1301. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1302. break;
  1303. case DRM_MODE_DPMS_STANDBY:
  1304. case DRM_MODE_DPMS_SUSPEND:
  1305. case DRM_MODE_DPMS_OFF:
  1306. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1307. /* disable the transmitter */
  1308. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1309. } else if (ASIC_IS_DCE4(rdev)) {
  1310. /* disable the transmitter */
  1311. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1312. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1313. } else {
  1314. /* disable the encoder and transmitter */
  1315. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1316. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1317. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1318. }
  1319. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1320. if (ASIC_IS_DCE4(rdev))
  1321. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1322. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1323. atombios_set_edp_panel_power(connector,
  1324. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1325. radeon_dig_connector->edp_on = false;
  1326. }
  1327. }
  1328. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1329. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1330. break;
  1331. }
  1332. }
  1333. static void
  1334. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1335. struct drm_encoder *ext_encoder,
  1336. int mode)
  1337. {
  1338. struct drm_device *dev = encoder->dev;
  1339. struct radeon_device *rdev = dev->dev_private;
  1340. switch (mode) {
  1341. case DRM_MODE_DPMS_ON:
  1342. default:
  1343. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1344. atombios_external_encoder_setup(encoder, ext_encoder,
  1345. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1346. atombios_external_encoder_setup(encoder, ext_encoder,
  1347. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1348. } else
  1349. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1350. break;
  1351. case DRM_MODE_DPMS_STANDBY:
  1352. case DRM_MODE_DPMS_SUSPEND:
  1353. case DRM_MODE_DPMS_OFF:
  1354. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1355. atombios_external_encoder_setup(encoder, ext_encoder,
  1356. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1357. atombios_external_encoder_setup(encoder, ext_encoder,
  1358. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1359. } else
  1360. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1361. break;
  1362. }
  1363. }
  1364. static void
  1365. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1366. {
  1367. struct drm_device *dev = encoder->dev;
  1368. struct radeon_device *rdev = dev->dev_private;
  1369. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1370. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1371. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1372. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1373. radeon_encoder->active_device);
  1374. switch (radeon_encoder->encoder_id) {
  1375. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1376. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1377. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1378. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1379. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1380. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1381. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1382. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1383. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1384. break;
  1385. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1386. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1387. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1388. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1389. radeon_atom_encoder_dpms_dig(encoder, mode);
  1390. break;
  1391. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1392. if (ASIC_IS_DCE5(rdev)) {
  1393. switch (mode) {
  1394. case DRM_MODE_DPMS_ON:
  1395. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1396. break;
  1397. case DRM_MODE_DPMS_STANDBY:
  1398. case DRM_MODE_DPMS_SUSPEND:
  1399. case DRM_MODE_DPMS_OFF:
  1400. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1401. break;
  1402. }
  1403. } else if (ASIC_IS_DCE3(rdev))
  1404. radeon_atom_encoder_dpms_dig(encoder, mode);
  1405. else
  1406. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1407. break;
  1408. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1409. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1410. if (ASIC_IS_DCE5(rdev)) {
  1411. switch (mode) {
  1412. case DRM_MODE_DPMS_ON:
  1413. atombios_dac_setup(encoder, ATOM_ENABLE);
  1414. break;
  1415. case DRM_MODE_DPMS_STANDBY:
  1416. case DRM_MODE_DPMS_SUSPEND:
  1417. case DRM_MODE_DPMS_OFF:
  1418. atombios_dac_setup(encoder, ATOM_DISABLE);
  1419. break;
  1420. }
  1421. } else
  1422. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1423. break;
  1424. default:
  1425. return;
  1426. }
  1427. if (ext_encoder)
  1428. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1429. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1430. }
  1431. union crtc_source_param {
  1432. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1433. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1434. };
  1435. static void
  1436. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1437. {
  1438. struct drm_device *dev = encoder->dev;
  1439. struct radeon_device *rdev = dev->dev_private;
  1440. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1441. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1442. union crtc_source_param args;
  1443. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1444. uint8_t frev, crev;
  1445. struct radeon_encoder_atom_dig *dig;
  1446. memset(&args, 0, sizeof(args));
  1447. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1448. return;
  1449. switch (frev) {
  1450. case 1:
  1451. switch (crev) {
  1452. case 1:
  1453. default:
  1454. if (ASIC_IS_AVIVO(rdev))
  1455. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1456. else {
  1457. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1458. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1459. } else {
  1460. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1461. }
  1462. }
  1463. switch (radeon_encoder->encoder_id) {
  1464. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1465. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1466. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1467. break;
  1468. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1469. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1470. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1471. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1472. else
  1473. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1474. break;
  1475. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1476. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1477. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1478. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1479. break;
  1480. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1481. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1482. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1483. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1484. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1485. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1486. else
  1487. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1488. break;
  1489. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1490. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1491. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1492. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1493. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1494. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1495. else
  1496. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1497. break;
  1498. }
  1499. break;
  1500. case 2:
  1501. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1502. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1503. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1504. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1505. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1506. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1507. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1508. else
  1509. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1510. } else
  1511. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1512. switch (radeon_encoder->encoder_id) {
  1513. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1514. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1515. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1516. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1517. dig = radeon_encoder->enc_priv;
  1518. switch (dig->dig_encoder) {
  1519. case 0:
  1520. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1521. break;
  1522. case 1:
  1523. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1524. break;
  1525. case 2:
  1526. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1527. break;
  1528. case 3:
  1529. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1530. break;
  1531. case 4:
  1532. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1533. break;
  1534. case 5:
  1535. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1536. break;
  1537. }
  1538. break;
  1539. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1540. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1541. break;
  1542. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1543. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1544. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1545. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1546. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1547. else
  1548. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1549. break;
  1550. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1551. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1552. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1553. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1554. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1555. else
  1556. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1557. break;
  1558. }
  1559. break;
  1560. }
  1561. break;
  1562. default:
  1563. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1564. return;
  1565. }
  1566. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1567. /* update scratch regs with new routing */
  1568. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1569. }
  1570. static void
  1571. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1572. struct drm_display_mode *mode)
  1573. {
  1574. struct drm_device *dev = encoder->dev;
  1575. struct radeon_device *rdev = dev->dev_private;
  1576. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1577. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1578. /* Funky macbooks */
  1579. if ((dev->pdev->device == 0x71C5) &&
  1580. (dev->pdev->subsystem_vendor == 0x106b) &&
  1581. (dev->pdev->subsystem_device == 0x0080)) {
  1582. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1583. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1584. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1585. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1586. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1587. }
  1588. }
  1589. /* set scaler clears this on some chips */
  1590. if (ASIC_IS_AVIVO(rdev) &&
  1591. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1592. if (ASIC_IS_DCE4(rdev)) {
  1593. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1594. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1595. EVERGREEN_INTERLEAVE_EN);
  1596. else
  1597. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1598. } else {
  1599. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1600. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1601. AVIVO_D1MODE_INTERLEAVE_EN);
  1602. else
  1603. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1604. }
  1605. }
  1606. }
  1607. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1608. {
  1609. struct drm_device *dev = encoder->dev;
  1610. struct radeon_device *rdev = dev->dev_private;
  1611. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1612. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1613. struct drm_encoder *test_encoder;
  1614. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1615. uint32_t dig_enc_in_use = 0;
  1616. if (ASIC_IS_DCE6(rdev)) {
  1617. /* DCE6 */
  1618. switch (radeon_encoder->encoder_id) {
  1619. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1620. if (dig->linkb)
  1621. return 1;
  1622. else
  1623. return 0;
  1624. break;
  1625. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1626. if (dig->linkb)
  1627. return 3;
  1628. else
  1629. return 2;
  1630. break;
  1631. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1632. if (dig->linkb)
  1633. return 5;
  1634. else
  1635. return 4;
  1636. break;
  1637. }
  1638. } else if (ASIC_IS_DCE4(rdev)) {
  1639. /* DCE4/5 */
  1640. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1641. /* ontario follows DCE4 */
  1642. if (rdev->family == CHIP_PALM) {
  1643. if (dig->linkb)
  1644. return 1;
  1645. else
  1646. return 0;
  1647. } else
  1648. /* llano follows DCE3.2 */
  1649. return radeon_crtc->crtc_id;
  1650. } else {
  1651. switch (radeon_encoder->encoder_id) {
  1652. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1653. if (dig->linkb)
  1654. return 1;
  1655. else
  1656. return 0;
  1657. break;
  1658. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1659. if (dig->linkb)
  1660. return 3;
  1661. else
  1662. return 2;
  1663. break;
  1664. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1665. if (dig->linkb)
  1666. return 5;
  1667. else
  1668. return 4;
  1669. break;
  1670. }
  1671. }
  1672. }
  1673. /* on DCE32 and encoder can driver any block so just crtc id */
  1674. if (ASIC_IS_DCE32(rdev)) {
  1675. return radeon_crtc->crtc_id;
  1676. }
  1677. /* on DCE3 - LVTMA can only be driven by DIGB */
  1678. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1679. struct radeon_encoder *radeon_test_encoder;
  1680. if (encoder == test_encoder)
  1681. continue;
  1682. if (!radeon_encoder_is_digital(test_encoder))
  1683. continue;
  1684. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1685. dig = radeon_test_encoder->enc_priv;
  1686. if (dig->dig_encoder >= 0)
  1687. dig_enc_in_use |= (1 << dig->dig_encoder);
  1688. }
  1689. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1690. if (dig_enc_in_use & 0x2)
  1691. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1692. return 1;
  1693. }
  1694. if (!(dig_enc_in_use & 1))
  1695. return 0;
  1696. return 1;
  1697. }
  1698. /* This only needs to be called once at startup */
  1699. void
  1700. radeon_atom_encoder_init(struct radeon_device *rdev)
  1701. {
  1702. struct drm_device *dev = rdev->ddev;
  1703. struct drm_encoder *encoder;
  1704. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1705. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1706. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1707. switch (radeon_encoder->encoder_id) {
  1708. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1709. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1710. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1711. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1712. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1713. break;
  1714. default:
  1715. break;
  1716. }
  1717. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1718. atombios_external_encoder_setup(encoder, ext_encoder,
  1719. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1720. }
  1721. }
  1722. static void
  1723. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1724. struct drm_display_mode *mode,
  1725. struct drm_display_mode *adjusted_mode)
  1726. {
  1727. struct drm_device *dev = encoder->dev;
  1728. struct radeon_device *rdev = dev->dev_private;
  1729. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1730. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1731. /* need to call this here rather than in prepare() since we need some crtc info */
  1732. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1733. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1734. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1735. atombios_yuv_setup(encoder, true);
  1736. else
  1737. atombios_yuv_setup(encoder, false);
  1738. }
  1739. switch (radeon_encoder->encoder_id) {
  1740. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1741. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1742. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1743. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1744. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1745. break;
  1746. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1747. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1748. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1749. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1750. /* handled in dpms */
  1751. break;
  1752. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1753. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1754. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1755. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1756. break;
  1757. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1758. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1759. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1760. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1761. atombios_dac_setup(encoder, ATOM_ENABLE);
  1762. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1763. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1764. atombios_tv_setup(encoder, ATOM_ENABLE);
  1765. else
  1766. atombios_tv_setup(encoder, ATOM_DISABLE);
  1767. }
  1768. break;
  1769. }
  1770. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1771. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1772. r600_hdmi_enable(encoder);
  1773. if (ASIC_IS_DCE6(rdev))
  1774. ; /* TODO (use pointers instead of if-s?) */
  1775. else if (ASIC_IS_DCE4(rdev))
  1776. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1777. else
  1778. r600_hdmi_setmode(encoder, adjusted_mode);
  1779. }
  1780. }
  1781. static bool
  1782. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1783. {
  1784. struct drm_device *dev = encoder->dev;
  1785. struct radeon_device *rdev = dev->dev_private;
  1786. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1787. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1788. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1789. ATOM_DEVICE_CV_SUPPORT |
  1790. ATOM_DEVICE_CRT_SUPPORT)) {
  1791. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1792. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1793. uint8_t frev, crev;
  1794. memset(&args, 0, sizeof(args));
  1795. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1796. return false;
  1797. args.sDacload.ucMisc = 0;
  1798. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1799. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1800. args.sDacload.ucDacType = ATOM_DAC_A;
  1801. else
  1802. args.sDacload.ucDacType = ATOM_DAC_B;
  1803. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1804. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1805. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1806. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1807. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1808. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1809. if (crev >= 3)
  1810. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1811. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1812. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1813. if (crev >= 3)
  1814. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1815. }
  1816. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1817. return true;
  1818. } else
  1819. return false;
  1820. }
  1821. static enum drm_connector_status
  1822. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1823. {
  1824. struct drm_device *dev = encoder->dev;
  1825. struct radeon_device *rdev = dev->dev_private;
  1826. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1827. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1828. uint32_t bios_0_scratch;
  1829. if (!atombios_dac_load_detect(encoder, connector)) {
  1830. DRM_DEBUG_KMS("detect returned false \n");
  1831. return connector_status_unknown;
  1832. }
  1833. if (rdev->family >= CHIP_R600)
  1834. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1835. else
  1836. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1837. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1838. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1839. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1840. return connector_status_connected;
  1841. }
  1842. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1843. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1844. return connector_status_connected;
  1845. }
  1846. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1847. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1848. return connector_status_connected;
  1849. }
  1850. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1851. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1852. return connector_status_connected; /* CTV */
  1853. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1854. return connector_status_connected; /* STV */
  1855. }
  1856. return connector_status_disconnected;
  1857. }
  1858. static enum drm_connector_status
  1859. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1860. {
  1861. struct drm_device *dev = encoder->dev;
  1862. struct radeon_device *rdev = dev->dev_private;
  1863. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1864. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1865. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1866. u32 bios_0_scratch;
  1867. if (!ASIC_IS_DCE4(rdev))
  1868. return connector_status_unknown;
  1869. if (!ext_encoder)
  1870. return connector_status_unknown;
  1871. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1872. return connector_status_unknown;
  1873. /* load detect on the dp bridge */
  1874. atombios_external_encoder_setup(encoder, ext_encoder,
  1875. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1876. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1877. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1878. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1879. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1880. return connector_status_connected;
  1881. }
  1882. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1883. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1884. return connector_status_connected;
  1885. }
  1886. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1887. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1888. return connector_status_connected;
  1889. }
  1890. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1891. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1892. return connector_status_connected; /* CTV */
  1893. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1894. return connector_status_connected; /* STV */
  1895. }
  1896. return connector_status_disconnected;
  1897. }
  1898. void
  1899. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1900. {
  1901. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1902. if (ext_encoder)
  1903. /* ddc_setup on the dp bridge */
  1904. atombios_external_encoder_setup(encoder, ext_encoder,
  1905. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1906. }
  1907. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1908. {
  1909. struct radeon_device *rdev = encoder->dev->dev_private;
  1910. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1911. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1912. if ((radeon_encoder->active_device &
  1913. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1914. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1915. ENCODER_OBJECT_ID_NONE)) {
  1916. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1917. if (dig) {
  1918. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1919. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  1920. if (rdev->family >= CHIP_R600)
  1921. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  1922. else
  1923. /* RS600/690/740 have only 1 afmt block */
  1924. dig->afmt = rdev->mode_info.afmt[0];
  1925. }
  1926. }
  1927. }
  1928. radeon_atom_output_lock(encoder, true);
  1929. if (connector) {
  1930. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1931. /* select the clock/data port if it uses a router */
  1932. if (radeon_connector->router.cd_valid)
  1933. radeon_router_select_cd_port(radeon_connector);
  1934. /* turn eDP panel on for mode set */
  1935. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1936. atombios_set_edp_panel_power(connector,
  1937. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1938. }
  1939. /* this is needed for the pll/ss setup to work correctly in some cases */
  1940. atombios_set_encoder_crtc_source(encoder);
  1941. }
  1942. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1943. {
  1944. /* need to call this here as we need the crtc set up */
  1945. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1946. radeon_atom_output_lock(encoder, false);
  1947. }
  1948. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1949. {
  1950. struct drm_device *dev = encoder->dev;
  1951. struct radeon_device *rdev = dev->dev_private;
  1952. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1953. struct radeon_encoder_atom_dig *dig;
  1954. /* check for pre-DCE3 cards with shared encoders;
  1955. * can't really use the links individually, so don't disable
  1956. * the encoder if it's in use by another connector
  1957. */
  1958. if (!ASIC_IS_DCE3(rdev)) {
  1959. struct drm_encoder *other_encoder;
  1960. struct radeon_encoder *other_radeon_encoder;
  1961. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1962. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1963. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1964. drm_helper_encoder_in_use(other_encoder))
  1965. goto disable_done;
  1966. }
  1967. }
  1968. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1969. switch (radeon_encoder->encoder_id) {
  1970. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1971. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1972. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1973. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1974. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1975. break;
  1976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1977. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1978. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1979. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1980. /* handled in dpms */
  1981. break;
  1982. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1983. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1984. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1985. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1986. break;
  1987. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1988. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1989. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1990. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1991. atombios_dac_setup(encoder, ATOM_DISABLE);
  1992. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1993. atombios_tv_setup(encoder, ATOM_DISABLE);
  1994. break;
  1995. }
  1996. disable_done:
  1997. if (radeon_encoder_is_digital(encoder)) {
  1998. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1999. r600_hdmi_disable(encoder);
  2000. dig = radeon_encoder->enc_priv;
  2001. dig->dig_encoder = -1;
  2002. }
  2003. radeon_encoder->active_device = 0;
  2004. }
  2005. /* these are handled by the primary encoders */
  2006. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2007. {
  2008. }
  2009. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2010. {
  2011. }
  2012. static void
  2013. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2014. struct drm_display_mode *mode,
  2015. struct drm_display_mode *adjusted_mode)
  2016. {
  2017. }
  2018. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2019. {
  2020. }
  2021. static void
  2022. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2023. {
  2024. }
  2025. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2026. const struct drm_display_mode *mode,
  2027. struct drm_display_mode *adjusted_mode)
  2028. {
  2029. return true;
  2030. }
  2031. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2032. .dpms = radeon_atom_ext_dpms,
  2033. .mode_fixup = radeon_atom_ext_mode_fixup,
  2034. .prepare = radeon_atom_ext_prepare,
  2035. .mode_set = radeon_atom_ext_mode_set,
  2036. .commit = radeon_atom_ext_commit,
  2037. .disable = radeon_atom_ext_disable,
  2038. /* no detect for TMDS/LVDS yet */
  2039. };
  2040. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2041. .dpms = radeon_atom_encoder_dpms,
  2042. .mode_fixup = radeon_atom_mode_fixup,
  2043. .prepare = radeon_atom_encoder_prepare,
  2044. .mode_set = radeon_atom_encoder_mode_set,
  2045. .commit = radeon_atom_encoder_commit,
  2046. .disable = radeon_atom_encoder_disable,
  2047. .detect = radeon_atom_dig_detect,
  2048. };
  2049. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2050. .dpms = radeon_atom_encoder_dpms,
  2051. .mode_fixup = radeon_atom_mode_fixup,
  2052. .prepare = radeon_atom_encoder_prepare,
  2053. .mode_set = radeon_atom_encoder_mode_set,
  2054. .commit = radeon_atom_encoder_commit,
  2055. .detect = radeon_atom_dac_detect,
  2056. };
  2057. void radeon_enc_destroy(struct drm_encoder *encoder)
  2058. {
  2059. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2060. kfree(radeon_encoder->enc_priv);
  2061. drm_encoder_cleanup(encoder);
  2062. kfree(radeon_encoder);
  2063. }
  2064. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2065. .destroy = radeon_enc_destroy,
  2066. };
  2067. struct radeon_encoder_atom_dac *
  2068. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2069. {
  2070. struct drm_device *dev = radeon_encoder->base.dev;
  2071. struct radeon_device *rdev = dev->dev_private;
  2072. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2073. if (!dac)
  2074. return NULL;
  2075. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2076. return dac;
  2077. }
  2078. struct radeon_encoder_atom_dig *
  2079. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2080. {
  2081. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2082. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2083. if (!dig)
  2084. return NULL;
  2085. /* coherent mode by default */
  2086. dig->coherent_mode = true;
  2087. dig->dig_encoder = -1;
  2088. if (encoder_enum == 2)
  2089. dig->linkb = true;
  2090. else
  2091. dig->linkb = false;
  2092. return dig;
  2093. }
  2094. void
  2095. radeon_add_atom_encoder(struct drm_device *dev,
  2096. uint32_t encoder_enum,
  2097. uint32_t supported_device,
  2098. u16 caps)
  2099. {
  2100. struct radeon_device *rdev = dev->dev_private;
  2101. struct drm_encoder *encoder;
  2102. struct radeon_encoder *radeon_encoder;
  2103. /* see if we already added it */
  2104. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2105. radeon_encoder = to_radeon_encoder(encoder);
  2106. if (radeon_encoder->encoder_enum == encoder_enum) {
  2107. radeon_encoder->devices |= supported_device;
  2108. return;
  2109. }
  2110. }
  2111. /* add a new one */
  2112. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2113. if (!radeon_encoder)
  2114. return;
  2115. encoder = &radeon_encoder->base;
  2116. switch (rdev->num_crtc) {
  2117. case 1:
  2118. encoder->possible_crtcs = 0x1;
  2119. break;
  2120. case 2:
  2121. default:
  2122. encoder->possible_crtcs = 0x3;
  2123. break;
  2124. case 4:
  2125. encoder->possible_crtcs = 0xf;
  2126. break;
  2127. case 6:
  2128. encoder->possible_crtcs = 0x3f;
  2129. break;
  2130. }
  2131. radeon_encoder->enc_priv = NULL;
  2132. radeon_encoder->encoder_enum = encoder_enum;
  2133. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2134. radeon_encoder->devices = supported_device;
  2135. radeon_encoder->rmx_type = RMX_OFF;
  2136. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2137. radeon_encoder->is_ext_encoder = false;
  2138. radeon_encoder->caps = caps;
  2139. switch (radeon_encoder->encoder_id) {
  2140. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2141. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2142. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2143. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2144. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2145. radeon_encoder->rmx_type = RMX_FULL;
  2146. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2147. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2148. } else {
  2149. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2150. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2151. }
  2152. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2153. break;
  2154. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2155. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2156. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2157. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2158. break;
  2159. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2160. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2161. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2162. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2163. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2164. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2165. break;
  2166. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2167. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2168. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2169. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2170. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2171. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2172. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2173. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2174. radeon_encoder->rmx_type = RMX_FULL;
  2175. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2176. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2177. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2178. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2179. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2180. } else {
  2181. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2182. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2183. }
  2184. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2185. break;
  2186. case ENCODER_OBJECT_ID_SI170B:
  2187. case ENCODER_OBJECT_ID_CH7303:
  2188. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2189. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2190. case ENCODER_OBJECT_ID_TITFP513:
  2191. case ENCODER_OBJECT_ID_VT1623:
  2192. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2193. case ENCODER_OBJECT_ID_TRAVIS:
  2194. case ENCODER_OBJECT_ID_NUTMEG:
  2195. /* these are handled by the primary encoders */
  2196. radeon_encoder->is_ext_encoder = true;
  2197. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2198. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2199. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2200. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2201. else
  2202. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2203. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2204. break;
  2205. }
  2206. }