at91sam9g45_devices.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/platform_data/atmel-aes.h>
  21. #include <linux/platform_data/at91_adc.h>
  22. #include <linux/fb.h>
  23. #include <video/atmel_lcdc.h>
  24. #include <mach/at91_adc.h>
  25. #include <mach/board.h>
  26. #include <mach/at91sam9g45.h>
  27. #include <mach/at91sam9g45_matrix.h>
  28. #include <mach/at91_matrix.h>
  29. #include <mach/at91sam9_smc.h>
  30. #include <mach/at_hdmac.h>
  31. #include <mach/atmel-mci.h>
  32. #include <media/atmel-isi.h>
  33. #include "generic.h"
  34. #include "clock.h"
  35. /* --------------------------------------------------------------------
  36. * HDMAC - AHB DMA Controller
  37. * -------------------------------------------------------------------- */
  38. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  39. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  40. static struct resource hdmac_resources[] = {
  41. [0] = {
  42. .start = AT91SAM9G45_BASE_DMA,
  43. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  44. .flags = IORESOURCE_MEM,
  45. },
  46. [1] = {
  47. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  48. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  49. .flags = IORESOURCE_IRQ,
  50. },
  51. };
  52. static struct platform_device at_hdmac_device = {
  53. .name = "at91sam9g45_dma",
  54. .id = -1,
  55. .dev = {
  56. .dma_mask = &hdmac_dmamask,
  57. .coherent_dma_mask = DMA_BIT_MASK(32),
  58. },
  59. .resource = hdmac_resources,
  60. .num_resources = ARRAY_SIZE(hdmac_resources),
  61. };
  62. void __init at91_add_device_hdmac(void)
  63. {
  64. platform_device_register(&at_hdmac_device);
  65. }
  66. #else
  67. void __init at91_add_device_hdmac(void) {}
  68. #endif
  69. /* --------------------------------------------------------------------
  70. * USB Host (OHCI)
  71. * -------------------------------------------------------------------- */
  72. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  73. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  74. static struct at91_usbh_data usbh_ohci_data;
  75. static struct resource usbh_ohci_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9G45_OHCI_BASE,
  78. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  83. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_usbh_ohci_device = {
  88. .name = "at91_ohci",
  89. .id = -1,
  90. .dev = {
  91. .dma_mask = &ohci_dmamask,
  92. .coherent_dma_mask = DMA_BIT_MASK(32),
  93. .platform_data = &usbh_ohci_data,
  94. },
  95. .resource = usbh_ohci_resources,
  96. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  97. };
  98. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  99. {
  100. int i;
  101. if (!data)
  102. return;
  103. /* Enable VBus control for UHP ports */
  104. for (i = 0; i < data->ports; i++) {
  105. if (gpio_is_valid(data->vbus_pin[i]))
  106. at91_set_gpio_output(data->vbus_pin[i],
  107. data->vbus_pin_active_low[i]);
  108. }
  109. /* Enable overcurrent notification */
  110. for (i = 0; i < data->ports; i++) {
  111. if (gpio_is_valid(data->overcurrent_pin[i]))
  112. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  113. }
  114. usbh_ohci_data = *data;
  115. platform_device_register(&at91_usbh_ohci_device);
  116. }
  117. #else
  118. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  119. #endif
  120. /* --------------------------------------------------------------------
  121. * USB Host HS (EHCI)
  122. * Needs an OHCI host for low and full speed management
  123. * -------------------------------------------------------------------- */
  124. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  125. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  126. static struct at91_usbh_data usbh_ehci_data;
  127. static struct resource usbh_ehci_resources[] = {
  128. [0] = {
  129. .start = AT91SAM9G45_EHCI_BASE,
  130. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  131. .flags = IORESOURCE_MEM,
  132. },
  133. [1] = {
  134. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  135. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. };
  139. static struct platform_device at91_usbh_ehci_device = {
  140. .name = "atmel-ehci",
  141. .id = -1,
  142. .dev = {
  143. .dma_mask = &ehci_dmamask,
  144. .coherent_dma_mask = DMA_BIT_MASK(32),
  145. .platform_data = &usbh_ehci_data,
  146. },
  147. .resource = usbh_ehci_resources,
  148. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  149. };
  150. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  151. {
  152. int i;
  153. if (!data)
  154. return;
  155. /* Enable VBus control for UHP ports */
  156. for (i = 0; i < data->ports; i++) {
  157. if (gpio_is_valid(data->vbus_pin[i]))
  158. at91_set_gpio_output(data->vbus_pin[i],
  159. data->vbus_pin_active_low[i]);
  160. }
  161. usbh_ehci_data = *data;
  162. platform_device_register(&at91_usbh_ehci_device);
  163. }
  164. #else
  165. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  166. #endif
  167. /* --------------------------------------------------------------------
  168. * USB HS Device (Gadget)
  169. * -------------------------------------------------------------------- */
  170. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  171. static struct resource usba_udc_resources[] = {
  172. [0] = {
  173. .start = AT91SAM9G45_UDPHS_FIFO,
  174. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. [1] = {
  178. .start = AT91SAM9G45_BASE_UDPHS,
  179. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [2] = {
  183. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  184. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  189. [idx] = { \
  190. .name = nam, \
  191. .index = idx, \
  192. .fifo_size = maxpkt, \
  193. .nr_banks = maxbk, \
  194. .can_dma = dma, \
  195. .can_isoc = isoc, \
  196. }
  197. static struct usba_ep_data usba_udc_ep[] __initdata = {
  198. EP("ep0", 0, 64, 1, 0, 0),
  199. EP("ep1", 1, 1024, 2, 1, 1),
  200. EP("ep2", 2, 1024, 2, 1, 1),
  201. EP("ep3", 3, 1024, 3, 1, 0),
  202. EP("ep4", 4, 1024, 3, 1, 0),
  203. EP("ep5", 5, 1024, 3, 1, 1),
  204. EP("ep6", 6, 1024, 3, 1, 1),
  205. };
  206. #undef EP
  207. /*
  208. * pdata doesn't have room for any endpoints, so we need to
  209. * append room for the ones we need right after it.
  210. */
  211. static struct {
  212. struct usba_platform_data pdata;
  213. struct usba_ep_data ep[7];
  214. } usba_udc_data;
  215. static struct platform_device at91_usba_udc_device = {
  216. .name = "atmel_usba_udc",
  217. .id = -1,
  218. .dev = {
  219. .platform_data = &usba_udc_data.pdata,
  220. },
  221. .resource = usba_udc_resources,
  222. .num_resources = ARRAY_SIZE(usba_udc_resources),
  223. };
  224. void __init at91_add_device_usba(struct usba_platform_data *data)
  225. {
  226. usba_udc_data.pdata.vbus_pin = -EINVAL;
  227. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  228. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  229. if (data && gpio_is_valid(data->vbus_pin)) {
  230. at91_set_gpio_input(data->vbus_pin, 0);
  231. at91_set_deglitch(data->vbus_pin, 1);
  232. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  233. }
  234. /* Pullup pin is handled internally by USB device peripheral */
  235. platform_device_register(&at91_usba_udc_device);
  236. }
  237. #else
  238. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  239. #endif
  240. /* --------------------------------------------------------------------
  241. * Ethernet
  242. * -------------------------------------------------------------------- */
  243. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  244. static u64 eth_dmamask = DMA_BIT_MASK(32);
  245. static struct macb_platform_data eth_data;
  246. static struct resource eth_resources[] = {
  247. [0] = {
  248. .start = AT91SAM9G45_BASE_EMAC,
  249. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  250. .flags = IORESOURCE_MEM,
  251. },
  252. [1] = {
  253. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  254. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  255. .flags = IORESOURCE_IRQ,
  256. },
  257. };
  258. static struct platform_device at91sam9g45_eth_device = {
  259. .name = "macb",
  260. .id = -1,
  261. .dev = {
  262. .dma_mask = &eth_dmamask,
  263. .coherent_dma_mask = DMA_BIT_MASK(32),
  264. .platform_data = &eth_data,
  265. },
  266. .resource = eth_resources,
  267. .num_resources = ARRAY_SIZE(eth_resources),
  268. };
  269. void __init at91_add_device_eth(struct macb_platform_data *data)
  270. {
  271. if (!data)
  272. return;
  273. if (gpio_is_valid(data->phy_irq_pin)) {
  274. at91_set_gpio_input(data->phy_irq_pin, 0);
  275. at91_set_deglitch(data->phy_irq_pin, 1);
  276. }
  277. /* Pins used for MII and RMII */
  278. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  279. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  280. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  281. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  282. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  283. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  284. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  285. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  286. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  287. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  288. if (!data->is_rmii) {
  289. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  290. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  291. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  292. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  293. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  294. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  295. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  296. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  297. }
  298. eth_data = *data;
  299. platform_device_register(&at91sam9g45_eth_device);
  300. }
  301. #else
  302. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  303. #endif
  304. /* --------------------------------------------------------------------
  305. * MMC / SD
  306. * -------------------------------------------------------------------- */
  307. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  308. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  309. static struct mci_platform_data mmc0_data, mmc1_data;
  310. static struct resource mmc0_resources[] = {
  311. [0] = {
  312. .start = AT91SAM9G45_BASE_MCI0,
  313. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  318. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. };
  322. static struct platform_device at91sam9g45_mmc0_device = {
  323. .name = "atmel_mci",
  324. .id = 0,
  325. .dev = {
  326. .dma_mask = &mmc_dmamask,
  327. .coherent_dma_mask = DMA_BIT_MASK(32),
  328. .platform_data = &mmc0_data,
  329. },
  330. .resource = mmc0_resources,
  331. .num_resources = ARRAY_SIZE(mmc0_resources),
  332. };
  333. static struct resource mmc1_resources[] = {
  334. [0] = {
  335. .start = AT91SAM9G45_BASE_MCI1,
  336. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. [1] = {
  340. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  341. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. static struct platform_device at91sam9g45_mmc1_device = {
  346. .name = "atmel_mci",
  347. .id = 1,
  348. .dev = {
  349. .dma_mask = &mmc_dmamask,
  350. .coherent_dma_mask = DMA_BIT_MASK(32),
  351. .platform_data = &mmc1_data,
  352. },
  353. .resource = mmc1_resources,
  354. .num_resources = ARRAY_SIZE(mmc1_resources),
  355. };
  356. /* Consider only one slot : slot 0 */
  357. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  358. {
  359. if (!data)
  360. return;
  361. /* Must have at least one usable slot */
  362. if (!data->slot[0].bus_width)
  363. return;
  364. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  365. {
  366. struct at_dma_slave *atslave;
  367. struct mci_dma_data *alt_atslave;
  368. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  369. atslave = &alt_atslave->sdata;
  370. /* DMA slave channel configuration */
  371. atslave->dma_dev = &at_hdmac_device.dev;
  372. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  373. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  374. if (mmc_id == 0) /* MCI0 */
  375. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  376. | ATC_DST_PER(AT_DMA_ID_MCI0);
  377. else /* MCI1 */
  378. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  379. | ATC_DST_PER(AT_DMA_ID_MCI1);
  380. data->dma_slave = alt_atslave;
  381. }
  382. #endif
  383. /* input/irq */
  384. if (gpio_is_valid(data->slot[0].detect_pin)) {
  385. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  386. at91_set_deglitch(data->slot[0].detect_pin, 1);
  387. }
  388. if (gpio_is_valid(data->slot[0].wp_pin))
  389. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  390. if (mmc_id == 0) { /* MCI0 */
  391. /* CLK */
  392. at91_set_A_periph(AT91_PIN_PA0, 0);
  393. /* CMD */
  394. at91_set_A_periph(AT91_PIN_PA1, 1);
  395. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  396. at91_set_A_periph(AT91_PIN_PA2, 1);
  397. if (data->slot[0].bus_width == 4) {
  398. at91_set_A_periph(AT91_PIN_PA3, 1);
  399. at91_set_A_periph(AT91_PIN_PA4, 1);
  400. at91_set_A_periph(AT91_PIN_PA5, 1);
  401. if (data->slot[0].bus_width == 8) {
  402. at91_set_A_periph(AT91_PIN_PA6, 1);
  403. at91_set_A_periph(AT91_PIN_PA7, 1);
  404. at91_set_A_periph(AT91_PIN_PA8, 1);
  405. at91_set_A_periph(AT91_PIN_PA9, 1);
  406. }
  407. }
  408. mmc0_data = *data;
  409. platform_device_register(&at91sam9g45_mmc0_device);
  410. } else { /* MCI1 */
  411. /* CLK */
  412. at91_set_A_periph(AT91_PIN_PA31, 0);
  413. /* CMD */
  414. at91_set_A_periph(AT91_PIN_PA22, 1);
  415. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  416. at91_set_A_periph(AT91_PIN_PA23, 1);
  417. if (data->slot[0].bus_width == 4) {
  418. at91_set_A_periph(AT91_PIN_PA24, 1);
  419. at91_set_A_periph(AT91_PIN_PA25, 1);
  420. at91_set_A_periph(AT91_PIN_PA26, 1);
  421. if (data->slot[0].bus_width == 8) {
  422. at91_set_A_periph(AT91_PIN_PA27, 1);
  423. at91_set_A_periph(AT91_PIN_PA28, 1);
  424. at91_set_A_periph(AT91_PIN_PA29, 1);
  425. at91_set_A_periph(AT91_PIN_PA30, 1);
  426. }
  427. }
  428. mmc1_data = *data;
  429. platform_device_register(&at91sam9g45_mmc1_device);
  430. }
  431. }
  432. #else
  433. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  434. #endif
  435. /* --------------------------------------------------------------------
  436. * NAND / SmartMedia
  437. * -------------------------------------------------------------------- */
  438. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  439. static struct atmel_nand_data nand_data;
  440. #define NAND_BASE AT91_CHIPSELECT_3
  441. static struct resource nand_resources[] = {
  442. [0] = {
  443. .start = NAND_BASE,
  444. .end = NAND_BASE + SZ_256M - 1,
  445. .flags = IORESOURCE_MEM,
  446. },
  447. [1] = {
  448. .start = AT91SAM9G45_BASE_ECC,
  449. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  450. .flags = IORESOURCE_MEM,
  451. }
  452. };
  453. static struct platform_device at91sam9g45_nand_device = {
  454. .name = "atmel_nand",
  455. .id = -1,
  456. .dev = {
  457. .platform_data = &nand_data,
  458. },
  459. .resource = nand_resources,
  460. .num_resources = ARRAY_SIZE(nand_resources),
  461. };
  462. void __init at91_add_device_nand(struct atmel_nand_data *data)
  463. {
  464. unsigned long csa;
  465. if (!data)
  466. return;
  467. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  468. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  469. /* enable pin */
  470. if (gpio_is_valid(data->enable_pin))
  471. at91_set_gpio_output(data->enable_pin, 1);
  472. /* ready/busy pin */
  473. if (gpio_is_valid(data->rdy_pin))
  474. at91_set_gpio_input(data->rdy_pin, 1);
  475. /* card detect pin */
  476. if (gpio_is_valid(data->det_pin))
  477. at91_set_gpio_input(data->det_pin, 1);
  478. nand_data = *data;
  479. platform_device_register(&at91sam9g45_nand_device);
  480. }
  481. #else
  482. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  483. #endif
  484. /* --------------------------------------------------------------------
  485. * TWI (i2c)
  486. * -------------------------------------------------------------------- */
  487. /*
  488. * Prefer the GPIO code since the TWI controller isn't robust
  489. * (gets overruns and underruns under load) and can only issue
  490. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  491. */
  492. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  493. static struct i2c_gpio_platform_data pdata_i2c0 = {
  494. .sda_pin = AT91_PIN_PA20,
  495. .sda_is_open_drain = 1,
  496. .scl_pin = AT91_PIN_PA21,
  497. .scl_is_open_drain = 1,
  498. .udelay = 5, /* ~100 kHz */
  499. };
  500. static struct platform_device at91sam9g45_twi0_device = {
  501. .name = "i2c-gpio",
  502. .id = 0,
  503. .dev.platform_data = &pdata_i2c0,
  504. };
  505. static struct i2c_gpio_platform_data pdata_i2c1 = {
  506. .sda_pin = AT91_PIN_PB10,
  507. .sda_is_open_drain = 1,
  508. .scl_pin = AT91_PIN_PB11,
  509. .scl_is_open_drain = 1,
  510. .udelay = 5, /* ~100 kHz */
  511. };
  512. static struct platform_device at91sam9g45_twi1_device = {
  513. .name = "i2c-gpio",
  514. .id = 1,
  515. .dev.platform_data = &pdata_i2c1,
  516. };
  517. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  518. {
  519. i2c_register_board_info(i2c_id, devices, nr_devices);
  520. if (i2c_id == 0) {
  521. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  522. at91_set_multi_drive(AT91_PIN_PA20, 1);
  523. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  524. at91_set_multi_drive(AT91_PIN_PA21, 1);
  525. platform_device_register(&at91sam9g45_twi0_device);
  526. } else {
  527. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  528. at91_set_multi_drive(AT91_PIN_PB10, 1);
  529. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  530. at91_set_multi_drive(AT91_PIN_PB11, 1);
  531. platform_device_register(&at91sam9g45_twi1_device);
  532. }
  533. }
  534. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  535. static struct resource twi0_resources[] = {
  536. [0] = {
  537. .start = AT91SAM9G45_BASE_TWI0,
  538. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. [1] = {
  542. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  543. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  544. .flags = IORESOURCE_IRQ,
  545. },
  546. };
  547. static struct platform_device at91sam9g45_twi0_device = {
  548. .name = "at91_i2c",
  549. .id = 0,
  550. .resource = twi0_resources,
  551. .num_resources = ARRAY_SIZE(twi0_resources),
  552. };
  553. static struct resource twi1_resources[] = {
  554. [0] = {
  555. .start = AT91SAM9G45_BASE_TWI1,
  556. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  557. .flags = IORESOURCE_MEM,
  558. },
  559. [1] = {
  560. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  561. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. };
  565. static struct platform_device at91sam9g45_twi1_device = {
  566. .name = "at91_i2c",
  567. .id = 1,
  568. .resource = twi1_resources,
  569. .num_resources = ARRAY_SIZE(twi1_resources),
  570. };
  571. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  572. {
  573. i2c_register_board_info(i2c_id, devices, nr_devices);
  574. /* pins used for TWI interface */
  575. if (i2c_id == 0) {
  576. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  577. at91_set_multi_drive(AT91_PIN_PA20, 1);
  578. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  579. at91_set_multi_drive(AT91_PIN_PA21, 1);
  580. platform_device_register(&at91sam9g45_twi0_device);
  581. } else {
  582. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  583. at91_set_multi_drive(AT91_PIN_PB10, 1);
  584. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  585. at91_set_multi_drive(AT91_PIN_PB11, 1);
  586. platform_device_register(&at91sam9g45_twi1_device);
  587. }
  588. }
  589. #else
  590. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  591. #endif
  592. /* --------------------------------------------------------------------
  593. * SPI
  594. * -------------------------------------------------------------------- */
  595. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  596. static u64 spi_dmamask = DMA_BIT_MASK(32);
  597. static struct resource spi0_resources[] = {
  598. [0] = {
  599. .start = AT91SAM9G45_BASE_SPI0,
  600. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  601. .flags = IORESOURCE_MEM,
  602. },
  603. [1] = {
  604. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  605. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. };
  609. static struct platform_device at91sam9g45_spi0_device = {
  610. .name = "atmel_spi",
  611. .id = 0,
  612. .dev = {
  613. .dma_mask = &spi_dmamask,
  614. .coherent_dma_mask = DMA_BIT_MASK(32),
  615. },
  616. .resource = spi0_resources,
  617. .num_resources = ARRAY_SIZE(spi0_resources),
  618. };
  619. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  620. static struct resource spi1_resources[] = {
  621. [0] = {
  622. .start = AT91SAM9G45_BASE_SPI1,
  623. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  624. .flags = IORESOURCE_MEM,
  625. },
  626. [1] = {
  627. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  628. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  629. .flags = IORESOURCE_IRQ,
  630. },
  631. };
  632. static struct platform_device at91sam9g45_spi1_device = {
  633. .name = "atmel_spi",
  634. .id = 1,
  635. .dev = {
  636. .dma_mask = &spi_dmamask,
  637. .coherent_dma_mask = DMA_BIT_MASK(32),
  638. },
  639. .resource = spi1_resources,
  640. .num_resources = ARRAY_SIZE(spi1_resources),
  641. };
  642. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  643. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  644. {
  645. int i;
  646. unsigned long cs_pin;
  647. short enable_spi0 = 0;
  648. short enable_spi1 = 0;
  649. /* Choose SPI chip-selects */
  650. for (i = 0; i < nr_devices; i++) {
  651. if (devices[i].controller_data)
  652. cs_pin = (unsigned long) devices[i].controller_data;
  653. else if (devices[i].bus_num == 0)
  654. cs_pin = spi0_standard_cs[devices[i].chip_select];
  655. else
  656. cs_pin = spi1_standard_cs[devices[i].chip_select];
  657. if (!gpio_is_valid(cs_pin))
  658. continue;
  659. if (devices[i].bus_num == 0)
  660. enable_spi0 = 1;
  661. else
  662. enable_spi1 = 1;
  663. /* enable chip-select pin */
  664. at91_set_gpio_output(cs_pin, 1);
  665. /* pass chip-select pin to driver */
  666. devices[i].controller_data = (void *) cs_pin;
  667. }
  668. spi_register_board_info(devices, nr_devices);
  669. /* Configure SPI bus(es) */
  670. if (enable_spi0) {
  671. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  672. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  673. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  674. platform_device_register(&at91sam9g45_spi0_device);
  675. }
  676. if (enable_spi1) {
  677. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  678. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  679. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  680. platform_device_register(&at91sam9g45_spi1_device);
  681. }
  682. }
  683. #else
  684. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  685. #endif
  686. /* --------------------------------------------------------------------
  687. * AC97
  688. * -------------------------------------------------------------------- */
  689. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  690. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  691. static struct ac97c_platform_data ac97_data;
  692. static struct resource ac97_resources[] = {
  693. [0] = {
  694. .start = AT91SAM9G45_BASE_AC97C,
  695. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  696. .flags = IORESOURCE_MEM,
  697. },
  698. [1] = {
  699. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  700. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  701. .flags = IORESOURCE_IRQ,
  702. },
  703. };
  704. static struct platform_device at91sam9g45_ac97_device = {
  705. .name = "atmel_ac97c",
  706. .id = 0,
  707. .dev = {
  708. .dma_mask = &ac97_dmamask,
  709. .coherent_dma_mask = DMA_BIT_MASK(32),
  710. .platform_data = &ac97_data,
  711. },
  712. .resource = ac97_resources,
  713. .num_resources = ARRAY_SIZE(ac97_resources),
  714. };
  715. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  716. {
  717. if (!data)
  718. return;
  719. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  720. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  721. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  722. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  723. /* reset */
  724. if (gpio_is_valid(data->reset_pin))
  725. at91_set_gpio_output(data->reset_pin, 0);
  726. ac97_data = *data;
  727. platform_device_register(&at91sam9g45_ac97_device);
  728. }
  729. #else
  730. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  731. #endif
  732. /* --------------------------------------------------------------------
  733. * Image Sensor Interface
  734. * -------------------------------------------------------------------- */
  735. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  736. static u64 isi_dmamask = DMA_BIT_MASK(32);
  737. static struct isi_platform_data isi_data;
  738. struct resource isi_resources[] = {
  739. [0] = {
  740. .start = AT91SAM9G45_BASE_ISI,
  741. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  742. .flags = IORESOURCE_MEM,
  743. },
  744. [1] = {
  745. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  746. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  747. .flags = IORESOURCE_IRQ,
  748. },
  749. };
  750. static struct platform_device at91sam9g45_isi_device = {
  751. .name = "atmel_isi",
  752. .id = 0,
  753. .dev = {
  754. .dma_mask = &isi_dmamask,
  755. .coherent_dma_mask = DMA_BIT_MASK(32),
  756. .platform_data = &isi_data,
  757. },
  758. .resource = isi_resources,
  759. .num_resources = ARRAY_SIZE(isi_resources),
  760. };
  761. static struct clk_lookup isi_mck_lookups[] = {
  762. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  763. };
  764. void __init at91_add_device_isi(struct isi_platform_data *data,
  765. bool use_pck_as_mck)
  766. {
  767. struct clk *pck;
  768. struct clk *parent;
  769. if (!data)
  770. return;
  771. isi_data = *data;
  772. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  773. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  774. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  775. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  776. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  777. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  778. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  779. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  780. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  781. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  782. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  783. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  784. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  785. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  786. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  787. platform_device_register(&at91sam9g45_isi_device);
  788. if (use_pck_as_mck) {
  789. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  790. pck = clk_get(NULL, "pck1");
  791. parent = clk_get(NULL, "plla");
  792. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  793. if (clk_set_parent(pck, parent)) {
  794. pr_err("Failed to set PCK's parent\n");
  795. } else {
  796. /* Register PCK as ISI_MCK */
  797. isi_mck_lookups[0].clk = pck;
  798. clkdev_add_table(isi_mck_lookups,
  799. ARRAY_SIZE(isi_mck_lookups));
  800. }
  801. clk_put(pck);
  802. clk_put(parent);
  803. }
  804. }
  805. #else
  806. void __init at91_add_device_isi(struct isi_platform_data *data,
  807. bool use_pck_as_mck) {}
  808. #endif
  809. /* --------------------------------------------------------------------
  810. * LCD Controller
  811. * -------------------------------------------------------------------- */
  812. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  813. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  814. static struct atmel_lcdfb_info lcdc_data;
  815. static struct resource lcdc_resources[] = {
  816. [0] = {
  817. .start = AT91SAM9G45_LCDC_BASE,
  818. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  819. .flags = IORESOURCE_MEM,
  820. },
  821. [1] = {
  822. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  823. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  824. .flags = IORESOURCE_IRQ,
  825. },
  826. };
  827. static struct platform_device at91_lcdc_device = {
  828. .name = "atmel_lcdfb",
  829. .id = 0,
  830. .dev = {
  831. .dma_mask = &lcdc_dmamask,
  832. .coherent_dma_mask = DMA_BIT_MASK(32),
  833. .platform_data = &lcdc_data,
  834. },
  835. .resource = lcdc_resources,
  836. .num_resources = ARRAY_SIZE(lcdc_resources),
  837. };
  838. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  839. {
  840. if (!data)
  841. return;
  842. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  843. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  844. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  845. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  846. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  847. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  848. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  849. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  850. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  851. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  852. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  853. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  854. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  855. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  856. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  857. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  858. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  859. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  860. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  861. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  862. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  863. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  864. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  865. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  866. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  867. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  868. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  869. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  870. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  871. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  872. lcdc_data = *data;
  873. platform_device_register(&at91_lcdc_device);
  874. }
  875. #else
  876. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  877. #endif
  878. /* --------------------------------------------------------------------
  879. * Timer/Counter block
  880. * -------------------------------------------------------------------- */
  881. #ifdef CONFIG_ATMEL_TCLIB
  882. static struct resource tcb0_resources[] = {
  883. [0] = {
  884. .start = AT91SAM9G45_BASE_TCB0,
  885. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  886. .flags = IORESOURCE_MEM,
  887. },
  888. [1] = {
  889. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  890. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  891. .flags = IORESOURCE_IRQ,
  892. },
  893. };
  894. static struct platform_device at91sam9g45_tcb0_device = {
  895. .name = "atmel_tcb",
  896. .id = 0,
  897. .resource = tcb0_resources,
  898. .num_resources = ARRAY_SIZE(tcb0_resources),
  899. };
  900. /* TCB1 begins with TC3 */
  901. static struct resource tcb1_resources[] = {
  902. [0] = {
  903. .start = AT91SAM9G45_BASE_TCB1,
  904. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  905. .flags = IORESOURCE_MEM,
  906. },
  907. [1] = {
  908. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  909. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  910. .flags = IORESOURCE_IRQ,
  911. },
  912. };
  913. static struct platform_device at91sam9g45_tcb1_device = {
  914. .name = "atmel_tcb",
  915. .id = 1,
  916. .resource = tcb1_resources,
  917. .num_resources = ARRAY_SIZE(tcb1_resources),
  918. };
  919. static void __init at91_add_device_tc(void)
  920. {
  921. platform_device_register(&at91sam9g45_tcb0_device);
  922. platform_device_register(&at91sam9g45_tcb1_device);
  923. }
  924. #else
  925. static void __init at91_add_device_tc(void) { }
  926. #endif
  927. /* --------------------------------------------------------------------
  928. * RTC
  929. * -------------------------------------------------------------------- */
  930. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  931. static struct resource rtc_resources[] = {
  932. [0] = {
  933. .start = AT91SAM9G45_BASE_RTC,
  934. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  935. .flags = IORESOURCE_MEM,
  936. },
  937. [1] = {
  938. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  939. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  940. .flags = IORESOURCE_IRQ,
  941. },
  942. };
  943. static struct platform_device at91sam9g45_rtc_device = {
  944. .name = "at91_rtc",
  945. .id = -1,
  946. .resource = rtc_resources,
  947. .num_resources = ARRAY_SIZE(rtc_resources),
  948. };
  949. static void __init at91_add_device_rtc(void)
  950. {
  951. platform_device_register(&at91sam9g45_rtc_device);
  952. }
  953. #else
  954. static void __init at91_add_device_rtc(void) {}
  955. #endif
  956. /* --------------------------------------------------------------------
  957. * Touchscreen
  958. * -------------------------------------------------------------------- */
  959. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  960. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  961. static struct at91_tsadcc_data tsadcc_data;
  962. static struct resource tsadcc_resources[] = {
  963. [0] = {
  964. .start = AT91SAM9G45_BASE_TSC,
  965. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  966. .flags = IORESOURCE_MEM,
  967. },
  968. [1] = {
  969. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  970. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  971. .flags = IORESOURCE_IRQ,
  972. }
  973. };
  974. static struct platform_device at91sam9g45_tsadcc_device = {
  975. .name = "atmel_tsadcc",
  976. .id = -1,
  977. .dev = {
  978. .dma_mask = &tsadcc_dmamask,
  979. .coherent_dma_mask = DMA_BIT_MASK(32),
  980. .platform_data = &tsadcc_data,
  981. },
  982. .resource = tsadcc_resources,
  983. .num_resources = ARRAY_SIZE(tsadcc_resources),
  984. };
  985. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  986. {
  987. if (!data)
  988. return;
  989. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  990. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  991. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  992. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  993. tsadcc_data = *data;
  994. platform_device_register(&at91sam9g45_tsadcc_device);
  995. }
  996. #else
  997. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  998. #endif
  999. /* --------------------------------------------------------------------
  1000. * ADC
  1001. * -------------------------------------------------------------------- */
  1002. #if IS_ENABLED(CONFIG_AT91_ADC)
  1003. static struct at91_adc_data adc_data;
  1004. static struct resource adc_resources[] = {
  1005. [0] = {
  1006. .start = AT91SAM9G45_BASE_TSC,
  1007. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  1008. .flags = IORESOURCE_MEM,
  1009. },
  1010. [1] = {
  1011. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1012. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1013. .flags = IORESOURCE_IRQ,
  1014. }
  1015. };
  1016. static struct platform_device at91_adc_device = {
  1017. .name = "at91_adc",
  1018. .id = -1,
  1019. .dev = {
  1020. .platform_data = &adc_data,
  1021. },
  1022. .resource = adc_resources,
  1023. .num_resources = ARRAY_SIZE(adc_resources),
  1024. };
  1025. static struct at91_adc_trigger at91_adc_triggers[] = {
  1026. [0] = {
  1027. .name = "external-rising",
  1028. .value = 1,
  1029. .is_external = true,
  1030. },
  1031. [1] = {
  1032. .name = "external-falling",
  1033. .value = 2,
  1034. .is_external = true,
  1035. },
  1036. [2] = {
  1037. .name = "external-any",
  1038. .value = 3,
  1039. .is_external = true,
  1040. },
  1041. [3] = {
  1042. .name = "continuous",
  1043. .value = 6,
  1044. .is_external = false,
  1045. },
  1046. };
  1047. static struct at91_adc_reg_desc at91_adc_register_g45 = {
  1048. .channel_base = AT91_ADC_CHR(0),
  1049. .drdy_mask = AT91_ADC_DRDY,
  1050. .status_register = AT91_ADC_SR,
  1051. .trigger_register = 0x08,
  1052. };
  1053. void __init at91_add_device_adc(struct at91_adc_data *data)
  1054. {
  1055. if (!data)
  1056. return;
  1057. if (test_bit(0, &data->channels_used))
  1058. at91_set_gpio_input(AT91_PIN_PD20, 0);
  1059. if (test_bit(1, &data->channels_used))
  1060. at91_set_gpio_input(AT91_PIN_PD21, 0);
  1061. if (test_bit(2, &data->channels_used))
  1062. at91_set_gpio_input(AT91_PIN_PD22, 0);
  1063. if (test_bit(3, &data->channels_used))
  1064. at91_set_gpio_input(AT91_PIN_PD23, 0);
  1065. if (test_bit(4, &data->channels_used))
  1066. at91_set_gpio_input(AT91_PIN_PD24, 0);
  1067. if (test_bit(5, &data->channels_used))
  1068. at91_set_gpio_input(AT91_PIN_PD25, 0);
  1069. if (test_bit(6, &data->channels_used))
  1070. at91_set_gpio_input(AT91_PIN_PD26, 0);
  1071. if (test_bit(7, &data->channels_used))
  1072. at91_set_gpio_input(AT91_PIN_PD27, 0);
  1073. if (data->use_external_triggers)
  1074. at91_set_A_periph(AT91_PIN_PD28, 0);
  1075. data->num_channels = 8;
  1076. data->startup_time = 40;
  1077. data->registers = &at91_adc_register_g45;
  1078. data->trigger_number = 4;
  1079. data->trigger_list = at91_adc_triggers;
  1080. adc_data = *data;
  1081. platform_device_register(&at91_adc_device);
  1082. }
  1083. #else
  1084. void __init at91_add_device_adc(struct at91_adc_data *data) {}
  1085. #endif
  1086. /* --------------------------------------------------------------------
  1087. * RTT
  1088. * -------------------------------------------------------------------- */
  1089. static struct resource rtt_resources[] = {
  1090. {
  1091. .start = AT91SAM9G45_BASE_RTT,
  1092. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1093. .flags = IORESOURCE_MEM,
  1094. }, {
  1095. .flags = IORESOURCE_MEM,
  1096. }, {
  1097. .flags = IORESOURCE_IRQ,
  1098. }
  1099. };
  1100. static struct platform_device at91sam9g45_rtt_device = {
  1101. .name = "at91_rtt",
  1102. .id = 0,
  1103. .resource = rtt_resources,
  1104. };
  1105. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1106. static void __init at91_add_device_rtt_rtc(void)
  1107. {
  1108. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1109. /*
  1110. * The second resource is needed:
  1111. * GPBR will serve as the storage for RTC time offset
  1112. */
  1113. at91sam9g45_rtt_device.num_resources = 3;
  1114. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1115. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1116. rtt_resources[1].end = rtt_resources[1].start + 3;
  1117. rtt_resources[2].start = NR_IRQS_LEGACY + AT91_ID_SYS;
  1118. rtt_resources[2].end = NR_IRQS_LEGACY + AT91_ID_SYS;
  1119. }
  1120. #else
  1121. static void __init at91_add_device_rtt_rtc(void)
  1122. {
  1123. /* Only one resource is needed: RTT not used as RTC */
  1124. at91sam9g45_rtt_device.num_resources = 1;
  1125. }
  1126. #endif
  1127. static void __init at91_add_device_rtt(void)
  1128. {
  1129. at91_add_device_rtt_rtc();
  1130. platform_device_register(&at91sam9g45_rtt_device);
  1131. }
  1132. /* --------------------------------------------------------------------
  1133. * TRNG
  1134. * -------------------------------------------------------------------- */
  1135. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1136. static struct resource trng_resources[] = {
  1137. {
  1138. .start = AT91SAM9G45_BASE_TRNG,
  1139. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1140. .flags = IORESOURCE_MEM,
  1141. },
  1142. };
  1143. static struct platform_device at91sam9g45_trng_device = {
  1144. .name = "atmel-trng",
  1145. .id = -1,
  1146. .resource = trng_resources,
  1147. .num_resources = ARRAY_SIZE(trng_resources),
  1148. };
  1149. static void __init at91_add_device_trng(void)
  1150. {
  1151. platform_device_register(&at91sam9g45_trng_device);
  1152. }
  1153. #else
  1154. static void __init at91_add_device_trng(void) {}
  1155. #endif
  1156. /* --------------------------------------------------------------------
  1157. * Watchdog
  1158. * -------------------------------------------------------------------- */
  1159. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1160. static struct resource wdt_resources[] = {
  1161. {
  1162. .start = AT91SAM9G45_BASE_WDT,
  1163. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1164. .flags = IORESOURCE_MEM,
  1165. }
  1166. };
  1167. static struct platform_device at91sam9g45_wdt_device = {
  1168. .name = "at91_wdt",
  1169. .id = -1,
  1170. .resource = wdt_resources,
  1171. .num_resources = ARRAY_SIZE(wdt_resources),
  1172. };
  1173. static void __init at91_add_device_watchdog(void)
  1174. {
  1175. platform_device_register(&at91sam9g45_wdt_device);
  1176. }
  1177. #else
  1178. static void __init at91_add_device_watchdog(void) {}
  1179. #endif
  1180. /* --------------------------------------------------------------------
  1181. * PWM
  1182. * --------------------------------------------------------------------*/
  1183. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1184. static u32 pwm_mask;
  1185. static struct resource pwm_resources[] = {
  1186. [0] = {
  1187. .start = AT91SAM9G45_BASE_PWMC,
  1188. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1189. .flags = IORESOURCE_MEM,
  1190. },
  1191. [1] = {
  1192. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1193. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1194. .flags = IORESOURCE_IRQ,
  1195. },
  1196. };
  1197. static struct platform_device at91sam9g45_pwm0_device = {
  1198. .name = "atmel_pwm",
  1199. .id = -1,
  1200. .dev = {
  1201. .platform_data = &pwm_mask,
  1202. },
  1203. .resource = pwm_resources,
  1204. .num_resources = ARRAY_SIZE(pwm_resources),
  1205. };
  1206. void __init at91_add_device_pwm(u32 mask)
  1207. {
  1208. if (mask & (1 << AT91_PWM0))
  1209. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1210. if (mask & (1 << AT91_PWM1))
  1211. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1212. if (mask & (1 << AT91_PWM2))
  1213. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1214. if (mask & (1 << AT91_PWM3))
  1215. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1216. pwm_mask = mask;
  1217. platform_device_register(&at91sam9g45_pwm0_device);
  1218. }
  1219. #else
  1220. void __init at91_add_device_pwm(u32 mask) {}
  1221. #endif
  1222. /* --------------------------------------------------------------------
  1223. * SSC -- Synchronous Serial Controller
  1224. * -------------------------------------------------------------------- */
  1225. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1226. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1227. static struct resource ssc0_resources[] = {
  1228. [0] = {
  1229. .start = AT91SAM9G45_BASE_SSC0,
  1230. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1231. .flags = IORESOURCE_MEM,
  1232. },
  1233. [1] = {
  1234. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1235. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1236. .flags = IORESOURCE_IRQ,
  1237. },
  1238. };
  1239. static struct platform_device at91sam9g45_ssc0_device = {
  1240. .name = "ssc",
  1241. .id = 0,
  1242. .dev = {
  1243. .dma_mask = &ssc0_dmamask,
  1244. .coherent_dma_mask = DMA_BIT_MASK(32),
  1245. },
  1246. .resource = ssc0_resources,
  1247. .num_resources = ARRAY_SIZE(ssc0_resources),
  1248. };
  1249. static inline void configure_ssc0_pins(unsigned pins)
  1250. {
  1251. if (pins & ATMEL_SSC_TF)
  1252. at91_set_A_periph(AT91_PIN_PD1, 1);
  1253. if (pins & ATMEL_SSC_TK)
  1254. at91_set_A_periph(AT91_PIN_PD0, 1);
  1255. if (pins & ATMEL_SSC_TD)
  1256. at91_set_A_periph(AT91_PIN_PD2, 1);
  1257. if (pins & ATMEL_SSC_RD)
  1258. at91_set_A_periph(AT91_PIN_PD3, 1);
  1259. if (pins & ATMEL_SSC_RK)
  1260. at91_set_A_periph(AT91_PIN_PD4, 1);
  1261. if (pins & ATMEL_SSC_RF)
  1262. at91_set_A_periph(AT91_PIN_PD5, 1);
  1263. }
  1264. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1265. static struct resource ssc1_resources[] = {
  1266. [0] = {
  1267. .start = AT91SAM9G45_BASE_SSC1,
  1268. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1269. .flags = IORESOURCE_MEM,
  1270. },
  1271. [1] = {
  1272. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1273. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1274. .flags = IORESOURCE_IRQ,
  1275. },
  1276. };
  1277. static struct platform_device at91sam9g45_ssc1_device = {
  1278. .name = "ssc",
  1279. .id = 1,
  1280. .dev = {
  1281. .dma_mask = &ssc1_dmamask,
  1282. .coherent_dma_mask = DMA_BIT_MASK(32),
  1283. },
  1284. .resource = ssc1_resources,
  1285. .num_resources = ARRAY_SIZE(ssc1_resources),
  1286. };
  1287. static inline void configure_ssc1_pins(unsigned pins)
  1288. {
  1289. if (pins & ATMEL_SSC_TF)
  1290. at91_set_A_periph(AT91_PIN_PD14, 1);
  1291. if (pins & ATMEL_SSC_TK)
  1292. at91_set_A_periph(AT91_PIN_PD12, 1);
  1293. if (pins & ATMEL_SSC_TD)
  1294. at91_set_A_periph(AT91_PIN_PD10, 1);
  1295. if (pins & ATMEL_SSC_RD)
  1296. at91_set_A_periph(AT91_PIN_PD11, 1);
  1297. if (pins & ATMEL_SSC_RK)
  1298. at91_set_A_periph(AT91_PIN_PD13, 1);
  1299. if (pins & ATMEL_SSC_RF)
  1300. at91_set_A_periph(AT91_PIN_PD15, 1);
  1301. }
  1302. /*
  1303. * SSC controllers are accessed through library code, instead of any
  1304. * kind of all-singing/all-dancing driver. For example one could be
  1305. * used by a particular I2S audio codec's driver, while another one
  1306. * on the same system might be used by a custom data capture driver.
  1307. */
  1308. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1309. {
  1310. struct platform_device *pdev;
  1311. /*
  1312. * NOTE: caller is responsible for passing information matching
  1313. * "pins" to whatever will be using each particular controller.
  1314. */
  1315. switch (id) {
  1316. case AT91SAM9G45_ID_SSC0:
  1317. pdev = &at91sam9g45_ssc0_device;
  1318. configure_ssc0_pins(pins);
  1319. break;
  1320. case AT91SAM9G45_ID_SSC1:
  1321. pdev = &at91sam9g45_ssc1_device;
  1322. configure_ssc1_pins(pins);
  1323. break;
  1324. default:
  1325. return;
  1326. }
  1327. platform_device_register(pdev);
  1328. }
  1329. #else
  1330. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1331. #endif
  1332. /* --------------------------------------------------------------------
  1333. * UART
  1334. * -------------------------------------------------------------------- */
  1335. #if defined(CONFIG_SERIAL_ATMEL)
  1336. static struct resource dbgu_resources[] = {
  1337. [0] = {
  1338. .start = AT91SAM9G45_BASE_DBGU,
  1339. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1340. .flags = IORESOURCE_MEM,
  1341. },
  1342. [1] = {
  1343. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  1344. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  1345. .flags = IORESOURCE_IRQ,
  1346. },
  1347. };
  1348. static struct atmel_uart_data dbgu_data = {
  1349. .use_dma_tx = 0,
  1350. .use_dma_rx = 0,
  1351. };
  1352. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1353. static struct platform_device at91sam9g45_dbgu_device = {
  1354. .name = "atmel_usart",
  1355. .id = 0,
  1356. .dev = {
  1357. .dma_mask = &dbgu_dmamask,
  1358. .coherent_dma_mask = DMA_BIT_MASK(32),
  1359. .platform_data = &dbgu_data,
  1360. },
  1361. .resource = dbgu_resources,
  1362. .num_resources = ARRAY_SIZE(dbgu_resources),
  1363. };
  1364. static inline void configure_dbgu_pins(void)
  1365. {
  1366. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1367. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1368. }
  1369. static struct resource uart0_resources[] = {
  1370. [0] = {
  1371. .start = AT91SAM9G45_BASE_US0,
  1372. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1373. .flags = IORESOURCE_MEM,
  1374. },
  1375. [1] = {
  1376. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1377. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1378. .flags = IORESOURCE_IRQ,
  1379. },
  1380. };
  1381. static struct atmel_uart_data uart0_data = {
  1382. .use_dma_tx = 1,
  1383. .use_dma_rx = 1,
  1384. };
  1385. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1386. static struct platform_device at91sam9g45_uart0_device = {
  1387. .name = "atmel_usart",
  1388. .id = 1,
  1389. .dev = {
  1390. .dma_mask = &uart0_dmamask,
  1391. .coherent_dma_mask = DMA_BIT_MASK(32),
  1392. .platform_data = &uart0_data,
  1393. },
  1394. .resource = uart0_resources,
  1395. .num_resources = ARRAY_SIZE(uart0_resources),
  1396. };
  1397. static inline void configure_usart0_pins(unsigned pins)
  1398. {
  1399. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1400. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1401. if (pins & ATMEL_UART_RTS)
  1402. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1403. if (pins & ATMEL_UART_CTS)
  1404. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1405. }
  1406. static struct resource uart1_resources[] = {
  1407. [0] = {
  1408. .start = AT91SAM9G45_BASE_US1,
  1409. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1410. .flags = IORESOURCE_MEM,
  1411. },
  1412. [1] = {
  1413. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1414. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1415. .flags = IORESOURCE_IRQ,
  1416. },
  1417. };
  1418. static struct atmel_uart_data uart1_data = {
  1419. .use_dma_tx = 1,
  1420. .use_dma_rx = 1,
  1421. };
  1422. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1423. static struct platform_device at91sam9g45_uart1_device = {
  1424. .name = "atmel_usart",
  1425. .id = 2,
  1426. .dev = {
  1427. .dma_mask = &uart1_dmamask,
  1428. .coherent_dma_mask = DMA_BIT_MASK(32),
  1429. .platform_data = &uart1_data,
  1430. },
  1431. .resource = uart1_resources,
  1432. .num_resources = ARRAY_SIZE(uart1_resources),
  1433. };
  1434. static inline void configure_usart1_pins(unsigned pins)
  1435. {
  1436. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1437. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1438. if (pins & ATMEL_UART_RTS)
  1439. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1440. if (pins & ATMEL_UART_CTS)
  1441. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1442. }
  1443. static struct resource uart2_resources[] = {
  1444. [0] = {
  1445. .start = AT91SAM9G45_BASE_US2,
  1446. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1447. .flags = IORESOURCE_MEM,
  1448. },
  1449. [1] = {
  1450. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1451. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1452. .flags = IORESOURCE_IRQ,
  1453. },
  1454. };
  1455. static struct atmel_uart_data uart2_data = {
  1456. .use_dma_tx = 1,
  1457. .use_dma_rx = 1,
  1458. };
  1459. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1460. static struct platform_device at91sam9g45_uart2_device = {
  1461. .name = "atmel_usart",
  1462. .id = 3,
  1463. .dev = {
  1464. .dma_mask = &uart2_dmamask,
  1465. .coherent_dma_mask = DMA_BIT_MASK(32),
  1466. .platform_data = &uart2_data,
  1467. },
  1468. .resource = uart2_resources,
  1469. .num_resources = ARRAY_SIZE(uart2_resources),
  1470. };
  1471. static inline void configure_usart2_pins(unsigned pins)
  1472. {
  1473. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1474. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1475. if (pins & ATMEL_UART_RTS)
  1476. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1477. if (pins & ATMEL_UART_CTS)
  1478. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1479. }
  1480. static struct resource uart3_resources[] = {
  1481. [0] = {
  1482. .start = AT91SAM9G45_BASE_US3,
  1483. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1484. .flags = IORESOURCE_MEM,
  1485. },
  1486. [1] = {
  1487. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1488. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1489. .flags = IORESOURCE_IRQ,
  1490. },
  1491. };
  1492. static struct atmel_uart_data uart3_data = {
  1493. .use_dma_tx = 1,
  1494. .use_dma_rx = 1,
  1495. };
  1496. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1497. static struct platform_device at91sam9g45_uart3_device = {
  1498. .name = "atmel_usart",
  1499. .id = 4,
  1500. .dev = {
  1501. .dma_mask = &uart3_dmamask,
  1502. .coherent_dma_mask = DMA_BIT_MASK(32),
  1503. .platform_data = &uart3_data,
  1504. },
  1505. .resource = uart3_resources,
  1506. .num_resources = ARRAY_SIZE(uart3_resources),
  1507. };
  1508. static inline void configure_usart3_pins(unsigned pins)
  1509. {
  1510. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1511. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1512. if (pins & ATMEL_UART_RTS)
  1513. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1514. if (pins & ATMEL_UART_CTS)
  1515. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1516. }
  1517. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1518. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1519. {
  1520. struct platform_device *pdev;
  1521. struct atmel_uart_data *pdata;
  1522. switch (id) {
  1523. case 0: /* DBGU */
  1524. pdev = &at91sam9g45_dbgu_device;
  1525. configure_dbgu_pins();
  1526. break;
  1527. case AT91SAM9G45_ID_US0:
  1528. pdev = &at91sam9g45_uart0_device;
  1529. configure_usart0_pins(pins);
  1530. break;
  1531. case AT91SAM9G45_ID_US1:
  1532. pdev = &at91sam9g45_uart1_device;
  1533. configure_usart1_pins(pins);
  1534. break;
  1535. case AT91SAM9G45_ID_US2:
  1536. pdev = &at91sam9g45_uart2_device;
  1537. configure_usart2_pins(pins);
  1538. break;
  1539. case AT91SAM9G45_ID_US3:
  1540. pdev = &at91sam9g45_uart3_device;
  1541. configure_usart3_pins(pins);
  1542. break;
  1543. default:
  1544. return;
  1545. }
  1546. pdata = pdev->dev.platform_data;
  1547. pdata->num = portnr; /* update to mapped ID */
  1548. if (portnr < ATMEL_MAX_UART)
  1549. at91_uarts[portnr] = pdev;
  1550. }
  1551. void __init at91_add_device_serial(void)
  1552. {
  1553. int i;
  1554. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1555. if (at91_uarts[i])
  1556. platform_device_register(at91_uarts[i]);
  1557. }
  1558. }
  1559. #else
  1560. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1561. void __init at91_add_device_serial(void) {}
  1562. #endif
  1563. /* --------------------------------------------------------------------
  1564. * SHA1/SHA256
  1565. * -------------------------------------------------------------------- */
  1566. #if defined(CONFIG_CRYPTO_DEV_ATMEL_SHA) || defined(CONFIG_CRYPTO_DEV_ATMEL_SHA_MODULE)
  1567. static struct resource sha_resources[] = {
  1568. {
  1569. .start = AT91SAM9G45_BASE_SHA,
  1570. .end = AT91SAM9G45_BASE_SHA + SZ_16K - 1,
  1571. .flags = IORESOURCE_MEM,
  1572. },
  1573. [1] = {
  1574. .start = AT91SAM9G45_ID_AESTDESSHA,
  1575. .end = AT91SAM9G45_ID_AESTDESSHA,
  1576. .flags = IORESOURCE_IRQ,
  1577. },
  1578. };
  1579. static struct platform_device at91sam9g45_sha_device = {
  1580. .name = "atmel_sha",
  1581. .id = -1,
  1582. .resource = sha_resources,
  1583. .num_resources = ARRAY_SIZE(sha_resources),
  1584. };
  1585. static void __init at91_add_device_sha(void)
  1586. {
  1587. platform_device_register(&at91sam9g45_sha_device);
  1588. }
  1589. #else
  1590. static void __init at91_add_device_sha(void) {}
  1591. #endif
  1592. /* --------------------------------------------------------------------
  1593. * DES/TDES
  1594. * -------------------------------------------------------------------- */
  1595. #if defined(CONFIG_CRYPTO_DEV_ATMEL_TDES) || defined(CONFIG_CRYPTO_DEV_ATMEL_TDES_MODULE)
  1596. static struct resource tdes_resources[] = {
  1597. [0] = {
  1598. .start = AT91SAM9G45_BASE_TDES,
  1599. .end = AT91SAM9G45_BASE_TDES + SZ_16K - 1,
  1600. .flags = IORESOURCE_MEM,
  1601. },
  1602. [1] = {
  1603. .start = AT91SAM9G45_ID_AESTDESSHA,
  1604. .end = AT91SAM9G45_ID_AESTDESSHA,
  1605. .flags = IORESOURCE_IRQ,
  1606. },
  1607. };
  1608. static struct platform_device at91sam9g45_tdes_device = {
  1609. .name = "atmel_tdes",
  1610. .id = -1,
  1611. .resource = tdes_resources,
  1612. .num_resources = ARRAY_SIZE(tdes_resources),
  1613. };
  1614. static void __init at91_add_device_tdes(void)
  1615. {
  1616. platform_device_register(&at91sam9g45_tdes_device);
  1617. }
  1618. #else
  1619. static void __init at91_add_device_tdes(void) {}
  1620. #endif
  1621. /* --------------------------------------------------------------------
  1622. * AES
  1623. * -------------------------------------------------------------------- */
  1624. #if defined(CONFIG_CRYPTO_DEV_ATMEL_AES) || defined(CONFIG_CRYPTO_DEV_ATMEL_AES_MODULE)
  1625. static struct aes_platform_data aes_data;
  1626. static u64 aes_dmamask = DMA_BIT_MASK(32);
  1627. static struct resource aes_resources[] = {
  1628. [0] = {
  1629. .start = AT91SAM9G45_BASE_AES,
  1630. .end = AT91SAM9G45_BASE_AES + SZ_16K - 1,
  1631. .flags = IORESOURCE_MEM,
  1632. },
  1633. [1] = {
  1634. .start = AT91SAM9G45_ID_AESTDESSHA,
  1635. .end = AT91SAM9G45_ID_AESTDESSHA,
  1636. .flags = IORESOURCE_IRQ,
  1637. },
  1638. };
  1639. static struct platform_device at91sam9g45_aes_device = {
  1640. .name = "atmel_aes",
  1641. .id = -1,
  1642. .dev = {
  1643. .dma_mask = &aes_dmamask,
  1644. .coherent_dma_mask = DMA_BIT_MASK(32),
  1645. .platform_data = &aes_data,
  1646. },
  1647. .resource = aes_resources,
  1648. .num_resources = ARRAY_SIZE(aes_resources),
  1649. };
  1650. static void __init at91_add_device_aes(void)
  1651. {
  1652. struct at_dma_slave *atslave;
  1653. struct aes_dma_data *alt_atslave;
  1654. alt_atslave = kzalloc(sizeof(struct aes_dma_data), GFP_KERNEL);
  1655. /* DMA TX slave channel configuration */
  1656. atslave = &alt_atslave->txdata;
  1657. atslave->dma_dev = &at_hdmac_device.dev;
  1658. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_SRC_H2SEL_HW |
  1659. ATC_SRC_PER(AT_DMA_ID_AES_RX);
  1660. /* DMA RX slave channel configuration */
  1661. atslave = &alt_atslave->rxdata;
  1662. atslave->dma_dev = &at_hdmac_device.dev;
  1663. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_DST_H2SEL_HW |
  1664. ATC_DST_PER(AT_DMA_ID_AES_TX);
  1665. aes_data.dma_slave = alt_atslave;
  1666. platform_device_register(&at91sam9g45_aes_device);
  1667. }
  1668. #else
  1669. static void __init at91_add_device_aes(void) {}
  1670. #endif
  1671. /* -------------------------------------------------------------------- */
  1672. /*
  1673. * These devices are always present and don't need any board-specific
  1674. * setup.
  1675. */
  1676. static int __init at91_add_standard_devices(void)
  1677. {
  1678. if (of_have_populated_dt())
  1679. return 0;
  1680. at91_add_device_hdmac();
  1681. at91_add_device_rtc();
  1682. at91_add_device_rtt();
  1683. at91_add_device_trng();
  1684. at91_add_device_watchdog();
  1685. at91_add_device_tc();
  1686. at91_add_device_sha();
  1687. at91_add_device_tdes();
  1688. at91_add_device_aes();
  1689. return 0;
  1690. }
  1691. arch_initcall(at91_add_standard_devices);