pch_gbe_phy.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_phy.h"
  22. #define PHY_MAX_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  23. /* PHY 1000 MII Register/Bit Definitions */
  24. /* PHY Registers defined by IEEE */
  25. #define PHY_CONTROL 0x00 /* Control Register */
  26. #define PHY_STATUS 0x01 /* Status Regiser */
  27. #define PHY_ID1 0x02 /* Phy Id Register (word 1) */
  28. #define PHY_ID2 0x03 /* Phy Id Register (word 2) */
  29. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  30. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  31. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Register */
  32. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  33. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  34. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Register */
  35. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Register */
  36. #define PHY_EXT_STATUS 0x0F /* Extended Status Register */
  37. #define PHY_PHYSP_CONTROL 0x10 /* PHY Specific Control Register */
  38. #define PHY_EXT_PHYSP_CONTROL 0x14 /* Extended PHY Specific Control Register */
  39. #define PHY_LED_CONTROL 0x18 /* LED Control Register */
  40. #define PHY_EXT_PHYSP_STATUS 0x1B /* Extended PHY Specific Status Register */
  41. /* PHY Control Register */
  42. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  43. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  44. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  45. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  46. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  47. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  48. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  49. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  50. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  51. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  52. #define MII_CR_SPEED_1000 0x0040
  53. #define MII_CR_SPEED_100 0x2000
  54. #define MII_CR_SPEED_10 0x0000
  55. /* PHY Status Register */
  56. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  57. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  58. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  59. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  60. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  61. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  62. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  63. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  64. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  65. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  66. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  67. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  68. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  69. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  70. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  71. /* Phy Id Register (word 2) */
  72. #define PHY_REVISION_MASK 0x000F
  73. /* PHY Specific Control Register */
  74. #define PHYSP_CTRL_ASSERT_CRS_TX 0x0800
  75. /* Default value of PHY register */
  76. #define PHY_CONTROL_DEFAULT 0x1140 /* Control Register */
  77. #define PHY_AUTONEG_ADV_DEFAULT 0x01e0 /* Autoneg Advertisement */
  78. #define PHY_NEXT_PAGE_TX_DEFAULT 0x2001 /* Next Page TX */
  79. #define PHY_1000T_CTRL_DEFAULT 0x0300 /* 1000Base-T Control Register */
  80. #define PHY_PHYSP_CONTROL_DEFAULT 0x01EE /* PHY Specific Control Register */
  81. /**
  82. * pch_gbe_phy_get_id - Retrieve the PHY ID and revision
  83. * @hw: Pointer to the HW structure
  84. * Returns
  85. * 0: Successful.
  86. * Negative value: Failed.
  87. */
  88. s32 pch_gbe_phy_get_id(struct pch_gbe_hw *hw)
  89. {
  90. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  91. struct pch_gbe_phy_info *phy = &hw->phy;
  92. s32 ret;
  93. u16 phy_id1;
  94. u16 phy_id2;
  95. ret = pch_gbe_phy_read_reg_miic(hw, PHY_ID1, &phy_id1);
  96. if (ret)
  97. return ret;
  98. ret = pch_gbe_phy_read_reg_miic(hw, PHY_ID2, &phy_id2);
  99. if (ret)
  100. return ret;
  101. /*
  102. * PHY_ID1: [bit15-0:ID(21-6)]
  103. * PHY_ID2: [bit15-10:ID(5-0)][bit9-4:Model][bit3-0:revision]
  104. */
  105. phy->id = (u32)phy_id1;
  106. phy->id = ((phy->id << 6) | ((phy_id2 & 0xFC00) >> 10));
  107. phy->revision = (u32) (phy_id2 & 0x000F);
  108. netdev_dbg(adapter->netdev,
  109. "phy->id : 0x%08x phy->revision : 0x%08x\n",
  110. phy->id, phy->revision);
  111. return 0;
  112. }
  113. /**
  114. * pch_gbe_phy_read_reg_miic - Read MII control register
  115. * @hw: Pointer to the HW structure
  116. * @offset: Register offset to be read
  117. * @data: Pointer to the read data
  118. * Returns
  119. * 0: Successful.
  120. * -EINVAL: Invalid argument.
  121. */
  122. s32 pch_gbe_phy_read_reg_miic(struct pch_gbe_hw *hw, u32 offset, u16 *data)
  123. {
  124. struct pch_gbe_phy_info *phy = &hw->phy;
  125. if (offset > PHY_MAX_REG_ADDRESS) {
  126. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  127. netdev_err(adapter->netdev, "PHY Address %d is out of range\n",
  128. offset);
  129. return -EINVAL;
  130. }
  131. *data = pch_gbe_mac_ctrl_miim(hw, phy->addr, PCH_GBE_HAL_MIIM_READ,
  132. offset, (u16)0);
  133. return 0;
  134. }
  135. /**
  136. * pch_gbe_phy_write_reg_miic - Write MII control register
  137. * @hw: Pointer to the HW structure
  138. * @offset: Register offset to be read
  139. * @data: data to write to register at offset
  140. * Returns
  141. * 0: Successful.
  142. * -EINVAL: Invalid argument.
  143. */
  144. s32 pch_gbe_phy_write_reg_miic(struct pch_gbe_hw *hw, u32 offset, u16 data)
  145. {
  146. struct pch_gbe_phy_info *phy = &hw->phy;
  147. if (offset > PHY_MAX_REG_ADDRESS) {
  148. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  149. netdev_err(adapter->netdev, "PHY Address %d is out of range\n",
  150. offset);
  151. return -EINVAL;
  152. }
  153. pch_gbe_mac_ctrl_miim(hw, phy->addr, PCH_GBE_HAL_MIIM_WRITE,
  154. offset, data);
  155. return 0;
  156. }
  157. /**
  158. * pch_gbe_phy_sw_reset - PHY software reset
  159. * @hw: Pointer to the HW structure
  160. */
  161. void pch_gbe_phy_sw_reset(struct pch_gbe_hw *hw)
  162. {
  163. u16 phy_ctrl;
  164. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &phy_ctrl);
  165. phy_ctrl |= MII_CR_RESET;
  166. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, phy_ctrl);
  167. udelay(1);
  168. }
  169. /**
  170. * pch_gbe_phy_hw_reset - PHY hardware reset
  171. * @hw: Pointer to the HW structure
  172. */
  173. void pch_gbe_phy_hw_reset(struct pch_gbe_hw *hw)
  174. {
  175. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, PHY_CONTROL_DEFAULT);
  176. pch_gbe_phy_write_reg_miic(hw, PHY_AUTONEG_ADV,
  177. PHY_AUTONEG_ADV_DEFAULT);
  178. pch_gbe_phy_write_reg_miic(hw, PHY_NEXT_PAGE_TX,
  179. PHY_NEXT_PAGE_TX_DEFAULT);
  180. pch_gbe_phy_write_reg_miic(hw, PHY_1000T_CTRL, PHY_1000T_CTRL_DEFAULT);
  181. pch_gbe_phy_write_reg_miic(hw, PHY_PHYSP_CONTROL,
  182. PHY_PHYSP_CONTROL_DEFAULT);
  183. }
  184. /**
  185. * pch_gbe_phy_power_up - restore link in case the phy was powered down
  186. * @hw: Pointer to the HW structure
  187. */
  188. void pch_gbe_phy_power_up(struct pch_gbe_hw *hw)
  189. {
  190. u16 mii_reg;
  191. mii_reg = 0;
  192. /* Just clear the power down bit to wake the phy back up */
  193. /* according to the manual, the phy will retain its
  194. * settings across a power-down/up cycle */
  195. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &mii_reg);
  196. mii_reg &= ~MII_CR_POWER_DOWN;
  197. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, mii_reg);
  198. }
  199. /**
  200. * pch_gbe_phy_power_down - Power down PHY
  201. * @hw: Pointer to the HW structure
  202. */
  203. void pch_gbe_phy_power_down(struct pch_gbe_hw *hw)
  204. {
  205. u16 mii_reg;
  206. mii_reg = 0;
  207. /* Power down the PHY so no link is implied when interface is down *
  208. * The PHY cannot be powered down if any of the following is TRUE *
  209. * (a) WoL is enabled
  210. * (b) AMT is active
  211. */
  212. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &mii_reg);
  213. mii_reg |= MII_CR_POWER_DOWN;
  214. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, mii_reg);
  215. mdelay(1);
  216. }
  217. /**
  218. * pch_gbe_phy_set_rgmii - RGMII interface setting
  219. * @hw: Pointer to the HW structure
  220. */
  221. void pch_gbe_phy_set_rgmii(struct pch_gbe_hw *hw)
  222. {
  223. pch_gbe_phy_sw_reset(hw);
  224. }
  225. /**
  226. * pch_gbe_phy_init_setting - PHY initial setting
  227. * @hw: Pointer to the HW structure
  228. */
  229. void pch_gbe_phy_init_setting(struct pch_gbe_hw *hw)
  230. {
  231. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  232. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  233. int ret;
  234. u16 mii_reg;
  235. ret = mii_ethtool_gset(&adapter->mii, &cmd);
  236. if (ret)
  237. netdev_err(adapter->netdev, "Error: mii_ethtool_gset\n");
  238. ethtool_cmd_speed_set(&cmd, hw->mac.link_speed);
  239. cmd.duplex = hw->mac.link_duplex;
  240. cmd.advertising = hw->phy.autoneg_advertised;
  241. cmd.autoneg = hw->mac.autoneg;
  242. pch_gbe_phy_write_reg_miic(hw, MII_BMCR, BMCR_RESET);
  243. ret = mii_ethtool_sset(&adapter->mii, &cmd);
  244. if (ret)
  245. netdev_err(adapter->netdev, "Error: mii_ethtool_sset\n");
  246. pch_gbe_phy_sw_reset(hw);
  247. pch_gbe_phy_read_reg_miic(hw, PHY_PHYSP_CONTROL, &mii_reg);
  248. mii_reg |= PHYSP_CTRL_ASSERT_CRS_TX;
  249. pch_gbe_phy_write_reg_miic(hw, PHY_PHYSP_CONTROL, mii_reg);
  250. }