apic_64.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmar.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/hpet.h>
  34. #include <asm/pgalloc.h>
  35. #include <asm/nmi.h>
  36. #include <asm/idle.h>
  37. #include <asm/proto.h>
  38. #include <asm/timex.h>
  39. #include <asm/apic.h>
  40. #include <asm/i8259.h>
  41. #include <mach_ipi.h>
  42. #include <mach_apic.h>
  43. static int disable_apic_timer __cpuinitdata;
  44. static int apic_calibrate_pmtmr __initdata;
  45. int disable_apic;
  46. int disable_x2apic;
  47. int x2apic;
  48. /* x2apic enabled before OS handover */
  49. int x2apic_preenabled;
  50. /* Local APIC timer works in C2 */
  51. int local_apic_timer_c2_ok;
  52. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  53. /*
  54. * Debug level, exported for io_apic.c
  55. */
  56. unsigned int apic_verbosity;
  57. /* Have we found an MP table */
  58. int smp_found_config;
  59. static struct resource lapic_resource = {
  60. .name = "Local APIC",
  61. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  62. };
  63. static unsigned int calibration_result;
  64. static int lapic_next_event(unsigned long delta,
  65. struct clock_event_device *evt);
  66. static void lapic_timer_setup(enum clock_event_mode mode,
  67. struct clock_event_device *evt);
  68. static void lapic_timer_broadcast(cpumask_t mask);
  69. static void apic_pm_activate(void);
  70. static struct clock_event_device lapic_clockevent = {
  71. .name = "lapic",
  72. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  73. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  74. .shift = 32,
  75. .set_mode = lapic_timer_setup,
  76. .set_next_event = lapic_next_event,
  77. .broadcast = lapic_timer_broadcast,
  78. .rating = 100,
  79. .irq = -1,
  80. };
  81. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  82. static unsigned long apic_phys;
  83. unsigned long mp_lapic_addr;
  84. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  85. /*
  86. * Get the LAPIC version
  87. */
  88. static inline int lapic_get_version(void)
  89. {
  90. return GET_APIC_VERSION(apic_read(APIC_LVR));
  91. }
  92. /*
  93. * Check, if the APIC is integrated or a seperate chip
  94. */
  95. static inline int lapic_is_integrated(void)
  96. {
  97. return 1;
  98. }
  99. /*
  100. * Check, whether this is a modern or a first generation APIC
  101. */
  102. static int modern_apic(void)
  103. {
  104. /* AMD systems use old APIC versions, so check the CPU */
  105. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  106. boot_cpu_data.x86 >= 0xf)
  107. return 1;
  108. return lapic_get_version() >= 0x14;
  109. }
  110. void xapic_wait_icr_idle(void)
  111. {
  112. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  113. cpu_relax();
  114. }
  115. u32 safe_xapic_wait_icr_idle(void)
  116. {
  117. u32 send_status;
  118. int timeout;
  119. timeout = 0;
  120. do {
  121. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  122. if (!send_status)
  123. break;
  124. udelay(100);
  125. } while (timeout++ < 1000);
  126. return send_status;
  127. }
  128. void xapic_icr_write(u32 low, u32 id)
  129. {
  130. apic_write(APIC_ICR2, id << 24);
  131. apic_write(APIC_ICR, low);
  132. }
  133. u64 xapic_icr_read(void)
  134. {
  135. u32 icr1, icr2;
  136. icr2 = apic_read(APIC_ICR2);
  137. icr1 = apic_read(APIC_ICR);
  138. return (icr1 | ((u64)icr2 << 32));
  139. }
  140. static struct apic_ops xapic_ops = {
  141. .read = native_apic_mem_read,
  142. .write = native_apic_mem_write,
  143. .write_atomic = native_apic_mem_write_atomic,
  144. .icr_read = xapic_icr_read,
  145. .icr_write = xapic_icr_write,
  146. .wait_icr_idle = xapic_wait_icr_idle,
  147. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  148. };
  149. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  150. EXPORT_SYMBOL_GPL(apic_ops);
  151. static void x2apic_wait_icr_idle(void)
  152. {
  153. /* no need to wait for icr idle in x2apic */
  154. return;
  155. }
  156. static u32 safe_x2apic_wait_icr_idle(void)
  157. {
  158. /* no need to wait for icr idle in x2apic */
  159. return 0;
  160. }
  161. void x2apic_icr_write(u32 low, u32 id)
  162. {
  163. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  164. }
  165. u64 x2apic_icr_read(void)
  166. {
  167. unsigned long val;
  168. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  169. return val;
  170. }
  171. static struct apic_ops x2apic_ops = {
  172. .read = native_apic_msr_read,
  173. .write = native_apic_msr_write,
  174. .write_atomic = native_apic_msr_write,
  175. .icr_read = x2apic_icr_read,
  176. .icr_write = x2apic_icr_write,
  177. .wait_icr_idle = x2apic_wait_icr_idle,
  178. .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
  179. };
  180. /**
  181. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  182. */
  183. void __cpuinit enable_NMI_through_LVT0(void)
  184. {
  185. unsigned int v;
  186. /* unmask and set to NMI */
  187. v = APIC_DM_NMI;
  188. apic_write(APIC_LVT0, v);
  189. }
  190. /**
  191. * lapic_get_maxlvt - get the maximum number of local vector table entries
  192. */
  193. int lapic_get_maxlvt(void)
  194. {
  195. unsigned int v, maxlvt;
  196. v = apic_read(APIC_LVR);
  197. maxlvt = GET_APIC_MAXLVT(v);
  198. return maxlvt;
  199. }
  200. /*
  201. * This function sets up the local APIC timer, with a timeout of
  202. * 'clocks' APIC bus clock. During calibration we actually call
  203. * this function twice on the boot CPU, once with a bogus timeout
  204. * value, second time for real. The other (noncalibrating) CPUs
  205. * call this function only once, with the real, calibrated value.
  206. *
  207. * We do reads before writes even if unnecessary, to get around the
  208. * P5 APIC double write bug.
  209. */
  210. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  211. {
  212. unsigned int lvtt_value, tmp_value;
  213. lvtt_value = LOCAL_TIMER_VECTOR;
  214. if (!oneshot)
  215. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  216. if (!irqen)
  217. lvtt_value |= APIC_LVT_MASKED;
  218. apic_write(APIC_LVTT, lvtt_value);
  219. /*
  220. * Divide PICLK by 16
  221. */
  222. tmp_value = apic_read(APIC_TDCR);
  223. apic_write(APIC_TDCR, (tmp_value
  224. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  225. | APIC_TDR_DIV_16);
  226. if (!oneshot)
  227. apic_write(APIC_TMICT, clocks);
  228. }
  229. /*
  230. * Setup extended LVT, AMD specific (K8, family 10h)
  231. *
  232. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  233. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  234. */
  235. #define APIC_EILVT_LVTOFF_MCE 0
  236. #define APIC_EILVT_LVTOFF_IBS 1
  237. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  238. {
  239. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  240. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  241. apic_write(reg, v);
  242. }
  243. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  244. {
  245. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  246. return APIC_EILVT_LVTOFF_MCE;
  247. }
  248. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  249. {
  250. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  251. return APIC_EILVT_LVTOFF_IBS;
  252. }
  253. /*
  254. * Program the next event, relative to now
  255. */
  256. static int lapic_next_event(unsigned long delta,
  257. struct clock_event_device *evt)
  258. {
  259. apic_write(APIC_TMICT, delta);
  260. return 0;
  261. }
  262. /*
  263. * Setup the lapic timer in periodic or oneshot mode
  264. */
  265. static void lapic_timer_setup(enum clock_event_mode mode,
  266. struct clock_event_device *evt)
  267. {
  268. unsigned long flags;
  269. unsigned int v;
  270. /* Lapic used as dummy for broadcast ? */
  271. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  272. return;
  273. local_irq_save(flags);
  274. switch (mode) {
  275. case CLOCK_EVT_MODE_PERIODIC:
  276. case CLOCK_EVT_MODE_ONESHOT:
  277. __setup_APIC_LVTT(calibration_result,
  278. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  279. break;
  280. case CLOCK_EVT_MODE_UNUSED:
  281. case CLOCK_EVT_MODE_SHUTDOWN:
  282. v = apic_read(APIC_LVTT);
  283. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  284. apic_write(APIC_LVTT, v);
  285. break;
  286. case CLOCK_EVT_MODE_RESUME:
  287. /* Nothing to do here */
  288. break;
  289. }
  290. local_irq_restore(flags);
  291. }
  292. /*
  293. * Local APIC timer broadcast function
  294. */
  295. static void lapic_timer_broadcast(cpumask_t mask)
  296. {
  297. #ifdef CONFIG_SMP
  298. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  299. #endif
  300. }
  301. /*
  302. * Setup the local APIC timer for this CPU. Copy the initilized values
  303. * of the boot CPU and register the clock event in the framework.
  304. */
  305. static void setup_APIC_timer(void)
  306. {
  307. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  308. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  309. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  310. clockevents_register_device(levt);
  311. }
  312. /*
  313. * In this function we calibrate APIC bus clocks to the external
  314. * timer. Unfortunately we cannot use jiffies and the timer irq
  315. * to calibrate, since some later bootup code depends on getting
  316. * the first irq? Ugh.
  317. *
  318. * We want to do the calibration only once since we
  319. * want to have local timer irqs syncron. CPUs connected
  320. * by the same APIC bus have the very same bus frequency.
  321. * And we want to have irqs off anyways, no accidental
  322. * APIC irq that way.
  323. */
  324. #define TICK_COUNT 100000000
  325. static int __init calibrate_APIC_clock(void)
  326. {
  327. unsigned apic, apic_start;
  328. unsigned long tsc, tsc_start;
  329. int result;
  330. local_irq_disable();
  331. /*
  332. * Put whatever arbitrary (but long enough) timeout
  333. * value into the APIC clock, we just want to get the
  334. * counter running for calibration.
  335. *
  336. * No interrupt enable !
  337. */
  338. __setup_APIC_LVTT(250000000, 0, 0);
  339. apic_start = apic_read(APIC_TMCCT);
  340. #ifdef CONFIG_X86_PM_TIMER
  341. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  342. pmtimer_wait(5000); /* 5ms wait */
  343. apic = apic_read(APIC_TMCCT);
  344. result = (apic_start - apic) * 1000L / 5;
  345. } else
  346. #endif
  347. {
  348. rdtscll(tsc_start);
  349. do {
  350. apic = apic_read(APIC_TMCCT);
  351. rdtscll(tsc);
  352. } while ((tsc - tsc_start) < TICK_COUNT &&
  353. (apic_start - apic) < TICK_COUNT);
  354. result = (apic_start - apic) * 1000L * tsc_khz /
  355. (tsc - tsc_start);
  356. }
  357. local_irq_enable();
  358. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  359. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  360. result / 1000 / 1000, result / 1000 % 1000);
  361. /* Calculate the scaled math multiplication factor */
  362. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  363. lapic_clockevent.shift);
  364. lapic_clockevent.max_delta_ns =
  365. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  366. lapic_clockevent.min_delta_ns =
  367. clockevent_delta2ns(0xF, &lapic_clockevent);
  368. calibration_result = result / HZ;
  369. /*
  370. * Do a sanity check on the APIC calibration result
  371. */
  372. if (calibration_result < (1000000 / HZ)) {
  373. printk(KERN_WARNING
  374. "APIC frequency too slow, disabling apic timer\n");
  375. return -1;
  376. }
  377. return 0;
  378. }
  379. /*
  380. * Setup the boot APIC
  381. *
  382. * Calibrate and verify the result.
  383. */
  384. void __init setup_boot_APIC_clock(void)
  385. {
  386. /*
  387. * The local apic timer can be disabled via the kernel commandline.
  388. * Register the lapic timer as a dummy clock event source on SMP
  389. * systems, so the broadcast mechanism is used. On UP systems simply
  390. * ignore it.
  391. */
  392. if (disable_apic_timer) {
  393. printk(KERN_INFO "Disabling APIC timer\n");
  394. /* No broadcast on UP ! */
  395. if (num_possible_cpus() > 1) {
  396. lapic_clockevent.mult = 1;
  397. setup_APIC_timer();
  398. }
  399. return;
  400. }
  401. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  402. if (calibrate_APIC_clock()) {
  403. /* No broadcast on UP ! */
  404. if (num_possible_cpus() > 1)
  405. setup_APIC_timer();
  406. return;
  407. }
  408. /*
  409. * If nmi_watchdog is set to IO_APIC, we need the
  410. * PIT/HPET going. Otherwise register lapic as a dummy
  411. * device.
  412. */
  413. if (nmi_watchdog != NMI_IO_APIC)
  414. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  415. else
  416. printk(KERN_WARNING "APIC timer registered as dummy,"
  417. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  418. setup_APIC_timer();
  419. }
  420. void __cpuinit setup_secondary_APIC_clock(void)
  421. {
  422. setup_APIC_timer();
  423. }
  424. /*
  425. * The guts of the apic timer interrupt
  426. */
  427. static void local_apic_timer_interrupt(void)
  428. {
  429. int cpu = smp_processor_id();
  430. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  431. /*
  432. * Normally we should not be here till LAPIC has been initialized but
  433. * in some cases like kdump, its possible that there is a pending LAPIC
  434. * timer interrupt from previous kernel's context and is delivered in
  435. * new kernel the moment interrupts are enabled.
  436. *
  437. * Interrupts are enabled early and LAPIC is setup much later, hence
  438. * its possible that when we get here evt->event_handler is NULL.
  439. * Check for event_handler being NULL and discard the interrupt as
  440. * spurious.
  441. */
  442. if (!evt->event_handler) {
  443. printk(KERN_WARNING
  444. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  445. /* Switch it off */
  446. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  447. return;
  448. }
  449. /*
  450. * the NMI deadlock-detector uses this.
  451. */
  452. add_pda(apic_timer_irqs, 1);
  453. evt->event_handler(evt);
  454. }
  455. /*
  456. * Local APIC timer interrupt. This is the most natural way for doing
  457. * local interrupts, but local timer interrupts can be emulated by
  458. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  459. *
  460. * [ if a single-CPU system runs an SMP kernel then we call the local
  461. * interrupt as well. Thus we cannot inline the local irq ... ]
  462. */
  463. void smp_apic_timer_interrupt(struct pt_regs *regs)
  464. {
  465. struct pt_regs *old_regs = set_irq_regs(regs);
  466. /*
  467. * NOTE! We'd better ACK the irq immediately,
  468. * because timer handling can be slow.
  469. */
  470. ack_APIC_irq();
  471. /*
  472. * update_process_times() expects us to have done irq_enter().
  473. * Besides, if we don't timer interrupts ignore the global
  474. * interrupt lock, which is the WrongThing (tm) to do.
  475. */
  476. exit_idle();
  477. irq_enter();
  478. local_apic_timer_interrupt();
  479. irq_exit();
  480. set_irq_regs(old_regs);
  481. }
  482. int setup_profiling_timer(unsigned int multiplier)
  483. {
  484. return -EINVAL;
  485. }
  486. /*
  487. * Local APIC start and shutdown
  488. */
  489. /**
  490. * clear_local_APIC - shutdown the local APIC
  491. *
  492. * This is called, when a CPU is disabled and before rebooting, so the state of
  493. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  494. * leftovers during boot.
  495. */
  496. void clear_local_APIC(void)
  497. {
  498. int maxlvt;
  499. u32 v;
  500. /* APIC hasn't been mapped yet */
  501. if (!apic_phys)
  502. return;
  503. maxlvt = lapic_get_maxlvt();
  504. /*
  505. * Masking an LVT entry can trigger a local APIC error
  506. * if the vector is zero. Mask LVTERR first to prevent this.
  507. */
  508. if (maxlvt >= 3) {
  509. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  510. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  511. }
  512. /*
  513. * Careful: we have to set masks only first to deassert
  514. * any level-triggered sources.
  515. */
  516. v = apic_read(APIC_LVTT);
  517. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  518. v = apic_read(APIC_LVT0);
  519. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  520. v = apic_read(APIC_LVT1);
  521. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  522. if (maxlvt >= 4) {
  523. v = apic_read(APIC_LVTPC);
  524. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  525. }
  526. /*
  527. * Clean APIC state for other OSs:
  528. */
  529. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  530. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  531. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  532. if (maxlvt >= 3)
  533. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  534. if (maxlvt >= 4)
  535. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  536. apic_write(APIC_ESR, 0);
  537. apic_read(APIC_ESR);
  538. }
  539. /**
  540. * disable_local_APIC - clear and disable the local APIC
  541. */
  542. void disable_local_APIC(void)
  543. {
  544. unsigned int value;
  545. clear_local_APIC();
  546. /*
  547. * Disable APIC (implies clearing of registers
  548. * for 82489DX!).
  549. */
  550. value = apic_read(APIC_SPIV);
  551. value &= ~APIC_SPIV_APIC_ENABLED;
  552. apic_write(APIC_SPIV, value);
  553. }
  554. void lapic_shutdown(void)
  555. {
  556. unsigned long flags;
  557. if (!cpu_has_apic)
  558. return;
  559. local_irq_save(flags);
  560. disable_local_APIC();
  561. local_irq_restore(flags);
  562. }
  563. /*
  564. * This is to verify that we're looking at a real local APIC.
  565. * Check these against your board if the CPUs aren't getting
  566. * started for no apparent reason.
  567. */
  568. int __init verify_local_APIC(void)
  569. {
  570. unsigned int reg0, reg1;
  571. /*
  572. * The version register is read-only in a real APIC.
  573. */
  574. reg0 = apic_read(APIC_LVR);
  575. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  576. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  577. reg1 = apic_read(APIC_LVR);
  578. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  579. /*
  580. * The two version reads above should print the same
  581. * numbers. If the second one is different, then we
  582. * poke at a non-APIC.
  583. */
  584. if (reg1 != reg0)
  585. return 0;
  586. /*
  587. * Check if the version looks reasonably.
  588. */
  589. reg1 = GET_APIC_VERSION(reg0);
  590. if (reg1 == 0x00 || reg1 == 0xff)
  591. return 0;
  592. reg1 = lapic_get_maxlvt();
  593. if (reg1 < 0x02 || reg1 == 0xff)
  594. return 0;
  595. /*
  596. * The ID register is read/write in a real APIC.
  597. */
  598. reg0 = apic_read(APIC_ID);
  599. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  600. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  601. reg1 = apic_read(APIC_ID);
  602. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  603. apic_write(APIC_ID, reg0);
  604. if (reg1 != (reg0 ^ APIC_ID_MASK))
  605. return 0;
  606. /*
  607. * The next two are just to see if we have sane values.
  608. * They're only really relevant if we're in Virtual Wire
  609. * compatibility mode, but most boxes are anymore.
  610. */
  611. reg0 = apic_read(APIC_LVT0);
  612. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  613. reg1 = apic_read(APIC_LVT1);
  614. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  615. return 1;
  616. }
  617. /**
  618. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  619. */
  620. void __init sync_Arb_IDs(void)
  621. {
  622. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  623. if (modern_apic())
  624. return;
  625. /*
  626. * Wait for idle.
  627. */
  628. apic_wait_icr_idle();
  629. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  630. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  631. | APIC_DM_INIT);
  632. }
  633. /*
  634. * An initial setup of the virtual wire mode.
  635. */
  636. void __init init_bsp_APIC(void)
  637. {
  638. unsigned int value;
  639. /*
  640. * Don't do the setup now if we have a SMP BIOS as the
  641. * through-I/O-APIC virtual wire mode might be active.
  642. */
  643. if (smp_found_config || !cpu_has_apic)
  644. return;
  645. value = apic_read(APIC_LVR);
  646. /*
  647. * Do not trust the local APIC being empty at bootup.
  648. */
  649. clear_local_APIC();
  650. /*
  651. * Enable APIC.
  652. */
  653. value = apic_read(APIC_SPIV);
  654. value &= ~APIC_VECTOR_MASK;
  655. value |= APIC_SPIV_APIC_ENABLED;
  656. value |= APIC_SPIV_FOCUS_DISABLED;
  657. value |= SPURIOUS_APIC_VECTOR;
  658. apic_write(APIC_SPIV, value);
  659. /*
  660. * Set up the virtual wire mode.
  661. */
  662. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  663. value = APIC_DM_NMI;
  664. apic_write(APIC_LVT1, value);
  665. }
  666. /**
  667. * setup_local_APIC - setup the local APIC
  668. */
  669. void __cpuinit setup_local_APIC(void)
  670. {
  671. unsigned int value;
  672. int i, j;
  673. preempt_disable();
  674. value = apic_read(APIC_LVR);
  675. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  676. /*
  677. * Double-check whether this APIC is really registered.
  678. * This is meaningless in clustered apic mode, so we skip it.
  679. */
  680. if (!apic_id_registered())
  681. BUG();
  682. /*
  683. * Intel recommends to set DFR, LDR and TPR before enabling
  684. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  685. * document number 292116). So here it goes...
  686. */
  687. init_apic_ldr();
  688. /*
  689. * Set Task Priority to 'accept all'. We never change this
  690. * later on.
  691. */
  692. value = apic_read(APIC_TASKPRI);
  693. value &= ~APIC_TPRI_MASK;
  694. apic_write(APIC_TASKPRI, value);
  695. /*
  696. * After a crash, we no longer service the interrupts and a pending
  697. * interrupt from previous kernel might still have ISR bit set.
  698. *
  699. * Most probably by now CPU has serviced that pending interrupt and
  700. * it might not have done the ack_APIC_irq() because it thought,
  701. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  702. * does not clear the ISR bit and cpu thinks it has already serivced
  703. * the interrupt. Hence a vector might get locked. It was noticed
  704. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  705. */
  706. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  707. value = apic_read(APIC_ISR + i*0x10);
  708. for (j = 31; j >= 0; j--) {
  709. if (value & (1<<j))
  710. ack_APIC_irq();
  711. }
  712. }
  713. /*
  714. * Now that we are all set up, enable the APIC
  715. */
  716. value = apic_read(APIC_SPIV);
  717. value &= ~APIC_VECTOR_MASK;
  718. /*
  719. * Enable APIC
  720. */
  721. value |= APIC_SPIV_APIC_ENABLED;
  722. /* We always use processor focus */
  723. /*
  724. * Set spurious IRQ vector
  725. */
  726. value |= SPURIOUS_APIC_VECTOR;
  727. apic_write(APIC_SPIV, value);
  728. /*
  729. * Set up LVT0, LVT1:
  730. *
  731. * set up through-local-APIC on the BP's LINT0. This is not
  732. * strictly necessary in pure symmetric-IO mode, but sometimes
  733. * we delegate interrupts to the 8259A.
  734. */
  735. /*
  736. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  737. */
  738. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  739. if (!smp_processor_id() && !value) {
  740. value = APIC_DM_EXTINT;
  741. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  742. smp_processor_id());
  743. } else {
  744. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  745. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  746. smp_processor_id());
  747. }
  748. apic_write(APIC_LVT0, value);
  749. /*
  750. * only the BP should see the LINT1 NMI signal, obviously.
  751. */
  752. if (!smp_processor_id())
  753. value = APIC_DM_NMI;
  754. else
  755. value = APIC_DM_NMI | APIC_LVT_MASKED;
  756. apic_write(APIC_LVT1, value);
  757. preempt_enable();
  758. }
  759. static void __cpuinit lapic_setup_esr(void)
  760. {
  761. unsigned maxlvt = lapic_get_maxlvt();
  762. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  763. /*
  764. * spec says clear errors after enabling vector.
  765. */
  766. if (maxlvt > 3)
  767. apic_write(APIC_ESR, 0);
  768. }
  769. void __cpuinit end_local_APIC_setup(void)
  770. {
  771. lapic_setup_esr();
  772. setup_apic_nmi_watchdog(NULL);
  773. apic_pm_activate();
  774. }
  775. void check_x2apic(void)
  776. {
  777. int msr, msr2;
  778. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  779. if (msr & X2APIC_ENABLE) {
  780. printk("x2apic enabled by BIOS, switching to x2apic ops\n");
  781. x2apic_preenabled = x2apic = 1;
  782. apic_ops = &x2apic_ops;
  783. }
  784. }
  785. void enable_x2apic(void)
  786. {
  787. int msr, msr2;
  788. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  789. if (!(msr & X2APIC_ENABLE)) {
  790. printk("Enabling x2apic\n");
  791. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  792. }
  793. }
  794. void enable_IR_x2apic(void)
  795. {
  796. #ifdef CONFIG_INTR_REMAP
  797. int ret;
  798. unsigned long flags;
  799. if (!cpu_has_x2apic)
  800. return;
  801. if (!x2apic_preenabled && disable_x2apic) {
  802. printk(KERN_INFO
  803. "Skipped enabling x2apic and Interrupt-remapping "
  804. "because of nox2apic\n");
  805. return;
  806. }
  807. if (x2apic_preenabled && disable_x2apic)
  808. panic("Bios already enabled x2apic, can't enforce nox2apic");
  809. if (!x2apic_preenabled && skip_ioapic_setup) {
  810. printk(KERN_INFO
  811. "Skipped enabling x2apic and Interrupt-remapping "
  812. "because of skipping io-apic setup\n");
  813. return;
  814. }
  815. ret = dmar_table_init();
  816. if (ret) {
  817. printk(KERN_INFO
  818. "dmar_table_init() failed with %d:\n", ret);
  819. if (x2apic_preenabled)
  820. panic("x2apic enabled by bios. But IR enabling failed");
  821. else
  822. printk(KERN_INFO
  823. "Not enabling x2apic,Intr-remapping\n");
  824. return;
  825. }
  826. local_irq_save(flags);
  827. mask_8259A();
  828. save_mask_IO_APIC_setup();
  829. ret = enable_intr_remapping(1);
  830. if (ret && x2apic_preenabled) {
  831. local_irq_restore(flags);
  832. panic("x2apic enabled by bios. But IR enabling failed");
  833. }
  834. if (ret)
  835. goto end;
  836. if (!x2apic) {
  837. x2apic = 1;
  838. apic_ops = &x2apic_ops;
  839. enable_x2apic();
  840. }
  841. end:
  842. if (ret)
  843. /*
  844. * IR enabling failed
  845. */
  846. restore_IO_APIC_setup();
  847. else
  848. reinit_intr_remapped_IO_APIC(x2apic_preenabled);
  849. unmask_8259A();
  850. local_irq_restore(flags);
  851. if (!ret) {
  852. if (!x2apic_preenabled)
  853. printk(KERN_INFO
  854. "Enabled x2apic and interrupt-remapping\n");
  855. else
  856. printk(KERN_INFO
  857. "Enabled Interrupt-remapping\n");
  858. } else
  859. printk(KERN_ERR
  860. "Failed to enable Interrupt-remapping and x2apic\n");
  861. #else
  862. if (!cpu_has_x2apic)
  863. return;
  864. if (x2apic_preenabled)
  865. panic("x2apic enabled prior OS handover,"
  866. " enable CONFIG_INTR_REMAP");
  867. printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
  868. " and x2apic\n");
  869. #endif
  870. return;
  871. }
  872. /*
  873. * Detect and enable local APICs on non-SMP boards.
  874. * Original code written by Keir Fraser.
  875. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  876. * not correctly set up (usually the APIC timer won't work etc.)
  877. */
  878. static int __init detect_init_APIC(void)
  879. {
  880. if (!cpu_has_apic) {
  881. printk(KERN_INFO "No local APIC present\n");
  882. return -1;
  883. }
  884. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  885. boot_cpu_physical_apicid = 0;
  886. return 0;
  887. }
  888. void __init early_init_lapic_mapping(void)
  889. {
  890. unsigned long phys_addr;
  891. /*
  892. * If no local APIC can be found then go out
  893. * : it means there is no mpatable and MADT
  894. */
  895. if (!smp_found_config)
  896. return;
  897. phys_addr = mp_lapic_addr;
  898. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  899. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  900. APIC_BASE, phys_addr);
  901. /*
  902. * Fetch the APIC ID of the BSP in case we have a
  903. * default configuration (or the MP table is broken).
  904. */
  905. boot_cpu_physical_apicid = read_apic_id();
  906. }
  907. /**
  908. * init_apic_mappings - initialize APIC mappings
  909. */
  910. void __init init_apic_mappings(void)
  911. {
  912. if (x2apic) {
  913. boot_cpu_physical_apicid = read_apic_id();
  914. return;
  915. }
  916. /*
  917. * If no local APIC can be found then set up a fake all
  918. * zeroes page to simulate the local APIC and another
  919. * one for the IO-APIC.
  920. */
  921. if (!smp_found_config && detect_init_APIC()) {
  922. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  923. apic_phys = __pa(apic_phys);
  924. } else
  925. apic_phys = mp_lapic_addr;
  926. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  927. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  928. APIC_BASE, apic_phys);
  929. /*
  930. * Fetch the APIC ID of the BSP in case we have a
  931. * default configuration (or the MP table is broken).
  932. */
  933. boot_cpu_physical_apicid = read_apic_id();
  934. }
  935. /*
  936. * This initializes the IO-APIC and APIC hardware if this is
  937. * a UP kernel.
  938. */
  939. int __init APIC_init_uniprocessor(void)
  940. {
  941. if (disable_apic) {
  942. printk(KERN_INFO "Apic disabled\n");
  943. return -1;
  944. }
  945. if (!cpu_has_apic) {
  946. disable_apic = 1;
  947. printk(KERN_INFO "Apic disabled by BIOS\n");
  948. return -1;
  949. }
  950. enable_IR_x2apic();
  951. setup_apic_routing();
  952. verify_local_APIC();
  953. connect_bsp_APIC();
  954. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  955. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  956. setup_local_APIC();
  957. /*
  958. * Now enable IO-APICs, actually call clear_IO_APIC
  959. * We need clear_IO_APIC before enabling vector on BP
  960. */
  961. if (!skip_ioapic_setup && nr_ioapics)
  962. enable_IO_APIC();
  963. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  964. localise_nmi_watchdog();
  965. end_local_APIC_setup();
  966. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  967. setup_IO_APIC();
  968. else
  969. nr_ioapics = 0;
  970. setup_boot_APIC_clock();
  971. check_nmi_watchdog();
  972. return 0;
  973. }
  974. /*
  975. * Local APIC interrupts
  976. */
  977. /*
  978. * This interrupt should _never_ happen with our APIC/SMP architecture
  979. */
  980. asmlinkage void smp_spurious_interrupt(void)
  981. {
  982. unsigned int v;
  983. exit_idle();
  984. irq_enter();
  985. /*
  986. * Check if this really is a spurious interrupt and ACK it
  987. * if it is a vectored one. Just in case...
  988. * Spurious interrupts should not be ACKed.
  989. */
  990. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  991. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  992. ack_APIC_irq();
  993. add_pda(irq_spurious_count, 1);
  994. irq_exit();
  995. }
  996. /*
  997. * This interrupt should never happen with our APIC/SMP architecture
  998. */
  999. asmlinkage void smp_error_interrupt(void)
  1000. {
  1001. unsigned int v, v1;
  1002. exit_idle();
  1003. irq_enter();
  1004. /* First tickle the hardware, only then report what went on. -- REW */
  1005. v = apic_read(APIC_ESR);
  1006. apic_write(APIC_ESR, 0);
  1007. v1 = apic_read(APIC_ESR);
  1008. ack_APIC_irq();
  1009. atomic_inc(&irq_err_count);
  1010. /* Here is what the APIC error bits mean:
  1011. 0: Send CS error
  1012. 1: Receive CS error
  1013. 2: Send accept error
  1014. 3: Receive accept error
  1015. 4: Reserved
  1016. 5: Send illegal vector
  1017. 6: Received illegal vector
  1018. 7: Illegal register address
  1019. */
  1020. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  1021. smp_processor_id(), v , v1);
  1022. irq_exit();
  1023. }
  1024. /**
  1025. * * connect_bsp_APIC - attach the APIC to the interrupt system
  1026. * */
  1027. void __init connect_bsp_APIC(void)
  1028. {
  1029. enable_apic_mode();
  1030. }
  1031. void disconnect_bsp_APIC(int virt_wire_setup)
  1032. {
  1033. /* Go back to Virtual Wire compatibility mode */
  1034. unsigned long value;
  1035. /* For the spurious interrupt use vector F, and enable it */
  1036. value = apic_read(APIC_SPIV);
  1037. value &= ~APIC_VECTOR_MASK;
  1038. value |= APIC_SPIV_APIC_ENABLED;
  1039. value |= 0xf;
  1040. apic_write(APIC_SPIV, value);
  1041. if (!virt_wire_setup) {
  1042. /*
  1043. * For LVT0 make it edge triggered, active high,
  1044. * external and enabled
  1045. */
  1046. value = apic_read(APIC_LVT0);
  1047. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1048. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1049. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1050. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1051. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1052. apic_write(APIC_LVT0, value);
  1053. } else {
  1054. /* Disable LVT0 */
  1055. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1056. }
  1057. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  1058. value = apic_read(APIC_LVT1);
  1059. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1060. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1061. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1062. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1063. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1064. apic_write(APIC_LVT1, value);
  1065. }
  1066. void __cpuinit generic_processor_info(int apicid, int version)
  1067. {
  1068. int cpu;
  1069. cpumask_t tmp_map;
  1070. if (num_processors >= NR_CPUS) {
  1071. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1072. " Processor ignored.\n", NR_CPUS);
  1073. return;
  1074. }
  1075. if (num_processors >= maxcpus) {
  1076. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1077. " Processor ignored.\n", maxcpus);
  1078. return;
  1079. }
  1080. num_processors++;
  1081. cpus_complement(tmp_map, cpu_present_map);
  1082. cpu = first_cpu(tmp_map);
  1083. physid_set(apicid, phys_cpu_present_map);
  1084. if (apicid == boot_cpu_physical_apicid) {
  1085. /*
  1086. * x86_bios_cpu_apicid is required to have processors listed
  1087. * in same order as logical cpu numbers. Hence the first
  1088. * entry is BSP, and so on.
  1089. */
  1090. cpu = 0;
  1091. }
  1092. if (apicid > max_physical_apicid)
  1093. max_physical_apicid = apicid;
  1094. /* are we being called early in kernel startup? */
  1095. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1096. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1097. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1098. cpu_to_apicid[cpu] = apicid;
  1099. bios_cpu_apicid[cpu] = apicid;
  1100. } else {
  1101. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1102. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1103. }
  1104. cpu_set(cpu, cpu_possible_map);
  1105. cpu_set(cpu, cpu_present_map);
  1106. }
  1107. int hard_smp_processor_id(void)
  1108. {
  1109. return read_apic_id();
  1110. }
  1111. /*
  1112. * Power management
  1113. */
  1114. #ifdef CONFIG_PM
  1115. static struct {
  1116. /* 'active' is true if the local APIC was enabled by us and
  1117. not the BIOS; this signifies that we are also responsible
  1118. for disabling it before entering apm/acpi suspend */
  1119. int active;
  1120. /* r/w apic fields */
  1121. unsigned int apic_id;
  1122. unsigned int apic_taskpri;
  1123. unsigned int apic_ldr;
  1124. unsigned int apic_dfr;
  1125. unsigned int apic_spiv;
  1126. unsigned int apic_lvtt;
  1127. unsigned int apic_lvtpc;
  1128. unsigned int apic_lvt0;
  1129. unsigned int apic_lvt1;
  1130. unsigned int apic_lvterr;
  1131. unsigned int apic_tmict;
  1132. unsigned int apic_tdcr;
  1133. unsigned int apic_thmr;
  1134. } apic_pm_state;
  1135. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1136. {
  1137. unsigned long flags;
  1138. int maxlvt;
  1139. if (!apic_pm_state.active)
  1140. return 0;
  1141. maxlvt = lapic_get_maxlvt();
  1142. apic_pm_state.apic_id = apic_read(APIC_ID);
  1143. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1144. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1145. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1146. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1147. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1148. if (maxlvt >= 4)
  1149. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1150. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1151. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1152. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1153. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1154. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1155. #ifdef CONFIG_X86_MCE_INTEL
  1156. if (maxlvt >= 5)
  1157. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1158. #endif
  1159. local_irq_save(flags);
  1160. disable_local_APIC();
  1161. local_irq_restore(flags);
  1162. return 0;
  1163. }
  1164. static int lapic_resume(struct sys_device *dev)
  1165. {
  1166. unsigned int l, h;
  1167. unsigned long flags;
  1168. int maxlvt;
  1169. if (!apic_pm_state.active)
  1170. return 0;
  1171. maxlvt = lapic_get_maxlvt();
  1172. local_irq_save(flags);
  1173. if (!x2apic) {
  1174. rdmsr(MSR_IA32_APICBASE, l, h);
  1175. l &= ~MSR_IA32_APICBASE_BASE;
  1176. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1177. wrmsr(MSR_IA32_APICBASE, l, h);
  1178. } else
  1179. enable_x2apic();
  1180. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1181. apic_write(APIC_ID, apic_pm_state.apic_id);
  1182. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1183. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1184. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1185. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1186. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1187. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1188. #ifdef CONFIG_X86_MCE_INTEL
  1189. if (maxlvt >= 5)
  1190. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1191. #endif
  1192. if (maxlvt >= 4)
  1193. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1194. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1195. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1196. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1197. apic_write(APIC_ESR, 0);
  1198. apic_read(APIC_ESR);
  1199. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1200. apic_write(APIC_ESR, 0);
  1201. apic_read(APIC_ESR);
  1202. local_irq_restore(flags);
  1203. return 0;
  1204. }
  1205. static struct sysdev_class lapic_sysclass = {
  1206. .name = "lapic",
  1207. .resume = lapic_resume,
  1208. .suspend = lapic_suspend,
  1209. };
  1210. static struct sys_device device_lapic = {
  1211. .id = 0,
  1212. .cls = &lapic_sysclass,
  1213. };
  1214. static void __cpuinit apic_pm_activate(void)
  1215. {
  1216. apic_pm_state.active = 1;
  1217. }
  1218. static int __init init_lapic_sysfs(void)
  1219. {
  1220. int error;
  1221. if (!cpu_has_apic)
  1222. return 0;
  1223. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1224. error = sysdev_class_register(&lapic_sysclass);
  1225. if (!error)
  1226. error = sysdev_register(&device_lapic);
  1227. return error;
  1228. }
  1229. device_initcall(init_lapic_sysfs);
  1230. #else /* CONFIG_PM */
  1231. static void apic_pm_activate(void) { }
  1232. #endif /* CONFIG_PM */
  1233. /*
  1234. * apic_is_clustered_box() -- Check if we can expect good TSC
  1235. *
  1236. * Thus far, the major user of this is IBM's Summit2 series:
  1237. *
  1238. * Clustered boxes may have unsynced TSC problems if they are
  1239. * multi-chassis. Use available data to take a good guess.
  1240. * If in doubt, go HPET.
  1241. */
  1242. __cpuinit int apic_is_clustered_box(void)
  1243. {
  1244. int i, clusters, zeros;
  1245. unsigned id;
  1246. u16 *bios_cpu_apicid;
  1247. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1248. /*
  1249. * there is not this kind of box with AMD CPU yet.
  1250. * Some AMD box with quadcore cpu and 8 sockets apicid
  1251. * will be [4, 0x23] or [8, 0x27] could be thought to
  1252. * vsmp box still need checking...
  1253. */
  1254. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1255. return 0;
  1256. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1257. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1258. for (i = 0; i < NR_CPUS; i++) {
  1259. /* are we being called early in kernel startup? */
  1260. if (bios_cpu_apicid) {
  1261. id = bios_cpu_apicid[i];
  1262. }
  1263. else if (i < nr_cpu_ids) {
  1264. if (cpu_present(i))
  1265. id = per_cpu(x86_bios_cpu_apicid, i);
  1266. else
  1267. continue;
  1268. }
  1269. else
  1270. break;
  1271. if (id != BAD_APICID)
  1272. __set_bit(APIC_CLUSTERID(id), clustermap);
  1273. }
  1274. /* Problem: Partially populated chassis may not have CPUs in some of
  1275. * the APIC clusters they have been allocated. Only present CPUs have
  1276. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1277. * Since clusters are allocated sequentially, count zeros only if
  1278. * they are bounded by ones.
  1279. */
  1280. clusters = 0;
  1281. zeros = 0;
  1282. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1283. if (test_bit(i, clustermap)) {
  1284. clusters += 1 + zeros;
  1285. zeros = 0;
  1286. } else
  1287. ++zeros;
  1288. }
  1289. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1290. * not guaranteed to be synced between boards
  1291. */
  1292. if (is_vsmp_box() && clusters > 1)
  1293. return 1;
  1294. /*
  1295. * If clusters > 2, then should be multi-chassis.
  1296. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1297. * out, but AFAIK this will work even for them.
  1298. */
  1299. return (clusters > 2);
  1300. }
  1301. static __init int setup_nox2apic(char *str)
  1302. {
  1303. disable_x2apic = 1;
  1304. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
  1305. return 0;
  1306. }
  1307. early_param("nox2apic", setup_nox2apic);
  1308. /*
  1309. * APIC command line parameters
  1310. */
  1311. static int __init apic_set_verbosity(char *str)
  1312. {
  1313. if (str == NULL) {
  1314. skip_ioapic_setup = 0;
  1315. ioapic_force = 1;
  1316. return 0;
  1317. }
  1318. if (strcmp("debug", str) == 0)
  1319. apic_verbosity = APIC_DEBUG;
  1320. else if (strcmp("verbose", str) == 0)
  1321. apic_verbosity = APIC_VERBOSE;
  1322. else {
  1323. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1324. " use apic=verbose or apic=debug\n", str);
  1325. return -EINVAL;
  1326. }
  1327. return 0;
  1328. }
  1329. early_param("apic", apic_set_verbosity);
  1330. static __init int setup_disableapic(char *str)
  1331. {
  1332. disable_apic = 1;
  1333. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1334. return 0;
  1335. }
  1336. early_param("disableapic", setup_disableapic);
  1337. /* same as disableapic, for compatibility */
  1338. static __init int setup_nolapic(char *str)
  1339. {
  1340. return setup_disableapic(str);
  1341. }
  1342. early_param("nolapic", setup_nolapic);
  1343. static int __init parse_lapic_timer_c2_ok(char *arg)
  1344. {
  1345. local_apic_timer_c2_ok = 1;
  1346. return 0;
  1347. }
  1348. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1349. static __init int setup_noapictimer(char *str)
  1350. {
  1351. if (str[0] != ' ' && str[0] != 0)
  1352. return 0;
  1353. disable_apic_timer = 1;
  1354. return 1;
  1355. }
  1356. __setup("noapictimer", setup_noapictimer);
  1357. static __init int setup_apicpmtimer(char *s)
  1358. {
  1359. apic_calibrate_pmtmr = 1;
  1360. notsc_setup(NULL);
  1361. return 0;
  1362. }
  1363. __setup("apicpmtimer", setup_apicpmtimer);
  1364. static int __init lapic_insert_resource(void)
  1365. {
  1366. if (!apic_phys)
  1367. return -1;
  1368. /* Put local APIC into the resource map. */
  1369. lapic_resource.start = apic_phys;
  1370. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1371. insert_resource(&iomem_resource, &lapic_resource);
  1372. return 0;
  1373. }
  1374. /*
  1375. * need call insert after e820_reserve_resources()
  1376. * that is using request_resource
  1377. */
  1378. late_initcall(lapic_insert_resource);