emulate.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x...) x, x
  93. #define X3(x...) X2(x), x
  94. #define X4(x...) X2(x), X2(x)
  95. #define X5(x...) X4(x), x
  96. #define X6(x...) X4(x), X2(x)
  97. #define X7(x...) X4(x), X3(x)
  98. #define X8(x...) X4(x), X4(x)
  99. #define X16(x...) X8(x), X8(x)
  100. struct opcode {
  101. u32 flags;
  102. union {
  103. int (*execute)(struct x86_emulate_ctxt *ctxt);
  104. struct opcode *group;
  105. struct group_dual *gdual;
  106. } u;
  107. };
  108. struct group_dual {
  109. struct opcode mod012[8];
  110. struct opcode mod3[8];
  111. };
  112. /* EFLAGS bit definitions. */
  113. #define EFLG_ID (1<<21)
  114. #define EFLG_VIP (1<<20)
  115. #define EFLG_VIF (1<<19)
  116. #define EFLG_AC (1<<18)
  117. #define EFLG_VM (1<<17)
  118. #define EFLG_RF (1<<16)
  119. #define EFLG_IOPL (3<<12)
  120. #define EFLG_NT (1<<14)
  121. #define EFLG_OF (1<<11)
  122. #define EFLG_DF (1<<10)
  123. #define EFLG_IF (1<<9)
  124. #define EFLG_TF (1<<8)
  125. #define EFLG_SF (1<<7)
  126. #define EFLG_ZF (1<<6)
  127. #define EFLG_AF (1<<4)
  128. #define EFLG_PF (1<<2)
  129. #define EFLG_CF (1<<0)
  130. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  131. #define EFLG_RESERVED_ONE_MASK 2
  132. /*
  133. * Instruction emulation:
  134. * Most instructions are emulated directly via a fragment of inline assembly
  135. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  136. * any modified flags.
  137. */
  138. #if defined(CONFIG_X86_64)
  139. #define _LO32 "k" /* force 32-bit operand */
  140. #define _STK "%%rsp" /* stack pointer */
  141. #elif defined(__i386__)
  142. #define _LO32 "" /* force 32-bit operand */
  143. #define _STK "%%esp" /* stack pointer */
  144. #endif
  145. /*
  146. * These EFLAGS bits are restored from saved value during emulation, and
  147. * any changes are written back to the saved value after emulation.
  148. */
  149. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  150. /* Before executing instruction: restore necessary bits in EFLAGS. */
  151. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  152. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  153. "movl %"_sav",%"_LO32 _tmp"; " \
  154. "push %"_tmp"; " \
  155. "push %"_tmp"; " \
  156. "movl %"_msk",%"_LO32 _tmp"; " \
  157. "andl %"_LO32 _tmp",("_STK"); " \
  158. "pushf; " \
  159. "notl %"_LO32 _tmp"; " \
  160. "andl %"_LO32 _tmp",("_STK"); " \
  161. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  162. "pop %"_tmp"; " \
  163. "orl %"_LO32 _tmp",("_STK"); " \
  164. "popf; " \
  165. "pop %"_sav"; "
  166. /* After executing instruction: write-back necessary bits in EFLAGS. */
  167. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  168. /* _sav |= EFLAGS & _msk; */ \
  169. "pushf; " \
  170. "pop %"_tmp"; " \
  171. "andl %"_msk",%"_LO32 _tmp"; " \
  172. "orl %"_LO32 _tmp",%"_sav"; "
  173. #ifdef CONFIG_X86_64
  174. #define ON64(x) x
  175. #else
  176. #define ON64(x)
  177. #endif
  178. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  179. do { \
  180. __asm__ __volatile__ ( \
  181. _PRE_EFLAGS("0", "4", "2") \
  182. _op _suffix " %"_x"3,%1; " \
  183. _POST_EFLAGS("0", "4", "2") \
  184. : "=m" (_eflags), "=m" ((_dst).val), \
  185. "=&r" (_tmp) \
  186. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  187. } while (0)
  188. /* Raw emulation: instruction has two explicit operands. */
  189. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  190. do { \
  191. unsigned long _tmp; \
  192. \
  193. switch ((_dst).bytes) { \
  194. case 2: \
  195. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  196. break; \
  197. case 4: \
  198. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  199. break; \
  200. case 8: \
  201. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  202. break; \
  203. } \
  204. } while (0)
  205. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  206. do { \
  207. unsigned long _tmp; \
  208. switch ((_dst).bytes) { \
  209. case 1: \
  210. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  211. break; \
  212. default: \
  213. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  214. _wx, _wy, _lx, _ly, _qx, _qy); \
  215. break; \
  216. } \
  217. } while (0)
  218. /* Source operand is byte-sized and may be restricted to just %cl. */
  219. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "c", "b", "c", "b", "c", "b", "c")
  222. /* Source operand is byte, word, long or quad sized. */
  223. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "q", "w", "r", _LO32, "r", "", "r")
  226. /* Source operand is word, long or quad sized. */
  227. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  228. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  229. "w", "r", _LO32, "r", "", "r")
  230. /* Instruction has three operands and one operand is stored in ECX register */
  231. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  232. do { \
  233. unsigned long _tmp; \
  234. _type _clv = (_cl).val; \
  235. _type _srcv = (_src).val; \
  236. _type _dstv = (_dst).val; \
  237. \
  238. __asm__ __volatile__ ( \
  239. _PRE_EFLAGS("0", "5", "2") \
  240. _op _suffix " %4,%1 \n" \
  241. _POST_EFLAGS("0", "5", "2") \
  242. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  243. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  244. ); \
  245. \
  246. (_cl).val = (unsigned long) _clv; \
  247. (_src).val = (unsigned long) _srcv; \
  248. (_dst).val = (unsigned long) _dstv; \
  249. } while (0)
  250. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  251. do { \
  252. switch ((_dst).bytes) { \
  253. case 2: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "w", unsigned short); \
  256. break; \
  257. case 4: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "l", unsigned int); \
  260. break; \
  261. case 8: \
  262. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "q", unsigned long)); \
  264. break; \
  265. } \
  266. } while (0)
  267. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  268. do { \
  269. unsigned long _tmp; \
  270. \
  271. __asm__ __volatile__ ( \
  272. _PRE_EFLAGS("0", "3", "2") \
  273. _op _suffix " %1; " \
  274. _POST_EFLAGS("0", "3", "2") \
  275. : "=m" (_eflags), "+m" ((_dst).val), \
  276. "=&r" (_tmp) \
  277. : "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Instruction has only one explicit operand (no source operand). */
  280. #define emulate_1op(_op, _dst, _eflags) \
  281. do { \
  282. switch ((_dst).bytes) { \
  283. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  284. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  285. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  286. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  287. } \
  288. } while (0)
  289. /* Fetch next part of the instruction being emulated. */
  290. #define insn_fetch(_type, _size, _eip) \
  291. ({ unsigned long _x; \
  292. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  293. if (rc != X86EMUL_CONTINUE) \
  294. goto done; \
  295. (_eip) += (_size); \
  296. (_type)_x; \
  297. })
  298. #define insn_fetch_arr(_arr, _size, _eip) \
  299. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  300. if (rc != X86EMUL_CONTINUE) \
  301. goto done; \
  302. (_eip) += (_size); \
  303. })
  304. static inline unsigned long ad_mask(struct decode_cache *c)
  305. {
  306. return (1UL << (c->ad_bytes << 3)) - 1;
  307. }
  308. /* Access/update address held in a register, based on addressing mode. */
  309. static inline unsigned long
  310. address_mask(struct decode_cache *c, unsigned long reg)
  311. {
  312. if (c->ad_bytes == sizeof(unsigned long))
  313. return reg;
  314. else
  315. return reg & ad_mask(c);
  316. }
  317. static inline unsigned long
  318. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  319. {
  320. return base + address_mask(c, reg);
  321. }
  322. static inline void
  323. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  324. {
  325. if (c->ad_bytes == sizeof(unsigned long))
  326. *reg += inc;
  327. else
  328. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  329. }
  330. static inline void jmp_rel(struct decode_cache *c, int rel)
  331. {
  332. register_address_increment(c, &c->eip, rel);
  333. }
  334. static void set_seg_override(struct decode_cache *c, int seg)
  335. {
  336. c->has_seg_override = true;
  337. c->seg_override = seg;
  338. }
  339. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  340. struct x86_emulate_ops *ops, int seg)
  341. {
  342. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  343. return 0;
  344. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  345. }
  346. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  347. struct x86_emulate_ops *ops,
  348. struct decode_cache *c)
  349. {
  350. if (!c->has_seg_override)
  351. return 0;
  352. return seg_base(ctxt, ops, c->seg_override);
  353. }
  354. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  355. struct x86_emulate_ops *ops)
  356. {
  357. return seg_base(ctxt, ops, VCPU_SREG_ES);
  358. }
  359. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  360. struct x86_emulate_ops *ops)
  361. {
  362. return seg_base(ctxt, ops, VCPU_SREG_SS);
  363. }
  364. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  365. u32 error, bool valid)
  366. {
  367. ctxt->exception = vec;
  368. ctxt->error_code = error;
  369. ctxt->error_code_valid = valid;
  370. ctxt->restart = false;
  371. }
  372. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  373. {
  374. emulate_exception(ctxt, GP_VECTOR, err, true);
  375. }
  376. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  377. int err)
  378. {
  379. ctxt->cr2 = addr;
  380. emulate_exception(ctxt, PF_VECTOR, err, true);
  381. }
  382. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  383. {
  384. emulate_exception(ctxt, UD_VECTOR, 0, false);
  385. }
  386. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  387. {
  388. emulate_exception(ctxt, TS_VECTOR, err, true);
  389. }
  390. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  391. struct x86_emulate_ops *ops,
  392. unsigned long eip, u8 *dest)
  393. {
  394. struct fetch_cache *fc = &ctxt->decode.fetch;
  395. int rc;
  396. int size, cur_size;
  397. if (eip == fc->end) {
  398. cur_size = fc->end - fc->start;
  399. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  400. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  401. size, ctxt->vcpu, NULL);
  402. if (rc != X86EMUL_CONTINUE)
  403. return rc;
  404. fc->end += size;
  405. }
  406. *dest = fc->data[eip - fc->start];
  407. return X86EMUL_CONTINUE;
  408. }
  409. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  410. struct x86_emulate_ops *ops,
  411. unsigned long eip, void *dest, unsigned size)
  412. {
  413. int rc;
  414. /* x86 instructions are limited to 15 bytes. */
  415. if (eip + size - ctxt->eip > 15)
  416. return X86EMUL_UNHANDLEABLE;
  417. while (size--) {
  418. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  419. if (rc != X86EMUL_CONTINUE)
  420. return rc;
  421. }
  422. return X86EMUL_CONTINUE;
  423. }
  424. /*
  425. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  426. * pointer into the block that addresses the relevant register.
  427. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  428. */
  429. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  430. int highbyte_regs)
  431. {
  432. void *p;
  433. p = &regs[modrm_reg];
  434. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  435. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  436. return p;
  437. }
  438. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  439. struct x86_emulate_ops *ops,
  440. ulong addr,
  441. u16 *size, unsigned long *address, int op_bytes)
  442. {
  443. int rc;
  444. if (op_bytes == 2)
  445. op_bytes = 3;
  446. *address = 0;
  447. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  448. if (rc != X86EMUL_CONTINUE)
  449. return rc;
  450. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  451. return rc;
  452. }
  453. static int test_cc(unsigned int condition, unsigned int flags)
  454. {
  455. int rc = 0;
  456. switch ((condition & 15) >> 1) {
  457. case 0: /* o */
  458. rc |= (flags & EFLG_OF);
  459. break;
  460. case 1: /* b/c/nae */
  461. rc |= (flags & EFLG_CF);
  462. break;
  463. case 2: /* z/e */
  464. rc |= (flags & EFLG_ZF);
  465. break;
  466. case 3: /* be/na */
  467. rc |= (flags & (EFLG_CF|EFLG_ZF));
  468. break;
  469. case 4: /* s */
  470. rc |= (flags & EFLG_SF);
  471. break;
  472. case 5: /* p/pe */
  473. rc |= (flags & EFLG_PF);
  474. break;
  475. case 7: /* le/ng */
  476. rc |= (flags & EFLG_ZF);
  477. /* fall through */
  478. case 6: /* l/nge */
  479. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  480. break;
  481. }
  482. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  483. return (!!rc ^ (condition & 1));
  484. }
  485. static void decode_register_operand(struct operand *op,
  486. struct decode_cache *c,
  487. int inhibit_bytereg)
  488. {
  489. unsigned reg = c->modrm_reg;
  490. int highbyte_regs = c->rex_prefix == 0;
  491. if (!(c->d & ModRM))
  492. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  493. op->type = OP_REG;
  494. if ((c->d & ByteOp) && !inhibit_bytereg) {
  495. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  496. op->val = *(u8 *)op->addr.reg;
  497. op->bytes = 1;
  498. } else {
  499. op->addr.reg = decode_register(reg, c->regs, 0);
  500. op->bytes = c->op_bytes;
  501. switch (op->bytes) {
  502. case 2:
  503. op->val = *(u16 *)op->addr.reg;
  504. break;
  505. case 4:
  506. op->val = *(u32 *)op->addr.reg;
  507. break;
  508. case 8:
  509. op->val = *(u64 *) op->addr.reg;
  510. break;
  511. }
  512. }
  513. op->orig_val = op->val;
  514. }
  515. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  516. struct x86_emulate_ops *ops)
  517. {
  518. struct decode_cache *c = &ctxt->decode;
  519. u8 sib;
  520. int index_reg = 0, base_reg = 0, scale;
  521. int rc = X86EMUL_CONTINUE;
  522. if (c->rex_prefix) {
  523. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  524. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  525. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  526. }
  527. c->modrm = insn_fetch(u8, 1, c->eip);
  528. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  529. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  530. c->modrm_rm |= (c->modrm & 0x07);
  531. c->modrm_ea = 0;
  532. c->use_modrm_ea = 1;
  533. c->modrm_seg = VCPU_SREG_DS;
  534. if (c->modrm_mod == 3) {
  535. c->modrm_ptr = decode_register(c->modrm_rm,
  536. c->regs, c->d & ByteOp);
  537. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  538. return rc;
  539. }
  540. if (c->ad_bytes == 2) {
  541. unsigned bx = c->regs[VCPU_REGS_RBX];
  542. unsigned bp = c->regs[VCPU_REGS_RBP];
  543. unsigned si = c->regs[VCPU_REGS_RSI];
  544. unsigned di = c->regs[VCPU_REGS_RDI];
  545. /* 16-bit ModR/M decode. */
  546. switch (c->modrm_mod) {
  547. case 0:
  548. if (c->modrm_rm == 6)
  549. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  550. break;
  551. case 1:
  552. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  553. break;
  554. case 2:
  555. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  556. break;
  557. }
  558. switch (c->modrm_rm) {
  559. case 0:
  560. c->modrm_ea += bx + si;
  561. break;
  562. case 1:
  563. c->modrm_ea += bx + di;
  564. break;
  565. case 2:
  566. c->modrm_ea += bp + si;
  567. break;
  568. case 3:
  569. c->modrm_ea += bp + di;
  570. break;
  571. case 4:
  572. c->modrm_ea += si;
  573. break;
  574. case 5:
  575. c->modrm_ea += di;
  576. break;
  577. case 6:
  578. if (c->modrm_mod != 0)
  579. c->modrm_ea += bp;
  580. break;
  581. case 7:
  582. c->modrm_ea += bx;
  583. break;
  584. }
  585. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  586. (c->modrm_rm == 6 && c->modrm_mod != 0))
  587. c->modrm_seg = VCPU_SREG_SS;
  588. c->modrm_ea = (u16)c->modrm_ea;
  589. } else {
  590. /* 32/64-bit ModR/M decode. */
  591. if ((c->modrm_rm & 7) == 4) {
  592. sib = insn_fetch(u8, 1, c->eip);
  593. index_reg |= (sib >> 3) & 7;
  594. base_reg |= sib & 7;
  595. scale = sib >> 6;
  596. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  597. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  598. else
  599. c->modrm_ea += c->regs[base_reg];
  600. if (index_reg != 4)
  601. c->modrm_ea += c->regs[index_reg] << scale;
  602. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  603. if (ctxt->mode == X86EMUL_MODE_PROT64)
  604. c->rip_relative = 1;
  605. } else
  606. c->modrm_ea += c->regs[c->modrm_rm];
  607. switch (c->modrm_mod) {
  608. case 0:
  609. if (c->modrm_rm == 5)
  610. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  611. break;
  612. case 1:
  613. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  614. break;
  615. case 2:
  616. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  617. break;
  618. }
  619. }
  620. done:
  621. return rc;
  622. }
  623. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  624. struct x86_emulate_ops *ops)
  625. {
  626. struct decode_cache *c = &ctxt->decode;
  627. int rc = X86EMUL_CONTINUE;
  628. switch (c->ad_bytes) {
  629. case 2:
  630. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  631. break;
  632. case 4:
  633. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  634. break;
  635. case 8:
  636. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  637. break;
  638. }
  639. done:
  640. return rc;
  641. }
  642. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. unsigned long addr, void *dest, unsigned size)
  645. {
  646. int rc;
  647. struct read_cache *mc = &ctxt->decode.mem_read;
  648. u32 err;
  649. while (size) {
  650. int n = min(size, 8u);
  651. size -= n;
  652. if (mc->pos < mc->end)
  653. goto read_cached;
  654. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  655. ctxt->vcpu);
  656. if (rc == X86EMUL_PROPAGATE_FAULT)
  657. emulate_pf(ctxt, addr, err);
  658. if (rc != X86EMUL_CONTINUE)
  659. return rc;
  660. mc->end += n;
  661. read_cached:
  662. memcpy(dest, mc->data + mc->pos, n);
  663. mc->pos += n;
  664. dest += n;
  665. addr += n;
  666. }
  667. return X86EMUL_CONTINUE;
  668. }
  669. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  670. struct x86_emulate_ops *ops,
  671. unsigned int size, unsigned short port,
  672. void *dest)
  673. {
  674. struct read_cache *rc = &ctxt->decode.io_read;
  675. if (rc->pos == rc->end) { /* refill pio read ahead */
  676. struct decode_cache *c = &ctxt->decode;
  677. unsigned int in_page, n;
  678. unsigned int count = c->rep_prefix ?
  679. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  680. in_page = (ctxt->eflags & EFLG_DF) ?
  681. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  682. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  683. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  684. count);
  685. if (n == 0)
  686. n = 1;
  687. rc->pos = rc->end = 0;
  688. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  689. return 0;
  690. rc->end = n * size;
  691. }
  692. memcpy(dest, rc->data + rc->pos, size);
  693. rc->pos += size;
  694. return 1;
  695. }
  696. static u32 desc_limit_scaled(struct desc_struct *desc)
  697. {
  698. u32 limit = get_desc_limit(desc);
  699. return desc->g ? (limit << 12) | 0xfff : limit;
  700. }
  701. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  702. struct x86_emulate_ops *ops,
  703. u16 selector, struct desc_ptr *dt)
  704. {
  705. if (selector & 1 << 2) {
  706. struct desc_struct desc;
  707. memset (dt, 0, sizeof *dt);
  708. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  709. return;
  710. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  711. dt->address = get_desc_base(&desc);
  712. } else
  713. ops->get_gdt(dt, ctxt->vcpu);
  714. }
  715. /* allowed just for 8 bytes segments */
  716. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  717. struct x86_emulate_ops *ops,
  718. u16 selector, struct desc_struct *desc)
  719. {
  720. struct desc_ptr dt;
  721. u16 index = selector >> 3;
  722. int ret;
  723. u32 err;
  724. ulong addr;
  725. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  726. if (dt.size < index * 8 + 7) {
  727. emulate_gp(ctxt, selector & 0xfffc);
  728. return X86EMUL_PROPAGATE_FAULT;
  729. }
  730. addr = dt.address + index * 8;
  731. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  732. if (ret == X86EMUL_PROPAGATE_FAULT)
  733. emulate_pf(ctxt, addr, err);
  734. return ret;
  735. }
  736. /* allowed just for 8 bytes segments */
  737. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  738. struct x86_emulate_ops *ops,
  739. u16 selector, struct desc_struct *desc)
  740. {
  741. struct desc_ptr dt;
  742. u16 index = selector >> 3;
  743. u32 err;
  744. ulong addr;
  745. int ret;
  746. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  747. if (dt.size < index * 8 + 7) {
  748. emulate_gp(ctxt, selector & 0xfffc);
  749. return X86EMUL_PROPAGATE_FAULT;
  750. }
  751. addr = dt.address + index * 8;
  752. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  753. if (ret == X86EMUL_PROPAGATE_FAULT)
  754. emulate_pf(ctxt, addr, err);
  755. return ret;
  756. }
  757. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  758. struct x86_emulate_ops *ops,
  759. u16 selector, int seg)
  760. {
  761. struct desc_struct seg_desc;
  762. u8 dpl, rpl, cpl;
  763. unsigned err_vec = GP_VECTOR;
  764. u32 err_code = 0;
  765. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  766. int ret;
  767. memset(&seg_desc, 0, sizeof seg_desc);
  768. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  769. || ctxt->mode == X86EMUL_MODE_REAL) {
  770. /* set real mode segment descriptor */
  771. set_desc_base(&seg_desc, selector << 4);
  772. set_desc_limit(&seg_desc, 0xffff);
  773. seg_desc.type = 3;
  774. seg_desc.p = 1;
  775. seg_desc.s = 1;
  776. goto load;
  777. }
  778. /* NULL selector is not valid for TR, CS and SS */
  779. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  780. && null_selector)
  781. goto exception;
  782. /* TR should be in GDT only */
  783. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  784. goto exception;
  785. if (null_selector) /* for NULL selector skip all following checks */
  786. goto load;
  787. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  788. if (ret != X86EMUL_CONTINUE)
  789. return ret;
  790. err_code = selector & 0xfffc;
  791. err_vec = GP_VECTOR;
  792. /* can't load system descriptor into segment selecor */
  793. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  794. goto exception;
  795. if (!seg_desc.p) {
  796. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  797. goto exception;
  798. }
  799. rpl = selector & 3;
  800. dpl = seg_desc.dpl;
  801. cpl = ops->cpl(ctxt->vcpu);
  802. switch (seg) {
  803. case VCPU_SREG_SS:
  804. /*
  805. * segment is not a writable data segment or segment
  806. * selector's RPL != CPL or segment selector's RPL != CPL
  807. */
  808. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  809. goto exception;
  810. break;
  811. case VCPU_SREG_CS:
  812. if (!(seg_desc.type & 8))
  813. goto exception;
  814. if (seg_desc.type & 4) {
  815. /* conforming */
  816. if (dpl > cpl)
  817. goto exception;
  818. } else {
  819. /* nonconforming */
  820. if (rpl > cpl || dpl != cpl)
  821. goto exception;
  822. }
  823. /* CS(RPL) <- CPL */
  824. selector = (selector & 0xfffc) | cpl;
  825. break;
  826. case VCPU_SREG_TR:
  827. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  828. goto exception;
  829. break;
  830. case VCPU_SREG_LDTR:
  831. if (seg_desc.s || seg_desc.type != 2)
  832. goto exception;
  833. break;
  834. default: /* DS, ES, FS, or GS */
  835. /*
  836. * segment is not a data or readable code segment or
  837. * ((segment is a data or nonconforming code segment)
  838. * and (both RPL and CPL > DPL))
  839. */
  840. if ((seg_desc.type & 0xa) == 0x8 ||
  841. (((seg_desc.type & 0xc) != 0xc) &&
  842. (rpl > dpl && cpl > dpl)))
  843. goto exception;
  844. break;
  845. }
  846. if (seg_desc.s) {
  847. /* mark segment as accessed */
  848. seg_desc.type |= 1;
  849. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  850. if (ret != X86EMUL_CONTINUE)
  851. return ret;
  852. }
  853. load:
  854. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  855. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  856. return X86EMUL_CONTINUE;
  857. exception:
  858. emulate_exception(ctxt, err_vec, err_code, true);
  859. return X86EMUL_PROPAGATE_FAULT;
  860. }
  861. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  862. struct x86_emulate_ops *ops)
  863. {
  864. int rc;
  865. struct decode_cache *c = &ctxt->decode;
  866. u32 err;
  867. switch (c->dst.type) {
  868. case OP_REG:
  869. /* The 4-byte case *is* correct:
  870. * in 64-bit mode we zero-extend.
  871. */
  872. switch (c->dst.bytes) {
  873. case 1:
  874. *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
  875. break;
  876. case 2:
  877. *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
  878. break;
  879. case 4:
  880. *c->dst.addr.reg = (u32)c->dst.val;
  881. break; /* 64b: zero-ext */
  882. case 8:
  883. *c->dst.addr.reg = c->dst.val;
  884. break;
  885. }
  886. break;
  887. case OP_MEM:
  888. if (c->lock_prefix)
  889. rc = ops->cmpxchg_emulated(
  890. c->dst.addr.mem,
  891. &c->dst.orig_val,
  892. &c->dst.val,
  893. c->dst.bytes,
  894. &err,
  895. ctxt->vcpu);
  896. else
  897. rc = ops->write_emulated(
  898. c->dst.addr.mem,
  899. &c->dst.val,
  900. c->dst.bytes,
  901. &err,
  902. ctxt->vcpu);
  903. if (rc == X86EMUL_PROPAGATE_FAULT)
  904. emulate_pf(ctxt, c->dst.addr.mem, err);
  905. if (rc != X86EMUL_CONTINUE)
  906. return rc;
  907. break;
  908. case OP_NONE:
  909. /* no writeback */
  910. break;
  911. default:
  912. break;
  913. }
  914. return X86EMUL_CONTINUE;
  915. }
  916. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  917. struct x86_emulate_ops *ops)
  918. {
  919. struct decode_cache *c = &ctxt->decode;
  920. c->dst.type = OP_MEM;
  921. c->dst.bytes = c->op_bytes;
  922. c->dst.val = c->src.val;
  923. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  924. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  925. c->regs[VCPU_REGS_RSP]);
  926. }
  927. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  928. struct x86_emulate_ops *ops,
  929. void *dest, int len)
  930. {
  931. struct decode_cache *c = &ctxt->decode;
  932. int rc;
  933. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  934. c->regs[VCPU_REGS_RSP]),
  935. dest, len);
  936. if (rc != X86EMUL_CONTINUE)
  937. return rc;
  938. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  939. return rc;
  940. }
  941. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. void *dest, int len)
  944. {
  945. int rc;
  946. unsigned long val, change_mask;
  947. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  948. int cpl = ops->cpl(ctxt->vcpu);
  949. rc = emulate_pop(ctxt, ops, &val, len);
  950. if (rc != X86EMUL_CONTINUE)
  951. return rc;
  952. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  953. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  954. switch(ctxt->mode) {
  955. case X86EMUL_MODE_PROT64:
  956. case X86EMUL_MODE_PROT32:
  957. case X86EMUL_MODE_PROT16:
  958. if (cpl == 0)
  959. change_mask |= EFLG_IOPL;
  960. if (cpl <= iopl)
  961. change_mask |= EFLG_IF;
  962. break;
  963. case X86EMUL_MODE_VM86:
  964. if (iopl < 3) {
  965. emulate_gp(ctxt, 0);
  966. return X86EMUL_PROPAGATE_FAULT;
  967. }
  968. change_mask |= EFLG_IF;
  969. break;
  970. default: /* real mode */
  971. change_mask |= (EFLG_IOPL | EFLG_IF);
  972. break;
  973. }
  974. *(unsigned long *)dest =
  975. (ctxt->eflags & ~change_mask) | (val & change_mask);
  976. return rc;
  977. }
  978. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  979. struct x86_emulate_ops *ops, int seg)
  980. {
  981. struct decode_cache *c = &ctxt->decode;
  982. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  983. emulate_push(ctxt, ops);
  984. }
  985. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  986. struct x86_emulate_ops *ops, int seg)
  987. {
  988. struct decode_cache *c = &ctxt->decode;
  989. unsigned long selector;
  990. int rc;
  991. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  992. if (rc != X86EMUL_CONTINUE)
  993. return rc;
  994. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  995. return rc;
  996. }
  997. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  998. struct x86_emulate_ops *ops)
  999. {
  1000. struct decode_cache *c = &ctxt->decode;
  1001. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1002. int rc = X86EMUL_CONTINUE;
  1003. int reg = VCPU_REGS_RAX;
  1004. while (reg <= VCPU_REGS_RDI) {
  1005. (reg == VCPU_REGS_RSP) ?
  1006. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1007. emulate_push(ctxt, ops);
  1008. rc = writeback(ctxt, ops);
  1009. if (rc != X86EMUL_CONTINUE)
  1010. return rc;
  1011. ++reg;
  1012. }
  1013. /* Disable writeback. */
  1014. c->dst.type = OP_NONE;
  1015. return rc;
  1016. }
  1017. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1018. struct x86_emulate_ops *ops)
  1019. {
  1020. struct decode_cache *c = &ctxt->decode;
  1021. int rc = X86EMUL_CONTINUE;
  1022. int reg = VCPU_REGS_RDI;
  1023. while (reg >= VCPU_REGS_RAX) {
  1024. if (reg == VCPU_REGS_RSP) {
  1025. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1026. c->op_bytes);
  1027. --reg;
  1028. }
  1029. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1030. if (rc != X86EMUL_CONTINUE)
  1031. break;
  1032. --reg;
  1033. }
  1034. return rc;
  1035. }
  1036. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1037. struct x86_emulate_ops *ops)
  1038. {
  1039. struct decode_cache *c = &ctxt->decode;
  1040. int rc = X86EMUL_CONTINUE;
  1041. unsigned long temp_eip = 0;
  1042. unsigned long temp_eflags = 0;
  1043. unsigned long cs = 0;
  1044. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1045. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1046. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1047. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1048. /* TODO: Add stack limit check */
  1049. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1050. if (rc != X86EMUL_CONTINUE)
  1051. return rc;
  1052. if (temp_eip & ~0xffff) {
  1053. emulate_gp(ctxt, 0);
  1054. return X86EMUL_PROPAGATE_FAULT;
  1055. }
  1056. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1057. if (rc != X86EMUL_CONTINUE)
  1058. return rc;
  1059. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1060. if (rc != X86EMUL_CONTINUE)
  1061. return rc;
  1062. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. c->eip = temp_eip;
  1066. if (c->op_bytes == 4)
  1067. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1068. else if (c->op_bytes == 2) {
  1069. ctxt->eflags &= ~0xffff;
  1070. ctxt->eflags |= temp_eflags;
  1071. }
  1072. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1073. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1074. return rc;
  1075. }
  1076. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1077. struct x86_emulate_ops* ops)
  1078. {
  1079. switch(ctxt->mode) {
  1080. case X86EMUL_MODE_REAL:
  1081. return emulate_iret_real(ctxt, ops);
  1082. case X86EMUL_MODE_VM86:
  1083. case X86EMUL_MODE_PROT16:
  1084. case X86EMUL_MODE_PROT32:
  1085. case X86EMUL_MODE_PROT64:
  1086. default:
  1087. /* iret from protected mode unimplemented yet */
  1088. return X86EMUL_UNHANDLEABLE;
  1089. }
  1090. }
  1091. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1092. struct x86_emulate_ops *ops)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1096. }
  1097. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1098. {
  1099. struct decode_cache *c = &ctxt->decode;
  1100. switch (c->modrm_reg) {
  1101. case 0: /* rol */
  1102. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1103. break;
  1104. case 1: /* ror */
  1105. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1106. break;
  1107. case 2: /* rcl */
  1108. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1109. break;
  1110. case 3: /* rcr */
  1111. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1112. break;
  1113. case 4: /* sal/shl */
  1114. case 6: /* sal/shl */
  1115. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1116. break;
  1117. case 5: /* shr */
  1118. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1119. break;
  1120. case 7: /* sar */
  1121. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1122. break;
  1123. }
  1124. }
  1125. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1126. struct x86_emulate_ops *ops)
  1127. {
  1128. struct decode_cache *c = &ctxt->decode;
  1129. switch (c->modrm_reg) {
  1130. case 0 ... 1: /* test */
  1131. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1132. break;
  1133. case 2: /* not */
  1134. c->dst.val = ~c->dst.val;
  1135. break;
  1136. case 3: /* neg */
  1137. emulate_1op("neg", c->dst, ctxt->eflags);
  1138. break;
  1139. default:
  1140. return 0;
  1141. }
  1142. return 1;
  1143. }
  1144. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1145. struct x86_emulate_ops *ops)
  1146. {
  1147. struct decode_cache *c = &ctxt->decode;
  1148. switch (c->modrm_reg) {
  1149. case 0: /* inc */
  1150. emulate_1op("inc", c->dst, ctxt->eflags);
  1151. break;
  1152. case 1: /* dec */
  1153. emulate_1op("dec", c->dst, ctxt->eflags);
  1154. break;
  1155. case 2: /* call near abs */ {
  1156. long int old_eip;
  1157. old_eip = c->eip;
  1158. c->eip = c->src.val;
  1159. c->src.val = old_eip;
  1160. emulate_push(ctxt, ops);
  1161. break;
  1162. }
  1163. case 4: /* jmp abs */
  1164. c->eip = c->src.val;
  1165. break;
  1166. case 6: /* push */
  1167. emulate_push(ctxt, ops);
  1168. break;
  1169. }
  1170. return X86EMUL_CONTINUE;
  1171. }
  1172. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1173. struct x86_emulate_ops *ops)
  1174. {
  1175. struct decode_cache *c = &ctxt->decode;
  1176. u64 old = c->dst.orig_val64;
  1177. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1178. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1179. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1180. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1181. ctxt->eflags &= ~EFLG_ZF;
  1182. } else {
  1183. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1184. (u32) c->regs[VCPU_REGS_RBX];
  1185. ctxt->eflags |= EFLG_ZF;
  1186. }
  1187. return X86EMUL_CONTINUE;
  1188. }
  1189. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops *ops)
  1191. {
  1192. struct decode_cache *c = &ctxt->decode;
  1193. int rc;
  1194. unsigned long cs;
  1195. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1196. if (rc != X86EMUL_CONTINUE)
  1197. return rc;
  1198. if (c->op_bytes == 4)
  1199. c->eip = (u32)c->eip;
  1200. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1201. if (rc != X86EMUL_CONTINUE)
  1202. return rc;
  1203. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1204. return rc;
  1205. }
  1206. static inline void
  1207. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1208. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1209. struct desc_struct *ss)
  1210. {
  1211. memset(cs, 0, sizeof(struct desc_struct));
  1212. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1213. memset(ss, 0, sizeof(struct desc_struct));
  1214. cs->l = 0; /* will be adjusted later */
  1215. set_desc_base(cs, 0); /* flat segment */
  1216. cs->g = 1; /* 4kb granularity */
  1217. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1218. cs->type = 0x0b; /* Read, Execute, Accessed */
  1219. cs->s = 1;
  1220. cs->dpl = 0; /* will be adjusted later */
  1221. cs->p = 1;
  1222. cs->d = 1;
  1223. set_desc_base(ss, 0); /* flat segment */
  1224. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1225. ss->g = 1; /* 4kb granularity */
  1226. ss->s = 1;
  1227. ss->type = 0x03; /* Read/Write, Accessed */
  1228. ss->d = 1; /* 32bit stack segment */
  1229. ss->dpl = 0;
  1230. ss->p = 1;
  1231. }
  1232. static int
  1233. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1234. {
  1235. struct decode_cache *c = &ctxt->decode;
  1236. struct desc_struct cs, ss;
  1237. u64 msr_data;
  1238. u16 cs_sel, ss_sel;
  1239. /* syscall is not available in real mode */
  1240. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1241. ctxt->mode == X86EMUL_MODE_VM86) {
  1242. emulate_ud(ctxt);
  1243. return X86EMUL_PROPAGATE_FAULT;
  1244. }
  1245. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1246. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1247. msr_data >>= 32;
  1248. cs_sel = (u16)(msr_data & 0xfffc);
  1249. ss_sel = (u16)(msr_data + 8);
  1250. if (is_long_mode(ctxt->vcpu)) {
  1251. cs.d = 0;
  1252. cs.l = 1;
  1253. }
  1254. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1255. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1256. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1257. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1258. c->regs[VCPU_REGS_RCX] = c->eip;
  1259. if (is_long_mode(ctxt->vcpu)) {
  1260. #ifdef CONFIG_X86_64
  1261. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1262. ops->get_msr(ctxt->vcpu,
  1263. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1264. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1265. c->eip = msr_data;
  1266. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1267. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1268. #endif
  1269. } else {
  1270. /* legacy mode */
  1271. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1272. c->eip = (u32)msr_data;
  1273. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1274. }
  1275. return X86EMUL_CONTINUE;
  1276. }
  1277. static int
  1278. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1279. {
  1280. struct decode_cache *c = &ctxt->decode;
  1281. struct desc_struct cs, ss;
  1282. u64 msr_data;
  1283. u16 cs_sel, ss_sel;
  1284. /* inject #GP if in real mode */
  1285. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1286. emulate_gp(ctxt, 0);
  1287. return X86EMUL_PROPAGATE_FAULT;
  1288. }
  1289. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1290. * Therefore, we inject an #UD.
  1291. */
  1292. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1293. emulate_ud(ctxt);
  1294. return X86EMUL_PROPAGATE_FAULT;
  1295. }
  1296. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1297. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1298. switch (ctxt->mode) {
  1299. case X86EMUL_MODE_PROT32:
  1300. if ((msr_data & 0xfffc) == 0x0) {
  1301. emulate_gp(ctxt, 0);
  1302. return X86EMUL_PROPAGATE_FAULT;
  1303. }
  1304. break;
  1305. case X86EMUL_MODE_PROT64:
  1306. if (msr_data == 0x0) {
  1307. emulate_gp(ctxt, 0);
  1308. return X86EMUL_PROPAGATE_FAULT;
  1309. }
  1310. break;
  1311. }
  1312. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1313. cs_sel = (u16)msr_data;
  1314. cs_sel &= ~SELECTOR_RPL_MASK;
  1315. ss_sel = cs_sel + 8;
  1316. ss_sel &= ~SELECTOR_RPL_MASK;
  1317. if (ctxt->mode == X86EMUL_MODE_PROT64
  1318. || is_long_mode(ctxt->vcpu)) {
  1319. cs.d = 0;
  1320. cs.l = 1;
  1321. }
  1322. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1323. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1324. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1325. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1326. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1327. c->eip = msr_data;
  1328. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1329. c->regs[VCPU_REGS_RSP] = msr_data;
  1330. return X86EMUL_CONTINUE;
  1331. }
  1332. static int
  1333. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1334. {
  1335. struct decode_cache *c = &ctxt->decode;
  1336. struct desc_struct cs, ss;
  1337. u64 msr_data;
  1338. int usermode;
  1339. u16 cs_sel, ss_sel;
  1340. /* inject #GP if in real mode or Virtual 8086 mode */
  1341. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1342. ctxt->mode == X86EMUL_MODE_VM86) {
  1343. emulate_gp(ctxt, 0);
  1344. return X86EMUL_PROPAGATE_FAULT;
  1345. }
  1346. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1347. if ((c->rex_prefix & 0x8) != 0x0)
  1348. usermode = X86EMUL_MODE_PROT64;
  1349. else
  1350. usermode = X86EMUL_MODE_PROT32;
  1351. cs.dpl = 3;
  1352. ss.dpl = 3;
  1353. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1354. switch (usermode) {
  1355. case X86EMUL_MODE_PROT32:
  1356. cs_sel = (u16)(msr_data + 16);
  1357. if ((msr_data & 0xfffc) == 0x0) {
  1358. emulate_gp(ctxt, 0);
  1359. return X86EMUL_PROPAGATE_FAULT;
  1360. }
  1361. ss_sel = (u16)(msr_data + 24);
  1362. break;
  1363. case X86EMUL_MODE_PROT64:
  1364. cs_sel = (u16)(msr_data + 32);
  1365. if (msr_data == 0x0) {
  1366. emulate_gp(ctxt, 0);
  1367. return X86EMUL_PROPAGATE_FAULT;
  1368. }
  1369. ss_sel = cs_sel + 8;
  1370. cs.d = 0;
  1371. cs.l = 1;
  1372. break;
  1373. }
  1374. cs_sel |= SELECTOR_RPL_MASK;
  1375. ss_sel |= SELECTOR_RPL_MASK;
  1376. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1377. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1378. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1379. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1380. c->eip = c->regs[VCPU_REGS_RDX];
  1381. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1382. return X86EMUL_CONTINUE;
  1383. }
  1384. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1385. struct x86_emulate_ops *ops)
  1386. {
  1387. int iopl;
  1388. if (ctxt->mode == X86EMUL_MODE_REAL)
  1389. return false;
  1390. if (ctxt->mode == X86EMUL_MODE_VM86)
  1391. return true;
  1392. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1393. return ops->cpl(ctxt->vcpu) > iopl;
  1394. }
  1395. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1396. struct x86_emulate_ops *ops,
  1397. u16 port, u16 len)
  1398. {
  1399. struct desc_struct tr_seg;
  1400. int r;
  1401. u16 io_bitmap_ptr;
  1402. u8 perm, bit_idx = port & 0x7;
  1403. unsigned mask = (1 << len) - 1;
  1404. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1405. if (!tr_seg.p)
  1406. return false;
  1407. if (desc_limit_scaled(&tr_seg) < 103)
  1408. return false;
  1409. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1410. ctxt->vcpu, NULL);
  1411. if (r != X86EMUL_CONTINUE)
  1412. return false;
  1413. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1414. return false;
  1415. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1416. &perm, 1, ctxt->vcpu, NULL);
  1417. if (r != X86EMUL_CONTINUE)
  1418. return false;
  1419. if ((perm >> bit_idx) & mask)
  1420. return false;
  1421. return true;
  1422. }
  1423. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1424. struct x86_emulate_ops *ops,
  1425. u16 port, u16 len)
  1426. {
  1427. if (ctxt->perm_ok)
  1428. return true;
  1429. if (emulator_bad_iopl(ctxt, ops))
  1430. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1431. return false;
  1432. ctxt->perm_ok = true;
  1433. return true;
  1434. }
  1435. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1436. struct x86_emulate_ops *ops,
  1437. struct tss_segment_16 *tss)
  1438. {
  1439. struct decode_cache *c = &ctxt->decode;
  1440. tss->ip = c->eip;
  1441. tss->flag = ctxt->eflags;
  1442. tss->ax = c->regs[VCPU_REGS_RAX];
  1443. tss->cx = c->regs[VCPU_REGS_RCX];
  1444. tss->dx = c->regs[VCPU_REGS_RDX];
  1445. tss->bx = c->regs[VCPU_REGS_RBX];
  1446. tss->sp = c->regs[VCPU_REGS_RSP];
  1447. tss->bp = c->regs[VCPU_REGS_RBP];
  1448. tss->si = c->regs[VCPU_REGS_RSI];
  1449. tss->di = c->regs[VCPU_REGS_RDI];
  1450. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1451. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1452. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1453. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1454. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1455. }
  1456. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops,
  1458. struct tss_segment_16 *tss)
  1459. {
  1460. struct decode_cache *c = &ctxt->decode;
  1461. int ret;
  1462. c->eip = tss->ip;
  1463. ctxt->eflags = tss->flag | 2;
  1464. c->regs[VCPU_REGS_RAX] = tss->ax;
  1465. c->regs[VCPU_REGS_RCX] = tss->cx;
  1466. c->regs[VCPU_REGS_RDX] = tss->dx;
  1467. c->regs[VCPU_REGS_RBX] = tss->bx;
  1468. c->regs[VCPU_REGS_RSP] = tss->sp;
  1469. c->regs[VCPU_REGS_RBP] = tss->bp;
  1470. c->regs[VCPU_REGS_RSI] = tss->si;
  1471. c->regs[VCPU_REGS_RDI] = tss->di;
  1472. /*
  1473. * SDM says that segment selectors are loaded before segment
  1474. * descriptors
  1475. */
  1476. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1477. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1478. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1479. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1480. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1481. /*
  1482. * Now load segment descriptors. If fault happenes at this stage
  1483. * it is handled in a context of new task
  1484. */
  1485. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1486. if (ret != X86EMUL_CONTINUE)
  1487. return ret;
  1488. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1489. if (ret != X86EMUL_CONTINUE)
  1490. return ret;
  1491. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1492. if (ret != X86EMUL_CONTINUE)
  1493. return ret;
  1494. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1495. if (ret != X86EMUL_CONTINUE)
  1496. return ret;
  1497. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1498. if (ret != X86EMUL_CONTINUE)
  1499. return ret;
  1500. return X86EMUL_CONTINUE;
  1501. }
  1502. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1503. struct x86_emulate_ops *ops,
  1504. u16 tss_selector, u16 old_tss_sel,
  1505. ulong old_tss_base, struct desc_struct *new_desc)
  1506. {
  1507. struct tss_segment_16 tss_seg;
  1508. int ret;
  1509. u32 err, new_tss_base = get_desc_base(new_desc);
  1510. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1511. &err);
  1512. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1513. /* FIXME: need to provide precise fault address */
  1514. emulate_pf(ctxt, old_tss_base, err);
  1515. return ret;
  1516. }
  1517. save_state_to_tss16(ctxt, ops, &tss_seg);
  1518. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1519. &err);
  1520. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1521. /* FIXME: need to provide precise fault address */
  1522. emulate_pf(ctxt, old_tss_base, err);
  1523. return ret;
  1524. }
  1525. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1526. &err);
  1527. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1528. /* FIXME: need to provide precise fault address */
  1529. emulate_pf(ctxt, new_tss_base, err);
  1530. return ret;
  1531. }
  1532. if (old_tss_sel != 0xffff) {
  1533. tss_seg.prev_task_link = old_tss_sel;
  1534. ret = ops->write_std(new_tss_base,
  1535. &tss_seg.prev_task_link,
  1536. sizeof tss_seg.prev_task_link,
  1537. ctxt->vcpu, &err);
  1538. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1539. /* FIXME: need to provide precise fault address */
  1540. emulate_pf(ctxt, new_tss_base, err);
  1541. return ret;
  1542. }
  1543. }
  1544. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1545. }
  1546. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1547. struct x86_emulate_ops *ops,
  1548. struct tss_segment_32 *tss)
  1549. {
  1550. struct decode_cache *c = &ctxt->decode;
  1551. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1552. tss->eip = c->eip;
  1553. tss->eflags = ctxt->eflags;
  1554. tss->eax = c->regs[VCPU_REGS_RAX];
  1555. tss->ecx = c->regs[VCPU_REGS_RCX];
  1556. tss->edx = c->regs[VCPU_REGS_RDX];
  1557. tss->ebx = c->regs[VCPU_REGS_RBX];
  1558. tss->esp = c->regs[VCPU_REGS_RSP];
  1559. tss->ebp = c->regs[VCPU_REGS_RBP];
  1560. tss->esi = c->regs[VCPU_REGS_RSI];
  1561. tss->edi = c->regs[VCPU_REGS_RDI];
  1562. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1563. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1564. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1565. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1566. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1567. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1568. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1569. }
  1570. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1571. struct x86_emulate_ops *ops,
  1572. struct tss_segment_32 *tss)
  1573. {
  1574. struct decode_cache *c = &ctxt->decode;
  1575. int ret;
  1576. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1577. emulate_gp(ctxt, 0);
  1578. return X86EMUL_PROPAGATE_FAULT;
  1579. }
  1580. c->eip = tss->eip;
  1581. ctxt->eflags = tss->eflags | 2;
  1582. c->regs[VCPU_REGS_RAX] = tss->eax;
  1583. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1584. c->regs[VCPU_REGS_RDX] = tss->edx;
  1585. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1586. c->regs[VCPU_REGS_RSP] = tss->esp;
  1587. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1588. c->regs[VCPU_REGS_RSI] = tss->esi;
  1589. c->regs[VCPU_REGS_RDI] = tss->edi;
  1590. /*
  1591. * SDM says that segment selectors are loaded before segment
  1592. * descriptors
  1593. */
  1594. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1595. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1596. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1597. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1598. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1599. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1600. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1601. /*
  1602. * Now load segment descriptors. If fault happenes at this stage
  1603. * it is handled in a context of new task
  1604. */
  1605. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1606. if (ret != X86EMUL_CONTINUE)
  1607. return ret;
  1608. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1609. if (ret != X86EMUL_CONTINUE)
  1610. return ret;
  1611. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1612. if (ret != X86EMUL_CONTINUE)
  1613. return ret;
  1614. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1615. if (ret != X86EMUL_CONTINUE)
  1616. return ret;
  1617. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1618. if (ret != X86EMUL_CONTINUE)
  1619. return ret;
  1620. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1621. if (ret != X86EMUL_CONTINUE)
  1622. return ret;
  1623. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1624. if (ret != X86EMUL_CONTINUE)
  1625. return ret;
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1629. struct x86_emulate_ops *ops,
  1630. u16 tss_selector, u16 old_tss_sel,
  1631. ulong old_tss_base, struct desc_struct *new_desc)
  1632. {
  1633. struct tss_segment_32 tss_seg;
  1634. int ret;
  1635. u32 err, new_tss_base = get_desc_base(new_desc);
  1636. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1637. &err);
  1638. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1639. /* FIXME: need to provide precise fault address */
  1640. emulate_pf(ctxt, old_tss_base, err);
  1641. return ret;
  1642. }
  1643. save_state_to_tss32(ctxt, ops, &tss_seg);
  1644. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1645. &err);
  1646. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1647. /* FIXME: need to provide precise fault address */
  1648. emulate_pf(ctxt, old_tss_base, err);
  1649. return ret;
  1650. }
  1651. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1652. &err);
  1653. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1654. /* FIXME: need to provide precise fault address */
  1655. emulate_pf(ctxt, new_tss_base, err);
  1656. return ret;
  1657. }
  1658. if (old_tss_sel != 0xffff) {
  1659. tss_seg.prev_task_link = old_tss_sel;
  1660. ret = ops->write_std(new_tss_base,
  1661. &tss_seg.prev_task_link,
  1662. sizeof tss_seg.prev_task_link,
  1663. ctxt->vcpu, &err);
  1664. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1665. /* FIXME: need to provide precise fault address */
  1666. emulate_pf(ctxt, new_tss_base, err);
  1667. return ret;
  1668. }
  1669. }
  1670. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1671. }
  1672. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1673. struct x86_emulate_ops *ops,
  1674. u16 tss_selector, int reason,
  1675. bool has_error_code, u32 error_code)
  1676. {
  1677. struct desc_struct curr_tss_desc, next_tss_desc;
  1678. int ret;
  1679. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1680. ulong old_tss_base =
  1681. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1682. u32 desc_limit;
  1683. /* FIXME: old_tss_base == ~0 ? */
  1684. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1685. if (ret != X86EMUL_CONTINUE)
  1686. return ret;
  1687. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1688. if (ret != X86EMUL_CONTINUE)
  1689. return ret;
  1690. /* FIXME: check that next_tss_desc is tss */
  1691. if (reason != TASK_SWITCH_IRET) {
  1692. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1693. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1694. emulate_gp(ctxt, 0);
  1695. return X86EMUL_PROPAGATE_FAULT;
  1696. }
  1697. }
  1698. desc_limit = desc_limit_scaled(&next_tss_desc);
  1699. if (!next_tss_desc.p ||
  1700. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1701. desc_limit < 0x2b)) {
  1702. emulate_ts(ctxt, tss_selector & 0xfffc);
  1703. return X86EMUL_PROPAGATE_FAULT;
  1704. }
  1705. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1706. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1707. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1708. &curr_tss_desc);
  1709. }
  1710. if (reason == TASK_SWITCH_IRET)
  1711. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1712. /* set back link to prev task only if NT bit is set in eflags
  1713. note that old_tss_sel is not used afetr this point */
  1714. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1715. old_tss_sel = 0xffff;
  1716. if (next_tss_desc.type & 8)
  1717. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1718. old_tss_base, &next_tss_desc);
  1719. else
  1720. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1721. old_tss_base, &next_tss_desc);
  1722. if (ret != X86EMUL_CONTINUE)
  1723. return ret;
  1724. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1725. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1726. if (reason != TASK_SWITCH_IRET) {
  1727. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1728. write_segment_descriptor(ctxt, ops, tss_selector,
  1729. &next_tss_desc);
  1730. }
  1731. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1732. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1733. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1734. if (has_error_code) {
  1735. struct decode_cache *c = &ctxt->decode;
  1736. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1737. c->lock_prefix = 0;
  1738. c->src.val = (unsigned long) error_code;
  1739. emulate_push(ctxt, ops);
  1740. }
  1741. return ret;
  1742. }
  1743. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1744. u16 tss_selector, int reason,
  1745. bool has_error_code, u32 error_code)
  1746. {
  1747. struct x86_emulate_ops *ops = ctxt->ops;
  1748. struct decode_cache *c = &ctxt->decode;
  1749. int rc;
  1750. c->eip = ctxt->eip;
  1751. c->dst.type = OP_NONE;
  1752. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1753. has_error_code, error_code);
  1754. if (rc == X86EMUL_CONTINUE) {
  1755. rc = writeback(ctxt, ops);
  1756. if (rc == X86EMUL_CONTINUE)
  1757. ctxt->eip = c->eip;
  1758. }
  1759. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1760. }
  1761. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1762. int reg, struct operand *op)
  1763. {
  1764. struct decode_cache *c = &ctxt->decode;
  1765. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1766. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1767. op->addr.mem = register_address(c, base, c->regs[reg]);
  1768. }
  1769. static int em_push(struct x86_emulate_ctxt *ctxt)
  1770. {
  1771. emulate_push(ctxt, ctxt->ops);
  1772. return X86EMUL_CONTINUE;
  1773. }
  1774. #define D(_y) { .flags = (_y) }
  1775. #define N D(0)
  1776. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1777. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1778. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1779. static struct opcode group1[] = {
  1780. X7(D(Lock)), N
  1781. };
  1782. static struct opcode group1A[] = {
  1783. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1784. };
  1785. static struct opcode group3[] = {
  1786. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1787. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1788. X4(D(Undefined)),
  1789. };
  1790. static struct opcode group4[] = {
  1791. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1792. N, N, N, N, N, N,
  1793. };
  1794. static struct opcode group5[] = {
  1795. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1796. D(SrcMem | ModRM | Stack), N,
  1797. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1798. D(SrcMem | ModRM | Stack), N,
  1799. };
  1800. static struct group_dual group7 = { {
  1801. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1802. D(SrcNone | ModRM | DstMem | Mov), N,
  1803. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  1804. }, {
  1805. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1806. D(SrcNone | ModRM | DstMem | Mov), N,
  1807. D(SrcMem16 | ModRM | Mov | Priv), N,
  1808. } };
  1809. static struct opcode group8[] = {
  1810. N, N, N, N,
  1811. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1812. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1813. };
  1814. static struct group_dual group9 = { {
  1815. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1816. }, {
  1817. N, N, N, N, N, N, N, N,
  1818. } };
  1819. static struct opcode opcode_table[256] = {
  1820. /* 0x00 - 0x07 */
  1821. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1822. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1823. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1824. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1825. /* 0x08 - 0x0F */
  1826. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1827. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1828. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1829. D(ImplicitOps | Stack | No64), N,
  1830. /* 0x10 - 0x17 */
  1831. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1832. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1833. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1834. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1835. /* 0x18 - 0x1F */
  1836. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1837. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1838. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1839. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1840. /* 0x20 - 0x27 */
  1841. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1842. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1843. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1844. /* 0x28 - 0x2F */
  1845. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1846. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1847. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1848. /* 0x30 - 0x37 */
  1849. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1850. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1851. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1852. /* 0x38 - 0x3F */
  1853. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1854. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1855. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1856. N, N,
  1857. /* 0x40 - 0x4F */
  1858. X16(D(DstReg)),
  1859. /* 0x50 - 0x57 */
  1860. X8(I(SrcReg | Stack, em_push)),
  1861. /* 0x58 - 0x5F */
  1862. X8(D(DstReg | Stack)),
  1863. /* 0x60 - 0x67 */
  1864. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1865. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1866. N, N, N, N,
  1867. /* 0x68 - 0x6F */
  1868. I(SrcImm | Mov | Stack, em_push), N,
  1869. I(SrcImmByte | Mov | Stack, em_push), N,
  1870. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1871. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1872. /* 0x70 - 0x7F */
  1873. X16(D(SrcImmByte)),
  1874. /* 0x80 - 0x87 */
  1875. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1876. G(DstMem | SrcImm | ModRM | Group, group1),
  1877. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1878. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1879. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1880. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1881. /* 0x88 - 0x8F */
  1882. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1883. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1884. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  1885. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1886. /* 0x90 - 0x97 */
  1887. X8(D(DstReg)),
  1888. /* 0x98 - 0x9F */
  1889. N, N, D(SrcImmFAddr | No64), N,
  1890. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1891. /* 0xA0 - 0xA7 */
  1892. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1893. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1894. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1895. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1896. /* 0xA8 - 0xAF */
  1897. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1898. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1899. D(ByteOp | DstDI | String), D(DstDI | String),
  1900. /* 0xB0 - 0xB7 */
  1901. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1902. /* 0xB8 - 0xBF */
  1903. X8(D(DstReg | SrcImm | Mov)),
  1904. /* 0xC0 - 0xC7 */
  1905. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1906. N, D(ImplicitOps | Stack), N, N,
  1907. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1908. /* 0xC8 - 0xCF */
  1909. N, N, N, D(ImplicitOps | Stack),
  1910. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1911. /* 0xD0 - 0xD7 */
  1912. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1913. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1914. N, N, N, N,
  1915. /* 0xD8 - 0xDF */
  1916. N, N, N, N, N, N, N, N,
  1917. /* 0xE0 - 0xE7 */
  1918. N, N, N, N,
  1919. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1920. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1921. /* 0xE8 - 0xEF */
  1922. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1923. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1924. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1925. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1926. /* 0xF0 - 0xF7 */
  1927. N, N, N, N,
  1928. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1929. /* 0xF8 - 0xFF */
  1930. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1931. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1932. };
  1933. static struct opcode twobyte_table[256] = {
  1934. /* 0x00 - 0x0F */
  1935. N, GD(0, &group7), N, N,
  1936. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1937. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1938. N, D(ImplicitOps | ModRM), N, N,
  1939. /* 0x10 - 0x1F */
  1940. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1941. /* 0x20 - 0x2F */
  1942. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1943. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  1944. N, N, N, N,
  1945. N, N, N, N, N, N, N, N,
  1946. /* 0x30 - 0x3F */
  1947. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1948. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1949. N, N, N, N, N, N, N, N,
  1950. /* 0x40 - 0x4F */
  1951. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1952. /* 0x50 - 0x5F */
  1953. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1954. /* 0x60 - 0x6F */
  1955. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1956. /* 0x70 - 0x7F */
  1957. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1958. /* 0x80 - 0x8F */
  1959. X16(D(SrcImm)),
  1960. /* 0x90 - 0x9F */
  1961. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1962. /* 0xA0 - 0xA7 */
  1963. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1964. N, D(DstMem | SrcReg | ModRM | BitOp),
  1965. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1966. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1967. /* 0xA8 - 0xAF */
  1968. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1969. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1970. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1971. D(DstMem | SrcReg | Src2CL | ModRM),
  1972. D(ModRM), N,
  1973. /* 0xB0 - 0xB7 */
  1974. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1975. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1976. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1977. D(DstReg | SrcMem16 | ModRM | Mov),
  1978. /* 0xB8 - 0xBF */
  1979. N, N,
  1980. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1981. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1982. D(DstReg | SrcMem16 | ModRM | Mov),
  1983. /* 0xC0 - 0xCF */
  1984. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  1985. N, N, N, GD(0, &group9),
  1986. N, N, N, N, N, N, N, N,
  1987. /* 0xD0 - 0xDF */
  1988. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1989. /* 0xE0 - 0xEF */
  1990. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1991. /* 0xF0 - 0xFF */
  1992. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  1993. };
  1994. #undef D
  1995. #undef N
  1996. #undef G
  1997. #undef GD
  1998. #undef I
  1999. int
  2000. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2001. {
  2002. struct x86_emulate_ops *ops = ctxt->ops;
  2003. struct decode_cache *c = &ctxt->decode;
  2004. int rc = X86EMUL_CONTINUE;
  2005. int mode = ctxt->mode;
  2006. int def_op_bytes, def_ad_bytes, dual, goffset;
  2007. struct opcode opcode, *g_mod012, *g_mod3;
  2008. /* we cannot decode insn before we complete previous rep insn */
  2009. WARN_ON(ctxt->restart);
  2010. c->eip = ctxt->eip;
  2011. c->fetch.start = c->fetch.end = c->eip;
  2012. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2013. switch (mode) {
  2014. case X86EMUL_MODE_REAL:
  2015. case X86EMUL_MODE_VM86:
  2016. case X86EMUL_MODE_PROT16:
  2017. def_op_bytes = def_ad_bytes = 2;
  2018. break;
  2019. case X86EMUL_MODE_PROT32:
  2020. def_op_bytes = def_ad_bytes = 4;
  2021. break;
  2022. #ifdef CONFIG_X86_64
  2023. case X86EMUL_MODE_PROT64:
  2024. def_op_bytes = 4;
  2025. def_ad_bytes = 8;
  2026. break;
  2027. #endif
  2028. default:
  2029. return -1;
  2030. }
  2031. c->op_bytes = def_op_bytes;
  2032. c->ad_bytes = def_ad_bytes;
  2033. /* Legacy prefixes. */
  2034. for (;;) {
  2035. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2036. case 0x66: /* operand-size override */
  2037. /* switch between 2/4 bytes */
  2038. c->op_bytes = def_op_bytes ^ 6;
  2039. break;
  2040. case 0x67: /* address-size override */
  2041. if (mode == X86EMUL_MODE_PROT64)
  2042. /* switch between 4/8 bytes */
  2043. c->ad_bytes = def_ad_bytes ^ 12;
  2044. else
  2045. /* switch between 2/4 bytes */
  2046. c->ad_bytes = def_ad_bytes ^ 6;
  2047. break;
  2048. case 0x26: /* ES override */
  2049. case 0x2e: /* CS override */
  2050. case 0x36: /* SS override */
  2051. case 0x3e: /* DS override */
  2052. set_seg_override(c, (c->b >> 3) & 3);
  2053. break;
  2054. case 0x64: /* FS override */
  2055. case 0x65: /* GS override */
  2056. set_seg_override(c, c->b & 7);
  2057. break;
  2058. case 0x40 ... 0x4f: /* REX */
  2059. if (mode != X86EMUL_MODE_PROT64)
  2060. goto done_prefixes;
  2061. c->rex_prefix = c->b;
  2062. continue;
  2063. case 0xf0: /* LOCK */
  2064. c->lock_prefix = 1;
  2065. break;
  2066. case 0xf2: /* REPNE/REPNZ */
  2067. c->rep_prefix = REPNE_PREFIX;
  2068. break;
  2069. case 0xf3: /* REP/REPE/REPZ */
  2070. c->rep_prefix = REPE_PREFIX;
  2071. break;
  2072. default:
  2073. goto done_prefixes;
  2074. }
  2075. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2076. c->rex_prefix = 0;
  2077. }
  2078. done_prefixes:
  2079. /* REX prefix. */
  2080. if (c->rex_prefix)
  2081. if (c->rex_prefix & 8)
  2082. c->op_bytes = 8; /* REX.W */
  2083. /* Opcode byte(s). */
  2084. opcode = opcode_table[c->b];
  2085. if (opcode.flags == 0) {
  2086. /* Two-byte opcode? */
  2087. if (c->b == 0x0f) {
  2088. c->twobyte = 1;
  2089. c->b = insn_fetch(u8, 1, c->eip);
  2090. opcode = twobyte_table[c->b];
  2091. }
  2092. }
  2093. c->d = opcode.flags;
  2094. if (c->d & Group) {
  2095. dual = c->d & GroupDual;
  2096. c->modrm = insn_fetch(u8, 1, c->eip);
  2097. --c->eip;
  2098. if (c->d & GroupDual) {
  2099. g_mod012 = opcode.u.gdual->mod012;
  2100. g_mod3 = opcode.u.gdual->mod3;
  2101. } else
  2102. g_mod012 = g_mod3 = opcode.u.group;
  2103. c->d &= ~(Group | GroupDual);
  2104. goffset = (c->modrm >> 3) & 7;
  2105. if ((c->modrm >> 6) == 3)
  2106. opcode = g_mod3[goffset];
  2107. else
  2108. opcode = g_mod012[goffset];
  2109. c->d |= opcode.flags;
  2110. }
  2111. c->execute = opcode.u.execute;
  2112. /* Unrecognised? */
  2113. if (c->d == 0 || (c->d & Undefined)) {
  2114. DPRINTF("Cannot emulate %02x\n", c->b);
  2115. return -1;
  2116. }
  2117. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2118. c->op_bytes = 8;
  2119. /* ModRM and SIB bytes. */
  2120. if (c->d & ModRM) {
  2121. rc = decode_modrm(ctxt, ops);
  2122. if (!c->has_seg_override)
  2123. set_seg_override(c, c->modrm_seg);
  2124. } else if (c->d & MemAbs)
  2125. rc = decode_abs(ctxt, ops);
  2126. if (rc != X86EMUL_CONTINUE)
  2127. goto done;
  2128. if (!c->has_seg_override)
  2129. set_seg_override(c, VCPU_SREG_DS);
  2130. if (!(!c->twobyte && c->b == 0x8d))
  2131. c->modrm_ea += seg_override_base(ctxt, ops, c);
  2132. if (c->ad_bytes != 8)
  2133. c->modrm_ea = (u32)c->modrm_ea;
  2134. if (c->rip_relative)
  2135. c->modrm_ea += c->eip;
  2136. /*
  2137. * Decode and fetch the source operand: register, memory
  2138. * or immediate.
  2139. */
  2140. switch (c->d & SrcMask) {
  2141. case SrcNone:
  2142. break;
  2143. case SrcReg:
  2144. decode_register_operand(&c->src, c, 0);
  2145. break;
  2146. case SrcMem16:
  2147. c->src.bytes = 2;
  2148. goto srcmem_common;
  2149. case SrcMem32:
  2150. c->src.bytes = 4;
  2151. goto srcmem_common;
  2152. case SrcMem:
  2153. c->src.bytes = (c->d & ByteOp) ? 1 :
  2154. c->op_bytes;
  2155. /* Don't fetch the address for invlpg: it could be unmapped. */
  2156. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  2157. break;
  2158. srcmem_common:
  2159. /*
  2160. * For instructions with a ModR/M byte, switch to register
  2161. * access if Mod = 3.
  2162. */
  2163. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2164. c->src.type = OP_REG;
  2165. c->src.val = c->modrm_val;
  2166. c->src.addr.reg = c->modrm_ptr;
  2167. break;
  2168. }
  2169. c->src.type = OP_MEM;
  2170. c->src.addr.mem = c->modrm_ea;
  2171. c->src.val = 0;
  2172. break;
  2173. case SrcImm:
  2174. case SrcImmU:
  2175. c->src.type = OP_IMM;
  2176. c->src.addr.mem = c->eip;
  2177. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2178. if (c->src.bytes == 8)
  2179. c->src.bytes = 4;
  2180. /* NB. Immediates are sign-extended as necessary. */
  2181. switch (c->src.bytes) {
  2182. case 1:
  2183. c->src.val = insn_fetch(s8, 1, c->eip);
  2184. break;
  2185. case 2:
  2186. c->src.val = insn_fetch(s16, 2, c->eip);
  2187. break;
  2188. case 4:
  2189. c->src.val = insn_fetch(s32, 4, c->eip);
  2190. break;
  2191. }
  2192. if ((c->d & SrcMask) == SrcImmU) {
  2193. switch (c->src.bytes) {
  2194. case 1:
  2195. c->src.val &= 0xff;
  2196. break;
  2197. case 2:
  2198. c->src.val &= 0xffff;
  2199. break;
  2200. case 4:
  2201. c->src.val &= 0xffffffff;
  2202. break;
  2203. }
  2204. }
  2205. break;
  2206. case SrcImmByte:
  2207. case SrcImmUByte:
  2208. c->src.type = OP_IMM;
  2209. c->src.addr.mem = c->eip;
  2210. c->src.bytes = 1;
  2211. if ((c->d & SrcMask) == SrcImmByte)
  2212. c->src.val = insn_fetch(s8, 1, c->eip);
  2213. else
  2214. c->src.val = insn_fetch(u8, 1, c->eip);
  2215. break;
  2216. case SrcAcc:
  2217. c->src.type = OP_REG;
  2218. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2219. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2220. switch (c->src.bytes) {
  2221. case 1:
  2222. c->src.val = *(u8 *)c->src.addr.reg;
  2223. break;
  2224. case 2:
  2225. c->src.val = *(u16 *)c->src.addr.reg;
  2226. break;
  2227. case 4:
  2228. c->src.val = *(u32 *)c->src.addr.reg;
  2229. break;
  2230. case 8:
  2231. c->src.val = *(u64 *)c->src.addr.reg;
  2232. break;
  2233. }
  2234. break;
  2235. case SrcOne:
  2236. c->src.bytes = 1;
  2237. c->src.val = 1;
  2238. break;
  2239. case SrcSI:
  2240. c->src.type = OP_MEM;
  2241. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2242. c->src.addr.mem =
  2243. register_address(c, seg_override_base(ctxt, ops, c),
  2244. c->regs[VCPU_REGS_RSI]);
  2245. c->src.val = 0;
  2246. break;
  2247. case SrcImmFAddr:
  2248. c->src.type = OP_IMM;
  2249. c->src.addr.mem = c->eip;
  2250. c->src.bytes = c->op_bytes + 2;
  2251. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2252. break;
  2253. case SrcMemFAddr:
  2254. c->src.type = OP_MEM;
  2255. c->src.addr.mem = c->modrm_ea;
  2256. c->src.bytes = c->op_bytes + 2;
  2257. break;
  2258. }
  2259. /*
  2260. * Decode and fetch the second source operand: register, memory
  2261. * or immediate.
  2262. */
  2263. switch (c->d & Src2Mask) {
  2264. case Src2None:
  2265. break;
  2266. case Src2CL:
  2267. c->src2.bytes = 1;
  2268. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2269. break;
  2270. case Src2ImmByte:
  2271. c->src2.type = OP_IMM;
  2272. c->src2.addr.mem = c->eip;
  2273. c->src2.bytes = 1;
  2274. c->src2.val = insn_fetch(u8, 1, c->eip);
  2275. break;
  2276. case Src2One:
  2277. c->src2.bytes = 1;
  2278. c->src2.val = 1;
  2279. break;
  2280. }
  2281. /* Decode and fetch the destination operand: register or memory. */
  2282. switch (c->d & DstMask) {
  2283. case ImplicitOps:
  2284. /* Special instructions do their own operand decoding. */
  2285. return 0;
  2286. case DstReg:
  2287. decode_register_operand(&c->dst, c,
  2288. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2289. break;
  2290. case DstMem:
  2291. case DstMem64:
  2292. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2293. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2294. c->dst.type = OP_REG;
  2295. c->dst.val = c->dst.orig_val = c->modrm_val;
  2296. c->dst.addr.reg = c->modrm_ptr;
  2297. break;
  2298. }
  2299. c->dst.type = OP_MEM;
  2300. c->dst.addr.mem = c->modrm_ea;
  2301. if ((c->d & DstMask) == DstMem64)
  2302. c->dst.bytes = 8;
  2303. else
  2304. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2305. c->dst.val = 0;
  2306. if (c->d & BitOp) {
  2307. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2308. c->dst.addr.mem = c->dst.addr.mem +
  2309. (c->src.val & mask) / 8;
  2310. }
  2311. break;
  2312. case DstAcc:
  2313. c->dst.type = OP_REG;
  2314. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2315. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2316. switch (c->dst.bytes) {
  2317. case 1:
  2318. c->dst.val = *(u8 *)c->dst.addr.reg;
  2319. break;
  2320. case 2:
  2321. c->dst.val = *(u16 *)c->dst.addr.reg;
  2322. break;
  2323. case 4:
  2324. c->dst.val = *(u32 *)c->dst.addr.reg;
  2325. break;
  2326. case 8:
  2327. c->dst.val = *(u64 *)c->dst.addr.reg;
  2328. break;
  2329. }
  2330. c->dst.orig_val = c->dst.val;
  2331. break;
  2332. case DstDI:
  2333. c->dst.type = OP_MEM;
  2334. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2335. c->dst.addr.mem =
  2336. register_address(c, es_base(ctxt, ops),
  2337. c->regs[VCPU_REGS_RDI]);
  2338. c->dst.val = 0;
  2339. break;
  2340. }
  2341. done:
  2342. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2343. }
  2344. int
  2345. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2346. {
  2347. struct x86_emulate_ops *ops = ctxt->ops;
  2348. u64 msr_data;
  2349. struct decode_cache *c = &ctxt->decode;
  2350. int rc = X86EMUL_CONTINUE;
  2351. int saved_dst_type = c->dst.type;
  2352. ctxt->decode.mem_read.pos = 0;
  2353. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2354. emulate_ud(ctxt);
  2355. goto done;
  2356. }
  2357. /* LOCK prefix is allowed only with some instructions */
  2358. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2359. emulate_ud(ctxt);
  2360. goto done;
  2361. }
  2362. /* Privileged instruction can be executed only in CPL=0 */
  2363. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2364. emulate_gp(ctxt, 0);
  2365. goto done;
  2366. }
  2367. if (c->rep_prefix && (c->d & String)) {
  2368. ctxt->restart = true;
  2369. /* All REP prefixes have the same first termination condition */
  2370. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2371. string_done:
  2372. ctxt->restart = false;
  2373. ctxt->eip = c->eip;
  2374. goto done;
  2375. }
  2376. /* The second termination condition only applies for REPE
  2377. * and REPNE. Test if the repeat string operation prefix is
  2378. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2379. * corresponding termination condition according to:
  2380. * - if REPE/REPZ and ZF = 0 then done
  2381. * - if REPNE/REPNZ and ZF = 1 then done
  2382. */
  2383. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2384. (c->b == 0xae) || (c->b == 0xaf)) {
  2385. if ((c->rep_prefix == REPE_PREFIX) &&
  2386. ((ctxt->eflags & EFLG_ZF) == 0))
  2387. goto string_done;
  2388. if ((c->rep_prefix == REPNE_PREFIX) &&
  2389. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2390. goto string_done;
  2391. }
  2392. c->eip = ctxt->eip;
  2393. }
  2394. if (c->src.type == OP_MEM) {
  2395. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2396. c->src.valptr, c->src.bytes);
  2397. if (rc != X86EMUL_CONTINUE)
  2398. goto done;
  2399. c->src.orig_val64 = c->src.val64;
  2400. }
  2401. if (c->src2.type == OP_MEM) {
  2402. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2403. &c->src2.val, c->src2.bytes);
  2404. if (rc != X86EMUL_CONTINUE)
  2405. goto done;
  2406. }
  2407. if ((c->d & DstMask) == ImplicitOps)
  2408. goto special_insn;
  2409. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2410. /* optimisation - avoid slow emulated read if Mov */
  2411. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2412. &c->dst.val, c->dst.bytes);
  2413. if (rc != X86EMUL_CONTINUE)
  2414. goto done;
  2415. }
  2416. c->dst.orig_val = c->dst.val;
  2417. special_insn:
  2418. if (c->execute) {
  2419. rc = c->execute(ctxt);
  2420. if (rc != X86EMUL_CONTINUE)
  2421. goto done;
  2422. goto writeback;
  2423. }
  2424. if (c->twobyte)
  2425. goto twobyte_insn;
  2426. switch (c->b) {
  2427. case 0x00 ... 0x05:
  2428. add: /* add */
  2429. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2430. break;
  2431. case 0x06: /* push es */
  2432. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2433. break;
  2434. case 0x07: /* pop es */
  2435. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2436. if (rc != X86EMUL_CONTINUE)
  2437. goto done;
  2438. break;
  2439. case 0x08 ... 0x0d:
  2440. or: /* or */
  2441. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2442. break;
  2443. case 0x0e: /* push cs */
  2444. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2445. break;
  2446. case 0x10 ... 0x15:
  2447. adc: /* adc */
  2448. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2449. break;
  2450. case 0x16: /* push ss */
  2451. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2452. break;
  2453. case 0x17: /* pop ss */
  2454. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2455. if (rc != X86EMUL_CONTINUE)
  2456. goto done;
  2457. break;
  2458. case 0x18 ... 0x1d:
  2459. sbb: /* sbb */
  2460. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2461. break;
  2462. case 0x1e: /* push ds */
  2463. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2464. break;
  2465. case 0x1f: /* pop ds */
  2466. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2467. if (rc != X86EMUL_CONTINUE)
  2468. goto done;
  2469. break;
  2470. case 0x20 ... 0x25:
  2471. and: /* and */
  2472. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2473. break;
  2474. case 0x28 ... 0x2d:
  2475. sub: /* sub */
  2476. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2477. break;
  2478. case 0x30 ... 0x35:
  2479. xor: /* xor */
  2480. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2481. break;
  2482. case 0x38 ... 0x3d:
  2483. cmp: /* cmp */
  2484. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2485. break;
  2486. case 0x40 ... 0x47: /* inc r16/r32 */
  2487. emulate_1op("inc", c->dst, ctxt->eflags);
  2488. break;
  2489. case 0x48 ... 0x4f: /* dec r16/r32 */
  2490. emulate_1op("dec", c->dst, ctxt->eflags);
  2491. break;
  2492. case 0x58 ... 0x5f: /* pop reg */
  2493. pop_instruction:
  2494. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2495. if (rc != X86EMUL_CONTINUE)
  2496. goto done;
  2497. break;
  2498. case 0x60: /* pusha */
  2499. rc = emulate_pusha(ctxt, ops);
  2500. if (rc != X86EMUL_CONTINUE)
  2501. goto done;
  2502. break;
  2503. case 0x61: /* popa */
  2504. rc = emulate_popa(ctxt, ops);
  2505. if (rc != X86EMUL_CONTINUE)
  2506. goto done;
  2507. break;
  2508. case 0x63: /* movsxd */
  2509. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2510. goto cannot_emulate;
  2511. c->dst.val = (s32) c->src.val;
  2512. break;
  2513. case 0x6c: /* insb */
  2514. case 0x6d: /* insw/insd */
  2515. c->dst.bytes = min(c->dst.bytes, 4u);
  2516. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2517. c->dst.bytes)) {
  2518. emulate_gp(ctxt, 0);
  2519. goto done;
  2520. }
  2521. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2522. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2523. goto done; /* IO is needed, skip writeback */
  2524. break;
  2525. case 0x6e: /* outsb */
  2526. case 0x6f: /* outsw/outsd */
  2527. c->src.bytes = min(c->src.bytes, 4u);
  2528. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2529. c->src.bytes)) {
  2530. emulate_gp(ctxt, 0);
  2531. goto done;
  2532. }
  2533. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2534. &c->src.val, 1, ctxt->vcpu);
  2535. c->dst.type = OP_NONE; /* nothing to writeback */
  2536. break;
  2537. case 0x70 ... 0x7f: /* jcc (short) */
  2538. if (test_cc(c->b, ctxt->eflags))
  2539. jmp_rel(c, c->src.val);
  2540. break;
  2541. case 0x80 ... 0x83: /* Grp1 */
  2542. switch (c->modrm_reg) {
  2543. case 0:
  2544. goto add;
  2545. case 1:
  2546. goto or;
  2547. case 2:
  2548. goto adc;
  2549. case 3:
  2550. goto sbb;
  2551. case 4:
  2552. goto and;
  2553. case 5:
  2554. goto sub;
  2555. case 6:
  2556. goto xor;
  2557. case 7:
  2558. goto cmp;
  2559. }
  2560. break;
  2561. case 0x84 ... 0x85:
  2562. test:
  2563. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2564. break;
  2565. case 0x86 ... 0x87: /* xchg */
  2566. xchg:
  2567. /* Write back the register source. */
  2568. switch (c->dst.bytes) {
  2569. case 1:
  2570. *(u8 *) c->src.addr.reg = (u8) c->dst.val;
  2571. break;
  2572. case 2:
  2573. *(u16 *) c->src.addr.reg = (u16) c->dst.val;
  2574. break;
  2575. case 4:
  2576. *c->src.addr.reg = (u32) c->dst.val;
  2577. break; /* 64b reg: zero-extend */
  2578. case 8:
  2579. *c->src.addr.reg = c->dst.val;
  2580. break;
  2581. }
  2582. /*
  2583. * Write back the memory destination with implicit LOCK
  2584. * prefix.
  2585. */
  2586. c->dst.val = c->src.val;
  2587. c->lock_prefix = 1;
  2588. break;
  2589. case 0x88 ... 0x8b: /* mov */
  2590. goto mov;
  2591. case 0x8c: /* mov r/m, sreg */
  2592. if (c->modrm_reg > VCPU_SREG_GS) {
  2593. emulate_ud(ctxt);
  2594. goto done;
  2595. }
  2596. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2597. break;
  2598. case 0x8d: /* lea r16/r32, m */
  2599. c->dst.val = c->modrm_ea;
  2600. break;
  2601. case 0x8e: { /* mov seg, r/m16 */
  2602. uint16_t sel;
  2603. sel = c->src.val;
  2604. if (c->modrm_reg == VCPU_SREG_CS ||
  2605. c->modrm_reg > VCPU_SREG_GS) {
  2606. emulate_ud(ctxt);
  2607. goto done;
  2608. }
  2609. if (c->modrm_reg == VCPU_SREG_SS)
  2610. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2611. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2612. c->dst.type = OP_NONE; /* Disable writeback. */
  2613. break;
  2614. }
  2615. case 0x8f: /* pop (sole member of Grp1a) */
  2616. rc = emulate_grp1a(ctxt, ops);
  2617. if (rc != X86EMUL_CONTINUE)
  2618. goto done;
  2619. break;
  2620. case 0x90: /* nop / xchg r8,rax */
  2621. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX]) {
  2622. c->dst.type = OP_NONE; /* nop */
  2623. break;
  2624. }
  2625. case 0x91 ... 0x97: /* xchg reg,rax */
  2626. c->src.type = OP_REG;
  2627. c->src.bytes = c->op_bytes;
  2628. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2629. c->src.val = *(c->src.addr.reg);
  2630. goto xchg;
  2631. case 0x9c: /* pushf */
  2632. c->src.val = (unsigned long) ctxt->eflags;
  2633. emulate_push(ctxt, ops);
  2634. break;
  2635. case 0x9d: /* popf */
  2636. c->dst.type = OP_REG;
  2637. c->dst.addr.reg = &ctxt->eflags;
  2638. c->dst.bytes = c->op_bytes;
  2639. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2640. if (rc != X86EMUL_CONTINUE)
  2641. goto done;
  2642. break;
  2643. case 0xa0 ... 0xa3: /* mov */
  2644. case 0xa4 ... 0xa5: /* movs */
  2645. goto mov;
  2646. case 0xa6 ... 0xa7: /* cmps */
  2647. c->dst.type = OP_NONE; /* Disable writeback. */
  2648. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2649. goto cmp;
  2650. case 0xa8 ... 0xa9: /* test ax, imm */
  2651. goto test;
  2652. case 0xaa ... 0xab: /* stos */
  2653. c->dst.val = c->regs[VCPU_REGS_RAX];
  2654. break;
  2655. case 0xac ... 0xad: /* lods */
  2656. goto mov;
  2657. case 0xae ... 0xaf: /* scas */
  2658. DPRINTF("Urk! I don't handle SCAS.\n");
  2659. goto cannot_emulate;
  2660. case 0xb0 ... 0xbf: /* mov r, imm */
  2661. goto mov;
  2662. case 0xc0 ... 0xc1:
  2663. emulate_grp2(ctxt);
  2664. break;
  2665. case 0xc3: /* ret */
  2666. c->dst.type = OP_REG;
  2667. c->dst.addr.reg = &c->eip;
  2668. c->dst.bytes = c->op_bytes;
  2669. goto pop_instruction;
  2670. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2671. mov:
  2672. c->dst.val = c->src.val;
  2673. break;
  2674. case 0xcb: /* ret far */
  2675. rc = emulate_ret_far(ctxt, ops);
  2676. if (rc != X86EMUL_CONTINUE)
  2677. goto done;
  2678. break;
  2679. case 0xcf: /* iret */
  2680. rc = emulate_iret(ctxt, ops);
  2681. if (rc != X86EMUL_CONTINUE)
  2682. goto done;
  2683. break;
  2684. case 0xd0 ... 0xd1: /* Grp2 */
  2685. c->src.val = 1;
  2686. emulate_grp2(ctxt);
  2687. break;
  2688. case 0xd2 ... 0xd3: /* Grp2 */
  2689. c->src.val = c->regs[VCPU_REGS_RCX];
  2690. emulate_grp2(ctxt);
  2691. break;
  2692. case 0xe4: /* inb */
  2693. case 0xe5: /* in */
  2694. goto do_io_in;
  2695. case 0xe6: /* outb */
  2696. case 0xe7: /* out */
  2697. goto do_io_out;
  2698. case 0xe8: /* call (near) */ {
  2699. long int rel = c->src.val;
  2700. c->src.val = (unsigned long) c->eip;
  2701. jmp_rel(c, rel);
  2702. emulate_push(ctxt, ops);
  2703. break;
  2704. }
  2705. case 0xe9: /* jmp rel */
  2706. goto jmp;
  2707. case 0xea: { /* jmp far */
  2708. unsigned short sel;
  2709. jump_far:
  2710. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2711. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2712. goto done;
  2713. c->eip = 0;
  2714. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2715. break;
  2716. }
  2717. case 0xeb:
  2718. jmp: /* jmp rel short */
  2719. jmp_rel(c, c->src.val);
  2720. c->dst.type = OP_NONE; /* Disable writeback. */
  2721. break;
  2722. case 0xec: /* in al,dx */
  2723. case 0xed: /* in (e/r)ax,dx */
  2724. c->src.val = c->regs[VCPU_REGS_RDX];
  2725. do_io_in:
  2726. c->dst.bytes = min(c->dst.bytes, 4u);
  2727. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2728. emulate_gp(ctxt, 0);
  2729. goto done;
  2730. }
  2731. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2732. &c->dst.val))
  2733. goto done; /* IO is needed */
  2734. break;
  2735. case 0xee: /* out dx,al */
  2736. case 0xef: /* out dx,(e/r)ax */
  2737. c->src.val = c->regs[VCPU_REGS_RDX];
  2738. do_io_out:
  2739. c->dst.bytes = min(c->dst.bytes, 4u);
  2740. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2741. emulate_gp(ctxt, 0);
  2742. goto done;
  2743. }
  2744. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2745. ctxt->vcpu);
  2746. c->dst.type = OP_NONE; /* Disable writeback. */
  2747. break;
  2748. case 0xf4: /* hlt */
  2749. ctxt->vcpu->arch.halt_request = 1;
  2750. break;
  2751. case 0xf5: /* cmc */
  2752. /* complement carry flag from eflags reg */
  2753. ctxt->eflags ^= EFLG_CF;
  2754. c->dst.type = OP_NONE; /* Disable writeback. */
  2755. break;
  2756. case 0xf6 ... 0xf7: /* Grp3 */
  2757. if (!emulate_grp3(ctxt, ops))
  2758. goto cannot_emulate;
  2759. break;
  2760. case 0xf8: /* clc */
  2761. ctxt->eflags &= ~EFLG_CF;
  2762. c->dst.type = OP_NONE; /* Disable writeback. */
  2763. break;
  2764. case 0xfa: /* cli */
  2765. if (emulator_bad_iopl(ctxt, ops)) {
  2766. emulate_gp(ctxt, 0);
  2767. goto done;
  2768. } else {
  2769. ctxt->eflags &= ~X86_EFLAGS_IF;
  2770. c->dst.type = OP_NONE; /* Disable writeback. */
  2771. }
  2772. break;
  2773. case 0xfb: /* sti */
  2774. if (emulator_bad_iopl(ctxt, ops)) {
  2775. emulate_gp(ctxt, 0);
  2776. goto done;
  2777. } else {
  2778. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2779. ctxt->eflags |= X86_EFLAGS_IF;
  2780. c->dst.type = OP_NONE; /* Disable writeback. */
  2781. }
  2782. break;
  2783. case 0xfc: /* cld */
  2784. ctxt->eflags &= ~EFLG_DF;
  2785. c->dst.type = OP_NONE; /* Disable writeback. */
  2786. break;
  2787. case 0xfd: /* std */
  2788. ctxt->eflags |= EFLG_DF;
  2789. c->dst.type = OP_NONE; /* Disable writeback. */
  2790. break;
  2791. case 0xfe: /* Grp4 */
  2792. grp45:
  2793. rc = emulate_grp45(ctxt, ops);
  2794. if (rc != X86EMUL_CONTINUE)
  2795. goto done;
  2796. break;
  2797. case 0xff: /* Grp5 */
  2798. if (c->modrm_reg == 5)
  2799. goto jump_far;
  2800. goto grp45;
  2801. default:
  2802. goto cannot_emulate;
  2803. }
  2804. writeback:
  2805. rc = writeback(ctxt, ops);
  2806. if (rc != X86EMUL_CONTINUE)
  2807. goto done;
  2808. /*
  2809. * restore dst type in case the decoding will be reused
  2810. * (happens for string instruction )
  2811. */
  2812. c->dst.type = saved_dst_type;
  2813. if ((c->d & SrcMask) == SrcSI)
  2814. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2815. VCPU_REGS_RSI, &c->src);
  2816. if ((c->d & DstMask) == DstDI)
  2817. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2818. &c->dst);
  2819. if (c->rep_prefix && (c->d & String)) {
  2820. struct read_cache *rc = &ctxt->decode.io_read;
  2821. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2822. /*
  2823. * Re-enter guest when pio read ahead buffer is empty or,
  2824. * if it is not used, after each 1024 iteration.
  2825. */
  2826. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2827. (rc->end != 0 && rc->end == rc->pos))
  2828. ctxt->restart = false;
  2829. }
  2830. /*
  2831. * reset read cache here in case string instruction is restared
  2832. * without decoding
  2833. */
  2834. ctxt->decode.mem_read.end = 0;
  2835. ctxt->eip = c->eip;
  2836. done:
  2837. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2838. twobyte_insn:
  2839. switch (c->b) {
  2840. case 0x01: /* lgdt, lidt, lmsw */
  2841. switch (c->modrm_reg) {
  2842. u16 size;
  2843. unsigned long address;
  2844. case 0: /* vmcall */
  2845. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2846. goto cannot_emulate;
  2847. rc = kvm_fix_hypercall(ctxt->vcpu);
  2848. if (rc != X86EMUL_CONTINUE)
  2849. goto done;
  2850. /* Let the processor re-execute the fixed hypercall */
  2851. c->eip = ctxt->eip;
  2852. /* Disable writeback. */
  2853. c->dst.type = OP_NONE;
  2854. break;
  2855. case 2: /* lgdt */
  2856. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2857. &size, &address, c->op_bytes);
  2858. if (rc != X86EMUL_CONTINUE)
  2859. goto done;
  2860. realmode_lgdt(ctxt->vcpu, size, address);
  2861. /* Disable writeback. */
  2862. c->dst.type = OP_NONE;
  2863. break;
  2864. case 3: /* lidt/vmmcall */
  2865. if (c->modrm_mod == 3) {
  2866. switch (c->modrm_rm) {
  2867. case 1:
  2868. rc = kvm_fix_hypercall(ctxt->vcpu);
  2869. if (rc != X86EMUL_CONTINUE)
  2870. goto done;
  2871. break;
  2872. default:
  2873. goto cannot_emulate;
  2874. }
  2875. } else {
  2876. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2877. &size, &address,
  2878. c->op_bytes);
  2879. if (rc != X86EMUL_CONTINUE)
  2880. goto done;
  2881. realmode_lidt(ctxt->vcpu, size, address);
  2882. }
  2883. /* Disable writeback. */
  2884. c->dst.type = OP_NONE;
  2885. break;
  2886. case 4: /* smsw */
  2887. c->dst.bytes = 2;
  2888. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2889. break;
  2890. case 6: /* lmsw */
  2891. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2892. (c->src.val & 0x0f), ctxt->vcpu);
  2893. c->dst.type = OP_NONE;
  2894. break;
  2895. case 5: /* not defined */
  2896. emulate_ud(ctxt);
  2897. goto done;
  2898. case 7: /* invlpg*/
  2899. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2900. /* Disable writeback. */
  2901. c->dst.type = OP_NONE;
  2902. break;
  2903. default:
  2904. goto cannot_emulate;
  2905. }
  2906. break;
  2907. case 0x05: /* syscall */
  2908. rc = emulate_syscall(ctxt, ops);
  2909. if (rc != X86EMUL_CONTINUE)
  2910. goto done;
  2911. else
  2912. goto writeback;
  2913. break;
  2914. case 0x06:
  2915. emulate_clts(ctxt->vcpu);
  2916. c->dst.type = OP_NONE;
  2917. break;
  2918. case 0x09: /* wbinvd */
  2919. kvm_emulate_wbinvd(ctxt->vcpu);
  2920. c->dst.type = OP_NONE;
  2921. break;
  2922. case 0x08: /* invd */
  2923. case 0x0d: /* GrpP (prefetch) */
  2924. case 0x18: /* Grp16 (prefetch/nop) */
  2925. c->dst.type = OP_NONE;
  2926. break;
  2927. case 0x20: /* mov cr, reg */
  2928. switch (c->modrm_reg) {
  2929. case 1:
  2930. case 5 ... 7:
  2931. case 9 ... 15:
  2932. emulate_ud(ctxt);
  2933. goto done;
  2934. }
  2935. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2936. c->dst.type = OP_NONE; /* no writeback */
  2937. break;
  2938. case 0x21: /* mov from dr to reg */
  2939. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2940. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2941. emulate_ud(ctxt);
  2942. goto done;
  2943. }
  2944. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2945. c->dst.type = OP_NONE; /* no writeback */
  2946. break;
  2947. case 0x22: /* mov reg, cr */
  2948. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2949. emulate_gp(ctxt, 0);
  2950. goto done;
  2951. }
  2952. c->dst.type = OP_NONE;
  2953. break;
  2954. case 0x23: /* mov from reg to dr */
  2955. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2956. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2957. emulate_ud(ctxt);
  2958. goto done;
  2959. }
  2960. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2961. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2962. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2963. /* #UD condition is already handled by the code above */
  2964. emulate_gp(ctxt, 0);
  2965. goto done;
  2966. }
  2967. c->dst.type = OP_NONE; /* no writeback */
  2968. break;
  2969. case 0x30:
  2970. /* wrmsr */
  2971. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2972. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2973. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2974. emulate_gp(ctxt, 0);
  2975. goto done;
  2976. }
  2977. rc = X86EMUL_CONTINUE;
  2978. c->dst.type = OP_NONE;
  2979. break;
  2980. case 0x32:
  2981. /* rdmsr */
  2982. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2983. emulate_gp(ctxt, 0);
  2984. goto done;
  2985. } else {
  2986. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2987. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2988. }
  2989. rc = X86EMUL_CONTINUE;
  2990. c->dst.type = OP_NONE;
  2991. break;
  2992. case 0x34: /* sysenter */
  2993. rc = emulate_sysenter(ctxt, ops);
  2994. if (rc != X86EMUL_CONTINUE)
  2995. goto done;
  2996. else
  2997. goto writeback;
  2998. break;
  2999. case 0x35: /* sysexit */
  3000. rc = emulate_sysexit(ctxt, ops);
  3001. if (rc != X86EMUL_CONTINUE)
  3002. goto done;
  3003. else
  3004. goto writeback;
  3005. break;
  3006. case 0x40 ... 0x4f: /* cmov */
  3007. c->dst.val = c->dst.orig_val = c->src.val;
  3008. if (!test_cc(c->b, ctxt->eflags))
  3009. c->dst.type = OP_NONE; /* no writeback */
  3010. break;
  3011. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3012. if (test_cc(c->b, ctxt->eflags))
  3013. jmp_rel(c, c->src.val);
  3014. c->dst.type = OP_NONE;
  3015. break;
  3016. case 0xa0: /* push fs */
  3017. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3018. break;
  3019. case 0xa1: /* pop fs */
  3020. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3021. if (rc != X86EMUL_CONTINUE)
  3022. goto done;
  3023. break;
  3024. case 0xa3:
  3025. bt: /* bt */
  3026. c->dst.type = OP_NONE;
  3027. /* only subword offset */
  3028. c->src.val &= (c->dst.bytes << 3) - 1;
  3029. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3030. break;
  3031. case 0xa4: /* shld imm8, r, r/m */
  3032. case 0xa5: /* shld cl, r, r/m */
  3033. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3034. break;
  3035. case 0xa8: /* push gs */
  3036. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3037. break;
  3038. case 0xa9: /* pop gs */
  3039. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3040. if (rc != X86EMUL_CONTINUE)
  3041. goto done;
  3042. break;
  3043. case 0xab:
  3044. bts: /* bts */
  3045. /* only subword offset */
  3046. c->src.val &= (c->dst.bytes << 3) - 1;
  3047. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3048. break;
  3049. case 0xac: /* shrd imm8, r, r/m */
  3050. case 0xad: /* shrd cl, r, r/m */
  3051. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3052. break;
  3053. case 0xae: /* clflush */
  3054. break;
  3055. case 0xb0 ... 0xb1: /* cmpxchg */
  3056. /*
  3057. * Save real source value, then compare EAX against
  3058. * destination.
  3059. */
  3060. c->src.orig_val = c->src.val;
  3061. c->src.val = c->regs[VCPU_REGS_RAX];
  3062. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3063. if (ctxt->eflags & EFLG_ZF) {
  3064. /* Success: write back to memory. */
  3065. c->dst.val = c->src.orig_val;
  3066. } else {
  3067. /* Failure: write the value we saw to EAX. */
  3068. c->dst.type = OP_REG;
  3069. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3070. }
  3071. break;
  3072. case 0xb3:
  3073. btr: /* btr */
  3074. /* only subword offset */
  3075. c->src.val &= (c->dst.bytes << 3) - 1;
  3076. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3077. break;
  3078. case 0xb6 ... 0xb7: /* movzx */
  3079. c->dst.bytes = c->op_bytes;
  3080. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3081. : (u16) c->src.val;
  3082. break;
  3083. case 0xba: /* Grp8 */
  3084. switch (c->modrm_reg & 3) {
  3085. case 0:
  3086. goto bt;
  3087. case 1:
  3088. goto bts;
  3089. case 2:
  3090. goto btr;
  3091. case 3:
  3092. goto btc;
  3093. }
  3094. break;
  3095. case 0xbb:
  3096. btc: /* btc */
  3097. /* only subword offset */
  3098. c->src.val &= (c->dst.bytes << 3) - 1;
  3099. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3100. break;
  3101. case 0xbe ... 0xbf: /* movsx */
  3102. c->dst.bytes = c->op_bytes;
  3103. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3104. (s16) c->src.val;
  3105. break;
  3106. case 0xc3: /* movnti */
  3107. c->dst.bytes = c->op_bytes;
  3108. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3109. (u64) c->src.val;
  3110. break;
  3111. case 0xc7: /* Grp9 (cmpxchg8b) */
  3112. rc = emulate_grp9(ctxt, ops);
  3113. if (rc != X86EMUL_CONTINUE)
  3114. goto done;
  3115. break;
  3116. default:
  3117. goto cannot_emulate;
  3118. }
  3119. goto writeback;
  3120. cannot_emulate:
  3121. DPRINTF("Cannot emulate %02x\n", c->b);
  3122. return -1;
  3123. }