wm8994.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/wm8994/core.h>
  31. #include <linux/mfd/wm8994/registers.h>
  32. #include <linux/mfd/wm8994/pdata.h>
  33. #include <linux/mfd/wm8994/gpio.h>
  34. #include "wm8994.h"
  35. #include "wm_hubs.h"
  36. struct fll_config {
  37. int src;
  38. int in;
  39. int out;
  40. };
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. struct wm8994_micdet {
  54. struct snd_soc_jack *jack;
  55. int det;
  56. int shrt;
  57. };
  58. /* codec private data */
  59. struct wm8994_priv {
  60. struct wm_hubs_data hubs;
  61. enum snd_soc_control_type control_type;
  62. void *control_data;
  63. struct snd_soc_codec *codec;
  64. int sysclk[2];
  65. int sysclk_rate[2];
  66. int mclk[2];
  67. int aifclk[2];
  68. struct fll_config fll[2], fll_suspend[2];
  69. int dac_rates[2];
  70. int lrclk_shared[2];
  71. int mbc_ena[3];
  72. /* Platform dependant DRC configuration */
  73. const char **drc_texts;
  74. int drc_cfg[WM8994_NUM_DRC];
  75. struct soc_enum drc_enum;
  76. /* Platform dependant ReTune mobile configuration */
  77. int num_retune_mobile_texts;
  78. const char **retune_mobile_texts;
  79. int retune_mobile_cfg[WM8994_NUM_EQ];
  80. struct soc_enum retune_mobile_enum;
  81. /* Platform dependant MBC configuration */
  82. int mbc_cfg;
  83. const char **mbc_texts;
  84. struct soc_enum mbc_enum;
  85. struct wm8994_micdet micdet[2];
  86. wm8958_micdet_cb jack_cb;
  87. void *jack_cb_data;
  88. bool jack_is_mic;
  89. bool jack_is_video;
  90. int revision;
  91. struct wm8994_pdata *pdata;
  92. };
  93. static int wm8994_readable(unsigned int reg)
  94. {
  95. switch (reg) {
  96. case WM8994_GPIO_1:
  97. case WM8994_GPIO_2:
  98. case WM8994_GPIO_3:
  99. case WM8994_GPIO_4:
  100. case WM8994_GPIO_5:
  101. case WM8994_GPIO_6:
  102. case WM8994_GPIO_7:
  103. case WM8994_GPIO_8:
  104. case WM8994_GPIO_9:
  105. case WM8994_GPIO_10:
  106. case WM8994_GPIO_11:
  107. case WM8994_INTERRUPT_STATUS_1:
  108. case WM8994_INTERRUPT_STATUS_2:
  109. case WM8994_INTERRUPT_RAW_STATUS_2:
  110. return 1;
  111. default:
  112. break;
  113. }
  114. if (reg >= WM8994_CACHE_SIZE)
  115. return 0;
  116. return wm8994_access_masks[reg].readable != 0;
  117. }
  118. static int wm8994_volatile(unsigned int reg)
  119. {
  120. if (reg >= WM8994_CACHE_SIZE)
  121. return 1;
  122. switch (reg) {
  123. case WM8994_SOFTWARE_RESET:
  124. case WM8994_CHIP_REVISION:
  125. case WM8994_DC_SERVO_1:
  126. case WM8994_DC_SERVO_READBACK:
  127. case WM8994_RATE_STATUS:
  128. case WM8994_LDO_1:
  129. case WM8994_LDO_2:
  130. case WM8958_DSP2_EXECCONTROL:
  131. case WM8958_MIC_DETECT_3:
  132. return 1;
  133. default:
  134. return 0;
  135. }
  136. }
  137. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  138. unsigned int value)
  139. {
  140. int ret;
  141. BUG_ON(reg > WM8994_MAX_REGISTER);
  142. if (!wm8994_volatile(reg)) {
  143. ret = snd_soc_cache_write(codec, reg, value);
  144. if (ret != 0)
  145. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  146. reg, ret);
  147. }
  148. return wm8994_reg_write(codec->control_data, reg, value);
  149. }
  150. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  151. unsigned int reg)
  152. {
  153. unsigned int val;
  154. int ret;
  155. BUG_ON(reg > WM8994_MAX_REGISTER);
  156. if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
  157. reg < codec->driver->reg_cache_size) {
  158. ret = snd_soc_cache_read(codec, reg, &val);
  159. if (ret >= 0)
  160. return val;
  161. else
  162. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  163. reg, ret);
  164. }
  165. return wm8994_reg_read(codec->control_data, reg);
  166. }
  167. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  168. {
  169. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  170. int rate;
  171. int reg1 = 0;
  172. int offset;
  173. if (aif)
  174. offset = 4;
  175. else
  176. offset = 0;
  177. switch (wm8994->sysclk[aif]) {
  178. case WM8994_SYSCLK_MCLK1:
  179. rate = wm8994->mclk[0];
  180. break;
  181. case WM8994_SYSCLK_MCLK2:
  182. reg1 |= 0x8;
  183. rate = wm8994->mclk[1];
  184. break;
  185. case WM8994_SYSCLK_FLL1:
  186. reg1 |= 0x10;
  187. rate = wm8994->fll[0].out;
  188. break;
  189. case WM8994_SYSCLK_FLL2:
  190. reg1 |= 0x18;
  191. rate = wm8994->fll[1].out;
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. if (rate >= 13500000) {
  197. rate /= 2;
  198. reg1 |= WM8994_AIF1CLK_DIV;
  199. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  200. aif + 1, rate);
  201. }
  202. if (rate && rate < 3000000)
  203. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  204. aif + 1, rate);
  205. wm8994->aifclk[aif] = rate;
  206. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  207. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  208. reg1);
  209. return 0;
  210. }
  211. static int configure_clock(struct snd_soc_codec *codec)
  212. {
  213. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  214. int old, new;
  215. /* Bring up the AIF clocks first */
  216. configure_aif_clock(codec, 0);
  217. configure_aif_clock(codec, 1);
  218. /* Then switch CLK_SYS over to the higher of them; a change
  219. * can only happen as a result of a clocking change which can
  220. * only be made outside of DAPM so we can safely redo the
  221. * clocking.
  222. */
  223. /* If they're equal it doesn't matter which is used */
  224. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  225. return 0;
  226. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  227. new = WM8994_SYSCLK_SRC;
  228. else
  229. new = 0;
  230. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  231. /* If there's no change then we're done. */
  232. if (old == new)
  233. return 0;
  234. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  235. snd_soc_dapm_sync(&codec->dapm);
  236. return 0;
  237. }
  238. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  239. struct snd_soc_dapm_widget *sink)
  240. {
  241. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  242. const char *clk;
  243. /* Check what we're currently using for CLK_SYS */
  244. if (reg & WM8994_SYSCLK_SRC)
  245. clk = "AIF2CLK";
  246. else
  247. clk = "AIF1CLK";
  248. return strcmp(source->name, clk) == 0;
  249. }
  250. static const char *sidetone_hpf_text[] = {
  251. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  252. };
  253. static const struct soc_enum sidetone_hpf =
  254. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  255. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  256. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  257. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  258. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  259. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  260. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  261. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  262. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  263. .put = wm8994_put_drc_sw, \
  264. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  265. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  266. struct snd_ctl_elem_value *ucontrol)
  267. {
  268. struct soc_mixer_control *mc =
  269. (struct soc_mixer_control *)kcontrol->private_value;
  270. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  271. int mask, ret;
  272. /* Can't enable both ADC and DAC paths simultaneously */
  273. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  274. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  275. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  276. else
  277. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  278. ret = snd_soc_read(codec, mc->reg);
  279. if (ret < 0)
  280. return ret;
  281. if (ret & mask)
  282. return -EINVAL;
  283. return snd_soc_put_volsw(kcontrol, ucontrol);
  284. }
  285. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  286. {
  287. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  288. struct wm8994_pdata *pdata = wm8994->pdata;
  289. int base = wm8994_drc_base[drc];
  290. int cfg = wm8994->drc_cfg[drc];
  291. int save, i;
  292. /* Save any enables; the configuration should clear them. */
  293. save = snd_soc_read(codec, base);
  294. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  295. WM8994_AIF1ADC1R_DRC_ENA;
  296. for (i = 0; i < WM8994_DRC_REGS; i++)
  297. snd_soc_update_bits(codec, base + i, 0xffff,
  298. pdata->drc_cfgs[cfg].regs[i]);
  299. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  300. WM8994_AIF1ADC1L_DRC_ENA |
  301. WM8994_AIF1ADC1R_DRC_ENA, save);
  302. }
  303. /* Icky as hell but saves code duplication */
  304. static int wm8994_get_drc(const char *name)
  305. {
  306. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  307. return 0;
  308. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  309. return 1;
  310. if (strcmp(name, "AIF2DRC Mode") == 0)
  311. return 2;
  312. return -EINVAL;
  313. }
  314. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. struct wm8994_pdata *pdata = wm8994->pdata;
  320. int drc = wm8994_get_drc(kcontrol->id.name);
  321. int value = ucontrol->value.integer.value[0];
  322. if (drc < 0)
  323. return drc;
  324. if (value >= pdata->num_drc_cfgs)
  325. return -EINVAL;
  326. wm8994->drc_cfg[drc] = value;
  327. wm8994_set_drc(codec, drc);
  328. return 0;
  329. }
  330. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  331. struct snd_ctl_elem_value *ucontrol)
  332. {
  333. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  334. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  335. int drc = wm8994_get_drc(kcontrol->id.name);
  336. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  337. return 0;
  338. }
  339. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  340. {
  341. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  342. struct wm8994_pdata *pdata = wm8994->pdata;
  343. int base = wm8994_retune_mobile_base[block];
  344. int iface, best, best_val, save, i, cfg;
  345. if (!pdata || !wm8994->num_retune_mobile_texts)
  346. return;
  347. switch (block) {
  348. case 0:
  349. case 1:
  350. iface = 0;
  351. break;
  352. case 2:
  353. iface = 1;
  354. break;
  355. default:
  356. return;
  357. }
  358. /* Find the version of the currently selected configuration
  359. * with the nearest sample rate. */
  360. cfg = wm8994->retune_mobile_cfg[block];
  361. best = 0;
  362. best_val = INT_MAX;
  363. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  364. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  365. wm8994->retune_mobile_texts[cfg]) == 0 &&
  366. abs(pdata->retune_mobile_cfgs[i].rate
  367. - wm8994->dac_rates[iface]) < best_val) {
  368. best = i;
  369. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  370. - wm8994->dac_rates[iface]);
  371. }
  372. }
  373. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  374. block,
  375. pdata->retune_mobile_cfgs[best].name,
  376. pdata->retune_mobile_cfgs[best].rate,
  377. wm8994->dac_rates[iface]);
  378. /* The EQ will be disabled while reconfiguring it, remember the
  379. * current configuration.
  380. */
  381. save = snd_soc_read(codec, base);
  382. save &= WM8994_AIF1DAC1_EQ_ENA;
  383. for (i = 0; i < WM8994_EQ_REGS; i++)
  384. snd_soc_update_bits(codec, base + i, 0xffff,
  385. pdata->retune_mobile_cfgs[best].regs[i]);
  386. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  387. }
  388. /* Icky as hell but saves code duplication */
  389. static int wm8994_get_retune_mobile_block(const char *name)
  390. {
  391. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  392. return 0;
  393. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  394. return 1;
  395. if (strcmp(name, "AIF2 EQ Mode") == 0)
  396. return 2;
  397. return -EINVAL;
  398. }
  399. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. struct wm8994_pdata *pdata = wm8994->pdata;
  405. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  406. int value = ucontrol->value.integer.value[0];
  407. if (block < 0)
  408. return block;
  409. if (value >= pdata->num_retune_mobile_cfgs)
  410. return -EINVAL;
  411. wm8994->retune_mobile_cfg[block] = value;
  412. wm8994_set_retune_mobile(codec, block);
  413. return 0;
  414. }
  415. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  416. struct snd_ctl_elem_value *ucontrol)
  417. {
  418. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  419. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  420. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  421. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  422. return 0;
  423. }
  424. static const char *aif_chan_src_text[] = {
  425. "Left", "Right"
  426. };
  427. static const struct soc_enum aif1adcl_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  429. static const struct soc_enum aif1adcr_src =
  430. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  431. static const struct soc_enum aif2adcl_src =
  432. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  433. static const struct soc_enum aif2adcr_src =
  434. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  435. static const struct soc_enum aif1dacl_src =
  436. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  437. static const struct soc_enum aif1dacr_src =
  438. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  439. static const struct soc_enum aif2dacl_src =
  440. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  441. static const struct soc_enum aif2dacr_src =
  442. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  443. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  444. {
  445. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  446. struct wm8994_pdata *pdata = wm8994->pdata;
  447. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  448. int ena, reg, aif, i;
  449. switch (mbc) {
  450. case 0:
  451. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  452. aif = 0;
  453. break;
  454. case 1:
  455. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  456. aif = 0;
  457. break;
  458. case 2:
  459. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  460. aif = 1;
  461. break;
  462. default:
  463. BUG();
  464. return;
  465. }
  466. /* We can only enable the MBC if the AIF is enabled and we
  467. * want it to be enabled. */
  468. ena = pwr_reg && wm8994->mbc_ena[mbc];
  469. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  470. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  471. mbc, start, pwr_reg, reg);
  472. if (start && ena) {
  473. /* If the DSP is already running then noop */
  474. if (reg & WM8958_DSP2_ENA)
  475. return;
  476. /* Switch the clock over to the appropriate AIF */
  477. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  478. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  479. aif << WM8958_DSP2CLK_SRC_SHIFT |
  480. WM8958_DSP2CLK_ENA);
  481. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  482. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  483. /* If we've got user supplied MBC settings use them */
  484. if (pdata && pdata->num_mbc_cfgs) {
  485. struct wm8958_mbc_cfg *cfg
  486. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  487. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  488. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  489. cfg->coeff_regs[i]);
  490. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  491. snd_soc_write(codec,
  492. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  493. cfg->cutoff_regs[i]);
  494. }
  495. /* Run the DSP */
  496. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  497. WM8958_DSP2_RUNR);
  498. /* And we're off! */
  499. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  500. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  501. mbc << WM8958_MBC_SEL_SHIFT |
  502. WM8958_MBC_ENA);
  503. } else {
  504. /* If the DSP is already stopped then noop */
  505. if (!(reg & WM8958_DSP2_ENA))
  506. return;
  507. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  508. WM8958_MBC_ENA, 0);
  509. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  510. WM8958_DSP2_ENA, 0);
  511. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  512. WM8958_DSP2CLK_ENA, 0);
  513. }
  514. }
  515. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  516. struct snd_kcontrol *kcontrol, int event)
  517. {
  518. struct snd_soc_codec *codec = w->codec;
  519. int mbc;
  520. switch (w->shift) {
  521. case 13:
  522. case 12:
  523. mbc = 2;
  524. break;
  525. case 11:
  526. case 10:
  527. mbc = 1;
  528. break;
  529. case 9:
  530. case 8:
  531. mbc = 0;
  532. break;
  533. default:
  534. BUG();
  535. return -EINVAL;
  536. }
  537. switch (event) {
  538. case SND_SOC_DAPM_POST_PMU:
  539. wm8958_mbc_apply(codec, mbc, 1);
  540. break;
  541. case SND_SOC_DAPM_POST_PMD:
  542. wm8958_mbc_apply(codec, mbc, 0);
  543. break;
  544. }
  545. return 0;
  546. }
  547. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  548. struct snd_ctl_elem_value *ucontrol)
  549. {
  550. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  551. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  552. struct wm8994_pdata *pdata = wm8994->pdata;
  553. int value = ucontrol->value.integer.value[0];
  554. int reg;
  555. /* Don't allow on the fly reconfiguration */
  556. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  557. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  558. return -EBUSY;
  559. if (value >= pdata->num_mbc_cfgs)
  560. return -EINVAL;
  561. wm8994->mbc_cfg = value;
  562. return 0;
  563. }
  564. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  565. struct snd_ctl_elem_value *ucontrol)
  566. {
  567. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  570. return 0;
  571. }
  572. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  573. struct snd_ctl_elem_info *uinfo)
  574. {
  575. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  576. uinfo->count = 1;
  577. uinfo->value.integer.min = 0;
  578. uinfo->value.integer.max = 1;
  579. return 0;
  580. }
  581. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  582. struct snd_ctl_elem_value *ucontrol)
  583. {
  584. int mbc = kcontrol->private_value;
  585. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  586. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  587. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  588. return 0;
  589. }
  590. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  591. struct snd_ctl_elem_value *ucontrol)
  592. {
  593. int mbc = kcontrol->private_value;
  594. int i;
  595. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  596. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  597. if (ucontrol->value.integer.value[0] > 1)
  598. return -EINVAL;
  599. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  600. if (mbc != i && wm8994->mbc_ena[i]) {
  601. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  602. return -EBUSY;
  603. }
  604. }
  605. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  606. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  607. return 0;
  608. }
  609. #define WM8958_MBC_SWITCH(xname, xval) {\
  610. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  611. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  612. .info = wm8958_mbc_info, \
  613. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  614. .private_value = xval }
  615. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  616. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  617. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  618. 1, 119, 0, digital_tlv),
  619. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  620. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  621. 1, 119, 0, digital_tlv),
  622. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  623. WM8994_AIF2_ADC_RIGHT_VOLUME,
  624. 1, 119, 0, digital_tlv),
  625. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  626. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  627. SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
  628. SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
  629. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  630. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  631. SOC_ENUM("AIF2DACL Source", aif1dacl_src),
  632. SOC_ENUM("AIF2DACR Source", aif1dacr_src),
  633. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  634. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  635. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  636. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  637. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  638. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  639. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  640. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  641. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  642. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  643. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  644. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  645. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  646. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  647. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  648. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  649. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  650. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  651. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  652. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  653. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  654. 5, 12, 0, st_tlv),
  655. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  656. 0, 12, 0, st_tlv),
  657. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  658. 5, 12, 0, st_tlv),
  659. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  660. 0, 12, 0, st_tlv),
  661. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  662. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  663. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  664. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  665. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  666. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  667. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  668. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  669. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  670. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  671. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  672. 6, 1, 1, wm_hubs_spkmix_tlv),
  673. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  674. 2, 1, 1, wm_hubs_spkmix_tlv),
  675. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  676. 6, 1, 1, wm_hubs_spkmix_tlv),
  677. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  678. 2, 1, 1, wm_hubs_spkmix_tlv),
  679. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  680. 10, 15, 0, wm8994_3d_tlv),
  681. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  682. 8, 1, 0),
  683. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  684. 10, 15, 0, wm8994_3d_tlv),
  685. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  686. 8, 1, 0),
  687. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  688. 10, 15, 0, wm8994_3d_tlv),
  689. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  690. 8, 1, 0),
  691. };
  692. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  693. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  694. eq_tlv),
  695. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  696. eq_tlv),
  697. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  698. eq_tlv),
  699. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  700. eq_tlv),
  701. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  702. eq_tlv),
  703. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  704. eq_tlv),
  705. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  706. eq_tlv),
  707. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  708. eq_tlv),
  709. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  710. eq_tlv),
  711. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  712. eq_tlv),
  713. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  714. eq_tlv),
  715. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  716. eq_tlv),
  717. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  718. eq_tlv),
  719. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  720. eq_tlv),
  721. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  722. eq_tlv),
  723. };
  724. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  725. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  726. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  727. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  728. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  729. };
  730. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  731. struct snd_kcontrol *kcontrol, int event)
  732. {
  733. struct snd_soc_codec *codec = w->codec;
  734. switch (event) {
  735. case SND_SOC_DAPM_PRE_PMU:
  736. return configure_clock(codec);
  737. case SND_SOC_DAPM_POST_PMD:
  738. configure_clock(codec);
  739. break;
  740. }
  741. return 0;
  742. }
  743. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  744. {
  745. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  746. int enable = 1;
  747. int source = 0; /* GCC flow analysis can't track enable */
  748. int reg, reg_r;
  749. /* Only support direct DAC->headphone paths */
  750. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  751. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  752. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  753. enable = 0;
  754. }
  755. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  756. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  757. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  758. enable = 0;
  759. }
  760. /* We also need the same setting for L/R and only one path */
  761. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  762. switch (reg) {
  763. case WM8994_AIF2DACL_TO_DAC1L:
  764. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  765. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  766. break;
  767. case WM8994_AIF1DAC2L_TO_DAC1L:
  768. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  769. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  770. break;
  771. case WM8994_AIF1DAC1L_TO_DAC1L:
  772. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  773. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  774. break;
  775. default:
  776. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  777. enable = 0;
  778. break;
  779. }
  780. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  781. if (reg_r != reg) {
  782. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  783. enable = 0;
  784. }
  785. if (enable) {
  786. dev_dbg(codec->dev, "Class W enabled\n");
  787. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  788. WM8994_CP_DYN_PWR |
  789. WM8994_CP_DYN_SRC_SEL_MASK,
  790. source | WM8994_CP_DYN_PWR);
  791. wm8994->hubs.class_w = true;
  792. } else {
  793. dev_dbg(codec->dev, "Class W disabled\n");
  794. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  795. WM8994_CP_DYN_PWR, 0);
  796. wm8994->hubs.class_w = false;
  797. }
  798. }
  799. static const char *hp_mux_text[] = {
  800. "Mixer",
  801. "DAC",
  802. };
  803. #define WM8994_HP_ENUM(xname, xenum) \
  804. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  805. .info = snd_soc_info_enum_double, \
  806. .get = snd_soc_dapm_get_enum_double, \
  807. .put = wm8994_put_hp_enum, \
  808. .private_value = (unsigned long)&xenum }
  809. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  810. struct snd_ctl_elem_value *ucontrol)
  811. {
  812. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  813. struct snd_soc_codec *codec = w->codec;
  814. int ret;
  815. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  816. wm8994_update_class_w(codec);
  817. return ret;
  818. }
  819. static const struct soc_enum hpl_enum =
  820. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  821. static const struct snd_kcontrol_new hpl_mux =
  822. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  823. static const struct soc_enum hpr_enum =
  824. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  825. static const struct snd_kcontrol_new hpr_mux =
  826. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  827. static const char *adc_mux_text[] = {
  828. "ADC",
  829. "DMIC",
  830. };
  831. static const struct soc_enum adc_enum =
  832. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  833. static const struct snd_kcontrol_new adcl_mux =
  834. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  835. static const struct snd_kcontrol_new adcr_mux =
  836. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  837. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  838. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  839. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  840. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  841. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  842. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  843. };
  844. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  845. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  846. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  847. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  848. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  849. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  850. };
  851. /* Debugging; dump chip status after DAPM transitions */
  852. static int post_ev(struct snd_soc_dapm_widget *w,
  853. struct snd_kcontrol *kcontrol, int event)
  854. {
  855. struct snd_soc_codec *codec = w->codec;
  856. dev_dbg(codec->dev, "SRC status: %x\n",
  857. snd_soc_read(codec,
  858. WM8994_RATE_STATUS));
  859. return 0;
  860. }
  861. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  862. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  863. 1, 1, 0),
  864. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  865. 0, 1, 0),
  866. };
  867. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  868. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  869. 1, 1, 0),
  870. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  871. 0, 1, 0),
  872. };
  873. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  874. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  875. 1, 1, 0),
  876. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  877. 0, 1, 0),
  878. };
  879. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  880. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  881. 1, 1, 0),
  882. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  883. 0, 1, 0),
  884. };
  885. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  886. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  887. 5, 1, 0),
  888. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  889. 4, 1, 0),
  890. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  891. 2, 1, 0),
  892. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  893. 1, 1, 0),
  894. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  895. 0, 1, 0),
  896. };
  897. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  898. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  899. 5, 1, 0),
  900. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  901. 4, 1, 0),
  902. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  903. 2, 1, 0),
  904. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  905. 1, 1, 0),
  906. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  907. 0, 1, 0),
  908. };
  909. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  910. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  911. .info = snd_soc_info_volsw, \
  912. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  913. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  914. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  915. struct snd_ctl_elem_value *ucontrol)
  916. {
  917. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  918. struct snd_soc_codec *codec = w->codec;
  919. int ret;
  920. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  921. wm8994_update_class_w(codec);
  922. return ret;
  923. }
  924. static const struct snd_kcontrol_new dac1l_mix[] = {
  925. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  926. 5, 1, 0),
  927. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  928. 4, 1, 0),
  929. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  930. 2, 1, 0),
  931. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  932. 1, 1, 0),
  933. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  934. 0, 1, 0),
  935. };
  936. static const struct snd_kcontrol_new dac1r_mix[] = {
  937. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  938. 5, 1, 0),
  939. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  940. 4, 1, 0),
  941. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  942. 2, 1, 0),
  943. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  944. 1, 1, 0),
  945. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  946. 0, 1, 0),
  947. };
  948. static const char *sidetone_text[] = {
  949. "ADC/DMIC1", "DMIC2",
  950. };
  951. static const struct soc_enum sidetone1_enum =
  952. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  953. static const struct snd_kcontrol_new sidetone1_mux =
  954. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  955. static const struct soc_enum sidetone2_enum =
  956. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  957. static const struct snd_kcontrol_new sidetone2_mux =
  958. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  959. static const char *aif1dac_text[] = {
  960. "AIF1DACDAT", "AIF3DACDAT",
  961. };
  962. static const struct soc_enum aif1dac_enum =
  963. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  964. static const struct snd_kcontrol_new aif1dac_mux =
  965. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  966. static const char *aif2dac_text[] = {
  967. "AIF2DACDAT", "AIF3DACDAT",
  968. };
  969. static const struct soc_enum aif2dac_enum =
  970. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  971. static const struct snd_kcontrol_new aif2dac_mux =
  972. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  973. static const char *aif2adc_text[] = {
  974. "AIF2ADCDAT", "AIF3DACDAT",
  975. };
  976. static const struct soc_enum aif2adc_enum =
  977. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  978. static const struct snd_kcontrol_new aif2adc_mux =
  979. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  980. static const char *aif3adc_text[] = {
  981. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  982. };
  983. static const struct soc_enum wm8994_aif3adc_enum =
  984. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  985. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  986. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  987. static const struct soc_enum wm8958_aif3adc_enum =
  988. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  989. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  990. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  991. static const char *mono_pcm_out_text[] = {
  992. "None", "AIF2ADCL", "AIF2ADCR",
  993. };
  994. static const struct soc_enum mono_pcm_out_enum =
  995. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  996. static const struct snd_kcontrol_new mono_pcm_out_mux =
  997. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  998. static const char *aif2dac_src_text[] = {
  999. "AIF2", "AIF3",
  1000. };
  1001. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1002. static const struct soc_enum aif2dacl_src_enum =
  1003. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1004. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1005. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1006. static const struct soc_enum aif2dacr_src_enum =
  1007. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1008. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1009. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1010. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1011. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1012. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1013. SND_SOC_DAPM_INPUT("Clock"),
  1014. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1015. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1016. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1017. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1018. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1019. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1020. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1021. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  1022. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1023. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  1024. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1025. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1026. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1027. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1028. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1029. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1030. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1031. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  1032. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1033. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  1034. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1035. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1036. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1037. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1038. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1039. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1040. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1041. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1042. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1043. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1044. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1045. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1046. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1047. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1048. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1049. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1050. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1051. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1052. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1053. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1054. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1055. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1056. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1057. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1058. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1059. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1060. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1061. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1062. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1063. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1064. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1065. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1066. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1067. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1068. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1069. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1070. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1071. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1072. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1073. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1074. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1075. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1076. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1077. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1078. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1079. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1080. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1081. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1082. /* Power is done with the muxes since the ADC power also controls the
  1083. * downsampling chain, the chip will automatically manage the analogue
  1084. * specific portions.
  1085. */
  1086. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1087. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1088. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1089. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1090. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1091. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1092. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1093. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1094. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1095. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1096. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1097. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1098. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1099. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1100. SND_SOC_DAPM_POST("Debug log", post_ev),
  1101. };
  1102. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1103. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1104. };
  1105. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1106. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1107. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1108. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1109. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1110. };
  1111. static const struct snd_soc_dapm_route intercon[] = {
  1112. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1113. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1114. { "DSP1CLK", NULL, "CLK_SYS" },
  1115. { "DSP2CLK", NULL, "CLK_SYS" },
  1116. { "DSPINTCLK", NULL, "CLK_SYS" },
  1117. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1118. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1119. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1120. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1121. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1122. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1123. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1124. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1125. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1126. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1127. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1128. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1129. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1130. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1131. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1132. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1133. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1134. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1135. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1136. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1137. { "AIF2ADCL", NULL, "AIF2CLK" },
  1138. { "AIF2ADCL", NULL, "DSP2CLK" },
  1139. { "AIF2ADCR", NULL, "AIF2CLK" },
  1140. { "AIF2ADCR", NULL, "DSP2CLK" },
  1141. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1142. { "AIF2DACL", NULL, "AIF2CLK" },
  1143. { "AIF2DACL", NULL, "DSP2CLK" },
  1144. { "AIF2DACR", NULL, "AIF2CLK" },
  1145. { "AIF2DACR", NULL, "DSP2CLK" },
  1146. { "AIF2DACR", NULL, "DSPINTCLK" },
  1147. { "DMIC1L", NULL, "DMIC1DAT" },
  1148. { "DMIC1L", NULL, "CLK_SYS" },
  1149. { "DMIC1R", NULL, "DMIC1DAT" },
  1150. { "DMIC1R", NULL, "CLK_SYS" },
  1151. { "DMIC2L", NULL, "DMIC2DAT" },
  1152. { "DMIC2L", NULL, "CLK_SYS" },
  1153. { "DMIC2R", NULL, "DMIC2DAT" },
  1154. { "DMIC2R", NULL, "CLK_SYS" },
  1155. { "ADCL", NULL, "AIF1CLK" },
  1156. { "ADCL", NULL, "DSP1CLK" },
  1157. { "ADCL", NULL, "DSPINTCLK" },
  1158. { "ADCR", NULL, "AIF1CLK" },
  1159. { "ADCR", NULL, "DSP1CLK" },
  1160. { "ADCR", NULL, "DSPINTCLK" },
  1161. { "ADCL Mux", "ADC", "ADCL" },
  1162. { "ADCL Mux", "DMIC", "DMIC1L" },
  1163. { "ADCR Mux", "ADC", "ADCR" },
  1164. { "ADCR Mux", "DMIC", "DMIC1R" },
  1165. { "DAC1L", NULL, "AIF1CLK" },
  1166. { "DAC1L", NULL, "DSP1CLK" },
  1167. { "DAC1L", NULL, "DSPINTCLK" },
  1168. { "DAC1R", NULL, "AIF1CLK" },
  1169. { "DAC1R", NULL, "DSP1CLK" },
  1170. { "DAC1R", NULL, "DSPINTCLK" },
  1171. { "DAC2L", NULL, "AIF2CLK" },
  1172. { "DAC2L", NULL, "DSP2CLK" },
  1173. { "DAC2L", NULL, "DSPINTCLK" },
  1174. { "DAC2R", NULL, "AIF2DACR" },
  1175. { "DAC2R", NULL, "AIF2CLK" },
  1176. { "DAC2R", NULL, "DSP2CLK" },
  1177. { "DAC2R", NULL, "DSPINTCLK" },
  1178. { "TOCLK", NULL, "CLK_SYS" },
  1179. /* AIF1 outputs */
  1180. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1181. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1182. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1183. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1184. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1185. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1186. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1187. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1188. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1189. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1190. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1191. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1192. /* Pin level routing for AIF3 */
  1193. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1194. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1195. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1196. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1197. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1198. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1199. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1200. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1201. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1202. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1203. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1204. /* DAC1 inputs */
  1205. { "DAC1L", NULL, "DAC1L Mixer" },
  1206. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1207. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1208. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1209. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1210. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1211. { "DAC1R", NULL, "DAC1R Mixer" },
  1212. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1213. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1214. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1215. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1216. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1217. /* DAC2/AIF2 outputs */
  1218. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1219. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1220. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1221. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1222. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1223. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1224. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1225. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1226. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1227. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1228. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1229. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1230. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1231. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1232. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1233. /* AIF3 output */
  1234. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1235. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1236. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1237. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1238. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1239. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1240. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1241. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1242. /* Sidetone */
  1243. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1244. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1245. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1246. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1247. /* Output stages */
  1248. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1249. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1250. { "SPKL", "DAC1 Switch", "DAC1L" },
  1251. { "SPKL", "DAC2 Switch", "DAC2L" },
  1252. { "SPKR", "DAC1 Switch", "DAC1R" },
  1253. { "SPKR", "DAC2 Switch", "DAC2R" },
  1254. { "Left Headphone Mux", "DAC", "DAC1L" },
  1255. { "Right Headphone Mux", "DAC", "DAC1R" },
  1256. };
  1257. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1258. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1259. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1260. };
  1261. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1262. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1263. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1264. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1265. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1266. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1267. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1268. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1269. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1270. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1271. };
  1272. /* The size in bits of the FLL divide multiplied by 10
  1273. * to allow rounding later */
  1274. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1275. struct fll_div {
  1276. u16 outdiv;
  1277. u16 n;
  1278. u16 k;
  1279. u16 clk_ref_div;
  1280. u16 fll_fratio;
  1281. };
  1282. static int wm8994_get_fll_config(struct fll_div *fll,
  1283. int freq_in, int freq_out)
  1284. {
  1285. u64 Kpart;
  1286. unsigned int K, Ndiv, Nmod;
  1287. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1288. /* Scale the input frequency down to <= 13.5MHz */
  1289. fll->clk_ref_div = 0;
  1290. while (freq_in > 13500000) {
  1291. fll->clk_ref_div++;
  1292. freq_in /= 2;
  1293. if (fll->clk_ref_div > 3)
  1294. return -EINVAL;
  1295. }
  1296. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1297. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1298. fll->outdiv = 3;
  1299. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1300. fll->outdiv++;
  1301. if (fll->outdiv > 63)
  1302. return -EINVAL;
  1303. }
  1304. freq_out *= fll->outdiv + 1;
  1305. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1306. if (freq_in > 1000000) {
  1307. fll->fll_fratio = 0;
  1308. } else if (freq_in > 256000) {
  1309. fll->fll_fratio = 1;
  1310. freq_in *= 2;
  1311. } else if (freq_in > 128000) {
  1312. fll->fll_fratio = 2;
  1313. freq_in *= 4;
  1314. } else if (freq_in > 64000) {
  1315. fll->fll_fratio = 3;
  1316. freq_in *= 8;
  1317. } else {
  1318. fll->fll_fratio = 4;
  1319. freq_in *= 16;
  1320. }
  1321. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1322. /* Now, calculate N.K */
  1323. Ndiv = freq_out / freq_in;
  1324. fll->n = Ndiv;
  1325. Nmod = freq_out % freq_in;
  1326. pr_debug("Nmod=%d\n", Nmod);
  1327. /* Calculate fractional part - scale up so we can round. */
  1328. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1329. do_div(Kpart, freq_in);
  1330. K = Kpart & 0xFFFFFFFF;
  1331. if ((K % 10) >= 5)
  1332. K += 5;
  1333. /* Move down to proper range now rounding is done */
  1334. fll->k = K / 10;
  1335. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1336. return 0;
  1337. }
  1338. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1339. unsigned int freq_in, unsigned int freq_out)
  1340. {
  1341. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1342. int reg_offset, ret;
  1343. struct fll_div fll;
  1344. u16 reg, aif1, aif2;
  1345. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1346. & WM8994_AIF1CLK_ENA;
  1347. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1348. & WM8994_AIF2CLK_ENA;
  1349. switch (id) {
  1350. case WM8994_FLL1:
  1351. reg_offset = 0;
  1352. id = 0;
  1353. break;
  1354. case WM8994_FLL2:
  1355. reg_offset = 0x20;
  1356. id = 1;
  1357. break;
  1358. default:
  1359. return -EINVAL;
  1360. }
  1361. switch (src) {
  1362. case 0:
  1363. /* Allow no source specification when stopping */
  1364. if (freq_out)
  1365. return -EINVAL;
  1366. src = wm8994->fll[id].src;
  1367. break;
  1368. case WM8994_FLL_SRC_MCLK1:
  1369. case WM8994_FLL_SRC_MCLK2:
  1370. case WM8994_FLL_SRC_LRCLK:
  1371. case WM8994_FLL_SRC_BCLK:
  1372. break;
  1373. default:
  1374. return -EINVAL;
  1375. }
  1376. /* Are we changing anything? */
  1377. if (wm8994->fll[id].src == src &&
  1378. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1379. return 0;
  1380. /* If we're stopping the FLL redo the old config - no
  1381. * registers will actually be written but we avoid GCC flow
  1382. * analysis bugs spewing warnings.
  1383. */
  1384. if (freq_out)
  1385. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1386. else
  1387. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1388. wm8994->fll[id].out);
  1389. if (ret < 0)
  1390. return ret;
  1391. /* Gate the AIF clocks while we reclock */
  1392. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1393. WM8994_AIF1CLK_ENA, 0);
  1394. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1395. WM8994_AIF2CLK_ENA, 0);
  1396. /* We always need to disable the FLL while reconfiguring */
  1397. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1398. WM8994_FLL1_ENA, 0);
  1399. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1400. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1401. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1402. WM8994_FLL1_OUTDIV_MASK |
  1403. WM8994_FLL1_FRATIO_MASK, reg);
  1404. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1405. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1406. WM8994_FLL1_N_MASK,
  1407. fll.n << WM8994_FLL1_N_SHIFT);
  1408. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1409. WM8994_FLL1_REFCLK_DIV_MASK |
  1410. WM8994_FLL1_REFCLK_SRC_MASK,
  1411. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1412. (src - 1));
  1413. /* Enable (with fractional mode if required) */
  1414. if (freq_out) {
  1415. if (fll.k)
  1416. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1417. else
  1418. reg = WM8994_FLL1_ENA;
  1419. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1420. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1421. reg);
  1422. }
  1423. wm8994->fll[id].in = freq_in;
  1424. wm8994->fll[id].out = freq_out;
  1425. wm8994->fll[id].src = src;
  1426. /* Enable any gated AIF clocks */
  1427. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1428. WM8994_AIF1CLK_ENA, aif1);
  1429. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1430. WM8994_AIF2CLK_ENA, aif2);
  1431. configure_clock(codec);
  1432. return 0;
  1433. }
  1434. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1435. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1436. unsigned int freq_in, unsigned int freq_out)
  1437. {
  1438. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1439. }
  1440. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1441. int clk_id, unsigned int freq, int dir)
  1442. {
  1443. struct snd_soc_codec *codec = dai->codec;
  1444. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1445. int i;
  1446. switch (dai->id) {
  1447. case 1:
  1448. case 2:
  1449. break;
  1450. default:
  1451. /* AIF3 shares clocking with AIF1/2 */
  1452. return -EINVAL;
  1453. }
  1454. switch (clk_id) {
  1455. case WM8994_SYSCLK_MCLK1:
  1456. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1457. wm8994->mclk[0] = freq;
  1458. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1459. dai->id, freq);
  1460. break;
  1461. case WM8994_SYSCLK_MCLK2:
  1462. /* TODO: Set GPIO AF */
  1463. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1464. wm8994->mclk[1] = freq;
  1465. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1466. dai->id, freq);
  1467. break;
  1468. case WM8994_SYSCLK_FLL1:
  1469. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1470. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1471. break;
  1472. case WM8994_SYSCLK_FLL2:
  1473. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1474. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1475. break;
  1476. case WM8994_SYSCLK_OPCLK:
  1477. /* Special case - a division (times 10) is given and
  1478. * no effect on main clocking.
  1479. */
  1480. if (freq) {
  1481. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1482. if (opclk_divs[i] == freq)
  1483. break;
  1484. if (i == ARRAY_SIZE(opclk_divs))
  1485. return -EINVAL;
  1486. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1487. WM8994_OPCLK_DIV_MASK, i);
  1488. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1489. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1490. } else {
  1491. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1492. WM8994_OPCLK_ENA, 0);
  1493. }
  1494. default:
  1495. return -EINVAL;
  1496. }
  1497. configure_clock(codec);
  1498. return 0;
  1499. }
  1500. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1501. enum snd_soc_bias_level level)
  1502. {
  1503. struct wm8994 *control = codec->control_data;
  1504. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1505. switch (level) {
  1506. case SND_SOC_BIAS_ON:
  1507. break;
  1508. case SND_SOC_BIAS_PREPARE:
  1509. /* VMID=2x40k */
  1510. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1511. WM8994_VMID_SEL_MASK, 0x2);
  1512. break;
  1513. case SND_SOC_BIAS_STANDBY:
  1514. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1515. pm_runtime_get_sync(codec->dev);
  1516. switch (control->type) {
  1517. case WM8994:
  1518. if (wm8994->revision < 4) {
  1519. /* Tweak DC servo and DSP
  1520. * configuration for improved
  1521. * performance. */
  1522. snd_soc_write(codec, 0x102, 0x3);
  1523. snd_soc_write(codec, 0x56, 0x3);
  1524. snd_soc_write(codec, 0x817, 0);
  1525. snd_soc_write(codec, 0x102, 0);
  1526. }
  1527. break;
  1528. case WM8958:
  1529. if (wm8994->revision == 0) {
  1530. /* Optimise performance for rev A */
  1531. snd_soc_write(codec, 0x102, 0x3);
  1532. snd_soc_write(codec, 0xcb, 0x81);
  1533. snd_soc_write(codec, 0x817, 0);
  1534. snd_soc_write(codec, 0x102, 0);
  1535. snd_soc_update_bits(codec,
  1536. WM8958_CHARGE_PUMP_2,
  1537. WM8958_CP_DISCH,
  1538. WM8958_CP_DISCH);
  1539. }
  1540. break;
  1541. }
  1542. /* Discharge LINEOUT1 & 2 */
  1543. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1544. WM8994_LINEOUT1_DISCH |
  1545. WM8994_LINEOUT2_DISCH,
  1546. WM8994_LINEOUT1_DISCH |
  1547. WM8994_LINEOUT2_DISCH);
  1548. /* Startup bias, VMID ramp & buffer */
  1549. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1550. WM8994_STARTUP_BIAS_ENA |
  1551. WM8994_VMID_BUF_ENA |
  1552. WM8994_VMID_RAMP_MASK,
  1553. WM8994_STARTUP_BIAS_ENA |
  1554. WM8994_VMID_BUF_ENA |
  1555. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1556. /* Main bias enable, VMID=2x40k */
  1557. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1558. WM8994_BIAS_ENA |
  1559. WM8994_VMID_SEL_MASK,
  1560. WM8994_BIAS_ENA | 0x2);
  1561. msleep(20);
  1562. }
  1563. /* VMID=2x500k */
  1564. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1565. WM8994_VMID_SEL_MASK, 0x4);
  1566. break;
  1567. case SND_SOC_BIAS_OFF:
  1568. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1569. /* Switch over to startup biases */
  1570. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1571. WM8994_BIAS_SRC |
  1572. WM8994_STARTUP_BIAS_ENA |
  1573. WM8994_VMID_BUF_ENA |
  1574. WM8994_VMID_RAMP_MASK,
  1575. WM8994_BIAS_SRC |
  1576. WM8994_STARTUP_BIAS_ENA |
  1577. WM8994_VMID_BUF_ENA |
  1578. (1 << WM8994_VMID_RAMP_SHIFT));
  1579. /* Disable main biases */
  1580. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1581. WM8994_BIAS_ENA |
  1582. WM8994_VMID_SEL_MASK, 0);
  1583. /* Discharge line */
  1584. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1585. WM8994_LINEOUT1_DISCH |
  1586. WM8994_LINEOUT2_DISCH,
  1587. WM8994_LINEOUT1_DISCH |
  1588. WM8994_LINEOUT2_DISCH);
  1589. msleep(5);
  1590. /* Switch off startup biases */
  1591. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1592. WM8994_BIAS_SRC |
  1593. WM8994_STARTUP_BIAS_ENA |
  1594. WM8994_VMID_BUF_ENA |
  1595. WM8994_VMID_RAMP_MASK, 0);
  1596. pm_runtime_put(codec->dev);
  1597. }
  1598. break;
  1599. }
  1600. codec->dapm.bias_level = level;
  1601. return 0;
  1602. }
  1603. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1604. {
  1605. struct snd_soc_codec *codec = dai->codec;
  1606. struct wm8994 *control = codec->control_data;
  1607. int ms_reg;
  1608. int aif1_reg;
  1609. int ms = 0;
  1610. int aif1 = 0;
  1611. switch (dai->id) {
  1612. case 1:
  1613. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1614. aif1_reg = WM8994_AIF1_CONTROL_1;
  1615. break;
  1616. case 2:
  1617. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1618. aif1_reg = WM8994_AIF2_CONTROL_1;
  1619. break;
  1620. default:
  1621. return -EINVAL;
  1622. }
  1623. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1624. case SND_SOC_DAIFMT_CBS_CFS:
  1625. break;
  1626. case SND_SOC_DAIFMT_CBM_CFM:
  1627. ms = WM8994_AIF1_MSTR;
  1628. break;
  1629. default:
  1630. return -EINVAL;
  1631. }
  1632. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1633. case SND_SOC_DAIFMT_DSP_B:
  1634. aif1 |= WM8994_AIF1_LRCLK_INV;
  1635. case SND_SOC_DAIFMT_DSP_A:
  1636. aif1 |= 0x18;
  1637. break;
  1638. case SND_SOC_DAIFMT_I2S:
  1639. aif1 |= 0x10;
  1640. break;
  1641. case SND_SOC_DAIFMT_RIGHT_J:
  1642. break;
  1643. case SND_SOC_DAIFMT_LEFT_J:
  1644. aif1 |= 0x8;
  1645. break;
  1646. default:
  1647. return -EINVAL;
  1648. }
  1649. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1650. case SND_SOC_DAIFMT_DSP_A:
  1651. case SND_SOC_DAIFMT_DSP_B:
  1652. /* frame inversion not valid for DSP modes */
  1653. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1654. case SND_SOC_DAIFMT_NB_NF:
  1655. break;
  1656. case SND_SOC_DAIFMT_IB_NF:
  1657. aif1 |= WM8994_AIF1_BCLK_INV;
  1658. break;
  1659. default:
  1660. return -EINVAL;
  1661. }
  1662. break;
  1663. case SND_SOC_DAIFMT_I2S:
  1664. case SND_SOC_DAIFMT_RIGHT_J:
  1665. case SND_SOC_DAIFMT_LEFT_J:
  1666. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1667. case SND_SOC_DAIFMT_NB_NF:
  1668. break;
  1669. case SND_SOC_DAIFMT_IB_IF:
  1670. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1671. break;
  1672. case SND_SOC_DAIFMT_IB_NF:
  1673. aif1 |= WM8994_AIF1_BCLK_INV;
  1674. break;
  1675. case SND_SOC_DAIFMT_NB_IF:
  1676. aif1 |= WM8994_AIF1_LRCLK_INV;
  1677. break;
  1678. default:
  1679. return -EINVAL;
  1680. }
  1681. break;
  1682. default:
  1683. return -EINVAL;
  1684. }
  1685. /* The AIF2 format configuration needs to be mirrored to AIF3
  1686. * on WM8958 if it's in use so just do it all the time. */
  1687. if (control->type == WM8958 && dai->id == 2)
  1688. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1689. WM8994_AIF1_LRCLK_INV |
  1690. WM8958_AIF3_FMT_MASK, aif1);
  1691. snd_soc_update_bits(codec, aif1_reg,
  1692. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1693. WM8994_AIF1_FMT_MASK,
  1694. aif1);
  1695. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1696. ms);
  1697. return 0;
  1698. }
  1699. static struct {
  1700. int val, rate;
  1701. } srs[] = {
  1702. { 0, 8000 },
  1703. { 1, 11025 },
  1704. { 2, 12000 },
  1705. { 3, 16000 },
  1706. { 4, 22050 },
  1707. { 5, 24000 },
  1708. { 6, 32000 },
  1709. { 7, 44100 },
  1710. { 8, 48000 },
  1711. { 9, 88200 },
  1712. { 10, 96000 },
  1713. };
  1714. static int fs_ratios[] = {
  1715. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1716. };
  1717. static int bclk_divs[] = {
  1718. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1719. 640, 880, 960, 1280, 1760, 1920
  1720. };
  1721. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1722. struct snd_pcm_hw_params *params,
  1723. struct snd_soc_dai *dai)
  1724. {
  1725. struct snd_soc_codec *codec = dai->codec;
  1726. struct wm8994 *control = codec->control_data;
  1727. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1728. int aif1_reg;
  1729. int bclk_reg;
  1730. int lrclk_reg;
  1731. int rate_reg;
  1732. int aif1 = 0;
  1733. int bclk = 0;
  1734. int lrclk = 0;
  1735. int rate_val = 0;
  1736. int id = dai->id - 1;
  1737. int i, cur_val, best_val, bclk_rate, best;
  1738. switch (dai->id) {
  1739. case 1:
  1740. aif1_reg = WM8994_AIF1_CONTROL_1;
  1741. bclk_reg = WM8994_AIF1_BCLK;
  1742. rate_reg = WM8994_AIF1_RATE;
  1743. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1744. wm8994->lrclk_shared[0]) {
  1745. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1746. } else {
  1747. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1748. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1749. }
  1750. break;
  1751. case 2:
  1752. aif1_reg = WM8994_AIF2_CONTROL_1;
  1753. bclk_reg = WM8994_AIF2_BCLK;
  1754. rate_reg = WM8994_AIF2_RATE;
  1755. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1756. wm8994->lrclk_shared[1]) {
  1757. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1758. } else {
  1759. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1760. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1761. }
  1762. break;
  1763. case 3:
  1764. switch (control->type) {
  1765. case WM8958:
  1766. aif1_reg = WM8958_AIF3_CONTROL_1;
  1767. break;
  1768. default:
  1769. return 0;
  1770. }
  1771. default:
  1772. return -EINVAL;
  1773. }
  1774. bclk_rate = params_rate(params) * 2;
  1775. switch (params_format(params)) {
  1776. case SNDRV_PCM_FORMAT_S16_LE:
  1777. bclk_rate *= 16;
  1778. break;
  1779. case SNDRV_PCM_FORMAT_S20_3LE:
  1780. bclk_rate *= 20;
  1781. aif1 |= 0x20;
  1782. break;
  1783. case SNDRV_PCM_FORMAT_S24_LE:
  1784. bclk_rate *= 24;
  1785. aif1 |= 0x40;
  1786. break;
  1787. case SNDRV_PCM_FORMAT_S32_LE:
  1788. bclk_rate *= 32;
  1789. aif1 |= 0x60;
  1790. break;
  1791. default:
  1792. return -EINVAL;
  1793. }
  1794. /* Try to find an appropriate sample rate; look for an exact match. */
  1795. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1796. if (srs[i].rate == params_rate(params))
  1797. break;
  1798. if (i == ARRAY_SIZE(srs))
  1799. return -EINVAL;
  1800. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1801. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1802. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1803. dai->id, wm8994->aifclk[id], bclk_rate);
  1804. if (wm8994->aifclk[id] == 0) {
  1805. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1806. return -EINVAL;
  1807. }
  1808. /* AIFCLK/fs ratio; look for a close match in either direction */
  1809. best = 0;
  1810. best_val = abs((fs_ratios[0] * params_rate(params))
  1811. - wm8994->aifclk[id]);
  1812. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1813. cur_val = abs((fs_ratios[i] * params_rate(params))
  1814. - wm8994->aifclk[id]);
  1815. if (cur_val >= best_val)
  1816. continue;
  1817. best = i;
  1818. best_val = cur_val;
  1819. }
  1820. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1821. dai->id, fs_ratios[best]);
  1822. rate_val |= best;
  1823. /* We may not get quite the right frequency if using
  1824. * approximate clocks so look for the closest match that is
  1825. * higher than the target (we need to ensure that there enough
  1826. * BCLKs to clock out the samples).
  1827. */
  1828. best = 0;
  1829. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1830. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1831. if (cur_val < 0) /* BCLK table is sorted */
  1832. break;
  1833. best = i;
  1834. }
  1835. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1836. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1837. bclk_divs[best], bclk_rate);
  1838. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1839. lrclk = bclk_rate / params_rate(params);
  1840. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1841. lrclk, bclk_rate / lrclk);
  1842. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1843. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1844. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1845. lrclk);
  1846. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1847. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1848. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1849. switch (dai->id) {
  1850. case 1:
  1851. wm8994->dac_rates[0] = params_rate(params);
  1852. wm8994_set_retune_mobile(codec, 0);
  1853. wm8994_set_retune_mobile(codec, 1);
  1854. break;
  1855. case 2:
  1856. wm8994->dac_rates[1] = params_rate(params);
  1857. wm8994_set_retune_mobile(codec, 2);
  1858. break;
  1859. }
  1860. }
  1861. return 0;
  1862. }
  1863. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1864. struct snd_pcm_hw_params *params,
  1865. struct snd_soc_dai *dai)
  1866. {
  1867. struct snd_soc_codec *codec = dai->codec;
  1868. struct wm8994 *control = codec->control_data;
  1869. int aif1_reg;
  1870. int aif1 = 0;
  1871. switch (dai->id) {
  1872. case 3:
  1873. switch (control->type) {
  1874. case WM8958:
  1875. aif1_reg = WM8958_AIF3_CONTROL_1;
  1876. break;
  1877. default:
  1878. return 0;
  1879. }
  1880. default:
  1881. return 0;
  1882. }
  1883. switch (params_format(params)) {
  1884. case SNDRV_PCM_FORMAT_S16_LE:
  1885. break;
  1886. case SNDRV_PCM_FORMAT_S20_3LE:
  1887. aif1 |= 0x20;
  1888. break;
  1889. case SNDRV_PCM_FORMAT_S24_LE:
  1890. aif1 |= 0x40;
  1891. break;
  1892. case SNDRV_PCM_FORMAT_S32_LE:
  1893. aif1 |= 0x60;
  1894. break;
  1895. default:
  1896. return -EINVAL;
  1897. }
  1898. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1899. }
  1900. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1901. {
  1902. struct snd_soc_codec *codec = codec_dai->codec;
  1903. int mute_reg;
  1904. int reg;
  1905. switch (codec_dai->id) {
  1906. case 1:
  1907. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1908. break;
  1909. case 2:
  1910. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1911. break;
  1912. default:
  1913. return -EINVAL;
  1914. }
  1915. if (mute)
  1916. reg = WM8994_AIF1DAC1_MUTE;
  1917. else
  1918. reg = 0;
  1919. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1920. return 0;
  1921. }
  1922. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1923. {
  1924. struct snd_soc_codec *codec = codec_dai->codec;
  1925. int reg, val, mask;
  1926. switch (codec_dai->id) {
  1927. case 1:
  1928. reg = WM8994_AIF1_MASTER_SLAVE;
  1929. mask = WM8994_AIF1_TRI;
  1930. break;
  1931. case 2:
  1932. reg = WM8994_AIF2_MASTER_SLAVE;
  1933. mask = WM8994_AIF2_TRI;
  1934. break;
  1935. case 3:
  1936. reg = WM8994_POWER_MANAGEMENT_6;
  1937. mask = WM8994_AIF3_TRI;
  1938. break;
  1939. default:
  1940. return -EINVAL;
  1941. }
  1942. if (tristate)
  1943. val = mask;
  1944. else
  1945. val = 0;
  1946. return snd_soc_update_bits(codec, reg, mask, reg);
  1947. }
  1948. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1949. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1950. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1951. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1952. .set_sysclk = wm8994_set_dai_sysclk,
  1953. .set_fmt = wm8994_set_dai_fmt,
  1954. .hw_params = wm8994_hw_params,
  1955. .digital_mute = wm8994_aif_mute,
  1956. .set_pll = wm8994_set_fll,
  1957. .set_tristate = wm8994_set_tristate,
  1958. };
  1959. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1960. .set_sysclk = wm8994_set_dai_sysclk,
  1961. .set_fmt = wm8994_set_dai_fmt,
  1962. .hw_params = wm8994_hw_params,
  1963. .digital_mute = wm8994_aif_mute,
  1964. .set_pll = wm8994_set_fll,
  1965. .set_tristate = wm8994_set_tristate,
  1966. };
  1967. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1968. .hw_params = wm8994_aif3_hw_params,
  1969. .set_tristate = wm8994_set_tristate,
  1970. };
  1971. static struct snd_soc_dai_driver wm8994_dai[] = {
  1972. {
  1973. .name = "wm8994-aif1",
  1974. .id = 1,
  1975. .playback = {
  1976. .stream_name = "AIF1 Playback",
  1977. .channels_min = 2,
  1978. .channels_max = 2,
  1979. .rates = WM8994_RATES,
  1980. .formats = WM8994_FORMATS,
  1981. },
  1982. .capture = {
  1983. .stream_name = "AIF1 Capture",
  1984. .channels_min = 2,
  1985. .channels_max = 2,
  1986. .rates = WM8994_RATES,
  1987. .formats = WM8994_FORMATS,
  1988. },
  1989. .ops = &wm8994_aif1_dai_ops,
  1990. },
  1991. {
  1992. .name = "wm8994-aif2",
  1993. .id = 2,
  1994. .playback = {
  1995. .stream_name = "AIF2 Playback",
  1996. .channels_min = 2,
  1997. .channels_max = 2,
  1998. .rates = WM8994_RATES,
  1999. .formats = WM8994_FORMATS,
  2000. },
  2001. .capture = {
  2002. .stream_name = "AIF2 Capture",
  2003. .channels_min = 2,
  2004. .channels_max = 2,
  2005. .rates = WM8994_RATES,
  2006. .formats = WM8994_FORMATS,
  2007. },
  2008. .ops = &wm8994_aif2_dai_ops,
  2009. },
  2010. {
  2011. .name = "wm8994-aif3",
  2012. .id = 3,
  2013. .playback = {
  2014. .stream_name = "AIF3 Playback",
  2015. .channels_min = 2,
  2016. .channels_max = 2,
  2017. .rates = WM8994_RATES,
  2018. .formats = WM8994_FORMATS,
  2019. },
  2020. .capture = {
  2021. .stream_name = "AIF3 Capture",
  2022. .channels_min = 2,
  2023. .channels_max = 2,
  2024. .rates = WM8994_RATES,
  2025. .formats = WM8994_FORMATS,
  2026. },
  2027. .ops = &wm8994_aif3_dai_ops,
  2028. }
  2029. };
  2030. #ifdef CONFIG_PM
  2031. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2032. {
  2033. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2034. int i, ret;
  2035. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2036. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2037. sizeof(struct fll_config));
  2038. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2039. if (ret < 0)
  2040. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2041. i + 1, ret);
  2042. }
  2043. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2044. return 0;
  2045. }
  2046. static int wm8994_resume(struct snd_soc_codec *codec)
  2047. {
  2048. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2049. int i, ret;
  2050. /* Restore the registers */
  2051. ret = snd_soc_cache_sync(codec);
  2052. if (ret != 0)
  2053. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2054. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2055. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2056. if (!wm8994->fll_suspend[i].out)
  2057. continue;
  2058. ret = _wm8994_set_fll(codec, i + 1,
  2059. wm8994->fll_suspend[i].src,
  2060. wm8994->fll_suspend[i].in,
  2061. wm8994->fll_suspend[i].out);
  2062. if (ret < 0)
  2063. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2064. i + 1, ret);
  2065. }
  2066. return 0;
  2067. }
  2068. #else
  2069. #define wm8994_suspend NULL
  2070. #define wm8994_resume NULL
  2071. #endif
  2072. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2073. {
  2074. struct snd_soc_codec *codec = wm8994->codec;
  2075. struct wm8994_pdata *pdata = wm8994->pdata;
  2076. struct snd_kcontrol_new controls[] = {
  2077. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2078. wm8994->retune_mobile_enum,
  2079. wm8994_get_retune_mobile_enum,
  2080. wm8994_put_retune_mobile_enum),
  2081. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2082. wm8994->retune_mobile_enum,
  2083. wm8994_get_retune_mobile_enum,
  2084. wm8994_put_retune_mobile_enum),
  2085. SOC_ENUM_EXT("AIF2 EQ Mode",
  2086. wm8994->retune_mobile_enum,
  2087. wm8994_get_retune_mobile_enum,
  2088. wm8994_put_retune_mobile_enum),
  2089. };
  2090. int ret, i, j;
  2091. const char **t;
  2092. /* We need an array of texts for the enum API but the number
  2093. * of texts is likely to be less than the number of
  2094. * configurations due to the sample rate dependency of the
  2095. * configurations. */
  2096. wm8994->num_retune_mobile_texts = 0;
  2097. wm8994->retune_mobile_texts = NULL;
  2098. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2099. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2100. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2101. wm8994->retune_mobile_texts[j]) == 0)
  2102. break;
  2103. }
  2104. if (j != wm8994->num_retune_mobile_texts)
  2105. continue;
  2106. /* Expand the array... */
  2107. t = krealloc(wm8994->retune_mobile_texts,
  2108. sizeof(char *) *
  2109. (wm8994->num_retune_mobile_texts + 1),
  2110. GFP_KERNEL);
  2111. if (t == NULL)
  2112. continue;
  2113. /* ...store the new entry... */
  2114. t[wm8994->num_retune_mobile_texts] =
  2115. pdata->retune_mobile_cfgs[i].name;
  2116. /* ...and remember the new version. */
  2117. wm8994->num_retune_mobile_texts++;
  2118. wm8994->retune_mobile_texts = t;
  2119. }
  2120. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2121. wm8994->num_retune_mobile_texts);
  2122. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2123. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2124. ret = snd_soc_add_controls(wm8994->codec, controls,
  2125. ARRAY_SIZE(controls));
  2126. if (ret != 0)
  2127. dev_err(wm8994->codec->dev,
  2128. "Failed to add ReTune Mobile controls: %d\n", ret);
  2129. }
  2130. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2131. {
  2132. struct snd_soc_codec *codec = wm8994->codec;
  2133. struct wm8994_pdata *pdata = wm8994->pdata;
  2134. int ret, i;
  2135. if (!pdata)
  2136. return;
  2137. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2138. pdata->lineout2_diff,
  2139. pdata->lineout1fb,
  2140. pdata->lineout2fb,
  2141. pdata->jd_scthr,
  2142. pdata->jd_thr,
  2143. pdata->micbias1_lvl,
  2144. pdata->micbias2_lvl);
  2145. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2146. if (pdata->num_drc_cfgs) {
  2147. struct snd_kcontrol_new controls[] = {
  2148. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2149. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2150. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2151. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2152. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2153. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2154. };
  2155. /* We need an array of texts for the enum API */
  2156. wm8994->drc_texts = kmalloc(sizeof(char *)
  2157. * pdata->num_drc_cfgs, GFP_KERNEL);
  2158. if (!wm8994->drc_texts) {
  2159. dev_err(wm8994->codec->dev,
  2160. "Failed to allocate %d DRC config texts\n",
  2161. pdata->num_drc_cfgs);
  2162. return;
  2163. }
  2164. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2165. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2166. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2167. wm8994->drc_enum.texts = wm8994->drc_texts;
  2168. ret = snd_soc_add_controls(wm8994->codec, controls,
  2169. ARRAY_SIZE(controls));
  2170. if (ret != 0)
  2171. dev_err(wm8994->codec->dev,
  2172. "Failed to add DRC mode controls: %d\n", ret);
  2173. for (i = 0; i < WM8994_NUM_DRC; i++)
  2174. wm8994_set_drc(codec, i);
  2175. }
  2176. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2177. pdata->num_retune_mobile_cfgs);
  2178. if (pdata->num_mbc_cfgs) {
  2179. struct snd_kcontrol_new control[] = {
  2180. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2181. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2182. };
  2183. /* We need an array of texts for the enum API */
  2184. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2185. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2186. if (!wm8994->mbc_texts) {
  2187. dev_err(wm8994->codec->dev,
  2188. "Failed to allocate %d MBC config texts\n",
  2189. pdata->num_mbc_cfgs);
  2190. return;
  2191. }
  2192. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2193. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2194. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2195. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2196. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2197. if (ret != 0)
  2198. dev_err(wm8994->codec->dev,
  2199. "Failed to add MBC mode controls: %d\n", ret);
  2200. }
  2201. if (pdata->num_retune_mobile_cfgs)
  2202. wm8994_handle_retune_mobile_pdata(wm8994);
  2203. else
  2204. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2205. ARRAY_SIZE(wm8994_eq_controls));
  2206. }
  2207. /**
  2208. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2209. *
  2210. * @codec: WM8994 codec
  2211. * @jack: jack to report detection events on
  2212. * @micbias: microphone bias to detect on
  2213. * @det: value to report for presence detection
  2214. * @shrt: value to report for short detection
  2215. *
  2216. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2217. * being used to bring out signals to the processor then only platform
  2218. * data configuration is needed for WM8994 and processor GPIOs should
  2219. * be configured using snd_soc_jack_add_gpios() instead.
  2220. *
  2221. * Configuration of detection levels is available via the micbias1_lvl
  2222. * and micbias2_lvl platform data members.
  2223. */
  2224. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2225. int micbias, int det, int shrt)
  2226. {
  2227. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2228. struct wm8994_micdet *micdet;
  2229. struct wm8994 *control = codec->control_data;
  2230. int reg;
  2231. if (control->type != WM8994)
  2232. return -EINVAL;
  2233. switch (micbias) {
  2234. case 1:
  2235. micdet = &wm8994->micdet[0];
  2236. break;
  2237. case 2:
  2238. micdet = &wm8994->micdet[1];
  2239. break;
  2240. default:
  2241. return -EINVAL;
  2242. }
  2243. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2244. micbias, det, shrt);
  2245. /* Store the configuration */
  2246. micdet->jack = jack;
  2247. micdet->det = det;
  2248. micdet->shrt = shrt;
  2249. /* If either of the jacks is set up then enable detection */
  2250. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2251. reg = WM8994_MICD_ENA;
  2252. else
  2253. reg = 0;
  2254. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2255. return 0;
  2256. }
  2257. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2258. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2259. {
  2260. struct wm8994_priv *priv = data;
  2261. struct snd_soc_codec *codec = priv->codec;
  2262. int reg;
  2263. int report;
  2264. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2265. if (reg < 0) {
  2266. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2267. reg);
  2268. return IRQ_HANDLED;
  2269. }
  2270. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2271. report = 0;
  2272. if (reg & WM8994_MIC1_DET_STS)
  2273. report |= priv->micdet[0].det;
  2274. if (reg & WM8994_MIC1_SHRT_STS)
  2275. report |= priv->micdet[0].shrt;
  2276. snd_soc_jack_report(priv->micdet[0].jack, report,
  2277. priv->micdet[0].det | priv->micdet[0].shrt);
  2278. report = 0;
  2279. if (reg & WM8994_MIC2_DET_STS)
  2280. report |= priv->micdet[1].det;
  2281. if (reg & WM8994_MIC2_SHRT_STS)
  2282. report |= priv->micdet[1].shrt;
  2283. snd_soc_jack_report(priv->micdet[1].jack, report,
  2284. priv->micdet[1].det | priv->micdet[1].shrt);
  2285. return IRQ_HANDLED;
  2286. }
  2287. /* Default microphone detection handler for WM8958 - the user can
  2288. * override this if they wish.
  2289. */
  2290. static void wm8958_default_micdet(u16 status, void *data)
  2291. {
  2292. struct snd_soc_codec *codec = data;
  2293. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2294. int report = 0;
  2295. /* If nothing present then clear our statuses */
  2296. if (!(status & WM8958_MICD_STS)) {
  2297. wm8994->jack_is_video = false;
  2298. wm8994->jack_is_mic = false;
  2299. goto done;
  2300. }
  2301. /* Assume anything over 475 ohms is a microphone and remember
  2302. * that we've seen one (since buttons override it) */
  2303. if (status & 0x600)
  2304. wm8994->jack_is_mic = true;
  2305. if (wm8994->jack_is_mic)
  2306. report |= SND_JACK_MICROPHONE;
  2307. /* Video has an impedence of approximately 75 ohms; assume
  2308. * this isn't used as a button and remember it since buttons
  2309. * override it. */
  2310. if (status & 0x40)
  2311. wm8994->jack_is_video = true;
  2312. if (wm8994->jack_is_video)
  2313. report |= SND_JACK_VIDEOOUT;
  2314. /* Everything else is buttons; just assign slots */
  2315. if (status & 0x4)
  2316. report |= SND_JACK_BTN_0;
  2317. if (status & 0x8)
  2318. report |= SND_JACK_BTN_1;
  2319. if (status & 0x10)
  2320. report |= SND_JACK_BTN_2;
  2321. if (status & 0x20)
  2322. report |= SND_JACK_BTN_3;
  2323. if (status & 0x80)
  2324. report |= SND_JACK_BTN_4;
  2325. if (status & 0x100)
  2326. report |= SND_JACK_BTN_5;
  2327. done:
  2328. snd_soc_jack_report(wm8994->micdet[0].jack,
  2329. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2330. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2331. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
  2332. report);
  2333. }
  2334. /**
  2335. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2336. *
  2337. * @codec: WM8958 codec
  2338. * @jack: jack to report detection events on
  2339. *
  2340. * Enable microphone detection functionality for the WM8958. By
  2341. * default simple detection which supports the detection of up to 6
  2342. * buttons plus video and microphone functionality is supported.
  2343. *
  2344. * The WM8958 has an advanced jack detection facility which is able to
  2345. * support complex accessory detection, especially when used in
  2346. * conjunction with external circuitry. In order to provide maximum
  2347. * flexiblity a callback is provided which allows a completely custom
  2348. * detection algorithm.
  2349. */
  2350. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2351. wm8958_micdet_cb cb, void *cb_data)
  2352. {
  2353. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2354. struct wm8994 *control = codec->control_data;
  2355. if (control->type != WM8958)
  2356. return -EINVAL;
  2357. if (jack) {
  2358. if (!cb) {
  2359. dev_dbg(codec->dev, "Using default micdet callback\n");
  2360. cb = wm8958_default_micdet;
  2361. cb_data = codec;
  2362. }
  2363. wm8994->micdet[0].jack = jack;
  2364. wm8994->jack_cb = cb;
  2365. wm8994->jack_cb_data = cb_data;
  2366. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2367. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2368. } else {
  2369. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2370. WM8958_MICD_ENA, 0);
  2371. }
  2372. return 0;
  2373. }
  2374. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2375. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2376. {
  2377. struct wm8994_priv *wm8994 = data;
  2378. struct snd_soc_codec *codec = wm8994->codec;
  2379. int reg;
  2380. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2381. if (reg < 0) {
  2382. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2383. reg);
  2384. return IRQ_NONE;
  2385. }
  2386. if (!(reg & WM8958_MICD_VALID)) {
  2387. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2388. goto out;
  2389. }
  2390. if (wm8994->jack_cb)
  2391. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2392. else
  2393. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2394. out:
  2395. return IRQ_HANDLED;
  2396. }
  2397. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2398. {
  2399. struct wm8994 *control;
  2400. struct wm8994_priv *wm8994;
  2401. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2402. int ret, i;
  2403. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2404. control = codec->control_data;
  2405. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2406. if (wm8994 == NULL)
  2407. return -ENOMEM;
  2408. snd_soc_codec_set_drvdata(codec, wm8994);
  2409. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2410. wm8994->codec = codec;
  2411. pm_runtime_enable(codec->dev);
  2412. pm_runtime_resume(codec->dev);
  2413. /* Read our current status back from the chip - we don't want to
  2414. * reset as this may interfere with the GPIO or LDO operation. */
  2415. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2416. if (!wm8994_readable(i) || wm8994_volatile(i))
  2417. continue;
  2418. ret = wm8994_reg_read(codec->control_data, i);
  2419. if (ret <= 0)
  2420. continue;
  2421. ret = snd_soc_cache_write(codec, i, ret);
  2422. if (ret != 0) {
  2423. dev_err(codec->dev,
  2424. "Failed to initialise cache for 0x%x: %d\n",
  2425. i, ret);
  2426. goto err;
  2427. }
  2428. }
  2429. /* Set revision-specific configuration */
  2430. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2431. switch (control->type) {
  2432. case WM8994:
  2433. switch (wm8994->revision) {
  2434. case 2:
  2435. case 3:
  2436. wm8994->hubs.dcs_codes = -5;
  2437. wm8994->hubs.hp_startup_mode = 1;
  2438. wm8994->hubs.dcs_readback_mode = 1;
  2439. break;
  2440. default:
  2441. wm8994->hubs.dcs_readback_mode = 1;
  2442. break;
  2443. }
  2444. case WM8958:
  2445. wm8994->hubs.dcs_readback_mode = 1;
  2446. break;
  2447. default:
  2448. break;
  2449. }
  2450. switch (control->type) {
  2451. case WM8994:
  2452. ret = wm8994_request_irq(codec->control_data,
  2453. WM8994_IRQ_MIC1_DET,
  2454. wm8994_mic_irq, "Mic 1 detect",
  2455. wm8994);
  2456. if (ret != 0)
  2457. dev_warn(codec->dev,
  2458. "Failed to request Mic1 detect IRQ: %d\n",
  2459. ret);
  2460. ret = wm8994_request_irq(codec->control_data,
  2461. WM8994_IRQ_MIC1_SHRT,
  2462. wm8994_mic_irq, "Mic 1 short",
  2463. wm8994);
  2464. if (ret != 0)
  2465. dev_warn(codec->dev,
  2466. "Failed to request Mic1 short IRQ: %d\n",
  2467. ret);
  2468. ret = wm8994_request_irq(codec->control_data,
  2469. WM8994_IRQ_MIC2_DET,
  2470. wm8994_mic_irq, "Mic 2 detect",
  2471. wm8994);
  2472. if (ret != 0)
  2473. dev_warn(codec->dev,
  2474. "Failed to request Mic2 detect IRQ: %d\n",
  2475. ret);
  2476. ret = wm8994_request_irq(codec->control_data,
  2477. WM8994_IRQ_MIC2_SHRT,
  2478. wm8994_mic_irq, "Mic 2 short",
  2479. wm8994);
  2480. if (ret != 0)
  2481. dev_warn(codec->dev,
  2482. "Failed to request Mic2 short IRQ: %d\n",
  2483. ret);
  2484. break;
  2485. case WM8958:
  2486. ret = wm8994_request_irq(codec->control_data,
  2487. WM8994_IRQ_MIC1_DET,
  2488. wm8958_mic_irq, "Mic detect",
  2489. wm8994);
  2490. if (ret != 0)
  2491. dev_warn(codec->dev,
  2492. "Failed to request Mic detect IRQ: %d\n",
  2493. ret);
  2494. break;
  2495. }
  2496. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2497. * configured on init - if a system wants to do this dynamically
  2498. * at runtime we can deal with that then.
  2499. */
  2500. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2501. if (ret < 0) {
  2502. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2503. goto err_irq;
  2504. }
  2505. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2506. wm8994->lrclk_shared[0] = 1;
  2507. wm8994_dai[0].symmetric_rates = 1;
  2508. } else {
  2509. wm8994->lrclk_shared[0] = 0;
  2510. }
  2511. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2512. if (ret < 0) {
  2513. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2514. goto err_irq;
  2515. }
  2516. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2517. wm8994->lrclk_shared[1] = 1;
  2518. wm8994_dai[1].symmetric_rates = 1;
  2519. } else {
  2520. wm8994->lrclk_shared[1] = 0;
  2521. }
  2522. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2523. /* Latch volume updates (right only; we always do left then right). */
  2524. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2525. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2526. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2527. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2528. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2529. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2530. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2531. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2532. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2533. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2534. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2535. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2536. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2537. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2538. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2539. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2540. /* Set the low bit of the 3D stereo depth so TLV matches */
  2541. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2542. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2543. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2544. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2545. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2546. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2547. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2548. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2549. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2550. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2551. * behaviour on idle TDM clock cycles. */
  2552. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2553. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2554. wm8994_update_class_w(codec);
  2555. wm8994_handle_pdata(wm8994);
  2556. wm_hubs_add_analogue_controls(codec);
  2557. snd_soc_add_controls(codec, wm8994_snd_controls,
  2558. ARRAY_SIZE(wm8994_snd_controls));
  2559. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2560. ARRAY_SIZE(wm8994_dapm_widgets));
  2561. switch (control->type) {
  2562. case WM8994:
  2563. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2564. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2565. break;
  2566. case WM8958:
  2567. snd_soc_add_controls(codec, wm8958_snd_controls,
  2568. ARRAY_SIZE(wm8958_snd_controls));
  2569. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2570. ARRAY_SIZE(wm8958_dapm_widgets));
  2571. break;
  2572. }
  2573. wm_hubs_add_analogue_routes(codec, 0, 0);
  2574. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2575. switch (control->type) {
  2576. case WM8994:
  2577. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2578. ARRAY_SIZE(wm8994_intercon));
  2579. break;
  2580. case WM8958:
  2581. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2582. ARRAY_SIZE(wm8958_intercon));
  2583. break;
  2584. }
  2585. return 0;
  2586. err_irq:
  2587. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2588. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2589. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2590. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2591. err:
  2592. kfree(wm8994);
  2593. return ret;
  2594. }
  2595. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2596. {
  2597. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2598. struct wm8994 *control = codec->control_data;
  2599. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2600. pm_runtime_disable(codec->dev);
  2601. switch (control->type) {
  2602. case WM8994:
  2603. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2604. wm8994);
  2605. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2606. wm8994);
  2607. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2608. wm8994);
  2609. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2610. wm8994);
  2611. break;
  2612. case WM8958:
  2613. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2614. wm8994);
  2615. break;
  2616. }
  2617. kfree(wm8994->retune_mobile_texts);
  2618. kfree(wm8994->drc_texts);
  2619. kfree(wm8994);
  2620. return 0;
  2621. }
  2622. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2623. .probe = wm8994_codec_probe,
  2624. .remove = wm8994_codec_remove,
  2625. .suspend = wm8994_suspend,
  2626. .resume = wm8994_resume,
  2627. .read = wm8994_read,
  2628. .write = wm8994_write,
  2629. .readable_register = wm8994_readable,
  2630. .volatile_register = wm8994_volatile,
  2631. .set_bias_level = wm8994_set_bias_level,
  2632. .reg_cache_size = WM8994_CACHE_SIZE,
  2633. .reg_cache_default = wm8994_reg_defaults,
  2634. .reg_word_size = 2,
  2635. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2636. };
  2637. static int __devinit wm8994_probe(struct platform_device *pdev)
  2638. {
  2639. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2640. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2641. }
  2642. static int __devexit wm8994_remove(struct platform_device *pdev)
  2643. {
  2644. snd_soc_unregister_codec(&pdev->dev);
  2645. return 0;
  2646. }
  2647. static struct platform_driver wm8994_codec_driver = {
  2648. .driver = {
  2649. .name = "wm8994-codec",
  2650. .owner = THIS_MODULE,
  2651. },
  2652. .probe = wm8994_probe,
  2653. .remove = __devexit_p(wm8994_remove),
  2654. };
  2655. static __init int wm8994_init(void)
  2656. {
  2657. return platform_driver_register(&wm8994_codec_driver);
  2658. }
  2659. module_init(wm8994_init);
  2660. static __exit void wm8994_exit(void)
  2661. {
  2662. platform_driver_unregister(&wm8994_codec_driver);
  2663. }
  2664. module_exit(wm8994_exit);
  2665. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2666. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2667. MODULE_LICENSE("GPL");
  2668. MODULE_ALIAS("platform:wm8994-codec");