ab8500.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License v2
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. */
  7. #ifndef MFD_AB8500_H
  8. #define MFD_AB8500_H
  9. #include <linux/mutex.h>
  10. struct device;
  11. /*
  12. * AB IC versions
  13. *
  14. * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
  15. * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
  16. * print of version string.
  17. */
  18. enum ab8500_version {
  19. AB8500_VERSION_AB8500 = 0x0,
  20. AB8500_VERSION_AB8505 = 0x1,
  21. AB8500_VERSION_AB9540 = 0x2,
  22. AB8500_VERSION_AB8540 = 0x3,
  23. AB8500_VERSION_UNDEFINED,
  24. };
  25. /* AB8500 CIDs*/
  26. #define AB8500_CUTEARLY 0x00
  27. #define AB8500_CUT1P0 0x10
  28. #define AB8500_CUT1P1 0x11
  29. #define AB8500_CUT2P0 0x20
  30. #define AB8500_CUT3P0 0x30
  31. #define AB8500_CUT3P3 0x33
  32. /*
  33. * AB8500 bank addresses
  34. */
  35. #define AB8500_SYS_CTRL1_BLOCK 0x1
  36. #define AB8500_SYS_CTRL2_BLOCK 0x2
  37. #define AB8500_REGU_CTRL1 0x3
  38. #define AB8500_REGU_CTRL2 0x4
  39. #define AB8500_USB 0x5
  40. #define AB8500_TVOUT 0x6
  41. #define AB8500_DBI 0x7
  42. #define AB8500_ECI_AV_ACC 0x8
  43. #define AB8500_RESERVED 0x9
  44. #define AB8500_GPADC 0xA
  45. #define AB8500_CHARGER 0xB
  46. #define AB8500_GAS_GAUGE 0xC
  47. #define AB8500_AUDIO 0xD
  48. #define AB8500_INTERRUPT 0xE
  49. #define AB8500_RTC 0xF
  50. #define AB8500_MISC 0x10
  51. #define AB8500_DEVELOPMENT 0x11
  52. #define AB8500_DEBUG 0x12
  53. #define AB8500_PROD_TEST 0x13
  54. #define AB8500_OTP_EMUL 0x15
  55. /*
  56. * Interrupts
  57. * Values used to index into array ab8500_irq_regoffset[] defined in
  58. * drivers/mdf/ab8500-core.c
  59. */
  60. /* Definitions for AB8500 and AB9540 */
  61. /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */
  62. #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */
  63. #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540 */
  64. #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540 */
  65. #define AB8500_INT_TEMP_WARM 3
  66. #define AB8500_INT_PON_KEY2DB_F 4
  67. #define AB8500_INT_PON_KEY2DB_R 5
  68. #define AB8500_INT_PON_KEY1DB_F 6
  69. #define AB8500_INT_PON_KEY1DB_R 7
  70. /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */
  71. #define AB8500_INT_BATT_OVV 8
  72. #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505 */
  73. #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505 */
  74. #define AB8500_INT_VBUS_DET_F 14
  75. #define AB8500_INT_VBUS_DET_R 15
  76. /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */
  77. #define AB8500_INT_VBUS_CH_DROP_END 16
  78. #define AB8500_INT_RTC_60S 17
  79. #define AB8500_INT_RTC_ALARM 18
  80. #define AB8500_INT_BAT_CTRL_INDB 20
  81. #define AB8500_INT_CH_WD_EXP 21
  82. #define AB8500_INT_VBUS_OVV 22
  83. #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540 */
  84. /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */
  85. #define AB8500_INT_CCN_CONV_ACC 24
  86. #define AB8500_INT_INT_AUD 25
  87. #define AB8500_INT_CCEOC 26
  88. #define AB8500_INT_CC_INT_CALIB 27
  89. #define AB8500_INT_LOW_BAT_F 28
  90. #define AB8500_INT_LOW_BAT_R 29
  91. #define AB8500_INT_BUP_CHG_NOT_OK 30
  92. #define AB8500_INT_BUP_CHG_OK 31
  93. /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */
  94. #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505 */
  95. #define AB8500_INT_ACC_DETECT_1DB_F 33
  96. #define AB8500_INT_ACC_DETECT_1DB_R 34
  97. #define AB8500_INT_ACC_DETECT_22DB_F 35
  98. #define AB8500_INT_ACC_DETECT_22DB_R 36
  99. #define AB8500_INT_ACC_DETECT_21DB_F 37
  100. #define AB8500_INT_ACC_DETECT_21DB_R 38
  101. #define AB8500_INT_GP_SW_ADC_CONV_END 39
  102. /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */
  103. #define AB8500_INT_GPIO6R 40 /* not 8505/9540 */
  104. #define AB8500_INT_GPIO7R 41 /* not 8505/9540 */
  105. #define AB8500_INT_GPIO8R 42 /* not 8505/9540 */
  106. #define AB8500_INT_GPIO9R 43 /* not 8505/9540 */
  107. #define AB8500_INT_GPIO10R 44
  108. #define AB8500_INT_GPIO11R 45
  109. #define AB8500_INT_GPIO12R 46 /* not 8505 */
  110. #define AB8500_INT_GPIO13R 47
  111. /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */
  112. #define AB8500_INT_GPIO24R 48 /* not 8505 */
  113. #define AB8500_INT_GPIO25R 49 /* not 8505 */
  114. #define AB8500_INT_GPIO36R 50 /* not 8505/9540 */
  115. #define AB8500_INT_GPIO37R 51 /* not 8505/9540 */
  116. #define AB8500_INT_GPIO38R 52 /* not 8505/9540 */
  117. #define AB8500_INT_GPIO39R 53 /* not 8505/9540 */
  118. #define AB8500_INT_GPIO40R 54
  119. #define AB8500_INT_GPIO41R 55
  120. /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */
  121. #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */
  122. #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */
  123. #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */
  124. #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */
  125. #define AB8500_INT_GPIO10F 60
  126. #define AB8500_INT_GPIO11F 61
  127. #define AB8500_INT_GPIO12F 62 /* not 8505 */
  128. #define AB8500_INT_GPIO13F 63
  129. /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */
  130. #define AB8500_INT_GPIO24F 64 /* not 8505 */
  131. #define AB8500_INT_GPIO25F 65 /* not 8505 */
  132. #define AB8500_INT_GPIO36F 66 /* not 8505/9540 */
  133. #define AB8500_INT_GPIO37F 67 /* not 8505/9540 */
  134. #define AB8500_INT_GPIO38F 68 /* not 8505/9540 */
  135. #define AB8500_INT_GPIO39F 69 /* not 8505/9540 */
  136. #define AB8500_INT_GPIO40F 70
  137. #define AB8500_INT_GPIO41F 71
  138. /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */
  139. #define AB8500_INT_ADP_SOURCE_ERROR 72
  140. #define AB8500_INT_ADP_SINK_ERROR 73
  141. #define AB8500_INT_ADP_PROBE_PLUG 74
  142. #define AB8500_INT_ADP_PROBE_UNPLUG 75
  143. #define AB8500_INT_ADP_SENSE_OFF 76
  144. #define AB8500_INT_USB_PHY_POWER_ERR 78
  145. #define AB8500_INT_USB_LINK_STATUS 79
  146. /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */
  147. #define AB8500_INT_BTEMP_LOW 80
  148. #define AB8500_INT_BTEMP_LOW_MEDIUM 81
  149. #define AB8500_INT_BTEMP_MEDIUM_HIGH 82
  150. #define AB8500_INT_BTEMP_HIGH 83
  151. /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */
  152. #define AB8500_INT_SRP_DETECT 88
  153. #define AB8500_INT_USB_CHARGER_NOT_OKR 89
  154. #define AB8500_INT_ID_WAKEUP_R 90
  155. #define AB8500_INT_ID_DET_R1R 92
  156. #define AB8500_INT_ID_DET_R2R 93
  157. #define AB8500_INT_ID_DET_R3R 94
  158. #define AB8500_INT_ID_DET_R4R 95
  159. /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */
  160. #define AB8500_INT_ID_WAKEUP_F 96
  161. #define AB8500_INT_ID_DET_R1F 98
  162. #define AB8500_INT_ID_DET_R2F 99
  163. #define AB8500_INT_ID_DET_R3F 100
  164. #define AB8500_INT_ID_DET_R4F 101
  165. #define AB8500_INT_CHAUTORESTARTAFTSEC 102
  166. #define AB8500_INT_CHSTOPBYSEC 103
  167. /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */
  168. #define AB8500_INT_USB_CH_TH_PROT_F 104
  169. #define AB8500_INT_USB_CH_TH_PROT_R 105
  170. #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */
  171. #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */
  172. #define AB8500_INT_CHCURLIMNOHSCHIRP 109
  173. #define AB8500_INT_CHCURLIMHSCHIRP 110
  174. #define AB8500_INT_XTAL32K_KO 111
  175. /* Definitions for AB9540 */
  176. /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */
  177. #define AB9540_INT_GPIO50R 113
  178. #define AB9540_INT_GPIO51R 114 /* not 8505 */
  179. #define AB9540_INT_GPIO52R 115
  180. #define AB9540_INT_GPIO53R 116
  181. #define AB9540_INT_GPIO54R 117 /* not 8505 */
  182. #define AB9540_INT_IEXT_CH_RF_BFN_R 118
  183. #define AB9540_INT_IEXT_CH_RF_BFN_F 119
  184. /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */
  185. #define AB9540_INT_GPIO50F 121
  186. #define AB9540_INT_GPIO51F 122 /* not 8505 */
  187. #define AB9540_INT_GPIO52F 123
  188. #define AB9540_INT_GPIO53F 124
  189. #define AB9540_INT_GPIO54F 125 /* not 8505 */
  190. /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */
  191. #define AB8505_INT_KEYSTUCK 128
  192. #define AB8505_INT_IKR 129
  193. #define AB8505_INT_IKP 130
  194. #define AB8505_INT_KP 131
  195. #define AB8505_INT_KEYDEGLITCH 132
  196. #define AB8505_INT_MODPWRSTATUSF 134
  197. #define AB8505_INT_MODPWRSTATUSR 135
  198. /*
  199. * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the
  200. * entire platform. This is a "compile time" constant so this must be set to
  201. * the largest possible value that may be encountered with different AB SOCs.
  202. * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540
  203. * which is larger.
  204. */
  205. #define AB8500_NR_IRQS 112
  206. #define AB8505_NR_IRQS 136
  207. #define AB9540_NR_IRQS 136
  208. /* This is set to the roof of any AB8500 chip variant IRQ counts */
  209. #define AB8500_MAX_NR_IRQS AB9540_NR_IRQS
  210. #define AB8500_NUM_IRQ_REGS 14
  211. #define AB9540_NUM_IRQ_REGS 17
  212. /**
  213. * struct ab8500 - ab8500 internal structure
  214. * @dev: parent device
  215. * @lock: read/write operations lock
  216. * @irq_lock: genirq bus lock
  217. * @irq: irq line
  218. * @version: chip version id (e.g. ab8500 or ab9540)
  219. * @chip_id: chip revision id
  220. * @write: register write
  221. * @write_masked: masked register write
  222. * @read: register read
  223. * @rx_buf: rx buf for SPI
  224. * @tx_buf: tx buf for SPI
  225. * @mask: cache of IRQ regs for bus lock
  226. * @oldmask: cache of previous IRQ regs for bus lock
  227. * @mask_size: Actual number of valid entries in mask[], oldmask[] and
  228. * irq_reg_offset
  229. * @irq_reg_offset: Array of offsets into IRQ registers
  230. */
  231. struct ab8500 {
  232. struct device *dev;
  233. struct mutex lock;
  234. struct mutex irq_lock;
  235. int irq_base;
  236. int irq;
  237. enum ab8500_version version;
  238. u8 chip_id;
  239. int (*write)(struct ab8500 *ab8500, u16 addr, u8 data);
  240. int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data);
  241. int (*read)(struct ab8500 *ab8500, u16 addr);
  242. unsigned long tx_buf[4];
  243. unsigned long rx_buf[4];
  244. u8 *mask;
  245. u8 *oldmask;
  246. int mask_size;
  247. const int *irq_reg_offset;
  248. };
  249. struct regulator_reg_init;
  250. struct regulator_init_data;
  251. struct ab8500_gpio_platform_data;
  252. /**
  253. * struct ab8500_platform_data - AB8500 platform data
  254. * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
  255. * @init: board-specific initialization after detection of ab8500
  256. * @num_regulator_reg_init: number of regulator init registers
  257. * @regulator_reg_init: regulator init registers
  258. * @num_regulator: number of regulators
  259. * @regulator: machine-specific constraints for regulators
  260. */
  261. struct ab8500_platform_data {
  262. int irq_base;
  263. void (*init) (struct ab8500 *);
  264. int num_regulator_reg_init;
  265. struct ab8500_regulator_reg_init *regulator_reg_init;
  266. int num_regulator;
  267. struct regulator_init_data *regulator;
  268. struct ab8500_gpio_platform_data *gpio;
  269. };
  270. extern int __devinit ab8500_init(struct ab8500 *ab8500,
  271. enum ab8500_version version);
  272. extern int __devexit ab8500_exit(struct ab8500 *ab8500);
  273. static inline int is_ab8500(struct ab8500 *ab)
  274. {
  275. return ab->version == AB8500_VERSION_AB8500;
  276. }
  277. static inline int is_ab8505(struct ab8500 *ab)
  278. {
  279. return ab->version == AB8500_VERSION_AB8505;
  280. }
  281. static inline int is_ab9540(struct ab8500 *ab)
  282. {
  283. return ab->version == AB8500_VERSION_AB9540;
  284. }
  285. static inline int is_ab8540(struct ab8500 *ab)
  286. {
  287. return ab->version == AB8500_VERSION_AB8540;
  288. }
  289. /* exclude also ab8505, ab9540... */
  290. static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab)
  291. {
  292. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0));
  293. }
  294. /* exclude also ab8505, ab9540... */
  295. static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
  296. {
  297. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
  298. }
  299. /* exclude also ab8505, ab9540... */
  300. static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
  301. {
  302. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
  303. }
  304. /* exclude also ab8505, ab9540... */
  305. static inline int is_ab8500_2p0(struct ab8500 *ab)
  306. {
  307. return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0));
  308. }
  309. #endif /* MFD_AB8500_H */