tg3.c 452 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 131
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "April 09, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. udelay(10);
  651. }
  652. if (status != bit) {
  653. /* Revoke the lock request. */
  654. tg3_ape_write32(tp, gnt + off, bit);
  655. ret = -EBUSY;
  656. }
  657. return ret;
  658. }
  659. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  660. {
  661. u32 gnt, bit;
  662. if (!tg3_flag(tp, ENABLE_APE))
  663. return;
  664. switch (locknum) {
  665. case TG3_APE_LOCK_GPIO:
  666. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  667. return;
  668. case TG3_APE_LOCK_GRC:
  669. case TG3_APE_LOCK_MEM:
  670. if (!tp->pci_fn)
  671. bit = APE_LOCK_GRANT_DRIVER;
  672. else
  673. bit = 1 << tp->pci_fn;
  674. break;
  675. case TG3_APE_LOCK_PHY0:
  676. case TG3_APE_LOCK_PHY1:
  677. case TG3_APE_LOCK_PHY2:
  678. case TG3_APE_LOCK_PHY3:
  679. bit = APE_LOCK_GRANT_DRIVER;
  680. break;
  681. default:
  682. return;
  683. }
  684. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  685. gnt = TG3_APE_LOCK_GRANT;
  686. else
  687. gnt = TG3_APE_PER_LOCK_GRANT;
  688. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  689. }
  690. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  691. {
  692. u32 apedata;
  693. while (timeout_us) {
  694. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  695. return -EBUSY;
  696. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  697. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  698. break;
  699. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  700. udelay(10);
  701. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  702. }
  703. return timeout_us ? 0 : -EBUSY;
  704. }
  705. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  706. {
  707. u32 i, apedata;
  708. for (i = 0; i < timeout_us / 10; i++) {
  709. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  710. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  711. break;
  712. udelay(10);
  713. }
  714. return i == timeout_us / 10;
  715. }
  716. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  717. u32 len)
  718. {
  719. int err;
  720. u32 i, bufoff, msgoff, maxlen, apedata;
  721. if (!tg3_flag(tp, APE_HAS_NCSI))
  722. return 0;
  723. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  724. if (apedata != APE_SEG_SIG_MAGIC)
  725. return -ENODEV;
  726. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  727. if (!(apedata & APE_FW_STATUS_READY))
  728. return -EAGAIN;
  729. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  730. TG3_APE_SHMEM_BASE;
  731. msgoff = bufoff + 2 * sizeof(u32);
  732. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  733. while (len) {
  734. u32 length;
  735. /* Cap xfer sizes to scratchpad limits. */
  736. length = (len > maxlen) ? maxlen : len;
  737. len -= length;
  738. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  739. if (!(apedata & APE_FW_STATUS_READY))
  740. return -EAGAIN;
  741. /* Wait for up to 1 msec for APE to service previous event. */
  742. err = tg3_ape_event_lock(tp, 1000);
  743. if (err)
  744. return err;
  745. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  746. APE_EVENT_STATUS_SCRTCHPD_READ |
  747. APE_EVENT_STATUS_EVENT_PENDING;
  748. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  749. tg3_ape_write32(tp, bufoff, base_off);
  750. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  751. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  752. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  753. base_off += length;
  754. if (tg3_ape_wait_for_event(tp, 30000))
  755. return -EAGAIN;
  756. for (i = 0; length; i += 4, length -= 4) {
  757. u32 val = tg3_ape_read32(tp, msgoff + i);
  758. memcpy(data, &val, sizeof(u32));
  759. data++;
  760. }
  761. }
  762. return 0;
  763. }
  764. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  765. {
  766. int err;
  767. u32 apedata;
  768. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  769. if (apedata != APE_SEG_SIG_MAGIC)
  770. return -EAGAIN;
  771. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  772. if (!(apedata & APE_FW_STATUS_READY))
  773. return -EAGAIN;
  774. /* Wait for up to 1 millisecond for APE to service previous event. */
  775. err = tg3_ape_event_lock(tp, 1000);
  776. if (err)
  777. return err;
  778. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  779. event | APE_EVENT_STATUS_EVENT_PENDING);
  780. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  781. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  782. return 0;
  783. }
  784. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  785. {
  786. u32 event;
  787. u32 apedata;
  788. if (!tg3_flag(tp, ENABLE_APE))
  789. return;
  790. switch (kind) {
  791. case RESET_KIND_INIT:
  792. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  793. APE_HOST_SEG_SIG_MAGIC);
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  795. APE_HOST_SEG_LEN_MAGIC);
  796. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  797. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  798. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  799. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  800. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  801. APE_HOST_BEHAV_NO_PHYLOCK);
  802. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  803. TG3_APE_HOST_DRVR_STATE_START);
  804. event = APE_EVENT_STATUS_STATE_START;
  805. break;
  806. case RESET_KIND_SHUTDOWN:
  807. /* With the interface we are currently using,
  808. * APE does not track driver state. Wiping
  809. * out the HOST SEGMENT SIGNATURE forces
  810. * the APE to assume OS absent status.
  811. */
  812. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  813. if (device_may_wakeup(&tp->pdev->dev) &&
  814. tg3_flag(tp, WOL_ENABLE)) {
  815. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  816. TG3_APE_HOST_WOL_SPEED_AUTO);
  817. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  818. } else
  819. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  820. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  821. event = APE_EVENT_STATUS_STATE_UNLOAD;
  822. break;
  823. case RESET_KIND_SUSPEND:
  824. event = APE_EVENT_STATUS_STATE_SUSPEND;
  825. break;
  826. default:
  827. return;
  828. }
  829. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  830. tg3_ape_send_event(tp, event);
  831. }
  832. static void tg3_disable_ints(struct tg3 *tp)
  833. {
  834. int i;
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  837. for (i = 0; i < tp->irq_max; i++)
  838. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  839. }
  840. static void tg3_enable_ints(struct tg3 *tp)
  841. {
  842. int i;
  843. tp->irq_sync = 0;
  844. wmb();
  845. tw32(TG3PCI_MISC_HOST_CTRL,
  846. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  847. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  848. for (i = 0; i < tp->irq_cnt; i++) {
  849. struct tg3_napi *tnapi = &tp->napi[i];
  850. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  851. if (tg3_flag(tp, 1SHOT_MSI))
  852. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  853. tp->coal_now |= tnapi->coal_now;
  854. }
  855. /* Force an initial interrupt */
  856. if (!tg3_flag(tp, TAGGED_STATUS) &&
  857. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  858. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  859. else
  860. tw32(HOSTCC_MODE, tp->coal_now);
  861. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  862. }
  863. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  864. {
  865. struct tg3 *tp = tnapi->tp;
  866. struct tg3_hw_status *sblk = tnapi->hw_status;
  867. unsigned int work_exists = 0;
  868. /* check for phy events */
  869. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  870. if (sblk->status & SD_STATUS_LINK_CHG)
  871. work_exists = 1;
  872. }
  873. /* check for TX work to do */
  874. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  875. work_exists = 1;
  876. /* check for RX work to do */
  877. if (tnapi->rx_rcb_prod_idx &&
  878. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  879. work_exists = 1;
  880. return work_exists;
  881. }
  882. /* tg3_int_reenable
  883. * similar to tg3_enable_ints, but it accurately determines whether there
  884. * is new work pending and can return without flushing the PIO write
  885. * which reenables interrupts
  886. */
  887. static void tg3_int_reenable(struct tg3_napi *tnapi)
  888. {
  889. struct tg3 *tp = tnapi->tp;
  890. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  891. mmiowb();
  892. /* When doing tagged status, this work check is unnecessary.
  893. * The last_tag we write above tells the chip which piece of
  894. * work we've completed.
  895. */
  896. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  897. tw32(HOSTCC_MODE, tp->coalesce_mode |
  898. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  899. }
  900. static void tg3_switch_clocks(struct tg3 *tp)
  901. {
  902. u32 clock_ctrl;
  903. u32 orig_clock_ctrl;
  904. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  905. return;
  906. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  907. orig_clock_ctrl = clock_ctrl;
  908. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  909. CLOCK_CTRL_CLKRUN_OENABLE |
  910. 0x1f);
  911. tp->pci_clock_ctrl = clock_ctrl;
  912. if (tg3_flag(tp, 5705_PLUS)) {
  913. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  914. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  915. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  916. }
  917. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  918. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  919. clock_ctrl |
  920. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  921. 40);
  922. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  923. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  924. 40);
  925. }
  926. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  927. }
  928. #define PHY_BUSY_LOOPS 5000
  929. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  930. u32 *val)
  931. {
  932. u32 frame_val;
  933. unsigned int loops;
  934. int ret;
  935. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  936. tw32_f(MAC_MI_MODE,
  937. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  938. udelay(80);
  939. }
  940. tg3_ape_lock(tp, tp->phy_ape_lock);
  941. *val = 0x0;
  942. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  943. MI_COM_PHY_ADDR_MASK);
  944. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  945. MI_COM_REG_ADDR_MASK);
  946. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  947. tw32_f(MAC_MI_COM, frame_val);
  948. loops = PHY_BUSY_LOOPS;
  949. while (loops != 0) {
  950. udelay(10);
  951. frame_val = tr32(MAC_MI_COM);
  952. if ((frame_val & MI_COM_BUSY) == 0) {
  953. udelay(5);
  954. frame_val = tr32(MAC_MI_COM);
  955. break;
  956. }
  957. loops -= 1;
  958. }
  959. ret = -EBUSY;
  960. if (loops != 0) {
  961. *val = frame_val & MI_COM_DATA_MASK;
  962. ret = 0;
  963. }
  964. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  965. tw32_f(MAC_MI_MODE, tp->mi_mode);
  966. udelay(80);
  967. }
  968. tg3_ape_unlock(tp, tp->phy_ape_lock);
  969. return ret;
  970. }
  971. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  972. {
  973. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  974. }
  975. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  976. u32 val)
  977. {
  978. u32 frame_val;
  979. unsigned int loops;
  980. int ret;
  981. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  982. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  983. return 0;
  984. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  985. tw32_f(MAC_MI_MODE,
  986. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  987. udelay(80);
  988. }
  989. tg3_ape_lock(tp, tp->phy_ape_lock);
  990. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  991. MI_COM_PHY_ADDR_MASK);
  992. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  993. MI_COM_REG_ADDR_MASK);
  994. frame_val |= (val & MI_COM_DATA_MASK);
  995. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  996. tw32_f(MAC_MI_COM, frame_val);
  997. loops = PHY_BUSY_LOOPS;
  998. while (loops != 0) {
  999. udelay(10);
  1000. frame_val = tr32(MAC_MI_COM);
  1001. if ((frame_val & MI_COM_BUSY) == 0) {
  1002. udelay(5);
  1003. frame_val = tr32(MAC_MI_COM);
  1004. break;
  1005. }
  1006. loops -= 1;
  1007. }
  1008. ret = -EBUSY;
  1009. if (loops != 0)
  1010. ret = 0;
  1011. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1012. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1013. udelay(80);
  1014. }
  1015. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1016. return ret;
  1017. }
  1018. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1019. {
  1020. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1021. }
  1022. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1023. {
  1024. int err;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1029. if (err)
  1030. goto done;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1032. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1036. done:
  1037. return err;
  1038. }
  1039. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1040. {
  1041. int err;
  1042. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1043. if (err)
  1044. goto done;
  1045. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1046. if (err)
  1047. goto done;
  1048. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1049. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1050. if (err)
  1051. goto done;
  1052. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1053. done:
  1054. return err;
  1055. }
  1056. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1057. {
  1058. int err;
  1059. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1060. if (!err)
  1061. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1062. return err;
  1063. }
  1064. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1065. {
  1066. int err;
  1067. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1068. if (!err)
  1069. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1070. return err;
  1071. }
  1072. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1073. {
  1074. int err;
  1075. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1076. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1077. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1078. if (!err)
  1079. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1080. return err;
  1081. }
  1082. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1083. {
  1084. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1085. set |= MII_TG3_AUXCTL_MISC_WREN;
  1086. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1087. }
  1088. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1089. {
  1090. u32 val;
  1091. int err;
  1092. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1093. if (err)
  1094. return err;
  1095. if (enable)
  1096. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1097. else
  1098. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1099. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1100. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1101. return err;
  1102. }
  1103. static int tg3_bmcr_reset(struct tg3 *tp)
  1104. {
  1105. u32 phy_control;
  1106. int limit, err;
  1107. /* OK, reset it, and poll the BMCR_RESET bit until it
  1108. * clears or we time out.
  1109. */
  1110. phy_control = BMCR_RESET;
  1111. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1112. if (err != 0)
  1113. return -EBUSY;
  1114. limit = 5000;
  1115. while (limit--) {
  1116. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1117. if (err != 0)
  1118. return -EBUSY;
  1119. if ((phy_control & BMCR_RESET) == 0) {
  1120. udelay(40);
  1121. break;
  1122. }
  1123. udelay(10);
  1124. }
  1125. if (limit < 0)
  1126. return -EBUSY;
  1127. return 0;
  1128. }
  1129. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1130. {
  1131. struct tg3 *tp = bp->priv;
  1132. u32 val;
  1133. spin_lock_bh(&tp->lock);
  1134. if (tg3_readphy(tp, reg, &val))
  1135. val = -EIO;
  1136. spin_unlock_bh(&tp->lock);
  1137. return val;
  1138. }
  1139. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1140. {
  1141. struct tg3 *tp = bp->priv;
  1142. u32 ret = 0;
  1143. spin_lock_bh(&tp->lock);
  1144. if (tg3_writephy(tp, reg, val))
  1145. ret = -EIO;
  1146. spin_unlock_bh(&tp->lock);
  1147. return ret;
  1148. }
  1149. static int tg3_mdio_reset(struct mii_bus *bp)
  1150. {
  1151. return 0;
  1152. }
  1153. static void tg3_mdio_config_5785(struct tg3 *tp)
  1154. {
  1155. u32 val;
  1156. struct phy_device *phydev;
  1157. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1158. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1159. case PHY_ID_BCM50610:
  1160. case PHY_ID_BCM50610M:
  1161. val = MAC_PHYCFG2_50610_LED_MODES;
  1162. break;
  1163. case PHY_ID_BCMAC131:
  1164. val = MAC_PHYCFG2_AC131_LED_MODES;
  1165. break;
  1166. case PHY_ID_RTL8211C:
  1167. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1168. break;
  1169. case PHY_ID_RTL8201E:
  1170. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1171. break;
  1172. default:
  1173. return;
  1174. }
  1175. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1176. tw32(MAC_PHYCFG2, val);
  1177. val = tr32(MAC_PHYCFG1);
  1178. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1179. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1180. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1181. tw32(MAC_PHYCFG1, val);
  1182. return;
  1183. }
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1185. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1186. MAC_PHYCFG2_FMODE_MASK_MASK |
  1187. MAC_PHYCFG2_GMODE_MASK_MASK |
  1188. MAC_PHYCFG2_ACT_MASK_MASK |
  1189. MAC_PHYCFG2_QUAL_MASK_MASK |
  1190. MAC_PHYCFG2_INBAND_ENABLE;
  1191. tw32(MAC_PHYCFG2, val);
  1192. val = tr32(MAC_PHYCFG1);
  1193. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1194. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1195. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1196. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1197. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1198. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1199. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1200. }
  1201. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1202. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1203. tw32(MAC_PHYCFG1, val);
  1204. val = tr32(MAC_EXT_RGMII_MODE);
  1205. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1206. MAC_RGMII_MODE_RX_QUALITY |
  1207. MAC_RGMII_MODE_RX_ACTIVITY |
  1208. MAC_RGMII_MODE_RX_ENG_DET |
  1209. MAC_RGMII_MODE_TX_ENABLE |
  1210. MAC_RGMII_MODE_TX_LOWPWR |
  1211. MAC_RGMII_MODE_TX_RESET);
  1212. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1213. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1214. val |= MAC_RGMII_MODE_RX_INT_B |
  1215. MAC_RGMII_MODE_RX_QUALITY |
  1216. MAC_RGMII_MODE_RX_ACTIVITY |
  1217. MAC_RGMII_MODE_RX_ENG_DET;
  1218. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1219. val |= MAC_RGMII_MODE_TX_ENABLE |
  1220. MAC_RGMII_MODE_TX_LOWPWR |
  1221. MAC_RGMII_MODE_TX_RESET;
  1222. }
  1223. tw32(MAC_EXT_RGMII_MODE, val);
  1224. }
  1225. static void tg3_mdio_start(struct tg3 *tp)
  1226. {
  1227. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1228. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1229. udelay(80);
  1230. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1231. tg3_asic_rev(tp) == ASIC_REV_5785)
  1232. tg3_mdio_config_5785(tp);
  1233. }
  1234. static int tg3_mdio_init(struct tg3 *tp)
  1235. {
  1236. int i;
  1237. u32 reg;
  1238. struct phy_device *phydev;
  1239. if (tg3_flag(tp, 5717_PLUS)) {
  1240. u32 is_serdes;
  1241. tp->phy_addr = tp->pci_fn + 1;
  1242. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1243. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1244. else
  1245. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1246. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1247. if (is_serdes)
  1248. tp->phy_addr += 7;
  1249. } else
  1250. tp->phy_addr = TG3_PHY_MII_ADDR;
  1251. tg3_mdio_start(tp);
  1252. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1253. return 0;
  1254. tp->mdio_bus = mdiobus_alloc();
  1255. if (tp->mdio_bus == NULL)
  1256. return -ENOMEM;
  1257. tp->mdio_bus->name = "tg3 mdio bus";
  1258. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1259. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1260. tp->mdio_bus->priv = tp;
  1261. tp->mdio_bus->parent = &tp->pdev->dev;
  1262. tp->mdio_bus->read = &tg3_mdio_read;
  1263. tp->mdio_bus->write = &tg3_mdio_write;
  1264. tp->mdio_bus->reset = &tg3_mdio_reset;
  1265. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1266. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1267. for (i = 0; i < PHY_MAX_ADDR; i++)
  1268. tp->mdio_bus->irq[i] = PHY_POLL;
  1269. /* The bus registration will look for all the PHYs on the mdio bus.
  1270. * Unfortunately, it does not ensure the PHY is powered up before
  1271. * accessing the PHY ID registers. A chip reset is the
  1272. * quickest way to bring the device back to an operational state..
  1273. */
  1274. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1275. tg3_bmcr_reset(tp);
  1276. i = mdiobus_register(tp->mdio_bus);
  1277. if (i) {
  1278. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1279. mdiobus_free(tp->mdio_bus);
  1280. return i;
  1281. }
  1282. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1283. if (!phydev || !phydev->drv) {
  1284. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1285. mdiobus_unregister(tp->mdio_bus);
  1286. mdiobus_free(tp->mdio_bus);
  1287. return -ENODEV;
  1288. }
  1289. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1290. case PHY_ID_BCM57780:
  1291. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1292. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1293. break;
  1294. case PHY_ID_BCM50610:
  1295. case PHY_ID_BCM50610M:
  1296. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1297. PHY_BRCM_RX_REFCLK_UNUSED |
  1298. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1299. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1300. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1301. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1302. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1303. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1304. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1305. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1306. /* fallthru */
  1307. case PHY_ID_RTL8211C:
  1308. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1309. break;
  1310. case PHY_ID_RTL8201E:
  1311. case PHY_ID_BCMAC131:
  1312. phydev->interface = PHY_INTERFACE_MODE_MII;
  1313. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1314. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1315. break;
  1316. }
  1317. tg3_flag_set(tp, MDIOBUS_INITED);
  1318. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1319. tg3_mdio_config_5785(tp);
  1320. return 0;
  1321. }
  1322. static void tg3_mdio_fini(struct tg3 *tp)
  1323. {
  1324. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1325. tg3_flag_clear(tp, MDIOBUS_INITED);
  1326. mdiobus_unregister(tp->mdio_bus);
  1327. mdiobus_free(tp->mdio_bus);
  1328. }
  1329. }
  1330. /* tp->lock is held. */
  1331. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1332. {
  1333. u32 val;
  1334. val = tr32(GRC_RX_CPU_EVENT);
  1335. val |= GRC_RX_CPU_DRIVER_EVENT;
  1336. tw32_f(GRC_RX_CPU_EVENT, val);
  1337. tp->last_event_jiffies = jiffies;
  1338. }
  1339. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1340. /* tp->lock is held. */
  1341. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. unsigned int delay_cnt;
  1345. long time_remain;
  1346. /* If enough time has passed, no wait is necessary. */
  1347. time_remain = (long)(tp->last_event_jiffies + 1 +
  1348. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1349. (long)jiffies;
  1350. if (time_remain < 0)
  1351. return;
  1352. /* Check if we can shorten the wait time. */
  1353. delay_cnt = jiffies_to_usecs(time_remain);
  1354. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1355. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1356. delay_cnt = (delay_cnt >> 3) + 1;
  1357. for (i = 0; i < delay_cnt; i++) {
  1358. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1359. break;
  1360. udelay(8);
  1361. }
  1362. }
  1363. /* tp->lock is held. */
  1364. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1365. {
  1366. u32 reg, val;
  1367. val = 0;
  1368. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1369. val = reg << 16;
  1370. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1371. val |= (reg & 0xffff);
  1372. *data++ = val;
  1373. val = 0;
  1374. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1375. val = reg << 16;
  1376. if (!tg3_readphy(tp, MII_LPA, &reg))
  1377. val |= (reg & 0xffff);
  1378. *data++ = val;
  1379. val = 0;
  1380. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1381. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1382. val = reg << 16;
  1383. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1384. val |= (reg & 0xffff);
  1385. }
  1386. *data++ = val;
  1387. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1388. val = reg << 16;
  1389. else
  1390. val = 0;
  1391. *data++ = val;
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_ump_link_report(struct tg3 *tp)
  1395. {
  1396. u32 data[4];
  1397. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1398. return;
  1399. tg3_phy_gather_ump_data(tp, data);
  1400. tg3_wait_for_event_ack(tp);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1407. tg3_generate_fw_event(tp);
  1408. }
  1409. /* tp->lock is held. */
  1410. static void tg3_stop_fw(struct tg3 *tp)
  1411. {
  1412. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1413. /* Wait for RX cpu to ACK the previous event. */
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1416. tg3_generate_fw_event(tp);
  1417. /* Wait for RX cpu to ACK this event. */
  1418. tg3_wait_for_event_ack(tp);
  1419. }
  1420. }
  1421. /* tp->lock is held. */
  1422. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1423. {
  1424. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1425. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1426. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1427. switch (kind) {
  1428. case RESET_KIND_INIT:
  1429. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1430. DRV_STATE_START);
  1431. break;
  1432. case RESET_KIND_SHUTDOWN:
  1433. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1434. DRV_STATE_UNLOAD);
  1435. break;
  1436. case RESET_KIND_SUSPEND:
  1437. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1438. DRV_STATE_SUSPEND);
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. }
  1444. if (kind == RESET_KIND_INIT ||
  1445. kind == RESET_KIND_SUSPEND)
  1446. tg3_ape_driver_state_change(tp, kind);
  1447. }
  1448. /* tp->lock is held. */
  1449. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1450. {
  1451. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1452. switch (kind) {
  1453. case RESET_KIND_INIT:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_START_DONE);
  1456. break;
  1457. case RESET_KIND_SHUTDOWN:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_UNLOAD_DONE);
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. }
  1465. if (kind == RESET_KIND_SHUTDOWN)
  1466. tg3_ape_driver_state_change(tp, kind);
  1467. }
  1468. /* tp->lock is held. */
  1469. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1470. {
  1471. if (tg3_flag(tp, ENABLE_ASF)) {
  1472. switch (kind) {
  1473. case RESET_KIND_INIT:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_START);
  1476. break;
  1477. case RESET_KIND_SHUTDOWN:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_UNLOAD);
  1480. break;
  1481. case RESET_KIND_SUSPEND:
  1482. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1483. DRV_STATE_SUSPEND);
  1484. break;
  1485. default:
  1486. break;
  1487. }
  1488. }
  1489. }
  1490. static int tg3_poll_fw(struct tg3 *tp)
  1491. {
  1492. int i;
  1493. u32 val;
  1494. if (tg3_flag(tp, IS_SSB_CORE)) {
  1495. /* We don't use firmware. */
  1496. return 0;
  1497. }
  1498. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1499. /* Wait up to 20ms for init done. */
  1500. for (i = 0; i < 200; i++) {
  1501. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1502. return 0;
  1503. udelay(100);
  1504. }
  1505. return -ENODEV;
  1506. }
  1507. /* Wait for firmware initialization to complete. */
  1508. for (i = 0; i < 100000; i++) {
  1509. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1510. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1511. break;
  1512. udelay(10);
  1513. }
  1514. /* Chip might not be fitted with firmware. Some Sun onboard
  1515. * parts are configured like that. So don't signal the timeout
  1516. * of the above loop as an error, but do report the lack of
  1517. * running firmware once.
  1518. */
  1519. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1520. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1521. netdev_info(tp->dev, "No firmware running\n");
  1522. }
  1523. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1524. /* The 57765 A0 needs a little more
  1525. * time to do some important work.
  1526. */
  1527. mdelay(10);
  1528. }
  1529. return 0;
  1530. }
  1531. static void tg3_link_report(struct tg3 *tp)
  1532. {
  1533. if (!netif_carrier_ok(tp->dev)) {
  1534. netif_info(tp, link, tp->dev, "Link is down\n");
  1535. tg3_ump_link_report(tp);
  1536. } else if (netif_msg_link(tp)) {
  1537. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1538. (tp->link_config.active_speed == SPEED_1000 ?
  1539. 1000 :
  1540. (tp->link_config.active_speed == SPEED_100 ?
  1541. 100 : 10)),
  1542. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1543. "full" : "half"));
  1544. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1545. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1546. "on" : "off",
  1547. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1548. "on" : "off");
  1549. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1550. netdev_info(tp->dev, "EEE is %s\n",
  1551. tp->setlpicnt ? "enabled" : "disabled");
  1552. tg3_ump_link_report(tp);
  1553. }
  1554. tp->link_up = netif_carrier_ok(tp->dev);
  1555. }
  1556. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1557. {
  1558. u32 flowctrl = 0;
  1559. if (adv & ADVERTISE_PAUSE_CAP) {
  1560. flowctrl |= FLOW_CTRL_RX;
  1561. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1562. flowctrl |= FLOW_CTRL_TX;
  1563. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1564. flowctrl |= FLOW_CTRL_TX;
  1565. return flowctrl;
  1566. }
  1567. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1568. {
  1569. u16 miireg;
  1570. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1571. miireg = ADVERTISE_1000XPAUSE;
  1572. else if (flow_ctrl & FLOW_CTRL_TX)
  1573. miireg = ADVERTISE_1000XPSE_ASYM;
  1574. else if (flow_ctrl & FLOW_CTRL_RX)
  1575. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1576. else
  1577. miireg = 0;
  1578. return miireg;
  1579. }
  1580. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1581. {
  1582. u32 flowctrl = 0;
  1583. if (adv & ADVERTISE_1000XPAUSE) {
  1584. flowctrl |= FLOW_CTRL_RX;
  1585. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1586. flowctrl |= FLOW_CTRL_TX;
  1587. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1588. flowctrl |= FLOW_CTRL_TX;
  1589. return flowctrl;
  1590. }
  1591. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1592. {
  1593. u8 cap = 0;
  1594. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1595. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1596. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1597. if (lcladv & ADVERTISE_1000XPAUSE)
  1598. cap = FLOW_CTRL_RX;
  1599. if (rmtadv & ADVERTISE_1000XPAUSE)
  1600. cap = FLOW_CTRL_TX;
  1601. }
  1602. return cap;
  1603. }
  1604. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1605. {
  1606. u8 autoneg;
  1607. u8 flowctrl = 0;
  1608. u32 old_rx_mode = tp->rx_mode;
  1609. u32 old_tx_mode = tp->tx_mode;
  1610. if (tg3_flag(tp, USE_PHYLIB))
  1611. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1612. else
  1613. autoneg = tp->link_config.autoneg;
  1614. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1615. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1616. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1617. else
  1618. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1619. } else
  1620. flowctrl = tp->link_config.flowctrl;
  1621. tp->link_config.active_flowctrl = flowctrl;
  1622. if (flowctrl & FLOW_CTRL_RX)
  1623. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1624. else
  1625. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1626. if (old_rx_mode != tp->rx_mode)
  1627. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1628. if (flowctrl & FLOW_CTRL_TX)
  1629. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1630. else
  1631. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1632. if (old_tx_mode != tp->tx_mode)
  1633. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1634. }
  1635. static void tg3_adjust_link(struct net_device *dev)
  1636. {
  1637. u8 oldflowctrl, linkmesg = 0;
  1638. u32 mac_mode, lcl_adv, rmt_adv;
  1639. struct tg3 *tp = netdev_priv(dev);
  1640. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1641. spin_lock_bh(&tp->lock);
  1642. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1643. MAC_MODE_HALF_DUPLEX);
  1644. oldflowctrl = tp->link_config.active_flowctrl;
  1645. if (phydev->link) {
  1646. lcl_adv = 0;
  1647. rmt_adv = 0;
  1648. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1649. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1650. else if (phydev->speed == SPEED_1000 ||
  1651. tg3_asic_rev(tp) != ASIC_REV_5785)
  1652. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1653. else
  1654. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1655. if (phydev->duplex == DUPLEX_HALF)
  1656. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1657. else {
  1658. lcl_adv = mii_advertise_flowctrl(
  1659. tp->link_config.flowctrl);
  1660. if (phydev->pause)
  1661. rmt_adv = LPA_PAUSE_CAP;
  1662. if (phydev->asym_pause)
  1663. rmt_adv |= LPA_PAUSE_ASYM;
  1664. }
  1665. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1666. } else
  1667. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1668. if (mac_mode != tp->mac_mode) {
  1669. tp->mac_mode = mac_mode;
  1670. tw32_f(MAC_MODE, tp->mac_mode);
  1671. udelay(40);
  1672. }
  1673. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1674. if (phydev->speed == SPEED_10)
  1675. tw32(MAC_MI_STAT,
  1676. MAC_MI_STAT_10MBPS_MODE |
  1677. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1678. else
  1679. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1680. }
  1681. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1682. tw32(MAC_TX_LENGTHS,
  1683. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1684. (6 << TX_LENGTHS_IPG_SHIFT) |
  1685. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1686. else
  1687. tw32(MAC_TX_LENGTHS,
  1688. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1689. (6 << TX_LENGTHS_IPG_SHIFT) |
  1690. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1691. if (phydev->link != tp->old_link ||
  1692. phydev->speed != tp->link_config.active_speed ||
  1693. phydev->duplex != tp->link_config.active_duplex ||
  1694. oldflowctrl != tp->link_config.active_flowctrl)
  1695. linkmesg = 1;
  1696. tp->old_link = phydev->link;
  1697. tp->link_config.active_speed = phydev->speed;
  1698. tp->link_config.active_duplex = phydev->duplex;
  1699. spin_unlock_bh(&tp->lock);
  1700. if (linkmesg)
  1701. tg3_link_report(tp);
  1702. }
  1703. static int tg3_phy_init(struct tg3 *tp)
  1704. {
  1705. struct phy_device *phydev;
  1706. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1707. return 0;
  1708. /* Bring the PHY back to a known state. */
  1709. tg3_bmcr_reset(tp);
  1710. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1711. /* Attach the MAC to the PHY. */
  1712. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1713. tg3_adjust_link, phydev->interface);
  1714. if (IS_ERR(phydev)) {
  1715. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1716. return PTR_ERR(phydev);
  1717. }
  1718. /* Mask with MAC supported features. */
  1719. switch (phydev->interface) {
  1720. case PHY_INTERFACE_MODE_GMII:
  1721. case PHY_INTERFACE_MODE_RGMII:
  1722. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1723. phydev->supported &= (PHY_GBIT_FEATURES |
  1724. SUPPORTED_Pause |
  1725. SUPPORTED_Asym_Pause);
  1726. break;
  1727. }
  1728. /* fallthru */
  1729. case PHY_INTERFACE_MODE_MII:
  1730. phydev->supported &= (PHY_BASIC_FEATURES |
  1731. SUPPORTED_Pause |
  1732. SUPPORTED_Asym_Pause);
  1733. break;
  1734. default:
  1735. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1736. return -EINVAL;
  1737. }
  1738. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1739. phydev->advertising = phydev->supported;
  1740. return 0;
  1741. }
  1742. static void tg3_phy_start(struct tg3 *tp)
  1743. {
  1744. struct phy_device *phydev;
  1745. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1746. return;
  1747. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1748. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1749. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1750. phydev->speed = tp->link_config.speed;
  1751. phydev->duplex = tp->link_config.duplex;
  1752. phydev->autoneg = tp->link_config.autoneg;
  1753. phydev->advertising = tp->link_config.advertising;
  1754. }
  1755. phy_start(phydev);
  1756. phy_start_aneg(phydev);
  1757. }
  1758. static void tg3_phy_stop(struct tg3 *tp)
  1759. {
  1760. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1761. return;
  1762. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1763. }
  1764. static void tg3_phy_fini(struct tg3 *tp)
  1765. {
  1766. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1767. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1768. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1769. }
  1770. }
  1771. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1772. {
  1773. int err;
  1774. u32 val;
  1775. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1776. return 0;
  1777. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1778. /* Cannot do read-modify-write on 5401 */
  1779. err = tg3_phy_auxctl_write(tp,
  1780. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1781. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1782. 0x4c20);
  1783. goto done;
  1784. }
  1785. err = tg3_phy_auxctl_read(tp,
  1786. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1787. if (err)
  1788. return err;
  1789. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1790. err = tg3_phy_auxctl_write(tp,
  1791. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1792. done:
  1793. return err;
  1794. }
  1795. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1796. {
  1797. u32 phytest;
  1798. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1799. u32 phy;
  1800. tg3_writephy(tp, MII_TG3_FET_TEST,
  1801. phytest | MII_TG3_FET_SHADOW_EN);
  1802. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1803. if (enable)
  1804. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1805. else
  1806. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1807. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1808. }
  1809. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1810. }
  1811. }
  1812. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1813. {
  1814. u32 reg;
  1815. if (!tg3_flag(tp, 5705_PLUS) ||
  1816. (tg3_flag(tp, 5717_PLUS) &&
  1817. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1818. return;
  1819. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1820. tg3_phy_fet_toggle_apd(tp, enable);
  1821. return;
  1822. }
  1823. reg = MII_TG3_MISC_SHDW_WREN |
  1824. MII_TG3_MISC_SHDW_SCR5_SEL |
  1825. MII_TG3_MISC_SHDW_SCR5_LPED |
  1826. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1827. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1828. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1829. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1830. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1831. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1832. reg = MII_TG3_MISC_SHDW_WREN |
  1833. MII_TG3_MISC_SHDW_APD_SEL |
  1834. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1835. if (enable)
  1836. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1837. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1838. }
  1839. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1840. {
  1841. u32 phy;
  1842. if (!tg3_flag(tp, 5705_PLUS) ||
  1843. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1844. return;
  1845. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1846. u32 ephy;
  1847. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1848. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1849. tg3_writephy(tp, MII_TG3_FET_TEST,
  1850. ephy | MII_TG3_FET_SHADOW_EN);
  1851. if (!tg3_readphy(tp, reg, &phy)) {
  1852. if (enable)
  1853. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1854. else
  1855. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1856. tg3_writephy(tp, reg, phy);
  1857. }
  1858. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1859. }
  1860. } else {
  1861. int ret;
  1862. ret = tg3_phy_auxctl_read(tp,
  1863. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1864. if (!ret) {
  1865. if (enable)
  1866. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1867. else
  1868. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1869. tg3_phy_auxctl_write(tp,
  1870. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1871. }
  1872. }
  1873. }
  1874. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1875. {
  1876. int ret;
  1877. u32 val;
  1878. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1879. return;
  1880. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1881. if (!ret)
  1882. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1883. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1884. }
  1885. static void tg3_phy_apply_otp(struct tg3 *tp)
  1886. {
  1887. u32 otp, phy;
  1888. if (!tp->phy_otp)
  1889. return;
  1890. otp = tp->phy_otp;
  1891. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1892. return;
  1893. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1894. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1895. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1896. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1897. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1898. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1899. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1900. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1901. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1902. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1903. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1904. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1905. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1906. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1907. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1908. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1909. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1910. }
  1911. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1912. {
  1913. u32 val;
  1914. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1915. return;
  1916. tp->setlpicnt = 0;
  1917. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1918. current_link_up &&
  1919. tp->link_config.active_duplex == DUPLEX_FULL &&
  1920. (tp->link_config.active_speed == SPEED_100 ||
  1921. tp->link_config.active_speed == SPEED_1000)) {
  1922. u32 eeectl;
  1923. if (tp->link_config.active_speed == SPEED_1000)
  1924. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1925. else
  1926. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1927. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1928. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1929. TG3_CL45_D7_EEERES_STAT, &val);
  1930. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1931. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1932. tp->setlpicnt = 2;
  1933. }
  1934. if (!tp->setlpicnt) {
  1935. if (current_link_up &&
  1936. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1937. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1938. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1939. }
  1940. val = tr32(TG3_CPMU_EEE_MODE);
  1941. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1942. }
  1943. }
  1944. static void tg3_phy_eee_enable(struct tg3 *tp)
  1945. {
  1946. u32 val;
  1947. if (tp->link_config.active_speed == SPEED_1000 &&
  1948. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1949. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1950. tg3_flag(tp, 57765_CLASS)) &&
  1951. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1952. val = MII_TG3_DSP_TAP26_ALNOKO |
  1953. MII_TG3_DSP_TAP26_RMRXSTO;
  1954. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1955. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1956. }
  1957. val = tr32(TG3_CPMU_EEE_MODE);
  1958. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1959. }
  1960. static int tg3_wait_macro_done(struct tg3 *tp)
  1961. {
  1962. int limit = 100;
  1963. while (limit--) {
  1964. u32 tmp32;
  1965. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1966. if ((tmp32 & 0x1000) == 0)
  1967. break;
  1968. }
  1969. }
  1970. if (limit < 0)
  1971. return -EBUSY;
  1972. return 0;
  1973. }
  1974. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1975. {
  1976. static const u32 test_pat[4][6] = {
  1977. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1978. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1979. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1980. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1981. };
  1982. int chan;
  1983. for (chan = 0; chan < 4; chan++) {
  1984. int i;
  1985. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1986. (chan * 0x2000) | 0x0200);
  1987. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1988. for (i = 0; i < 6; i++)
  1989. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1990. test_pat[chan][i]);
  1991. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1992. if (tg3_wait_macro_done(tp)) {
  1993. *resetp = 1;
  1994. return -EBUSY;
  1995. }
  1996. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1997. (chan * 0x2000) | 0x0200);
  1998. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1999. if (tg3_wait_macro_done(tp)) {
  2000. *resetp = 1;
  2001. return -EBUSY;
  2002. }
  2003. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2004. if (tg3_wait_macro_done(tp)) {
  2005. *resetp = 1;
  2006. return -EBUSY;
  2007. }
  2008. for (i = 0; i < 6; i += 2) {
  2009. u32 low, high;
  2010. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2011. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2012. tg3_wait_macro_done(tp)) {
  2013. *resetp = 1;
  2014. return -EBUSY;
  2015. }
  2016. low &= 0x7fff;
  2017. high &= 0x000f;
  2018. if (low != test_pat[chan][i] ||
  2019. high != test_pat[chan][i+1]) {
  2020. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2021. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2022. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2023. return -EBUSY;
  2024. }
  2025. }
  2026. }
  2027. return 0;
  2028. }
  2029. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2030. {
  2031. int chan;
  2032. for (chan = 0; chan < 4; chan++) {
  2033. int i;
  2034. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2035. (chan * 0x2000) | 0x0200);
  2036. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2037. for (i = 0; i < 6; i++)
  2038. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2039. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2040. if (tg3_wait_macro_done(tp))
  2041. return -EBUSY;
  2042. }
  2043. return 0;
  2044. }
  2045. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2046. {
  2047. u32 reg32, phy9_orig;
  2048. int retries, do_phy_reset, err;
  2049. retries = 10;
  2050. do_phy_reset = 1;
  2051. do {
  2052. if (do_phy_reset) {
  2053. err = tg3_bmcr_reset(tp);
  2054. if (err)
  2055. return err;
  2056. do_phy_reset = 0;
  2057. }
  2058. /* Disable transmitter and interrupt. */
  2059. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2060. continue;
  2061. reg32 |= 0x3000;
  2062. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2063. /* Set full-duplex, 1000 mbps. */
  2064. tg3_writephy(tp, MII_BMCR,
  2065. BMCR_FULLDPLX | BMCR_SPEED1000);
  2066. /* Set to master mode. */
  2067. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2068. continue;
  2069. tg3_writephy(tp, MII_CTRL1000,
  2070. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2071. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2072. if (err)
  2073. return err;
  2074. /* Block the PHY control access. */
  2075. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2076. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2077. if (!err)
  2078. break;
  2079. } while (--retries);
  2080. err = tg3_phy_reset_chanpat(tp);
  2081. if (err)
  2082. return err;
  2083. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2084. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2085. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2086. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2087. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2088. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2089. reg32 &= ~0x3000;
  2090. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2091. } else if (!err)
  2092. err = -EBUSY;
  2093. return err;
  2094. }
  2095. static void tg3_carrier_off(struct tg3 *tp)
  2096. {
  2097. netif_carrier_off(tp->dev);
  2098. tp->link_up = false;
  2099. }
  2100. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2101. {
  2102. if (tg3_flag(tp, ENABLE_ASF))
  2103. netdev_warn(tp->dev,
  2104. "Management side-band traffic will be interrupted during phy settings change\n");
  2105. }
  2106. /* This will reset the tigon3 PHY if there is no valid
  2107. * link unless the FORCE argument is non-zero.
  2108. */
  2109. static int tg3_phy_reset(struct tg3 *tp)
  2110. {
  2111. u32 val, cpmuctrl;
  2112. int err;
  2113. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2114. val = tr32(GRC_MISC_CFG);
  2115. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2116. udelay(40);
  2117. }
  2118. err = tg3_readphy(tp, MII_BMSR, &val);
  2119. err |= tg3_readphy(tp, MII_BMSR, &val);
  2120. if (err != 0)
  2121. return -EBUSY;
  2122. if (netif_running(tp->dev) && tp->link_up) {
  2123. netif_carrier_off(tp->dev);
  2124. tg3_link_report(tp);
  2125. }
  2126. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2127. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2128. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2129. err = tg3_phy_reset_5703_4_5(tp);
  2130. if (err)
  2131. return err;
  2132. goto out;
  2133. }
  2134. cpmuctrl = 0;
  2135. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2136. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2137. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2138. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2139. tw32(TG3_CPMU_CTRL,
  2140. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2141. }
  2142. err = tg3_bmcr_reset(tp);
  2143. if (err)
  2144. return err;
  2145. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2146. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2147. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2148. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2149. }
  2150. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2151. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2152. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2153. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2154. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2155. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2156. udelay(40);
  2157. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2158. }
  2159. }
  2160. if (tg3_flag(tp, 5717_PLUS) &&
  2161. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2162. return 0;
  2163. tg3_phy_apply_otp(tp);
  2164. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2165. tg3_phy_toggle_apd(tp, true);
  2166. else
  2167. tg3_phy_toggle_apd(tp, false);
  2168. out:
  2169. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2170. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2171. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2172. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2173. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2174. }
  2175. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2176. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2177. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2178. }
  2179. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2180. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2181. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2182. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2183. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2184. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2185. }
  2186. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2187. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2188. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2189. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2190. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2191. tg3_writephy(tp, MII_TG3_TEST1,
  2192. MII_TG3_TEST1_TRIM_EN | 0x4);
  2193. } else
  2194. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2195. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2196. }
  2197. }
  2198. /* Set Extended packet length bit (bit 14) on all chips that */
  2199. /* support jumbo frames */
  2200. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2201. /* Cannot do read-modify-write on 5401 */
  2202. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2203. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2204. /* Set bit 14 with read-modify-write to preserve other bits */
  2205. err = tg3_phy_auxctl_read(tp,
  2206. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2207. if (!err)
  2208. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2209. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2210. }
  2211. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2212. * jumbo frames transmission.
  2213. */
  2214. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2215. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2216. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2217. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2218. }
  2219. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2220. /* adjust output voltage */
  2221. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2222. }
  2223. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2224. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2225. tg3_phy_toggle_automdix(tp, true);
  2226. tg3_phy_set_wirespeed(tp);
  2227. return 0;
  2228. }
  2229. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2230. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2231. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2232. TG3_GPIO_MSG_NEED_VAUX)
  2233. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2234. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2235. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2236. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2237. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2238. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2239. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2240. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2241. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2242. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2243. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2244. {
  2245. u32 status, shift;
  2246. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2247. tg3_asic_rev(tp) == ASIC_REV_5719)
  2248. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2249. else
  2250. status = tr32(TG3_CPMU_DRV_STATUS);
  2251. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2252. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2253. status |= (newstat << shift);
  2254. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2255. tg3_asic_rev(tp) == ASIC_REV_5719)
  2256. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2257. else
  2258. tw32(TG3_CPMU_DRV_STATUS, status);
  2259. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2260. }
  2261. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2262. {
  2263. if (!tg3_flag(tp, IS_NIC))
  2264. return 0;
  2265. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2266. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2267. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2268. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2269. return -EIO;
  2270. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2271. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2272. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2273. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2274. } else {
  2275. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2276. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2277. }
  2278. return 0;
  2279. }
  2280. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2281. {
  2282. u32 grc_local_ctrl;
  2283. if (!tg3_flag(tp, IS_NIC) ||
  2284. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2285. tg3_asic_rev(tp) == ASIC_REV_5701)
  2286. return;
  2287. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2288. tw32_wait_f(GRC_LOCAL_CTRL,
  2289. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2290. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2291. tw32_wait_f(GRC_LOCAL_CTRL,
  2292. grc_local_ctrl,
  2293. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2294. tw32_wait_f(GRC_LOCAL_CTRL,
  2295. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. }
  2298. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2299. {
  2300. if (!tg3_flag(tp, IS_NIC))
  2301. return;
  2302. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2303. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2304. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2305. (GRC_LCLCTRL_GPIO_OE0 |
  2306. GRC_LCLCTRL_GPIO_OE1 |
  2307. GRC_LCLCTRL_GPIO_OE2 |
  2308. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2309. GRC_LCLCTRL_GPIO_OUTPUT1),
  2310. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2311. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2312. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2313. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2314. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2315. GRC_LCLCTRL_GPIO_OE1 |
  2316. GRC_LCLCTRL_GPIO_OE2 |
  2317. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2318. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2319. tp->grc_local_ctrl;
  2320. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2321. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2322. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2323. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2324. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2325. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2326. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. } else {
  2329. u32 no_gpio2;
  2330. u32 grc_local_ctrl = 0;
  2331. /* Workaround to prevent overdrawing Amps. */
  2332. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2333. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2334. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2335. grc_local_ctrl,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. }
  2338. /* On 5753 and variants, GPIO2 cannot be used. */
  2339. no_gpio2 = tp->nic_sram_data_cfg &
  2340. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2341. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2342. GRC_LCLCTRL_GPIO_OE1 |
  2343. GRC_LCLCTRL_GPIO_OE2 |
  2344. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2345. GRC_LCLCTRL_GPIO_OUTPUT2;
  2346. if (no_gpio2) {
  2347. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2348. GRC_LCLCTRL_GPIO_OUTPUT2);
  2349. }
  2350. tw32_wait_f(GRC_LOCAL_CTRL,
  2351. tp->grc_local_ctrl | grc_local_ctrl,
  2352. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2353. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2354. tw32_wait_f(GRC_LOCAL_CTRL,
  2355. tp->grc_local_ctrl | grc_local_ctrl,
  2356. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2357. if (!no_gpio2) {
  2358. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2359. tw32_wait_f(GRC_LOCAL_CTRL,
  2360. tp->grc_local_ctrl | grc_local_ctrl,
  2361. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2362. }
  2363. }
  2364. }
  2365. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2366. {
  2367. u32 msg = 0;
  2368. /* Serialize power state transitions */
  2369. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2370. return;
  2371. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2372. msg = TG3_GPIO_MSG_NEED_VAUX;
  2373. msg = tg3_set_function_status(tp, msg);
  2374. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2375. goto done;
  2376. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2377. tg3_pwrsrc_switch_to_vaux(tp);
  2378. else
  2379. tg3_pwrsrc_die_with_vmain(tp);
  2380. done:
  2381. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2382. }
  2383. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2384. {
  2385. bool need_vaux = false;
  2386. /* The GPIOs do something completely different on 57765. */
  2387. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2388. return;
  2389. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2390. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2391. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2392. tg3_frob_aux_power_5717(tp, include_wol ?
  2393. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2394. return;
  2395. }
  2396. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2397. struct net_device *dev_peer;
  2398. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2399. /* remove_one() may have been run on the peer. */
  2400. if (dev_peer) {
  2401. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2402. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2403. return;
  2404. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2405. tg3_flag(tp_peer, ENABLE_ASF))
  2406. need_vaux = true;
  2407. }
  2408. }
  2409. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2410. tg3_flag(tp, ENABLE_ASF))
  2411. need_vaux = true;
  2412. if (need_vaux)
  2413. tg3_pwrsrc_switch_to_vaux(tp);
  2414. else
  2415. tg3_pwrsrc_die_with_vmain(tp);
  2416. }
  2417. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2418. {
  2419. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2420. return 1;
  2421. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2422. if (speed != SPEED_10)
  2423. return 1;
  2424. } else if (speed == SPEED_10)
  2425. return 1;
  2426. return 0;
  2427. }
  2428. static bool tg3_phy_power_bug(struct tg3 *tp)
  2429. {
  2430. switch (tg3_asic_rev(tp)) {
  2431. case ASIC_REV_5700:
  2432. case ASIC_REV_5704:
  2433. return true;
  2434. case ASIC_REV_5780:
  2435. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2436. return true;
  2437. return false;
  2438. case ASIC_REV_5717:
  2439. if (!tp->pci_fn)
  2440. return true;
  2441. return false;
  2442. case ASIC_REV_5719:
  2443. case ASIC_REV_5720:
  2444. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2445. !tp->pci_fn)
  2446. return true;
  2447. return false;
  2448. }
  2449. return false;
  2450. }
  2451. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2452. {
  2453. u32 val;
  2454. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2455. return;
  2456. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2457. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2458. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2459. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2460. sg_dig_ctrl |=
  2461. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2462. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2463. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2464. }
  2465. return;
  2466. }
  2467. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2468. tg3_bmcr_reset(tp);
  2469. val = tr32(GRC_MISC_CFG);
  2470. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2471. udelay(40);
  2472. return;
  2473. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2474. u32 phytest;
  2475. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2476. u32 phy;
  2477. tg3_writephy(tp, MII_ADVERTISE, 0);
  2478. tg3_writephy(tp, MII_BMCR,
  2479. BMCR_ANENABLE | BMCR_ANRESTART);
  2480. tg3_writephy(tp, MII_TG3_FET_TEST,
  2481. phytest | MII_TG3_FET_SHADOW_EN);
  2482. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2483. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2484. tg3_writephy(tp,
  2485. MII_TG3_FET_SHDW_AUXMODE4,
  2486. phy);
  2487. }
  2488. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2489. }
  2490. return;
  2491. } else if (do_low_power) {
  2492. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2493. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2494. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2495. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2496. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2497. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2498. }
  2499. /* The PHY should not be powered down on some chips because
  2500. * of bugs.
  2501. */
  2502. if (tg3_phy_power_bug(tp))
  2503. return;
  2504. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2505. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2506. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2507. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2508. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2509. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2510. }
  2511. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2512. }
  2513. /* tp->lock is held. */
  2514. static int tg3_nvram_lock(struct tg3 *tp)
  2515. {
  2516. if (tg3_flag(tp, NVRAM)) {
  2517. int i;
  2518. if (tp->nvram_lock_cnt == 0) {
  2519. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2520. for (i = 0; i < 8000; i++) {
  2521. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2522. break;
  2523. udelay(20);
  2524. }
  2525. if (i == 8000) {
  2526. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2527. return -ENODEV;
  2528. }
  2529. }
  2530. tp->nvram_lock_cnt++;
  2531. }
  2532. return 0;
  2533. }
  2534. /* tp->lock is held. */
  2535. static void tg3_nvram_unlock(struct tg3 *tp)
  2536. {
  2537. if (tg3_flag(tp, NVRAM)) {
  2538. if (tp->nvram_lock_cnt > 0)
  2539. tp->nvram_lock_cnt--;
  2540. if (tp->nvram_lock_cnt == 0)
  2541. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2542. }
  2543. }
  2544. /* tp->lock is held. */
  2545. static void tg3_enable_nvram_access(struct tg3 *tp)
  2546. {
  2547. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2548. u32 nvaccess = tr32(NVRAM_ACCESS);
  2549. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2550. }
  2551. }
  2552. /* tp->lock is held. */
  2553. static void tg3_disable_nvram_access(struct tg3 *tp)
  2554. {
  2555. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2556. u32 nvaccess = tr32(NVRAM_ACCESS);
  2557. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2558. }
  2559. }
  2560. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2561. u32 offset, u32 *val)
  2562. {
  2563. u32 tmp;
  2564. int i;
  2565. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2566. return -EINVAL;
  2567. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2568. EEPROM_ADDR_DEVID_MASK |
  2569. EEPROM_ADDR_READ);
  2570. tw32(GRC_EEPROM_ADDR,
  2571. tmp |
  2572. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2573. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2574. EEPROM_ADDR_ADDR_MASK) |
  2575. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2576. for (i = 0; i < 1000; i++) {
  2577. tmp = tr32(GRC_EEPROM_ADDR);
  2578. if (tmp & EEPROM_ADDR_COMPLETE)
  2579. break;
  2580. msleep(1);
  2581. }
  2582. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2583. return -EBUSY;
  2584. tmp = tr32(GRC_EEPROM_DATA);
  2585. /*
  2586. * The data will always be opposite the native endian
  2587. * format. Perform a blind byteswap to compensate.
  2588. */
  2589. *val = swab32(tmp);
  2590. return 0;
  2591. }
  2592. #define NVRAM_CMD_TIMEOUT 10000
  2593. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2594. {
  2595. int i;
  2596. tw32(NVRAM_CMD, nvram_cmd);
  2597. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2598. udelay(10);
  2599. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2600. udelay(10);
  2601. break;
  2602. }
  2603. }
  2604. if (i == NVRAM_CMD_TIMEOUT)
  2605. return -EBUSY;
  2606. return 0;
  2607. }
  2608. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2609. {
  2610. if (tg3_flag(tp, NVRAM) &&
  2611. tg3_flag(tp, NVRAM_BUFFERED) &&
  2612. tg3_flag(tp, FLASH) &&
  2613. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2614. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2615. addr = ((addr / tp->nvram_pagesize) <<
  2616. ATMEL_AT45DB0X1B_PAGE_POS) +
  2617. (addr % tp->nvram_pagesize);
  2618. return addr;
  2619. }
  2620. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2621. {
  2622. if (tg3_flag(tp, NVRAM) &&
  2623. tg3_flag(tp, NVRAM_BUFFERED) &&
  2624. tg3_flag(tp, FLASH) &&
  2625. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2626. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2627. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2628. tp->nvram_pagesize) +
  2629. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2630. return addr;
  2631. }
  2632. /* NOTE: Data read in from NVRAM is byteswapped according to
  2633. * the byteswapping settings for all other register accesses.
  2634. * tg3 devices are BE devices, so on a BE machine, the data
  2635. * returned will be exactly as it is seen in NVRAM. On a LE
  2636. * machine, the 32-bit value will be byteswapped.
  2637. */
  2638. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2639. {
  2640. int ret;
  2641. if (!tg3_flag(tp, NVRAM))
  2642. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2643. offset = tg3_nvram_phys_addr(tp, offset);
  2644. if (offset > NVRAM_ADDR_MSK)
  2645. return -EINVAL;
  2646. ret = tg3_nvram_lock(tp);
  2647. if (ret)
  2648. return ret;
  2649. tg3_enable_nvram_access(tp);
  2650. tw32(NVRAM_ADDR, offset);
  2651. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2652. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2653. if (ret == 0)
  2654. *val = tr32(NVRAM_RDDATA);
  2655. tg3_disable_nvram_access(tp);
  2656. tg3_nvram_unlock(tp);
  2657. return ret;
  2658. }
  2659. /* Ensures NVRAM data is in bytestream format. */
  2660. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2661. {
  2662. u32 v;
  2663. int res = tg3_nvram_read(tp, offset, &v);
  2664. if (!res)
  2665. *val = cpu_to_be32(v);
  2666. return res;
  2667. }
  2668. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2669. u32 offset, u32 len, u8 *buf)
  2670. {
  2671. int i, j, rc = 0;
  2672. u32 val;
  2673. for (i = 0; i < len; i += 4) {
  2674. u32 addr;
  2675. __be32 data;
  2676. addr = offset + i;
  2677. memcpy(&data, buf + i, 4);
  2678. /*
  2679. * The SEEPROM interface expects the data to always be opposite
  2680. * the native endian format. We accomplish this by reversing
  2681. * all the operations that would have been performed on the
  2682. * data from a call to tg3_nvram_read_be32().
  2683. */
  2684. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2685. val = tr32(GRC_EEPROM_ADDR);
  2686. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2687. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2688. EEPROM_ADDR_READ);
  2689. tw32(GRC_EEPROM_ADDR, val |
  2690. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2691. (addr & EEPROM_ADDR_ADDR_MASK) |
  2692. EEPROM_ADDR_START |
  2693. EEPROM_ADDR_WRITE);
  2694. for (j = 0; j < 1000; j++) {
  2695. val = tr32(GRC_EEPROM_ADDR);
  2696. if (val & EEPROM_ADDR_COMPLETE)
  2697. break;
  2698. msleep(1);
  2699. }
  2700. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2701. rc = -EBUSY;
  2702. break;
  2703. }
  2704. }
  2705. return rc;
  2706. }
  2707. /* offset and length are dword aligned */
  2708. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2709. u8 *buf)
  2710. {
  2711. int ret = 0;
  2712. u32 pagesize = tp->nvram_pagesize;
  2713. u32 pagemask = pagesize - 1;
  2714. u32 nvram_cmd;
  2715. u8 *tmp;
  2716. tmp = kmalloc(pagesize, GFP_KERNEL);
  2717. if (tmp == NULL)
  2718. return -ENOMEM;
  2719. while (len) {
  2720. int j;
  2721. u32 phy_addr, page_off, size;
  2722. phy_addr = offset & ~pagemask;
  2723. for (j = 0; j < pagesize; j += 4) {
  2724. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2725. (__be32 *) (tmp + j));
  2726. if (ret)
  2727. break;
  2728. }
  2729. if (ret)
  2730. break;
  2731. page_off = offset & pagemask;
  2732. size = pagesize;
  2733. if (len < size)
  2734. size = len;
  2735. len -= size;
  2736. memcpy(tmp + page_off, buf, size);
  2737. offset = offset + (pagesize - page_off);
  2738. tg3_enable_nvram_access(tp);
  2739. /*
  2740. * Before we can erase the flash page, we need
  2741. * to issue a special "write enable" command.
  2742. */
  2743. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2744. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2745. break;
  2746. /* Erase the target page */
  2747. tw32(NVRAM_ADDR, phy_addr);
  2748. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2749. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2750. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2751. break;
  2752. /* Issue another write enable to start the write. */
  2753. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2754. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2755. break;
  2756. for (j = 0; j < pagesize; j += 4) {
  2757. __be32 data;
  2758. data = *((__be32 *) (tmp + j));
  2759. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2760. tw32(NVRAM_ADDR, phy_addr + j);
  2761. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2762. NVRAM_CMD_WR;
  2763. if (j == 0)
  2764. nvram_cmd |= NVRAM_CMD_FIRST;
  2765. else if (j == (pagesize - 4))
  2766. nvram_cmd |= NVRAM_CMD_LAST;
  2767. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2768. if (ret)
  2769. break;
  2770. }
  2771. if (ret)
  2772. break;
  2773. }
  2774. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2775. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2776. kfree(tmp);
  2777. return ret;
  2778. }
  2779. /* offset and length are dword aligned */
  2780. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2781. u8 *buf)
  2782. {
  2783. int i, ret = 0;
  2784. for (i = 0; i < len; i += 4, offset += 4) {
  2785. u32 page_off, phy_addr, nvram_cmd;
  2786. __be32 data;
  2787. memcpy(&data, buf + i, 4);
  2788. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2789. page_off = offset % tp->nvram_pagesize;
  2790. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2791. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2792. if (page_off == 0 || i == 0)
  2793. nvram_cmd |= NVRAM_CMD_FIRST;
  2794. if (page_off == (tp->nvram_pagesize - 4))
  2795. nvram_cmd |= NVRAM_CMD_LAST;
  2796. if (i == (len - 4))
  2797. nvram_cmd |= NVRAM_CMD_LAST;
  2798. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2799. !tg3_flag(tp, FLASH) ||
  2800. !tg3_flag(tp, 57765_PLUS))
  2801. tw32(NVRAM_ADDR, phy_addr);
  2802. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2803. !tg3_flag(tp, 5755_PLUS) &&
  2804. (tp->nvram_jedecnum == JEDEC_ST) &&
  2805. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2806. u32 cmd;
  2807. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2808. ret = tg3_nvram_exec_cmd(tp, cmd);
  2809. if (ret)
  2810. break;
  2811. }
  2812. if (!tg3_flag(tp, FLASH)) {
  2813. /* We always do complete word writes to eeprom. */
  2814. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2815. }
  2816. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2817. if (ret)
  2818. break;
  2819. }
  2820. return ret;
  2821. }
  2822. /* offset and length are dword aligned */
  2823. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2824. {
  2825. int ret;
  2826. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2827. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2828. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2829. udelay(40);
  2830. }
  2831. if (!tg3_flag(tp, NVRAM)) {
  2832. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2833. } else {
  2834. u32 grc_mode;
  2835. ret = tg3_nvram_lock(tp);
  2836. if (ret)
  2837. return ret;
  2838. tg3_enable_nvram_access(tp);
  2839. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2840. tw32(NVRAM_WRITE1, 0x406);
  2841. grc_mode = tr32(GRC_MODE);
  2842. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2843. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2844. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2845. buf);
  2846. } else {
  2847. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2848. buf);
  2849. }
  2850. grc_mode = tr32(GRC_MODE);
  2851. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2852. tg3_disable_nvram_access(tp);
  2853. tg3_nvram_unlock(tp);
  2854. }
  2855. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2856. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2857. udelay(40);
  2858. }
  2859. return ret;
  2860. }
  2861. #define RX_CPU_SCRATCH_BASE 0x30000
  2862. #define RX_CPU_SCRATCH_SIZE 0x04000
  2863. #define TX_CPU_SCRATCH_BASE 0x34000
  2864. #define TX_CPU_SCRATCH_SIZE 0x04000
  2865. /* tp->lock is held. */
  2866. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2867. {
  2868. int i;
  2869. const int iters = 10000;
  2870. for (i = 0; i < iters; i++) {
  2871. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2872. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2873. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2874. break;
  2875. }
  2876. return (i == iters) ? -EBUSY : 0;
  2877. }
  2878. /* tp->lock is held. */
  2879. static int tg3_rxcpu_pause(struct tg3 *tp)
  2880. {
  2881. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2882. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2883. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2884. udelay(10);
  2885. return rc;
  2886. }
  2887. /* tp->lock is held. */
  2888. static int tg3_txcpu_pause(struct tg3 *tp)
  2889. {
  2890. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2891. }
  2892. /* tp->lock is held. */
  2893. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2894. {
  2895. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2896. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2897. }
  2898. /* tp->lock is held. */
  2899. static void tg3_rxcpu_resume(struct tg3 *tp)
  2900. {
  2901. tg3_resume_cpu(tp, RX_CPU_BASE);
  2902. }
  2903. /* tp->lock is held. */
  2904. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2905. {
  2906. int rc;
  2907. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2908. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2909. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2910. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2911. return 0;
  2912. }
  2913. if (cpu_base == RX_CPU_BASE) {
  2914. rc = tg3_rxcpu_pause(tp);
  2915. } else {
  2916. /*
  2917. * There is only an Rx CPU for the 5750 derivative in the
  2918. * BCM4785.
  2919. */
  2920. if (tg3_flag(tp, IS_SSB_CORE))
  2921. return 0;
  2922. rc = tg3_txcpu_pause(tp);
  2923. }
  2924. if (rc) {
  2925. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2926. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2927. return -ENODEV;
  2928. }
  2929. /* Clear firmware's nvram arbitration. */
  2930. if (tg3_flag(tp, NVRAM))
  2931. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2932. return 0;
  2933. }
  2934. static int tg3_fw_data_len(struct tg3 *tp,
  2935. const struct tg3_firmware_hdr *fw_hdr)
  2936. {
  2937. int fw_len;
  2938. /* Non fragmented firmware have one firmware header followed by a
  2939. * contiguous chunk of data to be written. The length field in that
  2940. * header is not the length of data to be written but the complete
  2941. * length of the bss. The data length is determined based on
  2942. * tp->fw->size minus headers.
  2943. *
  2944. * Fragmented firmware have a main header followed by multiple
  2945. * fragments. Each fragment is identical to non fragmented firmware
  2946. * with a firmware header followed by a contiguous chunk of data. In
  2947. * the main header, the length field is unused and set to 0xffffffff.
  2948. * In each fragment header the length is the entire size of that
  2949. * fragment i.e. fragment data + header length. Data length is
  2950. * therefore length field in the header minus TG3_FW_HDR_LEN.
  2951. */
  2952. if (tp->fw_len == 0xffffffff)
  2953. fw_len = be32_to_cpu(fw_hdr->len);
  2954. else
  2955. fw_len = tp->fw->size;
  2956. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  2957. }
  2958. /* tp->lock is held. */
  2959. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2960. u32 cpu_scratch_base, int cpu_scratch_size,
  2961. const struct tg3_firmware_hdr *fw_hdr)
  2962. {
  2963. int err, i;
  2964. void (*write_op)(struct tg3 *, u32, u32);
  2965. int total_len = tp->fw->size;
  2966. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2967. netdev_err(tp->dev,
  2968. "%s: Trying to load TX cpu firmware which is 5705\n",
  2969. __func__);
  2970. return -EINVAL;
  2971. }
  2972. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  2973. write_op = tg3_write_mem;
  2974. else
  2975. write_op = tg3_write_indirect_reg32;
  2976. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  2977. /* It is possible that bootcode is still loading at this point.
  2978. * Get the nvram lock first before halting the cpu.
  2979. */
  2980. int lock_err = tg3_nvram_lock(tp);
  2981. err = tg3_halt_cpu(tp, cpu_base);
  2982. if (!lock_err)
  2983. tg3_nvram_unlock(tp);
  2984. if (err)
  2985. goto out;
  2986. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2987. write_op(tp, cpu_scratch_base + i, 0);
  2988. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2989. tw32(cpu_base + CPU_MODE,
  2990. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  2991. } else {
  2992. /* Subtract additional main header for fragmented firmware and
  2993. * advance to the first fragment
  2994. */
  2995. total_len -= TG3_FW_HDR_LEN;
  2996. fw_hdr++;
  2997. }
  2998. do {
  2999. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3000. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3001. write_op(tp, cpu_scratch_base +
  3002. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3003. (i * sizeof(u32)),
  3004. be32_to_cpu(fw_data[i]));
  3005. total_len -= be32_to_cpu(fw_hdr->len);
  3006. /* Advance to next fragment */
  3007. fw_hdr = (struct tg3_firmware_hdr *)
  3008. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3009. } while (total_len > 0);
  3010. err = 0;
  3011. out:
  3012. return err;
  3013. }
  3014. /* tp->lock is held. */
  3015. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3016. {
  3017. int i;
  3018. const int iters = 5;
  3019. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3020. tw32_f(cpu_base + CPU_PC, pc);
  3021. for (i = 0; i < iters; i++) {
  3022. if (tr32(cpu_base + CPU_PC) == pc)
  3023. break;
  3024. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3025. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3026. tw32_f(cpu_base + CPU_PC, pc);
  3027. udelay(1000);
  3028. }
  3029. return (i == iters) ? -EBUSY : 0;
  3030. }
  3031. /* tp->lock is held. */
  3032. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3033. {
  3034. const struct tg3_firmware_hdr *fw_hdr;
  3035. int err;
  3036. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3037. /* Firmware blob starts with version numbers, followed by
  3038. start address and length. We are setting complete length.
  3039. length = end_address_of_bss - start_address_of_text.
  3040. Remainder is the blob to be loaded contiguously
  3041. from start address. */
  3042. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3043. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3044. fw_hdr);
  3045. if (err)
  3046. return err;
  3047. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3048. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3049. fw_hdr);
  3050. if (err)
  3051. return err;
  3052. /* Now startup only the RX cpu. */
  3053. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3054. be32_to_cpu(fw_hdr->base_addr));
  3055. if (err) {
  3056. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3057. "should be %08x\n", __func__,
  3058. tr32(RX_CPU_BASE + CPU_PC),
  3059. be32_to_cpu(fw_hdr->base_addr));
  3060. return -ENODEV;
  3061. }
  3062. tg3_rxcpu_resume(tp);
  3063. return 0;
  3064. }
  3065. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3066. {
  3067. const int iters = 1000;
  3068. int i;
  3069. u32 val;
  3070. /* Wait for boot code to complete initialization and enter service
  3071. * loop. It is then safe to download service patches
  3072. */
  3073. for (i = 0; i < iters; i++) {
  3074. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3075. break;
  3076. udelay(10);
  3077. }
  3078. if (i == iters) {
  3079. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3080. return -EBUSY;
  3081. }
  3082. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3083. if (val & 0xff) {
  3084. netdev_warn(tp->dev,
  3085. "Other patches exist. Not downloading EEE patch\n");
  3086. return -EEXIST;
  3087. }
  3088. return 0;
  3089. }
  3090. /* tp->lock is held. */
  3091. static void tg3_load_57766_firmware(struct tg3 *tp)
  3092. {
  3093. struct tg3_firmware_hdr *fw_hdr;
  3094. if (!tg3_flag(tp, NO_NVRAM))
  3095. return;
  3096. if (tg3_validate_rxcpu_state(tp))
  3097. return;
  3098. if (!tp->fw)
  3099. return;
  3100. /* This firmware blob has a different format than older firmware
  3101. * releases as given below. The main difference is we have fragmented
  3102. * data to be written to non-contiguous locations.
  3103. *
  3104. * In the beginning we have a firmware header identical to other
  3105. * firmware which consists of version, base addr and length. The length
  3106. * here is unused and set to 0xffffffff.
  3107. *
  3108. * This is followed by a series of firmware fragments which are
  3109. * individually identical to previous firmware. i.e. they have the
  3110. * firmware header and followed by data for that fragment. The version
  3111. * field of the individual fragment header is unused.
  3112. */
  3113. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3114. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3115. return;
  3116. if (tg3_rxcpu_pause(tp))
  3117. return;
  3118. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3119. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3120. tg3_rxcpu_resume(tp);
  3121. }
  3122. /* tp->lock is held. */
  3123. static int tg3_load_tso_firmware(struct tg3 *tp)
  3124. {
  3125. const struct tg3_firmware_hdr *fw_hdr;
  3126. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3127. int err;
  3128. if (!tg3_flag(tp, FW_TSO))
  3129. return 0;
  3130. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3131. /* Firmware blob starts with version numbers, followed by
  3132. start address and length. We are setting complete length.
  3133. length = end_address_of_bss - start_address_of_text.
  3134. Remainder is the blob to be loaded contiguously
  3135. from start address. */
  3136. cpu_scratch_size = tp->fw_len;
  3137. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3138. cpu_base = RX_CPU_BASE;
  3139. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3140. } else {
  3141. cpu_base = TX_CPU_BASE;
  3142. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3143. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3144. }
  3145. err = tg3_load_firmware_cpu(tp, cpu_base,
  3146. cpu_scratch_base, cpu_scratch_size,
  3147. fw_hdr);
  3148. if (err)
  3149. return err;
  3150. /* Now startup the cpu. */
  3151. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3152. be32_to_cpu(fw_hdr->base_addr));
  3153. if (err) {
  3154. netdev_err(tp->dev,
  3155. "%s fails to set CPU PC, is %08x should be %08x\n",
  3156. __func__, tr32(cpu_base + CPU_PC),
  3157. be32_to_cpu(fw_hdr->base_addr));
  3158. return -ENODEV;
  3159. }
  3160. tg3_resume_cpu(tp, cpu_base);
  3161. return 0;
  3162. }
  3163. /* tp->lock is held. */
  3164. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3165. {
  3166. u32 addr_high, addr_low;
  3167. int i;
  3168. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3169. tp->dev->dev_addr[1]);
  3170. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3171. (tp->dev->dev_addr[3] << 16) |
  3172. (tp->dev->dev_addr[4] << 8) |
  3173. (tp->dev->dev_addr[5] << 0));
  3174. for (i = 0; i < 4; i++) {
  3175. if (i == 1 && skip_mac_1)
  3176. continue;
  3177. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3178. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3179. }
  3180. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3181. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3182. for (i = 0; i < 12; i++) {
  3183. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3184. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3185. }
  3186. }
  3187. addr_high = (tp->dev->dev_addr[0] +
  3188. tp->dev->dev_addr[1] +
  3189. tp->dev->dev_addr[2] +
  3190. tp->dev->dev_addr[3] +
  3191. tp->dev->dev_addr[4] +
  3192. tp->dev->dev_addr[5]) &
  3193. TX_BACKOFF_SEED_MASK;
  3194. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3195. }
  3196. static void tg3_enable_register_access(struct tg3 *tp)
  3197. {
  3198. /*
  3199. * Make sure register accesses (indirect or otherwise) will function
  3200. * correctly.
  3201. */
  3202. pci_write_config_dword(tp->pdev,
  3203. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3204. }
  3205. static int tg3_power_up(struct tg3 *tp)
  3206. {
  3207. int err;
  3208. tg3_enable_register_access(tp);
  3209. err = pci_set_power_state(tp->pdev, PCI_D0);
  3210. if (!err) {
  3211. /* Switch out of Vaux if it is a NIC */
  3212. tg3_pwrsrc_switch_to_vmain(tp);
  3213. } else {
  3214. netdev_err(tp->dev, "Transition to D0 failed\n");
  3215. }
  3216. return err;
  3217. }
  3218. static int tg3_setup_phy(struct tg3 *, bool);
  3219. static int tg3_power_down_prepare(struct tg3 *tp)
  3220. {
  3221. u32 misc_host_ctrl;
  3222. bool device_should_wake, do_low_power;
  3223. tg3_enable_register_access(tp);
  3224. /* Restore the CLKREQ setting. */
  3225. if (tg3_flag(tp, CLKREQ_BUG))
  3226. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3227. PCI_EXP_LNKCTL_CLKREQ_EN);
  3228. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3229. tw32(TG3PCI_MISC_HOST_CTRL,
  3230. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3231. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3232. tg3_flag(tp, WOL_ENABLE);
  3233. if (tg3_flag(tp, USE_PHYLIB)) {
  3234. do_low_power = false;
  3235. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3236. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3237. struct phy_device *phydev;
  3238. u32 phyid, advertising;
  3239. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3240. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3241. tp->link_config.speed = phydev->speed;
  3242. tp->link_config.duplex = phydev->duplex;
  3243. tp->link_config.autoneg = phydev->autoneg;
  3244. tp->link_config.advertising = phydev->advertising;
  3245. advertising = ADVERTISED_TP |
  3246. ADVERTISED_Pause |
  3247. ADVERTISED_Autoneg |
  3248. ADVERTISED_10baseT_Half;
  3249. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3250. if (tg3_flag(tp, WOL_SPEED_100MB))
  3251. advertising |=
  3252. ADVERTISED_100baseT_Half |
  3253. ADVERTISED_100baseT_Full |
  3254. ADVERTISED_10baseT_Full;
  3255. else
  3256. advertising |= ADVERTISED_10baseT_Full;
  3257. }
  3258. phydev->advertising = advertising;
  3259. phy_start_aneg(phydev);
  3260. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3261. if (phyid != PHY_ID_BCMAC131) {
  3262. phyid &= PHY_BCM_OUI_MASK;
  3263. if (phyid == PHY_BCM_OUI_1 ||
  3264. phyid == PHY_BCM_OUI_2 ||
  3265. phyid == PHY_BCM_OUI_3)
  3266. do_low_power = true;
  3267. }
  3268. }
  3269. } else {
  3270. do_low_power = true;
  3271. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3272. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3273. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3274. tg3_setup_phy(tp, false);
  3275. }
  3276. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3277. u32 val;
  3278. val = tr32(GRC_VCPU_EXT_CTRL);
  3279. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3280. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3281. int i;
  3282. u32 val;
  3283. for (i = 0; i < 200; i++) {
  3284. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3285. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3286. break;
  3287. msleep(1);
  3288. }
  3289. }
  3290. if (tg3_flag(tp, WOL_CAP))
  3291. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3292. WOL_DRV_STATE_SHUTDOWN |
  3293. WOL_DRV_WOL |
  3294. WOL_SET_MAGIC_PKT);
  3295. if (device_should_wake) {
  3296. u32 mac_mode;
  3297. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3298. if (do_low_power &&
  3299. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3300. tg3_phy_auxctl_write(tp,
  3301. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3302. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3303. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3304. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3305. udelay(40);
  3306. }
  3307. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3308. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3309. else if (tp->phy_flags &
  3310. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3311. if (tp->link_config.active_speed == SPEED_1000)
  3312. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3313. else
  3314. mac_mode = MAC_MODE_PORT_MODE_MII;
  3315. } else
  3316. mac_mode = MAC_MODE_PORT_MODE_MII;
  3317. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3318. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3319. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3320. SPEED_100 : SPEED_10;
  3321. if (tg3_5700_link_polarity(tp, speed))
  3322. mac_mode |= MAC_MODE_LINK_POLARITY;
  3323. else
  3324. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3325. }
  3326. } else {
  3327. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3328. }
  3329. if (!tg3_flag(tp, 5750_PLUS))
  3330. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3331. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3332. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3333. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3334. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3335. if (tg3_flag(tp, ENABLE_APE))
  3336. mac_mode |= MAC_MODE_APE_TX_EN |
  3337. MAC_MODE_APE_RX_EN |
  3338. MAC_MODE_TDE_ENABLE;
  3339. tw32_f(MAC_MODE, mac_mode);
  3340. udelay(100);
  3341. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3342. udelay(10);
  3343. }
  3344. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3345. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3346. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3347. u32 base_val;
  3348. base_val = tp->pci_clock_ctrl;
  3349. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3350. CLOCK_CTRL_TXCLK_DISABLE);
  3351. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3352. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3353. } else if (tg3_flag(tp, 5780_CLASS) ||
  3354. tg3_flag(tp, CPMU_PRESENT) ||
  3355. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3356. /* do nothing */
  3357. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3358. u32 newbits1, newbits2;
  3359. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3360. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3361. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3362. CLOCK_CTRL_TXCLK_DISABLE |
  3363. CLOCK_CTRL_ALTCLK);
  3364. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3365. } else if (tg3_flag(tp, 5705_PLUS)) {
  3366. newbits1 = CLOCK_CTRL_625_CORE;
  3367. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3368. } else {
  3369. newbits1 = CLOCK_CTRL_ALTCLK;
  3370. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3371. }
  3372. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3373. 40);
  3374. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3375. 40);
  3376. if (!tg3_flag(tp, 5705_PLUS)) {
  3377. u32 newbits3;
  3378. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3379. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3380. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3381. CLOCK_CTRL_TXCLK_DISABLE |
  3382. CLOCK_CTRL_44MHZ_CORE);
  3383. } else {
  3384. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3385. }
  3386. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3387. tp->pci_clock_ctrl | newbits3, 40);
  3388. }
  3389. }
  3390. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3391. tg3_power_down_phy(tp, do_low_power);
  3392. tg3_frob_aux_power(tp, true);
  3393. /* Workaround for unstable PLL clock */
  3394. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3395. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3396. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3397. u32 val = tr32(0x7d00);
  3398. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3399. tw32(0x7d00, val);
  3400. if (!tg3_flag(tp, ENABLE_ASF)) {
  3401. int err;
  3402. err = tg3_nvram_lock(tp);
  3403. tg3_halt_cpu(tp, RX_CPU_BASE);
  3404. if (!err)
  3405. tg3_nvram_unlock(tp);
  3406. }
  3407. }
  3408. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3409. return 0;
  3410. }
  3411. static void tg3_power_down(struct tg3 *tp)
  3412. {
  3413. tg3_power_down_prepare(tp);
  3414. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3415. pci_set_power_state(tp->pdev, PCI_D3hot);
  3416. }
  3417. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3418. {
  3419. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3420. case MII_TG3_AUX_STAT_10HALF:
  3421. *speed = SPEED_10;
  3422. *duplex = DUPLEX_HALF;
  3423. break;
  3424. case MII_TG3_AUX_STAT_10FULL:
  3425. *speed = SPEED_10;
  3426. *duplex = DUPLEX_FULL;
  3427. break;
  3428. case MII_TG3_AUX_STAT_100HALF:
  3429. *speed = SPEED_100;
  3430. *duplex = DUPLEX_HALF;
  3431. break;
  3432. case MII_TG3_AUX_STAT_100FULL:
  3433. *speed = SPEED_100;
  3434. *duplex = DUPLEX_FULL;
  3435. break;
  3436. case MII_TG3_AUX_STAT_1000HALF:
  3437. *speed = SPEED_1000;
  3438. *duplex = DUPLEX_HALF;
  3439. break;
  3440. case MII_TG3_AUX_STAT_1000FULL:
  3441. *speed = SPEED_1000;
  3442. *duplex = DUPLEX_FULL;
  3443. break;
  3444. default:
  3445. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3446. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3447. SPEED_10;
  3448. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3449. DUPLEX_HALF;
  3450. break;
  3451. }
  3452. *speed = SPEED_UNKNOWN;
  3453. *duplex = DUPLEX_UNKNOWN;
  3454. break;
  3455. }
  3456. }
  3457. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3458. {
  3459. int err = 0;
  3460. u32 val, new_adv;
  3461. new_adv = ADVERTISE_CSMA;
  3462. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3463. new_adv |= mii_advertise_flowctrl(flowctrl);
  3464. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3465. if (err)
  3466. goto done;
  3467. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3468. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3469. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3470. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3471. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3472. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3473. if (err)
  3474. goto done;
  3475. }
  3476. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3477. goto done;
  3478. tw32(TG3_CPMU_EEE_MODE,
  3479. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3480. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3481. if (!err) {
  3482. u32 err2;
  3483. val = 0;
  3484. /* Advertise 100-BaseTX EEE ability */
  3485. if (advertise & ADVERTISED_100baseT_Full)
  3486. val |= MDIO_AN_EEE_ADV_100TX;
  3487. /* Advertise 1000-BaseT EEE ability */
  3488. if (advertise & ADVERTISED_1000baseT_Full)
  3489. val |= MDIO_AN_EEE_ADV_1000T;
  3490. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3491. if (err)
  3492. val = 0;
  3493. switch (tg3_asic_rev(tp)) {
  3494. case ASIC_REV_5717:
  3495. case ASIC_REV_57765:
  3496. case ASIC_REV_57766:
  3497. case ASIC_REV_5719:
  3498. /* If we advertised any eee advertisements above... */
  3499. if (val)
  3500. val = MII_TG3_DSP_TAP26_ALNOKO |
  3501. MII_TG3_DSP_TAP26_RMRXSTO |
  3502. MII_TG3_DSP_TAP26_OPCSINPT;
  3503. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3504. /* Fall through */
  3505. case ASIC_REV_5720:
  3506. case ASIC_REV_5762:
  3507. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3508. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3509. MII_TG3_DSP_CH34TP2_HIBW01);
  3510. }
  3511. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3512. if (!err)
  3513. err = err2;
  3514. }
  3515. done:
  3516. return err;
  3517. }
  3518. static void tg3_phy_copper_begin(struct tg3 *tp)
  3519. {
  3520. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3521. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3522. u32 adv, fc;
  3523. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3524. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3525. adv = ADVERTISED_10baseT_Half |
  3526. ADVERTISED_10baseT_Full;
  3527. if (tg3_flag(tp, WOL_SPEED_100MB))
  3528. adv |= ADVERTISED_100baseT_Half |
  3529. ADVERTISED_100baseT_Full;
  3530. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3531. adv |= ADVERTISED_1000baseT_Half |
  3532. ADVERTISED_1000baseT_Full;
  3533. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3534. } else {
  3535. adv = tp->link_config.advertising;
  3536. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3537. adv &= ~(ADVERTISED_1000baseT_Half |
  3538. ADVERTISED_1000baseT_Full);
  3539. fc = tp->link_config.flowctrl;
  3540. }
  3541. tg3_phy_autoneg_cfg(tp, adv, fc);
  3542. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3543. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3544. /* Normally during power down we want to autonegotiate
  3545. * the lowest possible speed for WOL. However, to avoid
  3546. * link flap, we leave it untouched.
  3547. */
  3548. return;
  3549. }
  3550. tg3_writephy(tp, MII_BMCR,
  3551. BMCR_ANENABLE | BMCR_ANRESTART);
  3552. } else {
  3553. int i;
  3554. u32 bmcr, orig_bmcr;
  3555. tp->link_config.active_speed = tp->link_config.speed;
  3556. tp->link_config.active_duplex = tp->link_config.duplex;
  3557. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3558. /* With autoneg disabled, 5715 only links up when the
  3559. * advertisement register has the configured speed
  3560. * enabled.
  3561. */
  3562. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3563. }
  3564. bmcr = 0;
  3565. switch (tp->link_config.speed) {
  3566. default:
  3567. case SPEED_10:
  3568. break;
  3569. case SPEED_100:
  3570. bmcr |= BMCR_SPEED100;
  3571. break;
  3572. case SPEED_1000:
  3573. bmcr |= BMCR_SPEED1000;
  3574. break;
  3575. }
  3576. if (tp->link_config.duplex == DUPLEX_FULL)
  3577. bmcr |= BMCR_FULLDPLX;
  3578. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3579. (bmcr != orig_bmcr)) {
  3580. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3581. for (i = 0; i < 1500; i++) {
  3582. u32 tmp;
  3583. udelay(10);
  3584. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3585. tg3_readphy(tp, MII_BMSR, &tmp))
  3586. continue;
  3587. if (!(tmp & BMSR_LSTATUS)) {
  3588. udelay(40);
  3589. break;
  3590. }
  3591. }
  3592. tg3_writephy(tp, MII_BMCR, bmcr);
  3593. udelay(40);
  3594. }
  3595. }
  3596. }
  3597. static int tg3_phy_pull_config(struct tg3 *tp)
  3598. {
  3599. int err;
  3600. u32 val;
  3601. err = tg3_readphy(tp, MII_BMCR, &val);
  3602. if (err)
  3603. goto done;
  3604. if (!(val & BMCR_ANENABLE)) {
  3605. tp->link_config.autoneg = AUTONEG_DISABLE;
  3606. tp->link_config.advertising = 0;
  3607. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3608. err = -EIO;
  3609. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3610. case 0:
  3611. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3612. goto done;
  3613. tp->link_config.speed = SPEED_10;
  3614. break;
  3615. case BMCR_SPEED100:
  3616. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3617. goto done;
  3618. tp->link_config.speed = SPEED_100;
  3619. break;
  3620. case BMCR_SPEED1000:
  3621. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3622. tp->link_config.speed = SPEED_1000;
  3623. break;
  3624. }
  3625. /* Fall through */
  3626. default:
  3627. goto done;
  3628. }
  3629. if (val & BMCR_FULLDPLX)
  3630. tp->link_config.duplex = DUPLEX_FULL;
  3631. else
  3632. tp->link_config.duplex = DUPLEX_HALF;
  3633. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3634. err = 0;
  3635. goto done;
  3636. }
  3637. tp->link_config.autoneg = AUTONEG_ENABLE;
  3638. tp->link_config.advertising = ADVERTISED_Autoneg;
  3639. tg3_flag_set(tp, PAUSE_AUTONEG);
  3640. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3641. u32 adv;
  3642. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3643. if (err)
  3644. goto done;
  3645. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3646. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3647. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3648. } else {
  3649. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3650. }
  3651. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3652. u32 adv;
  3653. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3654. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3655. if (err)
  3656. goto done;
  3657. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3658. } else {
  3659. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3660. if (err)
  3661. goto done;
  3662. adv = tg3_decode_flowctrl_1000X(val);
  3663. tp->link_config.flowctrl = adv;
  3664. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3665. adv = mii_adv_to_ethtool_adv_x(val);
  3666. }
  3667. tp->link_config.advertising |= adv;
  3668. }
  3669. done:
  3670. return err;
  3671. }
  3672. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3673. {
  3674. int err;
  3675. /* Turn off tap power management. */
  3676. /* Set Extended packet length bit */
  3677. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3678. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3679. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3680. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3681. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3682. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3683. udelay(40);
  3684. return err;
  3685. }
  3686. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3687. {
  3688. u32 val;
  3689. u32 tgtadv = 0;
  3690. u32 advertising = tp->link_config.advertising;
  3691. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3692. return true;
  3693. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  3694. return false;
  3695. val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  3696. if (advertising & ADVERTISED_100baseT_Full)
  3697. tgtadv |= MDIO_AN_EEE_ADV_100TX;
  3698. if (advertising & ADVERTISED_1000baseT_Full)
  3699. tgtadv |= MDIO_AN_EEE_ADV_1000T;
  3700. if (val != tgtadv)
  3701. return false;
  3702. return true;
  3703. }
  3704. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3705. {
  3706. u32 advmsk, tgtadv, advertising;
  3707. advertising = tp->link_config.advertising;
  3708. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3709. advmsk = ADVERTISE_ALL;
  3710. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3711. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3712. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3713. }
  3714. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3715. return false;
  3716. if ((*lcladv & advmsk) != tgtadv)
  3717. return false;
  3718. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3719. u32 tg3_ctrl;
  3720. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3721. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3722. return false;
  3723. if (tgtadv &&
  3724. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3725. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3726. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3727. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3728. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3729. } else {
  3730. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3731. }
  3732. if (tg3_ctrl != tgtadv)
  3733. return false;
  3734. }
  3735. return true;
  3736. }
  3737. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3738. {
  3739. u32 lpeth = 0;
  3740. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3741. u32 val;
  3742. if (tg3_readphy(tp, MII_STAT1000, &val))
  3743. return false;
  3744. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3745. }
  3746. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3747. return false;
  3748. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3749. tp->link_config.rmt_adv = lpeth;
  3750. return true;
  3751. }
  3752. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3753. {
  3754. if (curr_link_up != tp->link_up) {
  3755. if (curr_link_up) {
  3756. netif_carrier_on(tp->dev);
  3757. } else {
  3758. netif_carrier_off(tp->dev);
  3759. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3760. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3761. }
  3762. tg3_link_report(tp);
  3763. return true;
  3764. }
  3765. return false;
  3766. }
  3767. static void tg3_clear_mac_status(struct tg3 *tp)
  3768. {
  3769. tw32(MAC_EVENT, 0);
  3770. tw32_f(MAC_STATUS,
  3771. MAC_STATUS_SYNC_CHANGED |
  3772. MAC_STATUS_CFG_CHANGED |
  3773. MAC_STATUS_MI_COMPLETION |
  3774. MAC_STATUS_LNKSTATE_CHANGED);
  3775. udelay(40);
  3776. }
  3777. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3778. {
  3779. bool current_link_up;
  3780. u32 bmsr, val;
  3781. u32 lcl_adv, rmt_adv;
  3782. u16 current_speed;
  3783. u8 current_duplex;
  3784. int i, err;
  3785. tg3_clear_mac_status(tp);
  3786. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3787. tw32_f(MAC_MI_MODE,
  3788. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3789. udelay(80);
  3790. }
  3791. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3792. /* Some third-party PHYs need to be reset on link going
  3793. * down.
  3794. */
  3795. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3796. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3797. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3798. tp->link_up) {
  3799. tg3_readphy(tp, MII_BMSR, &bmsr);
  3800. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3801. !(bmsr & BMSR_LSTATUS))
  3802. force_reset = true;
  3803. }
  3804. if (force_reset)
  3805. tg3_phy_reset(tp);
  3806. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3807. tg3_readphy(tp, MII_BMSR, &bmsr);
  3808. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3809. !tg3_flag(tp, INIT_COMPLETE))
  3810. bmsr = 0;
  3811. if (!(bmsr & BMSR_LSTATUS)) {
  3812. err = tg3_init_5401phy_dsp(tp);
  3813. if (err)
  3814. return err;
  3815. tg3_readphy(tp, MII_BMSR, &bmsr);
  3816. for (i = 0; i < 1000; i++) {
  3817. udelay(10);
  3818. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3819. (bmsr & BMSR_LSTATUS)) {
  3820. udelay(40);
  3821. break;
  3822. }
  3823. }
  3824. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3825. TG3_PHY_REV_BCM5401_B0 &&
  3826. !(bmsr & BMSR_LSTATUS) &&
  3827. tp->link_config.active_speed == SPEED_1000) {
  3828. err = tg3_phy_reset(tp);
  3829. if (!err)
  3830. err = tg3_init_5401phy_dsp(tp);
  3831. if (err)
  3832. return err;
  3833. }
  3834. }
  3835. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3836. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3837. /* 5701 {A0,B0} CRC bug workaround */
  3838. tg3_writephy(tp, 0x15, 0x0a75);
  3839. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3840. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3841. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3842. }
  3843. /* Clear pending interrupts... */
  3844. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3845. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3846. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3847. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3848. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3849. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3850. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3851. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3852. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3853. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3854. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3855. else
  3856. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3857. }
  3858. current_link_up = false;
  3859. current_speed = SPEED_UNKNOWN;
  3860. current_duplex = DUPLEX_UNKNOWN;
  3861. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3862. tp->link_config.rmt_adv = 0;
  3863. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3864. err = tg3_phy_auxctl_read(tp,
  3865. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3866. &val);
  3867. if (!err && !(val & (1 << 10))) {
  3868. tg3_phy_auxctl_write(tp,
  3869. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3870. val | (1 << 10));
  3871. goto relink;
  3872. }
  3873. }
  3874. bmsr = 0;
  3875. for (i = 0; i < 100; i++) {
  3876. tg3_readphy(tp, MII_BMSR, &bmsr);
  3877. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3878. (bmsr & BMSR_LSTATUS))
  3879. break;
  3880. udelay(40);
  3881. }
  3882. if (bmsr & BMSR_LSTATUS) {
  3883. u32 aux_stat, bmcr;
  3884. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3885. for (i = 0; i < 2000; i++) {
  3886. udelay(10);
  3887. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3888. aux_stat)
  3889. break;
  3890. }
  3891. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3892. &current_speed,
  3893. &current_duplex);
  3894. bmcr = 0;
  3895. for (i = 0; i < 200; i++) {
  3896. tg3_readphy(tp, MII_BMCR, &bmcr);
  3897. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3898. continue;
  3899. if (bmcr && bmcr != 0x7fff)
  3900. break;
  3901. udelay(10);
  3902. }
  3903. lcl_adv = 0;
  3904. rmt_adv = 0;
  3905. tp->link_config.active_speed = current_speed;
  3906. tp->link_config.active_duplex = current_duplex;
  3907. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3908. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  3909. if ((bmcr & BMCR_ANENABLE) &&
  3910. eee_config_ok &&
  3911. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3912. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3913. current_link_up = true;
  3914. /* EEE settings changes take effect only after a phy
  3915. * reset. If we have skipped a reset due to Link Flap
  3916. * Avoidance being enabled, do it now.
  3917. */
  3918. if (!eee_config_ok &&
  3919. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  3920. !force_reset)
  3921. tg3_phy_reset(tp);
  3922. } else {
  3923. if (!(bmcr & BMCR_ANENABLE) &&
  3924. tp->link_config.speed == current_speed &&
  3925. tp->link_config.duplex == current_duplex) {
  3926. current_link_up = true;
  3927. }
  3928. }
  3929. if (current_link_up &&
  3930. tp->link_config.active_duplex == DUPLEX_FULL) {
  3931. u32 reg, bit;
  3932. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3933. reg = MII_TG3_FET_GEN_STAT;
  3934. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3935. } else {
  3936. reg = MII_TG3_EXT_STAT;
  3937. bit = MII_TG3_EXT_STAT_MDIX;
  3938. }
  3939. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3940. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3941. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3942. }
  3943. }
  3944. relink:
  3945. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3946. tg3_phy_copper_begin(tp);
  3947. if (tg3_flag(tp, ROBOSWITCH)) {
  3948. current_link_up = true;
  3949. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3950. current_speed = SPEED_1000;
  3951. current_duplex = DUPLEX_FULL;
  3952. tp->link_config.active_speed = current_speed;
  3953. tp->link_config.active_duplex = current_duplex;
  3954. }
  3955. tg3_readphy(tp, MII_BMSR, &bmsr);
  3956. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3957. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3958. current_link_up = true;
  3959. }
  3960. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3961. if (current_link_up) {
  3962. if (tp->link_config.active_speed == SPEED_100 ||
  3963. tp->link_config.active_speed == SPEED_10)
  3964. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3965. else
  3966. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3967. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3968. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3969. else
  3970. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3971. /* In order for the 5750 core in BCM4785 chip to work properly
  3972. * in RGMII mode, the Led Control Register must be set up.
  3973. */
  3974. if (tg3_flag(tp, RGMII_MODE)) {
  3975. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3976. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3977. if (tp->link_config.active_speed == SPEED_10)
  3978. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3979. else if (tp->link_config.active_speed == SPEED_100)
  3980. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3981. LED_CTRL_100MBPS_ON);
  3982. else if (tp->link_config.active_speed == SPEED_1000)
  3983. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3984. LED_CTRL_1000MBPS_ON);
  3985. tw32(MAC_LED_CTRL, led_ctrl);
  3986. udelay(40);
  3987. }
  3988. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3989. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3990. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3991. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3992. if (current_link_up &&
  3993. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3994. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3995. else
  3996. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3997. }
  3998. /* ??? Without this setting Netgear GA302T PHY does not
  3999. * ??? send/receive packets...
  4000. */
  4001. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4002. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4003. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4004. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4005. udelay(80);
  4006. }
  4007. tw32_f(MAC_MODE, tp->mac_mode);
  4008. udelay(40);
  4009. tg3_phy_eee_adjust(tp, current_link_up);
  4010. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4011. /* Polled via timer. */
  4012. tw32_f(MAC_EVENT, 0);
  4013. } else {
  4014. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4015. }
  4016. udelay(40);
  4017. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4018. current_link_up &&
  4019. tp->link_config.active_speed == SPEED_1000 &&
  4020. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4021. udelay(120);
  4022. tw32_f(MAC_STATUS,
  4023. (MAC_STATUS_SYNC_CHANGED |
  4024. MAC_STATUS_CFG_CHANGED));
  4025. udelay(40);
  4026. tg3_write_mem(tp,
  4027. NIC_SRAM_FIRMWARE_MBOX,
  4028. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4029. }
  4030. /* Prevent send BD corruption. */
  4031. if (tg3_flag(tp, CLKREQ_BUG)) {
  4032. if (tp->link_config.active_speed == SPEED_100 ||
  4033. tp->link_config.active_speed == SPEED_10)
  4034. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4035. PCI_EXP_LNKCTL_CLKREQ_EN);
  4036. else
  4037. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4038. PCI_EXP_LNKCTL_CLKREQ_EN);
  4039. }
  4040. tg3_test_and_report_link_chg(tp, current_link_up);
  4041. return 0;
  4042. }
  4043. struct tg3_fiber_aneginfo {
  4044. int state;
  4045. #define ANEG_STATE_UNKNOWN 0
  4046. #define ANEG_STATE_AN_ENABLE 1
  4047. #define ANEG_STATE_RESTART_INIT 2
  4048. #define ANEG_STATE_RESTART 3
  4049. #define ANEG_STATE_DISABLE_LINK_OK 4
  4050. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4051. #define ANEG_STATE_ABILITY_DETECT 6
  4052. #define ANEG_STATE_ACK_DETECT_INIT 7
  4053. #define ANEG_STATE_ACK_DETECT 8
  4054. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4055. #define ANEG_STATE_COMPLETE_ACK 10
  4056. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4057. #define ANEG_STATE_IDLE_DETECT 12
  4058. #define ANEG_STATE_LINK_OK 13
  4059. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4060. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4061. u32 flags;
  4062. #define MR_AN_ENABLE 0x00000001
  4063. #define MR_RESTART_AN 0x00000002
  4064. #define MR_AN_COMPLETE 0x00000004
  4065. #define MR_PAGE_RX 0x00000008
  4066. #define MR_NP_LOADED 0x00000010
  4067. #define MR_TOGGLE_TX 0x00000020
  4068. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4069. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4070. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4071. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4072. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4073. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4074. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4075. #define MR_TOGGLE_RX 0x00002000
  4076. #define MR_NP_RX 0x00004000
  4077. #define MR_LINK_OK 0x80000000
  4078. unsigned long link_time, cur_time;
  4079. u32 ability_match_cfg;
  4080. int ability_match_count;
  4081. char ability_match, idle_match, ack_match;
  4082. u32 txconfig, rxconfig;
  4083. #define ANEG_CFG_NP 0x00000080
  4084. #define ANEG_CFG_ACK 0x00000040
  4085. #define ANEG_CFG_RF2 0x00000020
  4086. #define ANEG_CFG_RF1 0x00000010
  4087. #define ANEG_CFG_PS2 0x00000001
  4088. #define ANEG_CFG_PS1 0x00008000
  4089. #define ANEG_CFG_HD 0x00004000
  4090. #define ANEG_CFG_FD 0x00002000
  4091. #define ANEG_CFG_INVAL 0x00001f06
  4092. };
  4093. #define ANEG_OK 0
  4094. #define ANEG_DONE 1
  4095. #define ANEG_TIMER_ENAB 2
  4096. #define ANEG_FAILED -1
  4097. #define ANEG_STATE_SETTLE_TIME 10000
  4098. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4099. struct tg3_fiber_aneginfo *ap)
  4100. {
  4101. u16 flowctrl;
  4102. unsigned long delta;
  4103. u32 rx_cfg_reg;
  4104. int ret;
  4105. if (ap->state == ANEG_STATE_UNKNOWN) {
  4106. ap->rxconfig = 0;
  4107. ap->link_time = 0;
  4108. ap->cur_time = 0;
  4109. ap->ability_match_cfg = 0;
  4110. ap->ability_match_count = 0;
  4111. ap->ability_match = 0;
  4112. ap->idle_match = 0;
  4113. ap->ack_match = 0;
  4114. }
  4115. ap->cur_time++;
  4116. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4117. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4118. if (rx_cfg_reg != ap->ability_match_cfg) {
  4119. ap->ability_match_cfg = rx_cfg_reg;
  4120. ap->ability_match = 0;
  4121. ap->ability_match_count = 0;
  4122. } else {
  4123. if (++ap->ability_match_count > 1) {
  4124. ap->ability_match = 1;
  4125. ap->ability_match_cfg = rx_cfg_reg;
  4126. }
  4127. }
  4128. if (rx_cfg_reg & ANEG_CFG_ACK)
  4129. ap->ack_match = 1;
  4130. else
  4131. ap->ack_match = 0;
  4132. ap->idle_match = 0;
  4133. } else {
  4134. ap->idle_match = 1;
  4135. ap->ability_match_cfg = 0;
  4136. ap->ability_match_count = 0;
  4137. ap->ability_match = 0;
  4138. ap->ack_match = 0;
  4139. rx_cfg_reg = 0;
  4140. }
  4141. ap->rxconfig = rx_cfg_reg;
  4142. ret = ANEG_OK;
  4143. switch (ap->state) {
  4144. case ANEG_STATE_UNKNOWN:
  4145. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4146. ap->state = ANEG_STATE_AN_ENABLE;
  4147. /* fallthru */
  4148. case ANEG_STATE_AN_ENABLE:
  4149. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4150. if (ap->flags & MR_AN_ENABLE) {
  4151. ap->link_time = 0;
  4152. ap->cur_time = 0;
  4153. ap->ability_match_cfg = 0;
  4154. ap->ability_match_count = 0;
  4155. ap->ability_match = 0;
  4156. ap->idle_match = 0;
  4157. ap->ack_match = 0;
  4158. ap->state = ANEG_STATE_RESTART_INIT;
  4159. } else {
  4160. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4161. }
  4162. break;
  4163. case ANEG_STATE_RESTART_INIT:
  4164. ap->link_time = ap->cur_time;
  4165. ap->flags &= ~(MR_NP_LOADED);
  4166. ap->txconfig = 0;
  4167. tw32(MAC_TX_AUTO_NEG, 0);
  4168. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4169. tw32_f(MAC_MODE, tp->mac_mode);
  4170. udelay(40);
  4171. ret = ANEG_TIMER_ENAB;
  4172. ap->state = ANEG_STATE_RESTART;
  4173. /* fallthru */
  4174. case ANEG_STATE_RESTART:
  4175. delta = ap->cur_time - ap->link_time;
  4176. if (delta > ANEG_STATE_SETTLE_TIME)
  4177. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4178. else
  4179. ret = ANEG_TIMER_ENAB;
  4180. break;
  4181. case ANEG_STATE_DISABLE_LINK_OK:
  4182. ret = ANEG_DONE;
  4183. break;
  4184. case ANEG_STATE_ABILITY_DETECT_INIT:
  4185. ap->flags &= ~(MR_TOGGLE_TX);
  4186. ap->txconfig = ANEG_CFG_FD;
  4187. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4188. if (flowctrl & ADVERTISE_1000XPAUSE)
  4189. ap->txconfig |= ANEG_CFG_PS1;
  4190. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4191. ap->txconfig |= ANEG_CFG_PS2;
  4192. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4193. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4194. tw32_f(MAC_MODE, tp->mac_mode);
  4195. udelay(40);
  4196. ap->state = ANEG_STATE_ABILITY_DETECT;
  4197. break;
  4198. case ANEG_STATE_ABILITY_DETECT:
  4199. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4200. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4201. break;
  4202. case ANEG_STATE_ACK_DETECT_INIT:
  4203. ap->txconfig |= ANEG_CFG_ACK;
  4204. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4205. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4206. tw32_f(MAC_MODE, tp->mac_mode);
  4207. udelay(40);
  4208. ap->state = ANEG_STATE_ACK_DETECT;
  4209. /* fallthru */
  4210. case ANEG_STATE_ACK_DETECT:
  4211. if (ap->ack_match != 0) {
  4212. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4213. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4214. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4215. } else {
  4216. ap->state = ANEG_STATE_AN_ENABLE;
  4217. }
  4218. } else if (ap->ability_match != 0 &&
  4219. ap->rxconfig == 0) {
  4220. ap->state = ANEG_STATE_AN_ENABLE;
  4221. }
  4222. break;
  4223. case ANEG_STATE_COMPLETE_ACK_INIT:
  4224. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4225. ret = ANEG_FAILED;
  4226. break;
  4227. }
  4228. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4229. MR_LP_ADV_HALF_DUPLEX |
  4230. MR_LP_ADV_SYM_PAUSE |
  4231. MR_LP_ADV_ASYM_PAUSE |
  4232. MR_LP_ADV_REMOTE_FAULT1 |
  4233. MR_LP_ADV_REMOTE_FAULT2 |
  4234. MR_LP_ADV_NEXT_PAGE |
  4235. MR_TOGGLE_RX |
  4236. MR_NP_RX);
  4237. if (ap->rxconfig & ANEG_CFG_FD)
  4238. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4239. if (ap->rxconfig & ANEG_CFG_HD)
  4240. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4241. if (ap->rxconfig & ANEG_CFG_PS1)
  4242. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4243. if (ap->rxconfig & ANEG_CFG_PS2)
  4244. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4245. if (ap->rxconfig & ANEG_CFG_RF1)
  4246. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4247. if (ap->rxconfig & ANEG_CFG_RF2)
  4248. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4249. if (ap->rxconfig & ANEG_CFG_NP)
  4250. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4251. ap->link_time = ap->cur_time;
  4252. ap->flags ^= (MR_TOGGLE_TX);
  4253. if (ap->rxconfig & 0x0008)
  4254. ap->flags |= MR_TOGGLE_RX;
  4255. if (ap->rxconfig & ANEG_CFG_NP)
  4256. ap->flags |= MR_NP_RX;
  4257. ap->flags |= MR_PAGE_RX;
  4258. ap->state = ANEG_STATE_COMPLETE_ACK;
  4259. ret = ANEG_TIMER_ENAB;
  4260. break;
  4261. case ANEG_STATE_COMPLETE_ACK:
  4262. if (ap->ability_match != 0 &&
  4263. ap->rxconfig == 0) {
  4264. ap->state = ANEG_STATE_AN_ENABLE;
  4265. break;
  4266. }
  4267. delta = ap->cur_time - ap->link_time;
  4268. if (delta > ANEG_STATE_SETTLE_TIME) {
  4269. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4270. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4271. } else {
  4272. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4273. !(ap->flags & MR_NP_RX)) {
  4274. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4275. } else {
  4276. ret = ANEG_FAILED;
  4277. }
  4278. }
  4279. }
  4280. break;
  4281. case ANEG_STATE_IDLE_DETECT_INIT:
  4282. ap->link_time = ap->cur_time;
  4283. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4284. tw32_f(MAC_MODE, tp->mac_mode);
  4285. udelay(40);
  4286. ap->state = ANEG_STATE_IDLE_DETECT;
  4287. ret = ANEG_TIMER_ENAB;
  4288. break;
  4289. case ANEG_STATE_IDLE_DETECT:
  4290. if (ap->ability_match != 0 &&
  4291. ap->rxconfig == 0) {
  4292. ap->state = ANEG_STATE_AN_ENABLE;
  4293. break;
  4294. }
  4295. delta = ap->cur_time - ap->link_time;
  4296. if (delta > ANEG_STATE_SETTLE_TIME) {
  4297. /* XXX another gem from the Broadcom driver :( */
  4298. ap->state = ANEG_STATE_LINK_OK;
  4299. }
  4300. break;
  4301. case ANEG_STATE_LINK_OK:
  4302. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4303. ret = ANEG_DONE;
  4304. break;
  4305. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4306. /* ??? unimplemented */
  4307. break;
  4308. case ANEG_STATE_NEXT_PAGE_WAIT:
  4309. /* ??? unimplemented */
  4310. break;
  4311. default:
  4312. ret = ANEG_FAILED;
  4313. break;
  4314. }
  4315. return ret;
  4316. }
  4317. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4318. {
  4319. int res = 0;
  4320. struct tg3_fiber_aneginfo aninfo;
  4321. int status = ANEG_FAILED;
  4322. unsigned int tick;
  4323. u32 tmp;
  4324. tw32_f(MAC_TX_AUTO_NEG, 0);
  4325. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4326. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4327. udelay(40);
  4328. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4329. udelay(40);
  4330. memset(&aninfo, 0, sizeof(aninfo));
  4331. aninfo.flags |= MR_AN_ENABLE;
  4332. aninfo.state = ANEG_STATE_UNKNOWN;
  4333. aninfo.cur_time = 0;
  4334. tick = 0;
  4335. while (++tick < 195000) {
  4336. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4337. if (status == ANEG_DONE || status == ANEG_FAILED)
  4338. break;
  4339. udelay(1);
  4340. }
  4341. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4342. tw32_f(MAC_MODE, tp->mac_mode);
  4343. udelay(40);
  4344. *txflags = aninfo.txconfig;
  4345. *rxflags = aninfo.flags;
  4346. if (status == ANEG_DONE &&
  4347. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4348. MR_LP_ADV_FULL_DUPLEX)))
  4349. res = 1;
  4350. return res;
  4351. }
  4352. static void tg3_init_bcm8002(struct tg3 *tp)
  4353. {
  4354. u32 mac_status = tr32(MAC_STATUS);
  4355. int i;
  4356. /* Reset when initting first time or we have a link. */
  4357. if (tg3_flag(tp, INIT_COMPLETE) &&
  4358. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4359. return;
  4360. /* Set PLL lock range. */
  4361. tg3_writephy(tp, 0x16, 0x8007);
  4362. /* SW reset */
  4363. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4364. /* Wait for reset to complete. */
  4365. /* XXX schedule_timeout() ... */
  4366. for (i = 0; i < 500; i++)
  4367. udelay(10);
  4368. /* Config mode; select PMA/Ch 1 regs. */
  4369. tg3_writephy(tp, 0x10, 0x8411);
  4370. /* Enable auto-lock and comdet, select txclk for tx. */
  4371. tg3_writephy(tp, 0x11, 0x0a10);
  4372. tg3_writephy(tp, 0x18, 0x00a0);
  4373. tg3_writephy(tp, 0x16, 0x41ff);
  4374. /* Assert and deassert POR. */
  4375. tg3_writephy(tp, 0x13, 0x0400);
  4376. udelay(40);
  4377. tg3_writephy(tp, 0x13, 0x0000);
  4378. tg3_writephy(tp, 0x11, 0x0a50);
  4379. udelay(40);
  4380. tg3_writephy(tp, 0x11, 0x0a10);
  4381. /* Wait for signal to stabilize */
  4382. /* XXX schedule_timeout() ... */
  4383. for (i = 0; i < 15000; i++)
  4384. udelay(10);
  4385. /* Deselect the channel register so we can read the PHYID
  4386. * later.
  4387. */
  4388. tg3_writephy(tp, 0x10, 0x8011);
  4389. }
  4390. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4391. {
  4392. u16 flowctrl;
  4393. bool current_link_up;
  4394. u32 sg_dig_ctrl, sg_dig_status;
  4395. u32 serdes_cfg, expected_sg_dig_ctrl;
  4396. int workaround, port_a;
  4397. serdes_cfg = 0;
  4398. expected_sg_dig_ctrl = 0;
  4399. workaround = 0;
  4400. port_a = 1;
  4401. current_link_up = false;
  4402. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4403. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4404. workaround = 1;
  4405. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4406. port_a = 0;
  4407. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4408. /* preserve bits 20-23 for voltage regulator */
  4409. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4410. }
  4411. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4412. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4413. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4414. if (workaround) {
  4415. u32 val = serdes_cfg;
  4416. if (port_a)
  4417. val |= 0xc010000;
  4418. else
  4419. val |= 0x4010000;
  4420. tw32_f(MAC_SERDES_CFG, val);
  4421. }
  4422. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4423. }
  4424. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4425. tg3_setup_flow_control(tp, 0, 0);
  4426. current_link_up = true;
  4427. }
  4428. goto out;
  4429. }
  4430. /* Want auto-negotiation. */
  4431. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4432. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4433. if (flowctrl & ADVERTISE_1000XPAUSE)
  4434. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4435. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4436. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4437. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4438. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4439. tp->serdes_counter &&
  4440. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4441. MAC_STATUS_RCVD_CFG)) ==
  4442. MAC_STATUS_PCS_SYNCED)) {
  4443. tp->serdes_counter--;
  4444. current_link_up = true;
  4445. goto out;
  4446. }
  4447. restart_autoneg:
  4448. if (workaround)
  4449. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4450. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4451. udelay(5);
  4452. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4453. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4454. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4455. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4456. MAC_STATUS_SIGNAL_DET)) {
  4457. sg_dig_status = tr32(SG_DIG_STATUS);
  4458. mac_status = tr32(MAC_STATUS);
  4459. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4460. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4461. u32 local_adv = 0, remote_adv = 0;
  4462. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4463. local_adv |= ADVERTISE_1000XPAUSE;
  4464. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4465. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4466. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4467. remote_adv |= LPA_1000XPAUSE;
  4468. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4469. remote_adv |= LPA_1000XPAUSE_ASYM;
  4470. tp->link_config.rmt_adv =
  4471. mii_adv_to_ethtool_adv_x(remote_adv);
  4472. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4473. current_link_up = true;
  4474. tp->serdes_counter = 0;
  4475. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4476. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4477. if (tp->serdes_counter)
  4478. tp->serdes_counter--;
  4479. else {
  4480. if (workaround) {
  4481. u32 val = serdes_cfg;
  4482. if (port_a)
  4483. val |= 0xc010000;
  4484. else
  4485. val |= 0x4010000;
  4486. tw32_f(MAC_SERDES_CFG, val);
  4487. }
  4488. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4489. udelay(40);
  4490. /* Link parallel detection - link is up */
  4491. /* only if we have PCS_SYNC and not */
  4492. /* receiving config code words */
  4493. mac_status = tr32(MAC_STATUS);
  4494. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4495. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4496. tg3_setup_flow_control(tp, 0, 0);
  4497. current_link_up = true;
  4498. tp->phy_flags |=
  4499. TG3_PHYFLG_PARALLEL_DETECT;
  4500. tp->serdes_counter =
  4501. SERDES_PARALLEL_DET_TIMEOUT;
  4502. } else
  4503. goto restart_autoneg;
  4504. }
  4505. }
  4506. } else {
  4507. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4508. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4509. }
  4510. out:
  4511. return current_link_up;
  4512. }
  4513. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4514. {
  4515. bool current_link_up = false;
  4516. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4517. goto out;
  4518. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4519. u32 txflags, rxflags;
  4520. int i;
  4521. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4522. u32 local_adv = 0, remote_adv = 0;
  4523. if (txflags & ANEG_CFG_PS1)
  4524. local_adv |= ADVERTISE_1000XPAUSE;
  4525. if (txflags & ANEG_CFG_PS2)
  4526. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4527. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4528. remote_adv |= LPA_1000XPAUSE;
  4529. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4530. remote_adv |= LPA_1000XPAUSE_ASYM;
  4531. tp->link_config.rmt_adv =
  4532. mii_adv_to_ethtool_adv_x(remote_adv);
  4533. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4534. current_link_up = true;
  4535. }
  4536. for (i = 0; i < 30; i++) {
  4537. udelay(20);
  4538. tw32_f(MAC_STATUS,
  4539. (MAC_STATUS_SYNC_CHANGED |
  4540. MAC_STATUS_CFG_CHANGED));
  4541. udelay(40);
  4542. if ((tr32(MAC_STATUS) &
  4543. (MAC_STATUS_SYNC_CHANGED |
  4544. MAC_STATUS_CFG_CHANGED)) == 0)
  4545. break;
  4546. }
  4547. mac_status = tr32(MAC_STATUS);
  4548. if (!current_link_up &&
  4549. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4550. !(mac_status & MAC_STATUS_RCVD_CFG))
  4551. current_link_up = true;
  4552. } else {
  4553. tg3_setup_flow_control(tp, 0, 0);
  4554. /* Forcing 1000FD link up. */
  4555. current_link_up = true;
  4556. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4557. udelay(40);
  4558. tw32_f(MAC_MODE, tp->mac_mode);
  4559. udelay(40);
  4560. }
  4561. out:
  4562. return current_link_up;
  4563. }
  4564. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4565. {
  4566. u32 orig_pause_cfg;
  4567. u16 orig_active_speed;
  4568. u8 orig_active_duplex;
  4569. u32 mac_status;
  4570. bool current_link_up;
  4571. int i;
  4572. orig_pause_cfg = tp->link_config.active_flowctrl;
  4573. orig_active_speed = tp->link_config.active_speed;
  4574. orig_active_duplex = tp->link_config.active_duplex;
  4575. if (!tg3_flag(tp, HW_AUTONEG) &&
  4576. tp->link_up &&
  4577. tg3_flag(tp, INIT_COMPLETE)) {
  4578. mac_status = tr32(MAC_STATUS);
  4579. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4580. MAC_STATUS_SIGNAL_DET |
  4581. MAC_STATUS_CFG_CHANGED |
  4582. MAC_STATUS_RCVD_CFG);
  4583. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4584. MAC_STATUS_SIGNAL_DET)) {
  4585. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4586. MAC_STATUS_CFG_CHANGED));
  4587. return 0;
  4588. }
  4589. }
  4590. tw32_f(MAC_TX_AUTO_NEG, 0);
  4591. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4592. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4593. tw32_f(MAC_MODE, tp->mac_mode);
  4594. udelay(40);
  4595. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4596. tg3_init_bcm8002(tp);
  4597. /* Enable link change event even when serdes polling. */
  4598. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4599. udelay(40);
  4600. current_link_up = false;
  4601. tp->link_config.rmt_adv = 0;
  4602. mac_status = tr32(MAC_STATUS);
  4603. if (tg3_flag(tp, HW_AUTONEG))
  4604. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4605. else
  4606. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4607. tp->napi[0].hw_status->status =
  4608. (SD_STATUS_UPDATED |
  4609. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4610. for (i = 0; i < 100; i++) {
  4611. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4612. MAC_STATUS_CFG_CHANGED));
  4613. udelay(5);
  4614. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4615. MAC_STATUS_CFG_CHANGED |
  4616. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4617. break;
  4618. }
  4619. mac_status = tr32(MAC_STATUS);
  4620. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4621. current_link_up = false;
  4622. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4623. tp->serdes_counter == 0) {
  4624. tw32_f(MAC_MODE, (tp->mac_mode |
  4625. MAC_MODE_SEND_CONFIGS));
  4626. udelay(1);
  4627. tw32_f(MAC_MODE, tp->mac_mode);
  4628. }
  4629. }
  4630. if (current_link_up) {
  4631. tp->link_config.active_speed = SPEED_1000;
  4632. tp->link_config.active_duplex = DUPLEX_FULL;
  4633. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4634. LED_CTRL_LNKLED_OVERRIDE |
  4635. LED_CTRL_1000MBPS_ON));
  4636. } else {
  4637. tp->link_config.active_speed = SPEED_UNKNOWN;
  4638. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4639. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4640. LED_CTRL_LNKLED_OVERRIDE |
  4641. LED_CTRL_TRAFFIC_OVERRIDE));
  4642. }
  4643. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4644. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4645. if (orig_pause_cfg != now_pause_cfg ||
  4646. orig_active_speed != tp->link_config.active_speed ||
  4647. orig_active_duplex != tp->link_config.active_duplex)
  4648. tg3_link_report(tp);
  4649. }
  4650. return 0;
  4651. }
  4652. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4653. {
  4654. int err = 0;
  4655. u32 bmsr, bmcr;
  4656. u16 current_speed = SPEED_UNKNOWN;
  4657. u8 current_duplex = DUPLEX_UNKNOWN;
  4658. bool current_link_up = false;
  4659. u32 local_adv, remote_adv, sgsr;
  4660. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4661. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4662. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4663. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4664. if (force_reset)
  4665. tg3_phy_reset(tp);
  4666. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4667. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4668. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4669. } else {
  4670. current_link_up = true;
  4671. if (sgsr & SERDES_TG3_SPEED_1000) {
  4672. current_speed = SPEED_1000;
  4673. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4674. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4675. current_speed = SPEED_100;
  4676. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4677. } else {
  4678. current_speed = SPEED_10;
  4679. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4680. }
  4681. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4682. current_duplex = DUPLEX_FULL;
  4683. else
  4684. current_duplex = DUPLEX_HALF;
  4685. }
  4686. tw32_f(MAC_MODE, tp->mac_mode);
  4687. udelay(40);
  4688. tg3_clear_mac_status(tp);
  4689. goto fiber_setup_done;
  4690. }
  4691. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4692. tw32_f(MAC_MODE, tp->mac_mode);
  4693. udelay(40);
  4694. tg3_clear_mac_status(tp);
  4695. if (force_reset)
  4696. tg3_phy_reset(tp);
  4697. tp->link_config.rmt_adv = 0;
  4698. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4699. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4700. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4701. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4702. bmsr |= BMSR_LSTATUS;
  4703. else
  4704. bmsr &= ~BMSR_LSTATUS;
  4705. }
  4706. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4707. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4708. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4709. /* do nothing, just check for link up at the end */
  4710. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4711. u32 adv, newadv;
  4712. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4713. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4714. ADVERTISE_1000XPAUSE |
  4715. ADVERTISE_1000XPSE_ASYM |
  4716. ADVERTISE_SLCT);
  4717. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4718. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4719. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4720. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4721. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4722. tg3_writephy(tp, MII_BMCR, bmcr);
  4723. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4724. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4725. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4726. return err;
  4727. }
  4728. } else {
  4729. u32 new_bmcr;
  4730. bmcr &= ~BMCR_SPEED1000;
  4731. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4732. if (tp->link_config.duplex == DUPLEX_FULL)
  4733. new_bmcr |= BMCR_FULLDPLX;
  4734. if (new_bmcr != bmcr) {
  4735. /* BMCR_SPEED1000 is a reserved bit that needs
  4736. * to be set on write.
  4737. */
  4738. new_bmcr |= BMCR_SPEED1000;
  4739. /* Force a linkdown */
  4740. if (tp->link_up) {
  4741. u32 adv;
  4742. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4743. adv &= ~(ADVERTISE_1000XFULL |
  4744. ADVERTISE_1000XHALF |
  4745. ADVERTISE_SLCT);
  4746. tg3_writephy(tp, MII_ADVERTISE, adv);
  4747. tg3_writephy(tp, MII_BMCR, bmcr |
  4748. BMCR_ANRESTART |
  4749. BMCR_ANENABLE);
  4750. udelay(10);
  4751. tg3_carrier_off(tp);
  4752. }
  4753. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4754. bmcr = new_bmcr;
  4755. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4756. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4757. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4758. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4759. bmsr |= BMSR_LSTATUS;
  4760. else
  4761. bmsr &= ~BMSR_LSTATUS;
  4762. }
  4763. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4764. }
  4765. }
  4766. if (bmsr & BMSR_LSTATUS) {
  4767. current_speed = SPEED_1000;
  4768. current_link_up = true;
  4769. if (bmcr & BMCR_FULLDPLX)
  4770. current_duplex = DUPLEX_FULL;
  4771. else
  4772. current_duplex = DUPLEX_HALF;
  4773. local_adv = 0;
  4774. remote_adv = 0;
  4775. if (bmcr & BMCR_ANENABLE) {
  4776. u32 common;
  4777. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4778. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4779. common = local_adv & remote_adv;
  4780. if (common & (ADVERTISE_1000XHALF |
  4781. ADVERTISE_1000XFULL)) {
  4782. if (common & ADVERTISE_1000XFULL)
  4783. current_duplex = DUPLEX_FULL;
  4784. else
  4785. current_duplex = DUPLEX_HALF;
  4786. tp->link_config.rmt_adv =
  4787. mii_adv_to_ethtool_adv_x(remote_adv);
  4788. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4789. /* Link is up via parallel detect */
  4790. } else {
  4791. current_link_up = false;
  4792. }
  4793. }
  4794. }
  4795. fiber_setup_done:
  4796. if (current_link_up && current_duplex == DUPLEX_FULL)
  4797. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4798. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4799. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4800. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4801. tw32_f(MAC_MODE, tp->mac_mode);
  4802. udelay(40);
  4803. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4804. tp->link_config.active_speed = current_speed;
  4805. tp->link_config.active_duplex = current_duplex;
  4806. tg3_test_and_report_link_chg(tp, current_link_up);
  4807. return err;
  4808. }
  4809. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4810. {
  4811. if (tp->serdes_counter) {
  4812. /* Give autoneg time to complete. */
  4813. tp->serdes_counter--;
  4814. return;
  4815. }
  4816. if (!tp->link_up &&
  4817. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4818. u32 bmcr;
  4819. tg3_readphy(tp, MII_BMCR, &bmcr);
  4820. if (bmcr & BMCR_ANENABLE) {
  4821. u32 phy1, phy2;
  4822. /* Select shadow register 0x1f */
  4823. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4824. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4825. /* Select expansion interrupt status register */
  4826. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4827. MII_TG3_DSP_EXP1_INT_STAT);
  4828. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4829. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4830. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4831. /* We have signal detect and not receiving
  4832. * config code words, link is up by parallel
  4833. * detection.
  4834. */
  4835. bmcr &= ~BMCR_ANENABLE;
  4836. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4837. tg3_writephy(tp, MII_BMCR, bmcr);
  4838. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4839. }
  4840. }
  4841. } else if (tp->link_up &&
  4842. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4843. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4844. u32 phy2;
  4845. /* Select expansion interrupt status register */
  4846. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4847. MII_TG3_DSP_EXP1_INT_STAT);
  4848. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4849. if (phy2 & 0x20) {
  4850. u32 bmcr;
  4851. /* Config code words received, turn on autoneg. */
  4852. tg3_readphy(tp, MII_BMCR, &bmcr);
  4853. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4854. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4855. }
  4856. }
  4857. }
  4858. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4859. {
  4860. u32 val;
  4861. int err;
  4862. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4863. err = tg3_setup_fiber_phy(tp, force_reset);
  4864. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4865. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4866. else
  4867. err = tg3_setup_copper_phy(tp, force_reset);
  4868. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4869. u32 scale;
  4870. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4871. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4872. scale = 65;
  4873. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4874. scale = 6;
  4875. else
  4876. scale = 12;
  4877. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4878. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4879. tw32(GRC_MISC_CFG, val);
  4880. }
  4881. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4882. (6 << TX_LENGTHS_IPG_SHIFT);
  4883. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4884. tg3_asic_rev(tp) == ASIC_REV_5762)
  4885. val |= tr32(MAC_TX_LENGTHS) &
  4886. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4887. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4888. if (tp->link_config.active_speed == SPEED_1000 &&
  4889. tp->link_config.active_duplex == DUPLEX_HALF)
  4890. tw32(MAC_TX_LENGTHS, val |
  4891. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4892. else
  4893. tw32(MAC_TX_LENGTHS, val |
  4894. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4895. if (!tg3_flag(tp, 5705_PLUS)) {
  4896. if (tp->link_up) {
  4897. tw32(HOSTCC_STAT_COAL_TICKS,
  4898. tp->coal.stats_block_coalesce_usecs);
  4899. } else {
  4900. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4901. }
  4902. }
  4903. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4904. val = tr32(PCIE_PWR_MGMT_THRESH);
  4905. if (!tp->link_up)
  4906. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4907. tp->pwrmgmt_thresh;
  4908. else
  4909. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4910. tw32(PCIE_PWR_MGMT_THRESH, val);
  4911. }
  4912. return err;
  4913. }
  4914. /* tp->lock must be held */
  4915. static u64 tg3_refclk_read(struct tg3 *tp)
  4916. {
  4917. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4918. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4919. }
  4920. /* tp->lock must be held */
  4921. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4922. {
  4923. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4924. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4925. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4926. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4927. }
  4928. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4929. static inline void tg3_full_unlock(struct tg3 *tp);
  4930. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4931. {
  4932. struct tg3 *tp = netdev_priv(dev);
  4933. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4934. SOF_TIMESTAMPING_RX_SOFTWARE |
  4935. SOF_TIMESTAMPING_SOFTWARE;
  4936. if (tg3_flag(tp, PTP_CAPABLE)) {
  4937. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  4938. SOF_TIMESTAMPING_RX_HARDWARE |
  4939. SOF_TIMESTAMPING_RAW_HARDWARE;
  4940. }
  4941. if (tp->ptp_clock)
  4942. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4943. else
  4944. info->phc_index = -1;
  4945. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4946. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4947. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4948. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4949. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4950. return 0;
  4951. }
  4952. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4953. {
  4954. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4955. bool neg_adj = false;
  4956. u32 correction = 0;
  4957. if (ppb < 0) {
  4958. neg_adj = true;
  4959. ppb = -ppb;
  4960. }
  4961. /* Frequency adjustment is performed using hardware with a 24 bit
  4962. * accumulator and a programmable correction value. On each clk, the
  4963. * correction value gets added to the accumulator and when it
  4964. * overflows, the time counter is incremented/decremented.
  4965. *
  4966. * So conversion from ppb to correction value is
  4967. * ppb * (1 << 24) / 1000000000
  4968. */
  4969. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4970. TG3_EAV_REF_CLK_CORRECT_MASK;
  4971. tg3_full_lock(tp, 0);
  4972. if (correction)
  4973. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4974. TG3_EAV_REF_CLK_CORRECT_EN |
  4975. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4976. else
  4977. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4978. tg3_full_unlock(tp);
  4979. return 0;
  4980. }
  4981. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4982. {
  4983. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4984. tg3_full_lock(tp, 0);
  4985. tp->ptp_adjust += delta;
  4986. tg3_full_unlock(tp);
  4987. return 0;
  4988. }
  4989. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4990. {
  4991. u64 ns;
  4992. u32 remainder;
  4993. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4994. tg3_full_lock(tp, 0);
  4995. ns = tg3_refclk_read(tp);
  4996. ns += tp->ptp_adjust;
  4997. tg3_full_unlock(tp);
  4998. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4999. ts->tv_nsec = remainder;
  5000. return 0;
  5001. }
  5002. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5003. const struct timespec *ts)
  5004. {
  5005. u64 ns;
  5006. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5007. ns = timespec_to_ns(ts);
  5008. tg3_full_lock(tp, 0);
  5009. tg3_refclk_write(tp, ns);
  5010. tp->ptp_adjust = 0;
  5011. tg3_full_unlock(tp);
  5012. return 0;
  5013. }
  5014. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5015. struct ptp_clock_request *rq, int on)
  5016. {
  5017. return -EOPNOTSUPP;
  5018. }
  5019. static const struct ptp_clock_info tg3_ptp_caps = {
  5020. .owner = THIS_MODULE,
  5021. .name = "tg3 clock",
  5022. .max_adj = 250000000,
  5023. .n_alarm = 0,
  5024. .n_ext_ts = 0,
  5025. .n_per_out = 0,
  5026. .pps = 0,
  5027. .adjfreq = tg3_ptp_adjfreq,
  5028. .adjtime = tg3_ptp_adjtime,
  5029. .gettime = tg3_ptp_gettime,
  5030. .settime = tg3_ptp_settime,
  5031. .enable = tg3_ptp_enable,
  5032. };
  5033. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5034. struct skb_shared_hwtstamps *timestamp)
  5035. {
  5036. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5037. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5038. tp->ptp_adjust);
  5039. }
  5040. /* tp->lock must be held */
  5041. static void tg3_ptp_init(struct tg3 *tp)
  5042. {
  5043. if (!tg3_flag(tp, PTP_CAPABLE))
  5044. return;
  5045. /* Initialize the hardware clock to the system time. */
  5046. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5047. tp->ptp_adjust = 0;
  5048. tp->ptp_info = tg3_ptp_caps;
  5049. }
  5050. /* tp->lock must be held */
  5051. static void tg3_ptp_resume(struct tg3 *tp)
  5052. {
  5053. if (!tg3_flag(tp, PTP_CAPABLE))
  5054. return;
  5055. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5056. tp->ptp_adjust = 0;
  5057. }
  5058. static void tg3_ptp_fini(struct tg3 *tp)
  5059. {
  5060. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5061. return;
  5062. ptp_clock_unregister(tp->ptp_clock);
  5063. tp->ptp_clock = NULL;
  5064. tp->ptp_adjust = 0;
  5065. }
  5066. static inline int tg3_irq_sync(struct tg3 *tp)
  5067. {
  5068. return tp->irq_sync;
  5069. }
  5070. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5071. {
  5072. int i;
  5073. dst = (u32 *)((u8 *)dst + off);
  5074. for (i = 0; i < len; i += sizeof(u32))
  5075. *dst++ = tr32(off + i);
  5076. }
  5077. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5078. {
  5079. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5080. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5081. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5082. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5083. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5084. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5085. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5086. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5087. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5088. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5089. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5090. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5091. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5092. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5093. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5094. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5095. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5096. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5097. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5098. if (tg3_flag(tp, SUPPORT_MSIX))
  5099. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5100. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5101. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5102. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5103. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5104. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5105. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5106. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5107. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5108. if (!tg3_flag(tp, 5705_PLUS)) {
  5109. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5110. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5111. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5112. }
  5113. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5114. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5115. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5116. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5117. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5118. if (tg3_flag(tp, NVRAM))
  5119. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5120. }
  5121. static void tg3_dump_state(struct tg3 *tp)
  5122. {
  5123. int i;
  5124. u32 *regs;
  5125. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5126. if (!regs)
  5127. return;
  5128. if (tg3_flag(tp, PCI_EXPRESS)) {
  5129. /* Read up to but not including private PCI registers */
  5130. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5131. regs[i / sizeof(u32)] = tr32(i);
  5132. } else
  5133. tg3_dump_legacy_regs(tp, regs);
  5134. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5135. if (!regs[i + 0] && !regs[i + 1] &&
  5136. !regs[i + 2] && !regs[i + 3])
  5137. continue;
  5138. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5139. i * 4,
  5140. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5141. }
  5142. kfree(regs);
  5143. for (i = 0; i < tp->irq_cnt; i++) {
  5144. struct tg3_napi *tnapi = &tp->napi[i];
  5145. /* SW status block */
  5146. netdev_err(tp->dev,
  5147. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5148. i,
  5149. tnapi->hw_status->status,
  5150. tnapi->hw_status->status_tag,
  5151. tnapi->hw_status->rx_jumbo_consumer,
  5152. tnapi->hw_status->rx_consumer,
  5153. tnapi->hw_status->rx_mini_consumer,
  5154. tnapi->hw_status->idx[0].rx_producer,
  5155. tnapi->hw_status->idx[0].tx_consumer);
  5156. netdev_err(tp->dev,
  5157. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5158. i,
  5159. tnapi->last_tag, tnapi->last_irq_tag,
  5160. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5161. tnapi->rx_rcb_ptr,
  5162. tnapi->prodring.rx_std_prod_idx,
  5163. tnapi->prodring.rx_std_cons_idx,
  5164. tnapi->prodring.rx_jmb_prod_idx,
  5165. tnapi->prodring.rx_jmb_cons_idx);
  5166. }
  5167. }
  5168. /* This is called whenever we suspect that the system chipset is re-
  5169. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5170. * is bogus tx completions. We try to recover by setting the
  5171. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5172. * in the workqueue.
  5173. */
  5174. static void tg3_tx_recover(struct tg3 *tp)
  5175. {
  5176. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5177. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5178. netdev_warn(tp->dev,
  5179. "The system may be re-ordering memory-mapped I/O "
  5180. "cycles to the network device, attempting to recover. "
  5181. "Please report the problem to the driver maintainer "
  5182. "and include system chipset information.\n");
  5183. spin_lock(&tp->lock);
  5184. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5185. spin_unlock(&tp->lock);
  5186. }
  5187. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5188. {
  5189. /* Tell compiler to fetch tx indices from memory. */
  5190. barrier();
  5191. return tnapi->tx_pending -
  5192. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5193. }
  5194. /* Tigon3 never reports partial packet sends. So we do not
  5195. * need special logic to handle SKBs that have not had all
  5196. * of their frags sent yet, like SunGEM does.
  5197. */
  5198. static void tg3_tx(struct tg3_napi *tnapi)
  5199. {
  5200. struct tg3 *tp = tnapi->tp;
  5201. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5202. u32 sw_idx = tnapi->tx_cons;
  5203. struct netdev_queue *txq;
  5204. int index = tnapi - tp->napi;
  5205. unsigned int pkts_compl = 0, bytes_compl = 0;
  5206. if (tg3_flag(tp, ENABLE_TSS))
  5207. index--;
  5208. txq = netdev_get_tx_queue(tp->dev, index);
  5209. while (sw_idx != hw_idx) {
  5210. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5211. struct sk_buff *skb = ri->skb;
  5212. int i, tx_bug = 0;
  5213. if (unlikely(skb == NULL)) {
  5214. tg3_tx_recover(tp);
  5215. return;
  5216. }
  5217. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5218. struct skb_shared_hwtstamps timestamp;
  5219. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5220. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5221. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5222. skb_tstamp_tx(skb, &timestamp);
  5223. }
  5224. pci_unmap_single(tp->pdev,
  5225. dma_unmap_addr(ri, mapping),
  5226. skb_headlen(skb),
  5227. PCI_DMA_TODEVICE);
  5228. ri->skb = NULL;
  5229. while (ri->fragmented) {
  5230. ri->fragmented = false;
  5231. sw_idx = NEXT_TX(sw_idx);
  5232. ri = &tnapi->tx_buffers[sw_idx];
  5233. }
  5234. sw_idx = NEXT_TX(sw_idx);
  5235. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5236. ri = &tnapi->tx_buffers[sw_idx];
  5237. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5238. tx_bug = 1;
  5239. pci_unmap_page(tp->pdev,
  5240. dma_unmap_addr(ri, mapping),
  5241. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5242. PCI_DMA_TODEVICE);
  5243. while (ri->fragmented) {
  5244. ri->fragmented = false;
  5245. sw_idx = NEXT_TX(sw_idx);
  5246. ri = &tnapi->tx_buffers[sw_idx];
  5247. }
  5248. sw_idx = NEXT_TX(sw_idx);
  5249. }
  5250. pkts_compl++;
  5251. bytes_compl += skb->len;
  5252. dev_kfree_skb(skb);
  5253. if (unlikely(tx_bug)) {
  5254. tg3_tx_recover(tp);
  5255. return;
  5256. }
  5257. }
  5258. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5259. tnapi->tx_cons = sw_idx;
  5260. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5261. * before checking for netif_queue_stopped(). Without the
  5262. * memory barrier, there is a small possibility that tg3_start_xmit()
  5263. * will miss it and cause the queue to be stopped forever.
  5264. */
  5265. smp_mb();
  5266. if (unlikely(netif_tx_queue_stopped(txq) &&
  5267. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5268. __netif_tx_lock(txq, smp_processor_id());
  5269. if (netif_tx_queue_stopped(txq) &&
  5270. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5271. netif_tx_wake_queue(txq);
  5272. __netif_tx_unlock(txq);
  5273. }
  5274. }
  5275. static void tg3_frag_free(bool is_frag, void *data)
  5276. {
  5277. if (is_frag)
  5278. put_page(virt_to_head_page(data));
  5279. else
  5280. kfree(data);
  5281. }
  5282. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5283. {
  5284. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5285. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5286. if (!ri->data)
  5287. return;
  5288. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5289. map_sz, PCI_DMA_FROMDEVICE);
  5290. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5291. ri->data = NULL;
  5292. }
  5293. /* Returns size of skb allocated or < 0 on error.
  5294. *
  5295. * We only need to fill in the address because the other members
  5296. * of the RX descriptor are invariant, see tg3_init_rings.
  5297. *
  5298. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5299. * posting buffers we only dirty the first cache line of the RX
  5300. * descriptor (containing the address). Whereas for the RX status
  5301. * buffers the cpu only reads the last cacheline of the RX descriptor
  5302. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5303. */
  5304. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5305. u32 opaque_key, u32 dest_idx_unmasked,
  5306. unsigned int *frag_size)
  5307. {
  5308. struct tg3_rx_buffer_desc *desc;
  5309. struct ring_info *map;
  5310. u8 *data;
  5311. dma_addr_t mapping;
  5312. int skb_size, data_size, dest_idx;
  5313. switch (opaque_key) {
  5314. case RXD_OPAQUE_RING_STD:
  5315. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5316. desc = &tpr->rx_std[dest_idx];
  5317. map = &tpr->rx_std_buffers[dest_idx];
  5318. data_size = tp->rx_pkt_map_sz;
  5319. break;
  5320. case RXD_OPAQUE_RING_JUMBO:
  5321. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5322. desc = &tpr->rx_jmb[dest_idx].std;
  5323. map = &tpr->rx_jmb_buffers[dest_idx];
  5324. data_size = TG3_RX_JMB_MAP_SZ;
  5325. break;
  5326. default:
  5327. return -EINVAL;
  5328. }
  5329. /* Do not overwrite any of the map or rp information
  5330. * until we are sure we can commit to a new buffer.
  5331. *
  5332. * Callers depend upon this behavior and assume that
  5333. * we leave everything unchanged if we fail.
  5334. */
  5335. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5336. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5337. if (skb_size <= PAGE_SIZE) {
  5338. data = netdev_alloc_frag(skb_size);
  5339. *frag_size = skb_size;
  5340. } else {
  5341. data = kmalloc(skb_size, GFP_ATOMIC);
  5342. *frag_size = 0;
  5343. }
  5344. if (!data)
  5345. return -ENOMEM;
  5346. mapping = pci_map_single(tp->pdev,
  5347. data + TG3_RX_OFFSET(tp),
  5348. data_size,
  5349. PCI_DMA_FROMDEVICE);
  5350. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5351. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5352. return -EIO;
  5353. }
  5354. map->data = data;
  5355. dma_unmap_addr_set(map, mapping, mapping);
  5356. desc->addr_hi = ((u64)mapping >> 32);
  5357. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5358. return data_size;
  5359. }
  5360. /* We only need to move over in the address because the other
  5361. * members of the RX descriptor are invariant. See notes above
  5362. * tg3_alloc_rx_data for full details.
  5363. */
  5364. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5365. struct tg3_rx_prodring_set *dpr,
  5366. u32 opaque_key, int src_idx,
  5367. u32 dest_idx_unmasked)
  5368. {
  5369. struct tg3 *tp = tnapi->tp;
  5370. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5371. struct ring_info *src_map, *dest_map;
  5372. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5373. int dest_idx;
  5374. switch (opaque_key) {
  5375. case RXD_OPAQUE_RING_STD:
  5376. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5377. dest_desc = &dpr->rx_std[dest_idx];
  5378. dest_map = &dpr->rx_std_buffers[dest_idx];
  5379. src_desc = &spr->rx_std[src_idx];
  5380. src_map = &spr->rx_std_buffers[src_idx];
  5381. break;
  5382. case RXD_OPAQUE_RING_JUMBO:
  5383. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5384. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5385. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5386. src_desc = &spr->rx_jmb[src_idx].std;
  5387. src_map = &spr->rx_jmb_buffers[src_idx];
  5388. break;
  5389. default:
  5390. return;
  5391. }
  5392. dest_map->data = src_map->data;
  5393. dma_unmap_addr_set(dest_map, mapping,
  5394. dma_unmap_addr(src_map, mapping));
  5395. dest_desc->addr_hi = src_desc->addr_hi;
  5396. dest_desc->addr_lo = src_desc->addr_lo;
  5397. /* Ensure that the update to the skb happens after the physical
  5398. * addresses have been transferred to the new BD location.
  5399. */
  5400. smp_wmb();
  5401. src_map->data = NULL;
  5402. }
  5403. /* The RX ring scheme is composed of multiple rings which post fresh
  5404. * buffers to the chip, and one special ring the chip uses to report
  5405. * status back to the host.
  5406. *
  5407. * The special ring reports the status of received packets to the
  5408. * host. The chip does not write into the original descriptor the
  5409. * RX buffer was obtained from. The chip simply takes the original
  5410. * descriptor as provided by the host, updates the status and length
  5411. * field, then writes this into the next status ring entry.
  5412. *
  5413. * Each ring the host uses to post buffers to the chip is described
  5414. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5415. * it is first placed into the on-chip ram. When the packet's length
  5416. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5417. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5418. * which is within the range of the new packet's length is chosen.
  5419. *
  5420. * The "separate ring for rx status" scheme may sound queer, but it makes
  5421. * sense from a cache coherency perspective. If only the host writes
  5422. * to the buffer post rings, and only the chip writes to the rx status
  5423. * rings, then cache lines never move beyond shared-modified state.
  5424. * If both the host and chip were to write into the same ring, cache line
  5425. * eviction could occur since both entities want it in an exclusive state.
  5426. */
  5427. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5428. {
  5429. struct tg3 *tp = tnapi->tp;
  5430. u32 work_mask, rx_std_posted = 0;
  5431. u32 std_prod_idx, jmb_prod_idx;
  5432. u32 sw_idx = tnapi->rx_rcb_ptr;
  5433. u16 hw_idx;
  5434. int received;
  5435. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5436. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5437. /*
  5438. * We need to order the read of hw_idx and the read of
  5439. * the opaque cookie.
  5440. */
  5441. rmb();
  5442. work_mask = 0;
  5443. received = 0;
  5444. std_prod_idx = tpr->rx_std_prod_idx;
  5445. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5446. while (sw_idx != hw_idx && budget > 0) {
  5447. struct ring_info *ri;
  5448. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5449. unsigned int len;
  5450. struct sk_buff *skb;
  5451. dma_addr_t dma_addr;
  5452. u32 opaque_key, desc_idx, *post_ptr;
  5453. u8 *data;
  5454. u64 tstamp = 0;
  5455. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5456. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5457. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5458. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5459. dma_addr = dma_unmap_addr(ri, mapping);
  5460. data = ri->data;
  5461. post_ptr = &std_prod_idx;
  5462. rx_std_posted++;
  5463. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5464. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5465. dma_addr = dma_unmap_addr(ri, mapping);
  5466. data = ri->data;
  5467. post_ptr = &jmb_prod_idx;
  5468. } else
  5469. goto next_pkt_nopost;
  5470. work_mask |= opaque_key;
  5471. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5472. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5473. drop_it:
  5474. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5475. desc_idx, *post_ptr);
  5476. drop_it_no_recycle:
  5477. /* Other statistics kept track of by card. */
  5478. tp->rx_dropped++;
  5479. goto next_pkt;
  5480. }
  5481. prefetch(data + TG3_RX_OFFSET(tp));
  5482. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5483. ETH_FCS_LEN;
  5484. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5485. RXD_FLAG_PTPSTAT_PTPV1 ||
  5486. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5487. RXD_FLAG_PTPSTAT_PTPV2) {
  5488. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5489. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5490. }
  5491. if (len > TG3_RX_COPY_THRESH(tp)) {
  5492. int skb_size;
  5493. unsigned int frag_size;
  5494. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5495. *post_ptr, &frag_size);
  5496. if (skb_size < 0)
  5497. goto drop_it;
  5498. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5499. PCI_DMA_FROMDEVICE);
  5500. skb = build_skb(data, frag_size);
  5501. if (!skb) {
  5502. tg3_frag_free(frag_size != 0, data);
  5503. goto drop_it_no_recycle;
  5504. }
  5505. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5506. /* Ensure that the update to the data happens
  5507. * after the usage of the old DMA mapping.
  5508. */
  5509. smp_wmb();
  5510. ri->data = NULL;
  5511. } else {
  5512. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5513. desc_idx, *post_ptr);
  5514. skb = netdev_alloc_skb(tp->dev,
  5515. len + TG3_RAW_IP_ALIGN);
  5516. if (skb == NULL)
  5517. goto drop_it_no_recycle;
  5518. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5519. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5520. memcpy(skb->data,
  5521. data + TG3_RX_OFFSET(tp),
  5522. len);
  5523. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5524. }
  5525. skb_put(skb, len);
  5526. if (tstamp)
  5527. tg3_hwclock_to_timestamp(tp, tstamp,
  5528. skb_hwtstamps(skb));
  5529. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5530. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5531. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5532. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5533. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5534. else
  5535. skb_checksum_none_assert(skb);
  5536. skb->protocol = eth_type_trans(skb, tp->dev);
  5537. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5538. skb->protocol != htons(ETH_P_8021Q)) {
  5539. dev_kfree_skb(skb);
  5540. goto drop_it_no_recycle;
  5541. }
  5542. if (desc->type_flags & RXD_FLAG_VLAN &&
  5543. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5544. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5545. desc->err_vlan & RXD_VLAN_MASK);
  5546. napi_gro_receive(&tnapi->napi, skb);
  5547. received++;
  5548. budget--;
  5549. next_pkt:
  5550. (*post_ptr)++;
  5551. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5552. tpr->rx_std_prod_idx = std_prod_idx &
  5553. tp->rx_std_ring_mask;
  5554. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5555. tpr->rx_std_prod_idx);
  5556. work_mask &= ~RXD_OPAQUE_RING_STD;
  5557. rx_std_posted = 0;
  5558. }
  5559. next_pkt_nopost:
  5560. sw_idx++;
  5561. sw_idx &= tp->rx_ret_ring_mask;
  5562. /* Refresh hw_idx to see if there is new work */
  5563. if (sw_idx == hw_idx) {
  5564. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5565. rmb();
  5566. }
  5567. }
  5568. /* ACK the status ring. */
  5569. tnapi->rx_rcb_ptr = sw_idx;
  5570. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5571. /* Refill RX ring(s). */
  5572. if (!tg3_flag(tp, ENABLE_RSS)) {
  5573. /* Sync BD data before updating mailbox */
  5574. wmb();
  5575. if (work_mask & RXD_OPAQUE_RING_STD) {
  5576. tpr->rx_std_prod_idx = std_prod_idx &
  5577. tp->rx_std_ring_mask;
  5578. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5579. tpr->rx_std_prod_idx);
  5580. }
  5581. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5582. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5583. tp->rx_jmb_ring_mask;
  5584. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5585. tpr->rx_jmb_prod_idx);
  5586. }
  5587. mmiowb();
  5588. } else if (work_mask) {
  5589. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5590. * updated before the producer indices can be updated.
  5591. */
  5592. smp_wmb();
  5593. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5594. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5595. if (tnapi != &tp->napi[1]) {
  5596. tp->rx_refill = true;
  5597. napi_schedule(&tp->napi[1].napi);
  5598. }
  5599. }
  5600. return received;
  5601. }
  5602. static void tg3_poll_link(struct tg3 *tp)
  5603. {
  5604. /* handle link change and other phy events */
  5605. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5606. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5607. if (sblk->status & SD_STATUS_LINK_CHG) {
  5608. sblk->status = SD_STATUS_UPDATED |
  5609. (sblk->status & ~SD_STATUS_LINK_CHG);
  5610. spin_lock(&tp->lock);
  5611. if (tg3_flag(tp, USE_PHYLIB)) {
  5612. tw32_f(MAC_STATUS,
  5613. (MAC_STATUS_SYNC_CHANGED |
  5614. MAC_STATUS_CFG_CHANGED |
  5615. MAC_STATUS_MI_COMPLETION |
  5616. MAC_STATUS_LNKSTATE_CHANGED));
  5617. udelay(40);
  5618. } else
  5619. tg3_setup_phy(tp, false);
  5620. spin_unlock(&tp->lock);
  5621. }
  5622. }
  5623. }
  5624. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5625. struct tg3_rx_prodring_set *dpr,
  5626. struct tg3_rx_prodring_set *spr)
  5627. {
  5628. u32 si, di, cpycnt, src_prod_idx;
  5629. int i, err = 0;
  5630. while (1) {
  5631. src_prod_idx = spr->rx_std_prod_idx;
  5632. /* Make sure updates to the rx_std_buffers[] entries and the
  5633. * standard producer index are seen in the correct order.
  5634. */
  5635. smp_rmb();
  5636. if (spr->rx_std_cons_idx == src_prod_idx)
  5637. break;
  5638. if (spr->rx_std_cons_idx < src_prod_idx)
  5639. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5640. else
  5641. cpycnt = tp->rx_std_ring_mask + 1 -
  5642. spr->rx_std_cons_idx;
  5643. cpycnt = min(cpycnt,
  5644. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5645. si = spr->rx_std_cons_idx;
  5646. di = dpr->rx_std_prod_idx;
  5647. for (i = di; i < di + cpycnt; i++) {
  5648. if (dpr->rx_std_buffers[i].data) {
  5649. cpycnt = i - di;
  5650. err = -ENOSPC;
  5651. break;
  5652. }
  5653. }
  5654. if (!cpycnt)
  5655. break;
  5656. /* Ensure that updates to the rx_std_buffers ring and the
  5657. * shadowed hardware producer ring from tg3_recycle_skb() are
  5658. * ordered correctly WRT the skb check above.
  5659. */
  5660. smp_rmb();
  5661. memcpy(&dpr->rx_std_buffers[di],
  5662. &spr->rx_std_buffers[si],
  5663. cpycnt * sizeof(struct ring_info));
  5664. for (i = 0; i < cpycnt; i++, di++, si++) {
  5665. struct tg3_rx_buffer_desc *sbd, *dbd;
  5666. sbd = &spr->rx_std[si];
  5667. dbd = &dpr->rx_std[di];
  5668. dbd->addr_hi = sbd->addr_hi;
  5669. dbd->addr_lo = sbd->addr_lo;
  5670. }
  5671. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5672. tp->rx_std_ring_mask;
  5673. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5674. tp->rx_std_ring_mask;
  5675. }
  5676. while (1) {
  5677. src_prod_idx = spr->rx_jmb_prod_idx;
  5678. /* Make sure updates to the rx_jmb_buffers[] entries and
  5679. * the jumbo producer index are seen in the correct order.
  5680. */
  5681. smp_rmb();
  5682. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5683. break;
  5684. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5685. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5686. else
  5687. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5688. spr->rx_jmb_cons_idx;
  5689. cpycnt = min(cpycnt,
  5690. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5691. si = spr->rx_jmb_cons_idx;
  5692. di = dpr->rx_jmb_prod_idx;
  5693. for (i = di; i < di + cpycnt; i++) {
  5694. if (dpr->rx_jmb_buffers[i].data) {
  5695. cpycnt = i - di;
  5696. err = -ENOSPC;
  5697. break;
  5698. }
  5699. }
  5700. if (!cpycnt)
  5701. break;
  5702. /* Ensure that updates to the rx_jmb_buffers ring and the
  5703. * shadowed hardware producer ring from tg3_recycle_skb() are
  5704. * ordered correctly WRT the skb check above.
  5705. */
  5706. smp_rmb();
  5707. memcpy(&dpr->rx_jmb_buffers[di],
  5708. &spr->rx_jmb_buffers[si],
  5709. cpycnt * sizeof(struct ring_info));
  5710. for (i = 0; i < cpycnt; i++, di++, si++) {
  5711. struct tg3_rx_buffer_desc *sbd, *dbd;
  5712. sbd = &spr->rx_jmb[si].std;
  5713. dbd = &dpr->rx_jmb[di].std;
  5714. dbd->addr_hi = sbd->addr_hi;
  5715. dbd->addr_lo = sbd->addr_lo;
  5716. }
  5717. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5718. tp->rx_jmb_ring_mask;
  5719. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5720. tp->rx_jmb_ring_mask;
  5721. }
  5722. return err;
  5723. }
  5724. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5725. {
  5726. struct tg3 *tp = tnapi->tp;
  5727. /* run TX completion thread */
  5728. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5729. tg3_tx(tnapi);
  5730. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5731. return work_done;
  5732. }
  5733. if (!tnapi->rx_rcb_prod_idx)
  5734. return work_done;
  5735. /* run RX thread, within the bounds set by NAPI.
  5736. * All RX "locking" is done by ensuring outside
  5737. * code synchronizes with tg3->napi.poll()
  5738. */
  5739. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5740. work_done += tg3_rx(tnapi, budget - work_done);
  5741. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5742. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5743. int i, err = 0;
  5744. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5745. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5746. tp->rx_refill = false;
  5747. for (i = 1; i <= tp->rxq_cnt; i++)
  5748. err |= tg3_rx_prodring_xfer(tp, dpr,
  5749. &tp->napi[i].prodring);
  5750. wmb();
  5751. if (std_prod_idx != dpr->rx_std_prod_idx)
  5752. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5753. dpr->rx_std_prod_idx);
  5754. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5755. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5756. dpr->rx_jmb_prod_idx);
  5757. mmiowb();
  5758. if (err)
  5759. tw32_f(HOSTCC_MODE, tp->coal_now);
  5760. }
  5761. return work_done;
  5762. }
  5763. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5764. {
  5765. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5766. schedule_work(&tp->reset_task);
  5767. }
  5768. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5769. {
  5770. cancel_work_sync(&tp->reset_task);
  5771. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5772. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5773. }
  5774. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5775. {
  5776. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5777. struct tg3 *tp = tnapi->tp;
  5778. int work_done = 0;
  5779. struct tg3_hw_status *sblk = tnapi->hw_status;
  5780. while (1) {
  5781. work_done = tg3_poll_work(tnapi, work_done, budget);
  5782. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5783. goto tx_recovery;
  5784. if (unlikely(work_done >= budget))
  5785. break;
  5786. /* tp->last_tag is used in tg3_int_reenable() below
  5787. * to tell the hw how much work has been processed,
  5788. * so we must read it before checking for more work.
  5789. */
  5790. tnapi->last_tag = sblk->status_tag;
  5791. tnapi->last_irq_tag = tnapi->last_tag;
  5792. rmb();
  5793. /* check for RX/TX work to do */
  5794. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5795. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5796. /* This test here is not race free, but will reduce
  5797. * the number of interrupts by looping again.
  5798. */
  5799. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5800. continue;
  5801. napi_complete(napi);
  5802. /* Reenable interrupts. */
  5803. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5804. /* This test here is synchronized by napi_schedule()
  5805. * and napi_complete() to close the race condition.
  5806. */
  5807. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5808. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5809. HOSTCC_MODE_ENABLE |
  5810. tnapi->coal_now);
  5811. }
  5812. mmiowb();
  5813. break;
  5814. }
  5815. }
  5816. return work_done;
  5817. tx_recovery:
  5818. /* work_done is guaranteed to be less than budget. */
  5819. napi_complete(napi);
  5820. tg3_reset_task_schedule(tp);
  5821. return work_done;
  5822. }
  5823. static void tg3_process_error(struct tg3 *tp)
  5824. {
  5825. u32 val;
  5826. bool real_error = false;
  5827. if (tg3_flag(tp, ERROR_PROCESSED))
  5828. return;
  5829. /* Check Flow Attention register */
  5830. val = tr32(HOSTCC_FLOW_ATTN);
  5831. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5832. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5833. real_error = true;
  5834. }
  5835. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5836. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5837. real_error = true;
  5838. }
  5839. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5840. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5841. real_error = true;
  5842. }
  5843. if (!real_error)
  5844. return;
  5845. tg3_dump_state(tp);
  5846. tg3_flag_set(tp, ERROR_PROCESSED);
  5847. tg3_reset_task_schedule(tp);
  5848. }
  5849. static int tg3_poll(struct napi_struct *napi, int budget)
  5850. {
  5851. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5852. struct tg3 *tp = tnapi->tp;
  5853. int work_done = 0;
  5854. struct tg3_hw_status *sblk = tnapi->hw_status;
  5855. while (1) {
  5856. if (sblk->status & SD_STATUS_ERROR)
  5857. tg3_process_error(tp);
  5858. tg3_poll_link(tp);
  5859. work_done = tg3_poll_work(tnapi, work_done, budget);
  5860. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5861. goto tx_recovery;
  5862. if (unlikely(work_done >= budget))
  5863. break;
  5864. if (tg3_flag(tp, TAGGED_STATUS)) {
  5865. /* tp->last_tag is used in tg3_int_reenable() below
  5866. * to tell the hw how much work has been processed,
  5867. * so we must read it before checking for more work.
  5868. */
  5869. tnapi->last_tag = sblk->status_tag;
  5870. tnapi->last_irq_tag = tnapi->last_tag;
  5871. rmb();
  5872. } else
  5873. sblk->status &= ~SD_STATUS_UPDATED;
  5874. if (likely(!tg3_has_work(tnapi))) {
  5875. napi_complete(napi);
  5876. tg3_int_reenable(tnapi);
  5877. break;
  5878. }
  5879. }
  5880. return work_done;
  5881. tx_recovery:
  5882. /* work_done is guaranteed to be less than budget. */
  5883. napi_complete(napi);
  5884. tg3_reset_task_schedule(tp);
  5885. return work_done;
  5886. }
  5887. static void tg3_napi_disable(struct tg3 *tp)
  5888. {
  5889. int i;
  5890. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5891. napi_disable(&tp->napi[i].napi);
  5892. }
  5893. static void tg3_napi_enable(struct tg3 *tp)
  5894. {
  5895. int i;
  5896. for (i = 0; i < tp->irq_cnt; i++)
  5897. napi_enable(&tp->napi[i].napi);
  5898. }
  5899. static void tg3_napi_init(struct tg3 *tp)
  5900. {
  5901. int i;
  5902. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5903. for (i = 1; i < tp->irq_cnt; i++)
  5904. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5905. }
  5906. static void tg3_napi_fini(struct tg3 *tp)
  5907. {
  5908. int i;
  5909. for (i = 0; i < tp->irq_cnt; i++)
  5910. netif_napi_del(&tp->napi[i].napi);
  5911. }
  5912. static inline void tg3_netif_stop(struct tg3 *tp)
  5913. {
  5914. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5915. tg3_napi_disable(tp);
  5916. netif_carrier_off(tp->dev);
  5917. netif_tx_disable(tp->dev);
  5918. }
  5919. /* tp->lock must be held */
  5920. static inline void tg3_netif_start(struct tg3 *tp)
  5921. {
  5922. tg3_ptp_resume(tp);
  5923. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5924. * appropriate so long as all callers are assured to
  5925. * have free tx slots (such as after tg3_init_hw)
  5926. */
  5927. netif_tx_wake_all_queues(tp->dev);
  5928. if (tp->link_up)
  5929. netif_carrier_on(tp->dev);
  5930. tg3_napi_enable(tp);
  5931. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5932. tg3_enable_ints(tp);
  5933. }
  5934. static void tg3_irq_quiesce(struct tg3 *tp)
  5935. {
  5936. int i;
  5937. BUG_ON(tp->irq_sync);
  5938. tp->irq_sync = 1;
  5939. smp_mb();
  5940. for (i = 0; i < tp->irq_cnt; i++)
  5941. synchronize_irq(tp->napi[i].irq_vec);
  5942. }
  5943. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5944. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5945. * with as well. Most of the time, this is not necessary except when
  5946. * shutting down the device.
  5947. */
  5948. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5949. {
  5950. spin_lock_bh(&tp->lock);
  5951. if (irq_sync)
  5952. tg3_irq_quiesce(tp);
  5953. }
  5954. static inline void tg3_full_unlock(struct tg3 *tp)
  5955. {
  5956. spin_unlock_bh(&tp->lock);
  5957. }
  5958. /* One-shot MSI handler - Chip automatically disables interrupt
  5959. * after sending MSI so driver doesn't have to do it.
  5960. */
  5961. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5962. {
  5963. struct tg3_napi *tnapi = dev_id;
  5964. struct tg3 *tp = tnapi->tp;
  5965. prefetch(tnapi->hw_status);
  5966. if (tnapi->rx_rcb)
  5967. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5968. if (likely(!tg3_irq_sync(tp)))
  5969. napi_schedule(&tnapi->napi);
  5970. return IRQ_HANDLED;
  5971. }
  5972. /* MSI ISR - No need to check for interrupt sharing and no need to
  5973. * flush status block and interrupt mailbox. PCI ordering rules
  5974. * guarantee that MSI will arrive after the status block.
  5975. */
  5976. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5977. {
  5978. struct tg3_napi *tnapi = dev_id;
  5979. struct tg3 *tp = tnapi->tp;
  5980. prefetch(tnapi->hw_status);
  5981. if (tnapi->rx_rcb)
  5982. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5983. /*
  5984. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5985. * chip-internal interrupt pending events.
  5986. * Writing non-zero to intr-mbox-0 additional tells the
  5987. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5988. * event coalescing.
  5989. */
  5990. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5991. if (likely(!tg3_irq_sync(tp)))
  5992. napi_schedule(&tnapi->napi);
  5993. return IRQ_RETVAL(1);
  5994. }
  5995. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5996. {
  5997. struct tg3_napi *tnapi = dev_id;
  5998. struct tg3 *tp = tnapi->tp;
  5999. struct tg3_hw_status *sblk = tnapi->hw_status;
  6000. unsigned int handled = 1;
  6001. /* In INTx mode, it is possible for the interrupt to arrive at
  6002. * the CPU before the status block posted prior to the interrupt.
  6003. * Reading the PCI State register will confirm whether the
  6004. * interrupt is ours and will flush the status block.
  6005. */
  6006. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6007. if (tg3_flag(tp, CHIP_RESETTING) ||
  6008. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6009. handled = 0;
  6010. goto out;
  6011. }
  6012. }
  6013. /*
  6014. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6015. * chip-internal interrupt pending events.
  6016. * Writing non-zero to intr-mbox-0 additional tells the
  6017. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6018. * event coalescing.
  6019. *
  6020. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6021. * spurious interrupts. The flush impacts performance but
  6022. * excessive spurious interrupts can be worse in some cases.
  6023. */
  6024. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6025. if (tg3_irq_sync(tp))
  6026. goto out;
  6027. sblk->status &= ~SD_STATUS_UPDATED;
  6028. if (likely(tg3_has_work(tnapi))) {
  6029. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6030. napi_schedule(&tnapi->napi);
  6031. } else {
  6032. /* No work, shared interrupt perhaps? re-enable
  6033. * interrupts, and flush that PCI write
  6034. */
  6035. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6036. 0x00000000);
  6037. }
  6038. out:
  6039. return IRQ_RETVAL(handled);
  6040. }
  6041. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6042. {
  6043. struct tg3_napi *tnapi = dev_id;
  6044. struct tg3 *tp = tnapi->tp;
  6045. struct tg3_hw_status *sblk = tnapi->hw_status;
  6046. unsigned int handled = 1;
  6047. /* In INTx mode, it is possible for the interrupt to arrive at
  6048. * the CPU before the status block posted prior to the interrupt.
  6049. * Reading the PCI State register will confirm whether the
  6050. * interrupt is ours and will flush the status block.
  6051. */
  6052. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6053. if (tg3_flag(tp, CHIP_RESETTING) ||
  6054. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6055. handled = 0;
  6056. goto out;
  6057. }
  6058. }
  6059. /*
  6060. * writing any value to intr-mbox-0 clears PCI INTA# and
  6061. * chip-internal interrupt pending events.
  6062. * writing non-zero to intr-mbox-0 additional tells the
  6063. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6064. * event coalescing.
  6065. *
  6066. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6067. * spurious interrupts. The flush impacts performance but
  6068. * excessive spurious interrupts can be worse in some cases.
  6069. */
  6070. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6071. /*
  6072. * In a shared interrupt configuration, sometimes other devices'
  6073. * interrupts will scream. We record the current status tag here
  6074. * so that the above check can report that the screaming interrupts
  6075. * are unhandled. Eventually they will be silenced.
  6076. */
  6077. tnapi->last_irq_tag = sblk->status_tag;
  6078. if (tg3_irq_sync(tp))
  6079. goto out;
  6080. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6081. napi_schedule(&tnapi->napi);
  6082. out:
  6083. return IRQ_RETVAL(handled);
  6084. }
  6085. /* ISR for interrupt test */
  6086. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6087. {
  6088. struct tg3_napi *tnapi = dev_id;
  6089. struct tg3 *tp = tnapi->tp;
  6090. struct tg3_hw_status *sblk = tnapi->hw_status;
  6091. if ((sblk->status & SD_STATUS_UPDATED) ||
  6092. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6093. tg3_disable_ints(tp);
  6094. return IRQ_RETVAL(1);
  6095. }
  6096. return IRQ_RETVAL(0);
  6097. }
  6098. #ifdef CONFIG_NET_POLL_CONTROLLER
  6099. static void tg3_poll_controller(struct net_device *dev)
  6100. {
  6101. int i;
  6102. struct tg3 *tp = netdev_priv(dev);
  6103. if (tg3_irq_sync(tp))
  6104. return;
  6105. for (i = 0; i < tp->irq_cnt; i++)
  6106. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6107. }
  6108. #endif
  6109. static void tg3_tx_timeout(struct net_device *dev)
  6110. {
  6111. struct tg3 *tp = netdev_priv(dev);
  6112. if (netif_msg_tx_err(tp)) {
  6113. netdev_err(dev, "transmit timed out, resetting\n");
  6114. tg3_dump_state(tp);
  6115. }
  6116. tg3_reset_task_schedule(tp);
  6117. }
  6118. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6119. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6120. {
  6121. u32 base = (u32) mapping & 0xffffffff;
  6122. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6123. }
  6124. /* Test for DMA addresses > 40-bit */
  6125. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6126. int len)
  6127. {
  6128. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6129. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6130. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6131. return 0;
  6132. #else
  6133. return 0;
  6134. #endif
  6135. }
  6136. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6137. dma_addr_t mapping, u32 len, u32 flags,
  6138. u32 mss, u32 vlan)
  6139. {
  6140. txbd->addr_hi = ((u64) mapping >> 32);
  6141. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6142. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6143. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6144. }
  6145. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6146. dma_addr_t map, u32 len, u32 flags,
  6147. u32 mss, u32 vlan)
  6148. {
  6149. struct tg3 *tp = tnapi->tp;
  6150. bool hwbug = false;
  6151. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6152. hwbug = true;
  6153. if (tg3_4g_overflow_test(map, len))
  6154. hwbug = true;
  6155. if (tg3_40bit_overflow_test(tp, map, len))
  6156. hwbug = true;
  6157. if (tp->dma_limit) {
  6158. u32 prvidx = *entry;
  6159. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6160. while (len > tp->dma_limit && *budget) {
  6161. u32 frag_len = tp->dma_limit;
  6162. len -= tp->dma_limit;
  6163. /* Avoid the 8byte DMA problem */
  6164. if (len <= 8) {
  6165. len += tp->dma_limit / 2;
  6166. frag_len = tp->dma_limit / 2;
  6167. }
  6168. tnapi->tx_buffers[*entry].fragmented = true;
  6169. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6170. frag_len, tmp_flag, mss, vlan);
  6171. *budget -= 1;
  6172. prvidx = *entry;
  6173. *entry = NEXT_TX(*entry);
  6174. map += frag_len;
  6175. }
  6176. if (len) {
  6177. if (*budget) {
  6178. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6179. len, flags, mss, vlan);
  6180. *budget -= 1;
  6181. *entry = NEXT_TX(*entry);
  6182. } else {
  6183. hwbug = true;
  6184. tnapi->tx_buffers[prvidx].fragmented = false;
  6185. }
  6186. }
  6187. } else {
  6188. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6189. len, flags, mss, vlan);
  6190. *entry = NEXT_TX(*entry);
  6191. }
  6192. return hwbug;
  6193. }
  6194. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6195. {
  6196. int i;
  6197. struct sk_buff *skb;
  6198. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6199. skb = txb->skb;
  6200. txb->skb = NULL;
  6201. pci_unmap_single(tnapi->tp->pdev,
  6202. dma_unmap_addr(txb, mapping),
  6203. skb_headlen(skb),
  6204. PCI_DMA_TODEVICE);
  6205. while (txb->fragmented) {
  6206. txb->fragmented = false;
  6207. entry = NEXT_TX(entry);
  6208. txb = &tnapi->tx_buffers[entry];
  6209. }
  6210. for (i = 0; i <= last; i++) {
  6211. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6212. entry = NEXT_TX(entry);
  6213. txb = &tnapi->tx_buffers[entry];
  6214. pci_unmap_page(tnapi->tp->pdev,
  6215. dma_unmap_addr(txb, mapping),
  6216. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6217. while (txb->fragmented) {
  6218. txb->fragmented = false;
  6219. entry = NEXT_TX(entry);
  6220. txb = &tnapi->tx_buffers[entry];
  6221. }
  6222. }
  6223. }
  6224. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6225. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6226. struct sk_buff **pskb,
  6227. u32 *entry, u32 *budget,
  6228. u32 base_flags, u32 mss, u32 vlan)
  6229. {
  6230. struct tg3 *tp = tnapi->tp;
  6231. struct sk_buff *new_skb, *skb = *pskb;
  6232. dma_addr_t new_addr = 0;
  6233. int ret = 0;
  6234. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6235. new_skb = skb_copy(skb, GFP_ATOMIC);
  6236. else {
  6237. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6238. new_skb = skb_copy_expand(skb,
  6239. skb_headroom(skb) + more_headroom,
  6240. skb_tailroom(skb), GFP_ATOMIC);
  6241. }
  6242. if (!new_skb) {
  6243. ret = -1;
  6244. } else {
  6245. /* New SKB is guaranteed to be linear. */
  6246. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6247. PCI_DMA_TODEVICE);
  6248. /* Make sure the mapping succeeded */
  6249. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6250. dev_kfree_skb(new_skb);
  6251. ret = -1;
  6252. } else {
  6253. u32 save_entry = *entry;
  6254. base_flags |= TXD_FLAG_END;
  6255. tnapi->tx_buffers[*entry].skb = new_skb;
  6256. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6257. mapping, new_addr);
  6258. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6259. new_skb->len, base_flags,
  6260. mss, vlan)) {
  6261. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6262. dev_kfree_skb(new_skb);
  6263. ret = -1;
  6264. }
  6265. }
  6266. }
  6267. dev_kfree_skb(skb);
  6268. *pskb = new_skb;
  6269. return ret;
  6270. }
  6271. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6272. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6273. * TSO header is greater than 80 bytes.
  6274. */
  6275. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6276. {
  6277. struct sk_buff *segs, *nskb;
  6278. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6279. /* Estimate the number of fragments in the worst case */
  6280. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6281. netif_stop_queue(tp->dev);
  6282. /* netif_tx_stop_queue() must be done before checking
  6283. * checking tx index in tg3_tx_avail() below, because in
  6284. * tg3_tx(), we update tx index before checking for
  6285. * netif_tx_queue_stopped().
  6286. */
  6287. smp_mb();
  6288. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6289. return NETDEV_TX_BUSY;
  6290. netif_wake_queue(tp->dev);
  6291. }
  6292. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6293. if (IS_ERR(segs))
  6294. goto tg3_tso_bug_end;
  6295. do {
  6296. nskb = segs;
  6297. segs = segs->next;
  6298. nskb->next = NULL;
  6299. tg3_start_xmit(nskb, tp->dev);
  6300. } while (segs);
  6301. tg3_tso_bug_end:
  6302. dev_kfree_skb(skb);
  6303. return NETDEV_TX_OK;
  6304. }
  6305. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6306. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6307. */
  6308. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6309. {
  6310. struct tg3 *tp = netdev_priv(dev);
  6311. u32 len, entry, base_flags, mss, vlan = 0;
  6312. u32 budget;
  6313. int i = -1, would_hit_hwbug;
  6314. dma_addr_t mapping;
  6315. struct tg3_napi *tnapi;
  6316. struct netdev_queue *txq;
  6317. unsigned int last;
  6318. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6319. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6320. if (tg3_flag(tp, ENABLE_TSS))
  6321. tnapi++;
  6322. budget = tg3_tx_avail(tnapi);
  6323. /* We are running in BH disabled context with netif_tx_lock
  6324. * and TX reclaim runs via tp->napi.poll inside of a software
  6325. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6326. * no IRQ context deadlocks to worry about either. Rejoice!
  6327. */
  6328. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6329. if (!netif_tx_queue_stopped(txq)) {
  6330. netif_tx_stop_queue(txq);
  6331. /* This is a hard error, log it. */
  6332. netdev_err(dev,
  6333. "BUG! Tx Ring full when queue awake!\n");
  6334. }
  6335. return NETDEV_TX_BUSY;
  6336. }
  6337. entry = tnapi->tx_prod;
  6338. base_flags = 0;
  6339. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6340. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6341. mss = skb_shinfo(skb)->gso_size;
  6342. if (mss) {
  6343. struct iphdr *iph;
  6344. u32 tcp_opt_len, hdr_len;
  6345. if (skb_header_cloned(skb) &&
  6346. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6347. goto drop;
  6348. iph = ip_hdr(skb);
  6349. tcp_opt_len = tcp_optlen(skb);
  6350. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6351. if (!skb_is_gso_v6(skb)) {
  6352. iph->check = 0;
  6353. iph->tot_len = htons(mss + hdr_len);
  6354. }
  6355. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6356. tg3_flag(tp, TSO_BUG))
  6357. return tg3_tso_bug(tp, skb);
  6358. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6359. TXD_FLAG_CPU_POST_DMA);
  6360. if (tg3_flag(tp, HW_TSO_1) ||
  6361. tg3_flag(tp, HW_TSO_2) ||
  6362. tg3_flag(tp, HW_TSO_3)) {
  6363. tcp_hdr(skb)->check = 0;
  6364. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6365. } else
  6366. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6367. iph->daddr, 0,
  6368. IPPROTO_TCP,
  6369. 0);
  6370. if (tg3_flag(tp, HW_TSO_3)) {
  6371. mss |= (hdr_len & 0xc) << 12;
  6372. if (hdr_len & 0x10)
  6373. base_flags |= 0x00000010;
  6374. base_flags |= (hdr_len & 0x3e0) << 5;
  6375. } else if (tg3_flag(tp, HW_TSO_2))
  6376. mss |= hdr_len << 9;
  6377. else if (tg3_flag(tp, HW_TSO_1) ||
  6378. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6379. if (tcp_opt_len || iph->ihl > 5) {
  6380. int tsflags;
  6381. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6382. mss |= (tsflags << 11);
  6383. }
  6384. } else {
  6385. if (tcp_opt_len || iph->ihl > 5) {
  6386. int tsflags;
  6387. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6388. base_flags |= tsflags << 12;
  6389. }
  6390. }
  6391. }
  6392. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6393. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6394. base_flags |= TXD_FLAG_JMB_PKT;
  6395. if (vlan_tx_tag_present(skb)) {
  6396. base_flags |= TXD_FLAG_VLAN;
  6397. vlan = vlan_tx_tag_get(skb);
  6398. }
  6399. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6400. tg3_flag(tp, TX_TSTAMP_EN)) {
  6401. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6402. base_flags |= TXD_FLAG_HWTSTAMP;
  6403. }
  6404. len = skb_headlen(skb);
  6405. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6406. if (pci_dma_mapping_error(tp->pdev, mapping))
  6407. goto drop;
  6408. tnapi->tx_buffers[entry].skb = skb;
  6409. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6410. would_hit_hwbug = 0;
  6411. if (tg3_flag(tp, 5701_DMA_BUG))
  6412. would_hit_hwbug = 1;
  6413. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6414. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6415. mss, vlan)) {
  6416. would_hit_hwbug = 1;
  6417. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6418. u32 tmp_mss = mss;
  6419. if (!tg3_flag(tp, HW_TSO_1) &&
  6420. !tg3_flag(tp, HW_TSO_2) &&
  6421. !tg3_flag(tp, HW_TSO_3))
  6422. tmp_mss = 0;
  6423. /* Now loop through additional data
  6424. * fragments, and queue them.
  6425. */
  6426. last = skb_shinfo(skb)->nr_frags - 1;
  6427. for (i = 0; i <= last; i++) {
  6428. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6429. len = skb_frag_size(frag);
  6430. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6431. len, DMA_TO_DEVICE);
  6432. tnapi->tx_buffers[entry].skb = NULL;
  6433. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6434. mapping);
  6435. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6436. goto dma_error;
  6437. if (!budget ||
  6438. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6439. len, base_flags |
  6440. ((i == last) ? TXD_FLAG_END : 0),
  6441. tmp_mss, vlan)) {
  6442. would_hit_hwbug = 1;
  6443. break;
  6444. }
  6445. }
  6446. }
  6447. if (would_hit_hwbug) {
  6448. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6449. /* If the workaround fails due to memory/mapping
  6450. * failure, silently drop this packet.
  6451. */
  6452. entry = tnapi->tx_prod;
  6453. budget = tg3_tx_avail(tnapi);
  6454. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6455. base_flags, mss, vlan))
  6456. goto drop_nofree;
  6457. }
  6458. skb_tx_timestamp(skb);
  6459. netdev_tx_sent_queue(txq, skb->len);
  6460. /* Sync BD data before updating mailbox */
  6461. wmb();
  6462. /* Packets are ready, update Tx producer idx local and on card. */
  6463. tw32_tx_mbox(tnapi->prodmbox, entry);
  6464. tnapi->tx_prod = entry;
  6465. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6466. netif_tx_stop_queue(txq);
  6467. /* netif_tx_stop_queue() must be done before checking
  6468. * checking tx index in tg3_tx_avail() below, because in
  6469. * tg3_tx(), we update tx index before checking for
  6470. * netif_tx_queue_stopped().
  6471. */
  6472. smp_mb();
  6473. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6474. netif_tx_wake_queue(txq);
  6475. }
  6476. mmiowb();
  6477. return NETDEV_TX_OK;
  6478. dma_error:
  6479. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6480. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6481. drop:
  6482. dev_kfree_skb(skb);
  6483. drop_nofree:
  6484. tp->tx_dropped++;
  6485. return NETDEV_TX_OK;
  6486. }
  6487. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6488. {
  6489. if (enable) {
  6490. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6491. MAC_MODE_PORT_MODE_MASK);
  6492. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6493. if (!tg3_flag(tp, 5705_PLUS))
  6494. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6495. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6496. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6497. else
  6498. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6499. } else {
  6500. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6501. if (tg3_flag(tp, 5705_PLUS) ||
  6502. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6503. tg3_asic_rev(tp) == ASIC_REV_5700)
  6504. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6505. }
  6506. tw32(MAC_MODE, tp->mac_mode);
  6507. udelay(40);
  6508. }
  6509. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6510. {
  6511. u32 val, bmcr, mac_mode, ptest = 0;
  6512. tg3_phy_toggle_apd(tp, false);
  6513. tg3_phy_toggle_automdix(tp, false);
  6514. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6515. return -EIO;
  6516. bmcr = BMCR_FULLDPLX;
  6517. switch (speed) {
  6518. case SPEED_10:
  6519. break;
  6520. case SPEED_100:
  6521. bmcr |= BMCR_SPEED100;
  6522. break;
  6523. case SPEED_1000:
  6524. default:
  6525. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6526. speed = SPEED_100;
  6527. bmcr |= BMCR_SPEED100;
  6528. } else {
  6529. speed = SPEED_1000;
  6530. bmcr |= BMCR_SPEED1000;
  6531. }
  6532. }
  6533. if (extlpbk) {
  6534. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6535. tg3_readphy(tp, MII_CTRL1000, &val);
  6536. val |= CTL1000_AS_MASTER |
  6537. CTL1000_ENABLE_MASTER;
  6538. tg3_writephy(tp, MII_CTRL1000, val);
  6539. } else {
  6540. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6541. MII_TG3_FET_PTEST_TRIM_2;
  6542. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6543. }
  6544. } else
  6545. bmcr |= BMCR_LOOPBACK;
  6546. tg3_writephy(tp, MII_BMCR, bmcr);
  6547. /* The write needs to be flushed for the FETs */
  6548. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6549. tg3_readphy(tp, MII_BMCR, &bmcr);
  6550. udelay(40);
  6551. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6552. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6553. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6554. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6555. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6556. /* The write needs to be flushed for the AC131 */
  6557. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6558. }
  6559. /* Reset to prevent losing 1st rx packet intermittently */
  6560. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6561. tg3_flag(tp, 5780_CLASS)) {
  6562. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6563. udelay(10);
  6564. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6565. }
  6566. mac_mode = tp->mac_mode &
  6567. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6568. if (speed == SPEED_1000)
  6569. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6570. else
  6571. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6572. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6573. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6574. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6575. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6576. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6577. mac_mode |= MAC_MODE_LINK_POLARITY;
  6578. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6579. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6580. }
  6581. tw32(MAC_MODE, mac_mode);
  6582. udelay(40);
  6583. return 0;
  6584. }
  6585. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6586. {
  6587. struct tg3 *tp = netdev_priv(dev);
  6588. if (features & NETIF_F_LOOPBACK) {
  6589. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6590. return;
  6591. spin_lock_bh(&tp->lock);
  6592. tg3_mac_loopback(tp, true);
  6593. netif_carrier_on(tp->dev);
  6594. spin_unlock_bh(&tp->lock);
  6595. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6596. } else {
  6597. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6598. return;
  6599. spin_lock_bh(&tp->lock);
  6600. tg3_mac_loopback(tp, false);
  6601. /* Force link status check */
  6602. tg3_setup_phy(tp, true);
  6603. spin_unlock_bh(&tp->lock);
  6604. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6605. }
  6606. }
  6607. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6608. netdev_features_t features)
  6609. {
  6610. struct tg3 *tp = netdev_priv(dev);
  6611. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6612. features &= ~NETIF_F_ALL_TSO;
  6613. return features;
  6614. }
  6615. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6616. {
  6617. netdev_features_t changed = dev->features ^ features;
  6618. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6619. tg3_set_loopback(dev, features);
  6620. return 0;
  6621. }
  6622. static void tg3_rx_prodring_free(struct tg3 *tp,
  6623. struct tg3_rx_prodring_set *tpr)
  6624. {
  6625. int i;
  6626. if (tpr != &tp->napi[0].prodring) {
  6627. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6628. i = (i + 1) & tp->rx_std_ring_mask)
  6629. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6630. tp->rx_pkt_map_sz);
  6631. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6632. for (i = tpr->rx_jmb_cons_idx;
  6633. i != tpr->rx_jmb_prod_idx;
  6634. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6635. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6636. TG3_RX_JMB_MAP_SZ);
  6637. }
  6638. }
  6639. return;
  6640. }
  6641. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6642. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6643. tp->rx_pkt_map_sz);
  6644. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6645. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6646. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6647. TG3_RX_JMB_MAP_SZ);
  6648. }
  6649. }
  6650. /* Initialize rx rings for packet processing.
  6651. *
  6652. * The chip has been shut down and the driver detached from
  6653. * the networking, so no interrupts or new tx packets will
  6654. * end up in the driver. tp->{tx,}lock are held and thus
  6655. * we may not sleep.
  6656. */
  6657. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6658. struct tg3_rx_prodring_set *tpr)
  6659. {
  6660. u32 i, rx_pkt_dma_sz;
  6661. tpr->rx_std_cons_idx = 0;
  6662. tpr->rx_std_prod_idx = 0;
  6663. tpr->rx_jmb_cons_idx = 0;
  6664. tpr->rx_jmb_prod_idx = 0;
  6665. if (tpr != &tp->napi[0].prodring) {
  6666. memset(&tpr->rx_std_buffers[0], 0,
  6667. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6668. if (tpr->rx_jmb_buffers)
  6669. memset(&tpr->rx_jmb_buffers[0], 0,
  6670. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6671. goto done;
  6672. }
  6673. /* Zero out all descriptors. */
  6674. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6675. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6676. if (tg3_flag(tp, 5780_CLASS) &&
  6677. tp->dev->mtu > ETH_DATA_LEN)
  6678. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6679. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6680. /* Initialize invariants of the rings, we only set this
  6681. * stuff once. This works because the card does not
  6682. * write into the rx buffer posting rings.
  6683. */
  6684. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6685. struct tg3_rx_buffer_desc *rxd;
  6686. rxd = &tpr->rx_std[i];
  6687. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6688. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6689. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6690. (i << RXD_OPAQUE_INDEX_SHIFT));
  6691. }
  6692. /* Now allocate fresh SKBs for each rx ring. */
  6693. for (i = 0; i < tp->rx_pending; i++) {
  6694. unsigned int frag_size;
  6695. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6696. &frag_size) < 0) {
  6697. netdev_warn(tp->dev,
  6698. "Using a smaller RX standard ring. Only "
  6699. "%d out of %d buffers were allocated "
  6700. "successfully\n", i, tp->rx_pending);
  6701. if (i == 0)
  6702. goto initfail;
  6703. tp->rx_pending = i;
  6704. break;
  6705. }
  6706. }
  6707. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6708. goto done;
  6709. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6710. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6711. goto done;
  6712. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6713. struct tg3_rx_buffer_desc *rxd;
  6714. rxd = &tpr->rx_jmb[i].std;
  6715. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6716. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6717. RXD_FLAG_JUMBO;
  6718. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6719. (i << RXD_OPAQUE_INDEX_SHIFT));
  6720. }
  6721. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6722. unsigned int frag_size;
  6723. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6724. &frag_size) < 0) {
  6725. netdev_warn(tp->dev,
  6726. "Using a smaller RX jumbo ring. Only %d "
  6727. "out of %d buffers were allocated "
  6728. "successfully\n", i, tp->rx_jumbo_pending);
  6729. if (i == 0)
  6730. goto initfail;
  6731. tp->rx_jumbo_pending = i;
  6732. break;
  6733. }
  6734. }
  6735. done:
  6736. return 0;
  6737. initfail:
  6738. tg3_rx_prodring_free(tp, tpr);
  6739. return -ENOMEM;
  6740. }
  6741. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6742. struct tg3_rx_prodring_set *tpr)
  6743. {
  6744. kfree(tpr->rx_std_buffers);
  6745. tpr->rx_std_buffers = NULL;
  6746. kfree(tpr->rx_jmb_buffers);
  6747. tpr->rx_jmb_buffers = NULL;
  6748. if (tpr->rx_std) {
  6749. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6750. tpr->rx_std, tpr->rx_std_mapping);
  6751. tpr->rx_std = NULL;
  6752. }
  6753. if (tpr->rx_jmb) {
  6754. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6755. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6756. tpr->rx_jmb = NULL;
  6757. }
  6758. }
  6759. static int tg3_rx_prodring_init(struct tg3 *tp,
  6760. struct tg3_rx_prodring_set *tpr)
  6761. {
  6762. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6763. GFP_KERNEL);
  6764. if (!tpr->rx_std_buffers)
  6765. return -ENOMEM;
  6766. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6767. TG3_RX_STD_RING_BYTES(tp),
  6768. &tpr->rx_std_mapping,
  6769. GFP_KERNEL);
  6770. if (!tpr->rx_std)
  6771. goto err_out;
  6772. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6773. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6774. GFP_KERNEL);
  6775. if (!tpr->rx_jmb_buffers)
  6776. goto err_out;
  6777. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6778. TG3_RX_JMB_RING_BYTES(tp),
  6779. &tpr->rx_jmb_mapping,
  6780. GFP_KERNEL);
  6781. if (!tpr->rx_jmb)
  6782. goto err_out;
  6783. }
  6784. return 0;
  6785. err_out:
  6786. tg3_rx_prodring_fini(tp, tpr);
  6787. return -ENOMEM;
  6788. }
  6789. /* Free up pending packets in all rx/tx rings.
  6790. *
  6791. * The chip has been shut down and the driver detached from
  6792. * the networking, so no interrupts or new tx packets will
  6793. * end up in the driver. tp->{tx,}lock is not held and we are not
  6794. * in an interrupt context and thus may sleep.
  6795. */
  6796. static void tg3_free_rings(struct tg3 *tp)
  6797. {
  6798. int i, j;
  6799. for (j = 0; j < tp->irq_cnt; j++) {
  6800. struct tg3_napi *tnapi = &tp->napi[j];
  6801. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6802. if (!tnapi->tx_buffers)
  6803. continue;
  6804. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6805. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6806. if (!skb)
  6807. continue;
  6808. tg3_tx_skb_unmap(tnapi, i,
  6809. skb_shinfo(skb)->nr_frags - 1);
  6810. dev_kfree_skb_any(skb);
  6811. }
  6812. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6813. }
  6814. }
  6815. /* Initialize tx/rx rings for packet processing.
  6816. *
  6817. * The chip has been shut down and the driver detached from
  6818. * the networking, so no interrupts or new tx packets will
  6819. * end up in the driver. tp->{tx,}lock are held and thus
  6820. * we may not sleep.
  6821. */
  6822. static int tg3_init_rings(struct tg3 *tp)
  6823. {
  6824. int i;
  6825. /* Free up all the SKBs. */
  6826. tg3_free_rings(tp);
  6827. for (i = 0; i < tp->irq_cnt; i++) {
  6828. struct tg3_napi *tnapi = &tp->napi[i];
  6829. tnapi->last_tag = 0;
  6830. tnapi->last_irq_tag = 0;
  6831. tnapi->hw_status->status = 0;
  6832. tnapi->hw_status->status_tag = 0;
  6833. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6834. tnapi->tx_prod = 0;
  6835. tnapi->tx_cons = 0;
  6836. if (tnapi->tx_ring)
  6837. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6838. tnapi->rx_rcb_ptr = 0;
  6839. if (tnapi->rx_rcb)
  6840. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6841. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6842. tg3_free_rings(tp);
  6843. return -ENOMEM;
  6844. }
  6845. }
  6846. return 0;
  6847. }
  6848. static void tg3_mem_tx_release(struct tg3 *tp)
  6849. {
  6850. int i;
  6851. for (i = 0; i < tp->irq_max; i++) {
  6852. struct tg3_napi *tnapi = &tp->napi[i];
  6853. if (tnapi->tx_ring) {
  6854. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6855. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6856. tnapi->tx_ring = NULL;
  6857. }
  6858. kfree(tnapi->tx_buffers);
  6859. tnapi->tx_buffers = NULL;
  6860. }
  6861. }
  6862. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6863. {
  6864. int i;
  6865. struct tg3_napi *tnapi = &tp->napi[0];
  6866. /* If multivector TSS is enabled, vector 0 does not handle
  6867. * tx interrupts. Don't allocate any resources for it.
  6868. */
  6869. if (tg3_flag(tp, ENABLE_TSS))
  6870. tnapi++;
  6871. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6872. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6873. TG3_TX_RING_SIZE, GFP_KERNEL);
  6874. if (!tnapi->tx_buffers)
  6875. goto err_out;
  6876. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6877. TG3_TX_RING_BYTES,
  6878. &tnapi->tx_desc_mapping,
  6879. GFP_KERNEL);
  6880. if (!tnapi->tx_ring)
  6881. goto err_out;
  6882. }
  6883. return 0;
  6884. err_out:
  6885. tg3_mem_tx_release(tp);
  6886. return -ENOMEM;
  6887. }
  6888. static void tg3_mem_rx_release(struct tg3 *tp)
  6889. {
  6890. int i;
  6891. for (i = 0; i < tp->irq_max; i++) {
  6892. struct tg3_napi *tnapi = &tp->napi[i];
  6893. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6894. if (!tnapi->rx_rcb)
  6895. continue;
  6896. dma_free_coherent(&tp->pdev->dev,
  6897. TG3_RX_RCB_RING_BYTES(tp),
  6898. tnapi->rx_rcb,
  6899. tnapi->rx_rcb_mapping);
  6900. tnapi->rx_rcb = NULL;
  6901. }
  6902. }
  6903. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6904. {
  6905. unsigned int i, limit;
  6906. limit = tp->rxq_cnt;
  6907. /* If RSS is enabled, we need a (dummy) producer ring
  6908. * set on vector zero. This is the true hw prodring.
  6909. */
  6910. if (tg3_flag(tp, ENABLE_RSS))
  6911. limit++;
  6912. for (i = 0; i < limit; i++) {
  6913. struct tg3_napi *tnapi = &tp->napi[i];
  6914. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6915. goto err_out;
  6916. /* If multivector RSS is enabled, vector 0
  6917. * does not handle rx or tx interrupts.
  6918. * Don't allocate any resources for it.
  6919. */
  6920. if (!i && tg3_flag(tp, ENABLE_RSS))
  6921. continue;
  6922. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6923. TG3_RX_RCB_RING_BYTES(tp),
  6924. &tnapi->rx_rcb_mapping,
  6925. GFP_KERNEL | __GFP_ZERO);
  6926. if (!tnapi->rx_rcb)
  6927. goto err_out;
  6928. }
  6929. return 0;
  6930. err_out:
  6931. tg3_mem_rx_release(tp);
  6932. return -ENOMEM;
  6933. }
  6934. /*
  6935. * Must not be invoked with interrupt sources disabled and
  6936. * the hardware shutdown down.
  6937. */
  6938. static void tg3_free_consistent(struct tg3 *tp)
  6939. {
  6940. int i;
  6941. for (i = 0; i < tp->irq_cnt; i++) {
  6942. struct tg3_napi *tnapi = &tp->napi[i];
  6943. if (tnapi->hw_status) {
  6944. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6945. tnapi->hw_status,
  6946. tnapi->status_mapping);
  6947. tnapi->hw_status = NULL;
  6948. }
  6949. }
  6950. tg3_mem_rx_release(tp);
  6951. tg3_mem_tx_release(tp);
  6952. if (tp->hw_stats) {
  6953. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6954. tp->hw_stats, tp->stats_mapping);
  6955. tp->hw_stats = NULL;
  6956. }
  6957. }
  6958. /*
  6959. * Must not be invoked with interrupt sources disabled and
  6960. * the hardware shutdown down. Can sleep.
  6961. */
  6962. static int tg3_alloc_consistent(struct tg3 *tp)
  6963. {
  6964. int i;
  6965. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6966. sizeof(struct tg3_hw_stats),
  6967. &tp->stats_mapping,
  6968. GFP_KERNEL | __GFP_ZERO);
  6969. if (!tp->hw_stats)
  6970. goto err_out;
  6971. for (i = 0; i < tp->irq_cnt; i++) {
  6972. struct tg3_napi *tnapi = &tp->napi[i];
  6973. struct tg3_hw_status *sblk;
  6974. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6975. TG3_HW_STATUS_SIZE,
  6976. &tnapi->status_mapping,
  6977. GFP_KERNEL | __GFP_ZERO);
  6978. if (!tnapi->hw_status)
  6979. goto err_out;
  6980. sblk = tnapi->hw_status;
  6981. if (tg3_flag(tp, ENABLE_RSS)) {
  6982. u16 *prodptr = NULL;
  6983. /*
  6984. * When RSS is enabled, the status block format changes
  6985. * slightly. The "rx_jumbo_consumer", "reserved",
  6986. * and "rx_mini_consumer" members get mapped to the
  6987. * other three rx return ring producer indexes.
  6988. */
  6989. switch (i) {
  6990. case 1:
  6991. prodptr = &sblk->idx[0].rx_producer;
  6992. break;
  6993. case 2:
  6994. prodptr = &sblk->rx_jumbo_consumer;
  6995. break;
  6996. case 3:
  6997. prodptr = &sblk->reserved;
  6998. break;
  6999. case 4:
  7000. prodptr = &sblk->rx_mini_consumer;
  7001. break;
  7002. }
  7003. tnapi->rx_rcb_prod_idx = prodptr;
  7004. } else {
  7005. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7006. }
  7007. }
  7008. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7009. goto err_out;
  7010. return 0;
  7011. err_out:
  7012. tg3_free_consistent(tp);
  7013. return -ENOMEM;
  7014. }
  7015. #define MAX_WAIT_CNT 1000
  7016. /* To stop a block, clear the enable bit and poll till it
  7017. * clears. tp->lock is held.
  7018. */
  7019. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7020. {
  7021. unsigned int i;
  7022. u32 val;
  7023. if (tg3_flag(tp, 5705_PLUS)) {
  7024. switch (ofs) {
  7025. case RCVLSC_MODE:
  7026. case DMAC_MODE:
  7027. case MBFREE_MODE:
  7028. case BUFMGR_MODE:
  7029. case MEMARB_MODE:
  7030. /* We can't enable/disable these bits of the
  7031. * 5705/5750, just say success.
  7032. */
  7033. return 0;
  7034. default:
  7035. break;
  7036. }
  7037. }
  7038. val = tr32(ofs);
  7039. val &= ~enable_bit;
  7040. tw32_f(ofs, val);
  7041. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7042. udelay(100);
  7043. val = tr32(ofs);
  7044. if ((val & enable_bit) == 0)
  7045. break;
  7046. }
  7047. if (i == MAX_WAIT_CNT && !silent) {
  7048. dev_err(&tp->pdev->dev,
  7049. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7050. ofs, enable_bit);
  7051. return -ENODEV;
  7052. }
  7053. return 0;
  7054. }
  7055. /* tp->lock is held. */
  7056. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7057. {
  7058. int i, err;
  7059. tg3_disable_ints(tp);
  7060. tp->rx_mode &= ~RX_MODE_ENABLE;
  7061. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7062. udelay(10);
  7063. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7064. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7065. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7066. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7067. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7068. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7069. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7070. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7071. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7072. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7073. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7074. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7075. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7076. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7077. tw32_f(MAC_MODE, tp->mac_mode);
  7078. udelay(40);
  7079. tp->tx_mode &= ~TX_MODE_ENABLE;
  7080. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7081. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7082. udelay(100);
  7083. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7084. break;
  7085. }
  7086. if (i >= MAX_WAIT_CNT) {
  7087. dev_err(&tp->pdev->dev,
  7088. "%s timed out, TX_MODE_ENABLE will not clear "
  7089. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7090. err |= -ENODEV;
  7091. }
  7092. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7093. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7094. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7095. tw32(FTQ_RESET, 0xffffffff);
  7096. tw32(FTQ_RESET, 0x00000000);
  7097. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7098. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7099. for (i = 0; i < tp->irq_cnt; i++) {
  7100. struct tg3_napi *tnapi = &tp->napi[i];
  7101. if (tnapi->hw_status)
  7102. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7103. }
  7104. return err;
  7105. }
  7106. /* Save PCI command register before chip reset */
  7107. static void tg3_save_pci_state(struct tg3 *tp)
  7108. {
  7109. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7110. }
  7111. /* Restore PCI state after chip reset */
  7112. static void tg3_restore_pci_state(struct tg3 *tp)
  7113. {
  7114. u32 val;
  7115. /* Re-enable indirect register accesses. */
  7116. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7117. tp->misc_host_ctrl);
  7118. /* Set MAX PCI retry to zero. */
  7119. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7120. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7121. tg3_flag(tp, PCIX_MODE))
  7122. val |= PCISTATE_RETRY_SAME_DMA;
  7123. /* Allow reads and writes to the APE register and memory space. */
  7124. if (tg3_flag(tp, ENABLE_APE))
  7125. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7126. PCISTATE_ALLOW_APE_SHMEM_WR |
  7127. PCISTATE_ALLOW_APE_PSPACE_WR;
  7128. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7129. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7130. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7131. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7132. tp->pci_cacheline_sz);
  7133. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7134. tp->pci_lat_timer);
  7135. }
  7136. /* Make sure PCI-X relaxed ordering bit is clear. */
  7137. if (tg3_flag(tp, PCIX_MODE)) {
  7138. u16 pcix_cmd;
  7139. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7140. &pcix_cmd);
  7141. pcix_cmd &= ~PCI_X_CMD_ERO;
  7142. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7143. pcix_cmd);
  7144. }
  7145. if (tg3_flag(tp, 5780_CLASS)) {
  7146. /* Chip reset on 5780 will reset MSI enable bit,
  7147. * so need to restore it.
  7148. */
  7149. if (tg3_flag(tp, USING_MSI)) {
  7150. u16 ctrl;
  7151. pci_read_config_word(tp->pdev,
  7152. tp->msi_cap + PCI_MSI_FLAGS,
  7153. &ctrl);
  7154. pci_write_config_word(tp->pdev,
  7155. tp->msi_cap + PCI_MSI_FLAGS,
  7156. ctrl | PCI_MSI_FLAGS_ENABLE);
  7157. val = tr32(MSGINT_MODE);
  7158. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7159. }
  7160. }
  7161. }
  7162. /* tp->lock is held. */
  7163. static int tg3_chip_reset(struct tg3 *tp)
  7164. {
  7165. u32 val;
  7166. void (*write_op)(struct tg3 *, u32, u32);
  7167. int i, err;
  7168. tg3_nvram_lock(tp);
  7169. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7170. /* No matching tg3_nvram_unlock() after this because
  7171. * chip reset below will undo the nvram lock.
  7172. */
  7173. tp->nvram_lock_cnt = 0;
  7174. /* GRC_MISC_CFG core clock reset will clear the memory
  7175. * enable bit in PCI register 4 and the MSI enable bit
  7176. * on some chips, so we save relevant registers here.
  7177. */
  7178. tg3_save_pci_state(tp);
  7179. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7180. tg3_flag(tp, 5755_PLUS))
  7181. tw32(GRC_FASTBOOT_PC, 0);
  7182. /*
  7183. * We must avoid the readl() that normally takes place.
  7184. * It locks machines, causes machine checks, and other
  7185. * fun things. So, temporarily disable the 5701
  7186. * hardware workaround, while we do the reset.
  7187. */
  7188. write_op = tp->write32;
  7189. if (write_op == tg3_write_flush_reg32)
  7190. tp->write32 = tg3_write32;
  7191. /* Prevent the irq handler from reading or writing PCI registers
  7192. * during chip reset when the memory enable bit in the PCI command
  7193. * register may be cleared. The chip does not generate interrupt
  7194. * at this time, but the irq handler may still be called due to irq
  7195. * sharing or irqpoll.
  7196. */
  7197. tg3_flag_set(tp, CHIP_RESETTING);
  7198. for (i = 0; i < tp->irq_cnt; i++) {
  7199. struct tg3_napi *tnapi = &tp->napi[i];
  7200. if (tnapi->hw_status) {
  7201. tnapi->hw_status->status = 0;
  7202. tnapi->hw_status->status_tag = 0;
  7203. }
  7204. tnapi->last_tag = 0;
  7205. tnapi->last_irq_tag = 0;
  7206. }
  7207. smp_mb();
  7208. for (i = 0; i < tp->irq_cnt; i++)
  7209. synchronize_irq(tp->napi[i].irq_vec);
  7210. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7211. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7212. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7213. }
  7214. /* do the reset */
  7215. val = GRC_MISC_CFG_CORECLK_RESET;
  7216. if (tg3_flag(tp, PCI_EXPRESS)) {
  7217. /* Force PCIe 1.0a mode */
  7218. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7219. !tg3_flag(tp, 57765_PLUS) &&
  7220. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7221. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7222. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7223. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7224. tw32(GRC_MISC_CFG, (1 << 29));
  7225. val |= (1 << 29);
  7226. }
  7227. }
  7228. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7229. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7230. tw32(GRC_VCPU_EXT_CTRL,
  7231. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7232. }
  7233. /* Manage gphy power for all CPMU absent PCIe devices. */
  7234. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7235. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7236. tw32(GRC_MISC_CFG, val);
  7237. /* restore 5701 hardware bug workaround write method */
  7238. tp->write32 = write_op;
  7239. /* Unfortunately, we have to delay before the PCI read back.
  7240. * Some 575X chips even will not respond to a PCI cfg access
  7241. * when the reset command is given to the chip.
  7242. *
  7243. * How do these hardware designers expect things to work
  7244. * properly if the PCI write is posted for a long period
  7245. * of time? It is always necessary to have some method by
  7246. * which a register read back can occur to push the write
  7247. * out which does the reset.
  7248. *
  7249. * For most tg3 variants the trick below was working.
  7250. * Ho hum...
  7251. */
  7252. udelay(120);
  7253. /* Flush PCI posted writes. The normal MMIO registers
  7254. * are inaccessible at this time so this is the only
  7255. * way to make this reliably (actually, this is no longer
  7256. * the case, see above). I tried to use indirect
  7257. * register read/write but this upset some 5701 variants.
  7258. */
  7259. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7260. udelay(120);
  7261. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7262. u16 val16;
  7263. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7264. int j;
  7265. u32 cfg_val;
  7266. /* Wait for link training to complete. */
  7267. for (j = 0; j < 5000; j++)
  7268. udelay(100);
  7269. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7270. pci_write_config_dword(tp->pdev, 0xc4,
  7271. cfg_val | (1 << 15));
  7272. }
  7273. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7274. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7275. /*
  7276. * Older PCIe devices only support the 128 byte
  7277. * MPS setting. Enforce the restriction.
  7278. */
  7279. if (!tg3_flag(tp, CPMU_PRESENT))
  7280. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7281. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7282. /* Clear error status */
  7283. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7284. PCI_EXP_DEVSTA_CED |
  7285. PCI_EXP_DEVSTA_NFED |
  7286. PCI_EXP_DEVSTA_FED |
  7287. PCI_EXP_DEVSTA_URD);
  7288. }
  7289. tg3_restore_pci_state(tp);
  7290. tg3_flag_clear(tp, CHIP_RESETTING);
  7291. tg3_flag_clear(tp, ERROR_PROCESSED);
  7292. val = 0;
  7293. if (tg3_flag(tp, 5780_CLASS))
  7294. val = tr32(MEMARB_MODE);
  7295. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7296. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7297. tg3_stop_fw(tp);
  7298. tw32(0x5000, 0x400);
  7299. }
  7300. if (tg3_flag(tp, IS_SSB_CORE)) {
  7301. /*
  7302. * BCM4785: In order to avoid repercussions from using
  7303. * potentially defective internal ROM, stop the Rx RISC CPU,
  7304. * which is not required.
  7305. */
  7306. tg3_stop_fw(tp);
  7307. tg3_halt_cpu(tp, RX_CPU_BASE);
  7308. }
  7309. tw32(GRC_MODE, tp->grc_mode);
  7310. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7311. val = tr32(0xc4);
  7312. tw32(0xc4, val | (1 << 15));
  7313. }
  7314. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7315. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7316. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7317. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7318. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7319. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7320. }
  7321. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7322. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7323. val = tp->mac_mode;
  7324. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7325. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7326. val = tp->mac_mode;
  7327. } else
  7328. val = 0;
  7329. tw32_f(MAC_MODE, val);
  7330. udelay(40);
  7331. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7332. err = tg3_poll_fw(tp);
  7333. if (err)
  7334. return err;
  7335. tg3_mdio_start(tp);
  7336. if (tg3_flag(tp, PCI_EXPRESS) &&
  7337. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7338. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7339. !tg3_flag(tp, 57765_PLUS)) {
  7340. val = tr32(0x7c00);
  7341. tw32(0x7c00, val | (1 << 25));
  7342. }
  7343. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7344. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7345. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7346. }
  7347. /* Reprobe ASF enable state. */
  7348. tg3_flag_clear(tp, ENABLE_ASF);
  7349. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7350. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7351. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7352. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7353. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7354. u32 nic_cfg;
  7355. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7356. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7357. tg3_flag_set(tp, ENABLE_ASF);
  7358. tp->last_event_jiffies = jiffies;
  7359. if (tg3_flag(tp, 5750_PLUS))
  7360. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7361. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7362. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7363. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7364. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7365. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7366. }
  7367. }
  7368. return 0;
  7369. }
  7370. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7371. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7372. /* tp->lock is held. */
  7373. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7374. {
  7375. int err;
  7376. tg3_stop_fw(tp);
  7377. tg3_write_sig_pre_reset(tp, kind);
  7378. tg3_abort_hw(tp, silent);
  7379. err = tg3_chip_reset(tp);
  7380. __tg3_set_mac_addr(tp, false);
  7381. tg3_write_sig_legacy(tp, kind);
  7382. tg3_write_sig_post_reset(tp, kind);
  7383. if (tp->hw_stats) {
  7384. /* Save the stats across chip resets... */
  7385. tg3_get_nstats(tp, &tp->net_stats_prev);
  7386. tg3_get_estats(tp, &tp->estats_prev);
  7387. /* And make sure the next sample is new data */
  7388. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7389. }
  7390. if (err)
  7391. return err;
  7392. return 0;
  7393. }
  7394. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7395. {
  7396. struct tg3 *tp = netdev_priv(dev);
  7397. struct sockaddr *addr = p;
  7398. int err = 0;
  7399. bool skip_mac_1 = false;
  7400. if (!is_valid_ether_addr(addr->sa_data))
  7401. return -EADDRNOTAVAIL;
  7402. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7403. if (!netif_running(dev))
  7404. return 0;
  7405. if (tg3_flag(tp, ENABLE_ASF)) {
  7406. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7407. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7408. addr0_low = tr32(MAC_ADDR_0_LOW);
  7409. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7410. addr1_low = tr32(MAC_ADDR_1_LOW);
  7411. /* Skip MAC addr 1 if ASF is using it. */
  7412. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7413. !(addr1_high == 0 && addr1_low == 0))
  7414. skip_mac_1 = true;
  7415. }
  7416. spin_lock_bh(&tp->lock);
  7417. __tg3_set_mac_addr(tp, skip_mac_1);
  7418. spin_unlock_bh(&tp->lock);
  7419. return err;
  7420. }
  7421. /* tp->lock is held. */
  7422. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7423. dma_addr_t mapping, u32 maxlen_flags,
  7424. u32 nic_addr)
  7425. {
  7426. tg3_write_mem(tp,
  7427. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7428. ((u64) mapping >> 32));
  7429. tg3_write_mem(tp,
  7430. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7431. ((u64) mapping & 0xffffffff));
  7432. tg3_write_mem(tp,
  7433. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7434. maxlen_flags);
  7435. if (!tg3_flag(tp, 5705_PLUS))
  7436. tg3_write_mem(tp,
  7437. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7438. nic_addr);
  7439. }
  7440. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7441. {
  7442. int i = 0;
  7443. if (!tg3_flag(tp, ENABLE_TSS)) {
  7444. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7445. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7446. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7447. } else {
  7448. tw32(HOSTCC_TXCOL_TICKS, 0);
  7449. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7450. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7451. for (; i < tp->txq_cnt; i++) {
  7452. u32 reg;
  7453. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7454. tw32(reg, ec->tx_coalesce_usecs);
  7455. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7456. tw32(reg, ec->tx_max_coalesced_frames);
  7457. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7458. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7459. }
  7460. }
  7461. for (; i < tp->irq_max - 1; i++) {
  7462. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7463. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7464. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7465. }
  7466. }
  7467. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7468. {
  7469. int i = 0;
  7470. u32 limit = tp->rxq_cnt;
  7471. if (!tg3_flag(tp, ENABLE_RSS)) {
  7472. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7473. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7474. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7475. limit--;
  7476. } else {
  7477. tw32(HOSTCC_RXCOL_TICKS, 0);
  7478. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7479. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7480. }
  7481. for (; i < limit; i++) {
  7482. u32 reg;
  7483. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7484. tw32(reg, ec->rx_coalesce_usecs);
  7485. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7486. tw32(reg, ec->rx_max_coalesced_frames);
  7487. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7488. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7489. }
  7490. for (; i < tp->irq_max - 1; i++) {
  7491. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7492. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7493. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7494. }
  7495. }
  7496. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7497. {
  7498. tg3_coal_tx_init(tp, ec);
  7499. tg3_coal_rx_init(tp, ec);
  7500. if (!tg3_flag(tp, 5705_PLUS)) {
  7501. u32 val = ec->stats_block_coalesce_usecs;
  7502. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7503. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7504. if (!tp->link_up)
  7505. val = 0;
  7506. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7507. }
  7508. }
  7509. /* tp->lock is held. */
  7510. static void tg3_rings_reset(struct tg3 *tp)
  7511. {
  7512. int i;
  7513. u32 stblk, txrcb, rxrcb, limit;
  7514. struct tg3_napi *tnapi = &tp->napi[0];
  7515. /* Disable all transmit rings but the first. */
  7516. if (!tg3_flag(tp, 5705_PLUS))
  7517. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7518. else if (tg3_flag(tp, 5717_PLUS))
  7519. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7520. else if (tg3_flag(tp, 57765_CLASS) ||
  7521. tg3_asic_rev(tp) == ASIC_REV_5762)
  7522. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7523. else
  7524. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7525. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7526. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7527. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7528. BDINFO_FLAGS_DISABLED);
  7529. /* Disable all receive return rings but the first. */
  7530. if (tg3_flag(tp, 5717_PLUS))
  7531. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7532. else if (!tg3_flag(tp, 5705_PLUS))
  7533. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7534. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7535. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7536. tg3_flag(tp, 57765_CLASS))
  7537. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7538. else
  7539. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7540. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7541. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7542. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7543. BDINFO_FLAGS_DISABLED);
  7544. /* Disable interrupts */
  7545. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7546. tp->napi[0].chk_msi_cnt = 0;
  7547. tp->napi[0].last_rx_cons = 0;
  7548. tp->napi[0].last_tx_cons = 0;
  7549. /* Zero mailbox registers. */
  7550. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7551. for (i = 1; i < tp->irq_max; i++) {
  7552. tp->napi[i].tx_prod = 0;
  7553. tp->napi[i].tx_cons = 0;
  7554. if (tg3_flag(tp, ENABLE_TSS))
  7555. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7556. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7557. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7558. tp->napi[i].chk_msi_cnt = 0;
  7559. tp->napi[i].last_rx_cons = 0;
  7560. tp->napi[i].last_tx_cons = 0;
  7561. }
  7562. if (!tg3_flag(tp, ENABLE_TSS))
  7563. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7564. } else {
  7565. tp->napi[0].tx_prod = 0;
  7566. tp->napi[0].tx_cons = 0;
  7567. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7568. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7569. }
  7570. /* Make sure the NIC-based send BD rings are disabled. */
  7571. if (!tg3_flag(tp, 5705_PLUS)) {
  7572. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7573. for (i = 0; i < 16; i++)
  7574. tw32_tx_mbox(mbox + i * 8, 0);
  7575. }
  7576. txrcb = NIC_SRAM_SEND_RCB;
  7577. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7578. /* Clear status block in ram. */
  7579. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7580. /* Set status block DMA address */
  7581. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7582. ((u64) tnapi->status_mapping >> 32));
  7583. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7584. ((u64) tnapi->status_mapping & 0xffffffff));
  7585. if (tnapi->tx_ring) {
  7586. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7587. (TG3_TX_RING_SIZE <<
  7588. BDINFO_FLAGS_MAXLEN_SHIFT),
  7589. NIC_SRAM_TX_BUFFER_DESC);
  7590. txrcb += TG3_BDINFO_SIZE;
  7591. }
  7592. if (tnapi->rx_rcb) {
  7593. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7594. (tp->rx_ret_ring_mask + 1) <<
  7595. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7596. rxrcb += TG3_BDINFO_SIZE;
  7597. }
  7598. stblk = HOSTCC_STATBLCK_RING1;
  7599. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7600. u64 mapping = (u64)tnapi->status_mapping;
  7601. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7602. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7603. /* Clear status block in ram. */
  7604. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7605. if (tnapi->tx_ring) {
  7606. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7607. (TG3_TX_RING_SIZE <<
  7608. BDINFO_FLAGS_MAXLEN_SHIFT),
  7609. NIC_SRAM_TX_BUFFER_DESC);
  7610. txrcb += TG3_BDINFO_SIZE;
  7611. }
  7612. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7613. ((tp->rx_ret_ring_mask + 1) <<
  7614. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7615. stblk += 8;
  7616. rxrcb += TG3_BDINFO_SIZE;
  7617. }
  7618. }
  7619. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7620. {
  7621. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7622. if (!tg3_flag(tp, 5750_PLUS) ||
  7623. tg3_flag(tp, 5780_CLASS) ||
  7624. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7625. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7626. tg3_flag(tp, 57765_PLUS))
  7627. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7628. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7629. tg3_asic_rev(tp) == ASIC_REV_5787)
  7630. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7631. else
  7632. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7633. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7634. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7635. val = min(nic_rep_thresh, host_rep_thresh);
  7636. tw32(RCVBDI_STD_THRESH, val);
  7637. if (tg3_flag(tp, 57765_PLUS))
  7638. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7639. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7640. return;
  7641. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7642. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7643. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7644. tw32(RCVBDI_JUMBO_THRESH, val);
  7645. if (tg3_flag(tp, 57765_PLUS))
  7646. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7647. }
  7648. static inline u32 calc_crc(unsigned char *buf, int len)
  7649. {
  7650. u32 reg;
  7651. u32 tmp;
  7652. int j, k;
  7653. reg = 0xffffffff;
  7654. for (j = 0; j < len; j++) {
  7655. reg ^= buf[j];
  7656. for (k = 0; k < 8; k++) {
  7657. tmp = reg & 0x01;
  7658. reg >>= 1;
  7659. if (tmp)
  7660. reg ^= 0xedb88320;
  7661. }
  7662. }
  7663. return ~reg;
  7664. }
  7665. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7666. {
  7667. /* accept or reject all multicast frames */
  7668. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7669. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7670. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7671. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7672. }
  7673. static void __tg3_set_rx_mode(struct net_device *dev)
  7674. {
  7675. struct tg3 *tp = netdev_priv(dev);
  7676. u32 rx_mode;
  7677. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7678. RX_MODE_KEEP_VLAN_TAG);
  7679. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7680. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7681. * flag clear.
  7682. */
  7683. if (!tg3_flag(tp, ENABLE_ASF))
  7684. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7685. #endif
  7686. if (dev->flags & IFF_PROMISC) {
  7687. /* Promiscuous mode. */
  7688. rx_mode |= RX_MODE_PROMISC;
  7689. } else if (dev->flags & IFF_ALLMULTI) {
  7690. /* Accept all multicast. */
  7691. tg3_set_multi(tp, 1);
  7692. } else if (netdev_mc_empty(dev)) {
  7693. /* Reject all multicast. */
  7694. tg3_set_multi(tp, 0);
  7695. } else {
  7696. /* Accept one or more multicast(s). */
  7697. struct netdev_hw_addr *ha;
  7698. u32 mc_filter[4] = { 0, };
  7699. u32 regidx;
  7700. u32 bit;
  7701. u32 crc;
  7702. netdev_for_each_mc_addr(ha, dev) {
  7703. crc = calc_crc(ha->addr, ETH_ALEN);
  7704. bit = ~crc & 0x7f;
  7705. regidx = (bit & 0x60) >> 5;
  7706. bit &= 0x1f;
  7707. mc_filter[regidx] |= (1 << bit);
  7708. }
  7709. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7710. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7711. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7712. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7713. }
  7714. if (rx_mode != tp->rx_mode) {
  7715. tp->rx_mode = rx_mode;
  7716. tw32_f(MAC_RX_MODE, rx_mode);
  7717. udelay(10);
  7718. }
  7719. }
  7720. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7721. {
  7722. int i;
  7723. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7724. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7725. }
  7726. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7727. {
  7728. int i;
  7729. if (!tg3_flag(tp, SUPPORT_MSIX))
  7730. return;
  7731. if (tp->rxq_cnt == 1) {
  7732. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7733. return;
  7734. }
  7735. /* Validate table against current IRQ count */
  7736. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7737. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7738. break;
  7739. }
  7740. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7741. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7742. }
  7743. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7744. {
  7745. int i = 0;
  7746. u32 reg = MAC_RSS_INDIR_TBL_0;
  7747. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7748. u32 val = tp->rss_ind_tbl[i];
  7749. i++;
  7750. for (; i % 8; i++) {
  7751. val <<= 4;
  7752. val |= tp->rss_ind_tbl[i];
  7753. }
  7754. tw32(reg, val);
  7755. reg += 4;
  7756. }
  7757. }
  7758. /* tp->lock is held. */
  7759. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7760. {
  7761. u32 val, rdmac_mode;
  7762. int i, err, limit;
  7763. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7764. tg3_disable_ints(tp);
  7765. tg3_stop_fw(tp);
  7766. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7767. if (tg3_flag(tp, INIT_COMPLETE))
  7768. tg3_abort_hw(tp, 1);
  7769. /* Enable MAC control of LPI */
  7770. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7771. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7772. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7773. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7774. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7775. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7776. tw32_f(TG3_CPMU_EEE_CTRL,
  7777. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7778. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7779. TG3_CPMU_EEEMD_LPI_IN_TX |
  7780. TG3_CPMU_EEEMD_LPI_IN_RX |
  7781. TG3_CPMU_EEEMD_EEE_ENABLE;
  7782. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7783. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7784. if (tg3_flag(tp, ENABLE_APE))
  7785. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7786. tw32_f(TG3_CPMU_EEE_MODE, val);
  7787. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7788. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7789. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7790. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7791. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7792. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7793. }
  7794. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7795. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7796. tg3_phy_pull_config(tp);
  7797. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7798. }
  7799. if (reset_phy)
  7800. tg3_phy_reset(tp);
  7801. err = tg3_chip_reset(tp);
  7802. if (err)
  7803. return err;
  7804. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7805. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7806. val = tr32(TG3_CPMU_CTRL);
  7807. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7808. tw32(TG3_CPMU_CTRL, val);
  7809. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7810. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7811. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7812. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7813. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7814. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7815. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7816. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7817. val = tr32(TG3_CPMU_HST_ACC);
  7818. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7819. val |= CPMU_HST_ACC_MACCLK_6_25;
  7820. tw32(TG3_CPMU_HST_ACC, val);
  7821. }
  7822. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7823. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7824. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7825. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7826. tw32(PCIE_PWR_MGMT_THRESH, val);
  7827. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7828. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7829. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7830. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7831. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7832. }
  7833. if (tg3_flag(tp, L1PLLPD_EN)) {
  7834. u32 grc_mode = tr32(GRC_MODE);
  7835. /* Access the lower 1K of PL PCIE block registers. */
  7836. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7837. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7838. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7839. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7840. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7841. tw32(GRC_MODE, grc_mode);
  7842. }
  7843. if (tg3_flag(tp, 57765_CLASS)) {
  7844. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7845. u32 grc_mode = tr32(GRC_MODE);
  7846. /* Access the lower 1K of PL PCIE block registers. */
  7847. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7848. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7849. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7850. TG3_PCIE_PL_LO_PHYCTL5);
  7851. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7852. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7853. tw32(GRC_MODE, grc_mode);
  7854. }
  7855. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7856. u32 grc_mode;
  7857. /* Fix transmit hangs */
  7858. val = tr32(TG3_CPMU_PADRNG_CTL);
  7859. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7860. tw32(TG3_CPMU_PADRNG_CTL, val);
  7861. grc_mode = tr32(GRC_MODE);
  7862. /* Access the lower 1K of DL PCIE block registers. */
  7863. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7864. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7865. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7866. TG3_PCIE_DL_LO_FTSMAX);
  7867. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7868. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7869. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7870. tw32(GRC_MODE, grc_mode);
  7871. }
  7872. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7873. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7874. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7875. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7876. }
  7877. /* This works around an issue with Athlon chipsets on
  7878. * B3 tigon3 silicon. This bit has no effect on any
  7879. * other revision. But do not set this on PCI Express
  7880. * chips and don't even touch the clocks if the CPMU is present.
  7881. */
  7882. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7883. if (!tg3_flag(tp, PCI_EXPRESS))
  7884. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7885. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7886. }
  7887. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7888. tg3_flag(tp, PCIX_MODE)) {
  7889. val = tr32(TG3PCI_PCISTATE);
  7890. val |= PCISTATE_RETRY_SAME_DMA;
  7891. tw32(TG3PCI_PCISTATE, val);
  7892. }
  7893. if (tg3_flag(tp, ENABLE_APE)) {
  7894. /* Allow reads and writes to the
  7895. * APE register and memory space.
  7896. */
  7897. val = tr32(TG3PCI_PCISTATE);
  7898. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7899. PCISTATE_ALLOW_APE_SHMEM_WR |
  7900. PCISTATE_ALLOW_APE_PSPACE_WR;
  7901. tw32(TG3PCI_PCISTATE, val);
  7902. }
  7903. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7904. /* Enable some hw fixes. */
  7905. val = tr32(TG3PCI_MSI_DATA);
  7906. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7907. tw32(TG3PCI_MSI_DATA, val);
  7908. }
  7909. /* Descriptor ring init may make accesses to the
  7910. * NIC SRAM area to setup the TX descriptors, so we
  7911. * can only do this after the hardware has been
  7912. * successfully reset.
  7913. */
  7914. err = tg3_init_rings(tp);
  7915. if (err)
  7916. return err;
  7917. if (tg3_flag(tp, 57765_PLUS)) {
  7918. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7919. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7920. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7921. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7922. if (!tg3_flag(tp, 57765_CLASS) &&
  7923. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7924. tg3_asic_rev(tp) != ASIC_REV_5762)
  7925. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7926. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7927. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7928. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7929. /* This value is determined during the probe time DMA
  7930. * engine test, tg3_test_dma.
  7931. */
  7932. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7933. }
  7934. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7935. GRC_MODE_4X_NIC_SEND_RINGS |
  7936. GRC_MODE_NO_TX_PHDR_CSUM |
  7937. GRC_MODE_NO_RX_PHDR_CSUM);
  7938. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7939. /* Pseudo-header checksum is done by hardware logic and not
  7940. * the offload processers, so make the chip do the pseudo-
  7941. * header checksums on receive. For transmit it is more
  7942. * convenient to do the pseudo-header checksum in software
  7943. * as Linux does that on transmit for us in all cases.
  7944. */
  7945. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7946. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7947. if (tp->rxptpctl)
  7948. tw32(TG3_RX_PTP_CTL,
  7949. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7950. if (tg3_flag(tp, PTP_CAPABLE))
  7951. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7952. tw32(GRC_MODE, tp->grc_mode | val);
  7953. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7954. val = tr32(GRC_MISC_CFG);
  7955. val &= ~0xff;
  7956. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7957. tw32(GRC_MISC_CFG, val);
  7958. /* Initialize MBUF/DESC pool. */
  7959. if (tg3_flag(tp, 5750_PLUS)) {
  7960. /* Do nothing. */
  7961. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7962. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7963. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7964. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7965. else
  7966. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7967. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7968. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7969. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7970. int fw_len;
  7971. fw_len = tp->fw_len;
  7972. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7973. tw32(BUFMGR_MB_POOL_ADDR,
  7974. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7975. tw32(BUFMGR_MB_POOL_SIZE,
  7976. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7977. }
  7978. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7979. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7980. tp->bufmgr_config.mbuf_read_dma_low_water);
  7981. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7982. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7983. tw32(BUFMGR_MB_HIGH_WATER,
  7984. tp->bufmgr_config.mbuf_high_water);
  7985. } else {
  7986. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7987. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7988. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7989. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7990. tw32(BUFMGR_MB_HIGH_WATER,
  7991. tp->bufmgr_config.mbuf_high_water_jumbo);
  7992. }
  7993. tw32(BUFMGR_DMA_LOW_WATER,
  7994. tp->bufmgr_config.dma_low_water);
  7995. tw32(BUFMGR_DMA_HIGH_WATER,
  7996. tp->bufmgr_config.dma_high_water);
  7997. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7998. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7999. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8000. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8001. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8002. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8003. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8004. tw32(BUFMGR_MODE, val);
  8005. for (i = 0; i < 2000; i++) {
  8006. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8007. break;
  8008. udelay(10);
  8009. }
  8010. if (i >= 2000) {
  8011. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8012. return -ENODEV;
  8013. }
  8014. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8015. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8016. tg3_setup_rxbd_thresholds(tp);
  8017. /* Initialize TG3_BDINFO's at:
  8018. * RCVDBDI_STD_BD: standard eth size rx ring
  8019. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8020. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8021. *
  8022. * like so:
  8023. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8024. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8025. * ring attribute flags
  8026. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8027. *
  8028. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8029. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8030. *
  8031. * The size of each ring is fixed in the firmware, but the location is
  8032. * configurable.
  8033. */
  8034. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8035. ((u64) tpr->rx_std_mapping >> 32));
  8036. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8037. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8038. if (!tg3_flag(tp, 5717_PLUS))
  8039. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8040. NIC_SRAM_RX_BUFFER_DESC);
  8041. /* Disable the mini ring */
  8042. if (!tg3_flag(tp, 5705_PLUS))
  8043. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8044. BDINFO_FLAGS_DISABLED);
  8045. /* Program the jumbo buffer descriptor ring control
  8046. * blocks on those devices that have them.
  8047. */
  8048. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8049. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8050. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8051. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8052. ((u64) tpr->rx_jmb_mapping >> 32));
  8053. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8054. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8055. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8056. BDINFO_FLAGS_MAXLEN_SHIFT;
  8057. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8058. val | BDINFO_FLAGS_USE_EXT_RECV);
  8059. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8060. tg3_flag(tp, 57765_CLASS) ||
  8061. tg3_asic_rev(tp) == ASIC_REV_5762)
  8062. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8063. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8064. } else {
  8065. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8066. BDINFO_FLAGS_DISABLED);
  8067. }
  8068. if (tg3_flag(tp, 57765_PLUS)) {
  8069. val = TG3_RX_STD_RING_SIZE(tp);
  8070. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8071. val |= (TG3_RX_STD_DMA_SZ << 2);
  8072. } else
  8073. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8074. } else
  8075. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8076. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8077. tpr->rx_std_prod_idx = tp->rx_pending;
  8078. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8079. tpr->rx_jmb_prod_idx =
  8080. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8081. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8082. tg3_rings_reset(tp);
  8083. /* Initialize MAC address and backoff seed. */
  8084. __tg3_set_mac_addr(tp, false);
  8085. /* MTU + ethernet header + FCS + optional VLAN tag */
  8086. tw32(MAC_RX_MTU_SIZE,
  8087. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8088. /* The slot time is changed by tg3_setup_phy if we
  8089. * run at gigabit with half duplex.
  8090. */
  8091. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8092. (6 << TX_LENGTHS_IPG_SHIFT) |
  8093. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8094. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8095. tg3_asic_rev(tp) == ASIC_REV_5762)
  8096. val |= tr32(MAC_TX_LENGTHS) &
  8097. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8098. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8099. tw32(MAC_TX_LENGTHS, val);
  8100. /* Receive rules. */
  8101. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8102. tw32(RCVLPC_CONFIG, 0x0181);
  8103. /* Calculate RDMAC_MODE setting early, we need it to determine
  8104. * the RCVLPC_STATE_ENABLE mask.
  8105. */
  8106. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8107. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8108. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8109. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8110. RDMAC_MODE_LNGREAD_ENAB);
  8111. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8112. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8113. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8114. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8115. tg3_asic_rev(tp) == ASIC_REV_57780)
  8116. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8117. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8118. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8119. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8120. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8121. if (tg3_flag(tp, TSO_CAPABLE) &&
  8122. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8123. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8124. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8125. !tg3_flag(tp, IS_5788)) {
  8126. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8127. }
  8128. }
  8129. if (tg3_flag(tp, PCI_EXPRESS))
  8130. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8131. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8132. tp->dma_limit = 0;
  8133. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8134. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8135. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8136. }
  8137. }
  8138. if (tg3_flag(tp, HW_TSO_1) ||
  8139. tg3_flag(tp, HW_TSO_2) ||
  8140. tg3_flag(tp, HW_TSO_3))
  8141. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8142. if (tg3_flag(tp, 57765_PLUS) ||
  8143. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8144. tg3_asic_rev(tp) == ASIC_REV_57780)
  8145. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8146. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8147. tg3_asic_rev(tp) == ASIC_REV_5762)
  8148. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8149. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8150. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8151. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8152. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8153. tg3_flag(tp, 57765_PLUS)) {
  8154. u32 tgtreg;
  8155. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8156. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8157. else
  8158. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8159. val = tr32(tgtreg);
  8160. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8161. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8162. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8163. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8164. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8165. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8166. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8167. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8168. }
  8169. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8170. }
  8171. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8172. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8173. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8174. u32 tgtreg;
  8175. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8176. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8177. else
  8178. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8179. val = tr32(tgtreg);
  8180. tw32(tgtreg, val |
  8181. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8182. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8183. }
  8184. /* Receive/send statistics. */
  8185. if (tg3_flag(tp, 5750_PLUS)) {
  8186. val = tr32(RCVLPC_STATS_ENABLE);
  8187. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8188. tw32(RCVLPC_STATS_ENABLE, val);
  8189. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8190. tg3_flag(tp, TSO_CAPABLE)) {
  8191. val = tr32(RCVLPC_STATS_ENABLE);
  8192. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8193. tw32(RCVLPC_STATS_ENABLE, val);
  8194. } else {
  8195. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8196. }
  8197. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8198. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8199. tw32(SNDDATAI_STATSCTRL,
  8200. (SNDDATAI_SCTRL_ENABLE |
  8201. SNDDATAI_SCTRL_FASTUPD));
  8202. /* Setup host coalescing engine. */
  8203. tw32(HOSTCC_MODE, 0);
  8204. for (i = 0; i < 2000; i++) {
  8205. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8206. break;
  8207. udelay(10);
  8208. }
  8209. __tg3_set_coalesce(tp, &tp->coal);
  8210. if (!tg3_flag(tp, 5705_PLUS)) {
  8211. /* Status/statistics block address. See tg3_timer,
  8212. * the tg3_periodic_fetch_stats call there, and
  8213. * tg3_get_stats to see how this works for 5705/5750 chips.
  8214. */
  8215. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8216. ((u64) tp->stats_mapping >> 32));
  8217. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8218. ((u64) tp->stats_mapping & 0xffffffff));
  8219. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8220. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8221. /* Clear statistics and status block memory areas */
  8222. for (i = NIC_SRAM_STATS_BLK;
  8223. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8224. i += sizeof(u32)) {
  8225. tg3_write_mem(tp, i, 0);
  8226. udelay(40);
  8227. }
  8228. }
  8229. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8230. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8231. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8232. if (!tg3_flag(tp, 5705_PLUS))
  8233. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8234. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8235. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8236. /* reset to prevent losing 1st rx packet intermittently */
  8237. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8238. udelay(10);
  8239. }
  8240. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8241. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8242. MAC_MODE_FHDE_ENABLE;
  8243. if (tg3_flag(tp, ENABLE_APE))
  8244. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8245. if (!tg3_flag(tp, 5705_PLUS) &&
  8246. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8247. tg3_asic_rev(tp) != ASIC_REV_5700)
  8248. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8249. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8250. udelay(40);
  8251. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8252. * If TG3_FLAG_IS_NIC is zero, we should read the
  8253. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8254. * whether used as inputs or outputs, are set by boot code after
  8255. * reset.
  8256. */
  8257. if (!tg3_flag(tp, IS_NIC)) {
  8258. u32 gpio_mask;
  8259. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8260. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8261. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8262. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8263. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8264. GRC_LCLCTRL_GPIO_OUTPUT3;
  8265. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8266. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8267. tp->grc_local_ctrl &= ~gpio_mask;
  8268. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8269. /* GPIO1 must be driven high for eeprom write protect */
  8270. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8271. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8272. GRC_LCLCTRL_GPIO_OUTPUT1);
  8273. }
  8274. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8275. udelay(100);
  8276. if (tg3_flag(tp, USING_MSIX)) {
  8277. val = tr32(MSGINT_MODE);
  8278. val |= MSGINT_MODE_ENABLE;
  8279. if (tp->irq_cnt > 1)
  8280. val |= MSGINT_MODE_MULTIVEC_EN;
  8281. if (!tg3_flag(tp, 1SHOT_MSI))
  8282. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8283. tw32(MSGINT_MODE, val);
  8284. }
  8285. if (!tg3_flag(tp, 5705_PLUS)) {
  8286. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8287. udelay(40);
  8288. }
  8289. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8290. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8291. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8292. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8293. WDMAC_MODE_LNGREAD_ENAB);
  8294. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8295. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8296. if (tg3_flag(tp, TSO_CAPABLE) &&
  8297. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8298. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8299. /* nothing */
  8300. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8301. !tg3_flag(tp, IS_5788)) {
  8302. val |= WDMAC_MODE_RX_ACCEL;
  8303. }
  8304. }
  8305. /* Enable host coalescing bug fix */
  8306. if (tg3_flag(tp, 5755_PLUS))
  8307. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8308. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8309. val |= WDMAC_MODE_BURST_ALL_DATA;
  8310. tw32_f(WDMAC_MODE, val);
  8311. udelay(40);
  8312. if (tg3_flag(tp, PCIX_MODE)) {
  8313. u16 pcix_cmd;
  8314. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8315. &pcix_cmd);
  8316. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8317. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8318. pcix_cmd |= PCI_X_CMD_READ_2K;
  8319. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8320. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8321. pcix_cmd |= PCI_X_CMD_READ_2K;
  8322. }
  8323. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8324. pcix_cmd);
  8325. }
  8326. tw32_f(RDMAC_MODE, rdmac_mode);
  8327. udelay(40);
  8328. if (tg3_asic_rev(tp) == ASIC_REV_5719) {
  8329. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8330. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8331. break;
  8332. }
  8333. if (i < TG3_NUM_RDMA_CHANNELS) {
  8334. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8335. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8336. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8337. tg3_flag_set(tp, 5719_RDMA_BUG);
  8338. }
  8339. }
  8340. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8341. if (!tg3_flag(tp, 5705_PLUS))
  8342. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8343. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8344. tw32(SNDDATAC_MODE,
  8345. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8346. else
  8347. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8348. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8349. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8350. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8351. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8352. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8353. tw32(RCVDBDI_MODE, val);
  8354. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8355. if (tg3_flag(tp, HW_TSO_1) ||
  8356. tg3_flag(tp, HW_TSO_2) ||
  8357. tg3_flag(tp, HW_TSO_3))
  8358. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8359. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8360. if (tg3_flag(tp, ENABLE_TSS))
  8361. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8362. tw32(SNDBDI_MODE, val);
  8363. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8364. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8365. err = tg3_load_5701_a0_firmware_fix(tp);
  8366. if (err)
  8367. return err;
  8368. }
  8369. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8370. /* Ignore any errors for the firmware download. If download
  8371. * fails, the device will operate with EEE disabled
  8372. */
  8373. tg3_load_57766_firmware(tp);
  8374. }
  8375. if (tg3_flag(tp, TSO_CAPABLE)) {
  8376. err = tg3_load_tso_firmware(tp);
  8377. if (err)
  8378. return err;
  8379. }
  8380. tp->tx_mode = TX_MODE_ENABLE;
  8381. if (tg3_flag(tp, 5755_PLUS) ||
  8382. tg3_asic_rev(tp) == ASIC_REV_5906)
  8383. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8384. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8385. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8386. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8387. tp->tx_mode &= ~val;
  8388. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8389. }
  8390. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8391. udelay(100);
  8392. if (tg3_flag(tp, ENABLE_RSS)) {
  8393. tg3_rss_write_indir_tbl(tp);
  8394. /* Setup the "secret" hash key. */
  8395. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8396. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8397. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8398. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8399. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8400. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8401. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8402. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8403. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8404. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8405. }
  8406. tp->rx_mode = RX_MODE_ENABLE;
  8407. if (tg3_flag(tp, 5755_PLUS))
  8408. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8409. if (tg3_flag(tp, ENABLE_RSS))
  8410. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8411. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8412. RX_MODE_RSS_IPV6_HASH_EN |
  8413. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8414. RX_MODE_RSS_IPV4_HASH_EN |
  8415. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8416. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8417. udelay(10);
  8418. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8419. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8420. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8421. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8422. udelay(10);
  8423. }
  8424. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8425. udelay(10);
  8426. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8427. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8428. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8429. /* Set drive transmission level to 1.2V */
  8430. /* only if the signal pre-emphasis bit is not set */
  8431. val = tr32(MAC_SERDES_CFG);
  8432. val &= 0xfffff000;
  8433. val |= 0x880;
  8434. tw32(MAC_SERDES_CFG, val);
  8435. }
  8436. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8437. tw32(MAC_SERDES_CFG, 0x616000);
  8438. }
  8439. /* Prevent chip from dropping frames when flow control
  8440. * is enabled.
  8441. */
  8442. if (tg3_flag(tp, 57765_CLASS))
  8443. val = 1;
  8444. else
  8445. val = 2;
  8446. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8447. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8448. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8449. /* Use hardware link auto-negotiation */
  8450. tg3_flag_set(tp, HW_AUTONEG);
  8451. }
  8452. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8453. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8454. u32 tmp;
  8455. tmp = tr32(SERDES_RX_CTRL);
  8456. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8457. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8458. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8459. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8460. }
  8461. if (!tg3_flag(tp, USE_PHYLIB)) {
  8462. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8463. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8464. err = tg3_setup_phy(tp, false);
  8465. if (err)
  8466. return err;
  8467. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8468. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8469. u32 tmp;
  8470. /* Clear CRC stats. */
  8471. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8472. tg3_writephy(tp, MII_TG3_TEST1,
  8473. tmp | MII_TG3_TEST1_CRC_EN);
  8474. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8475. }
  8476. }
  8477. }
  8478. __tg3_set_rx_mode(tp->dev);
  8479. /* Initialize receive rules. */
  8480. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8481. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8482. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8483. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8484. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8485. limit = 8;
  8486. else
  8487. limit = 16;
  8488. if (tg3_flag(tp, ENABLE_ASF))
  8489. limit -= 4;
  8490. switch (limit) {
  8491. case 16:
  8492. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8493. case 15:
  8494. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8495. case 14:
  8496. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8497. case 13:
  8498. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8499. case 12:
  8500. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8501. case 11:
  8502. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8503. case 10:
  8504. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8505. case 9:
  8506. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8507. case 8:
  8508. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8509. case 7:
  8510. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8511. case 6:
  8512. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8513. case 5:
  8514. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8515. case 4:
  8516. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8517. case 3:
  8518. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8519. case 2:
  8520. case 1:
  8521. default:
  8522. break;
  8523. }
  8524. if (tg3_flag(tp, ENABLE_APE))
  8525. /* Write our heartbeat update interval to APE. */
  8526. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8527. APE_HOST_HEARTBEAT_INT_DISABLE);
  8528. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8529. return 0;
  8530. }
  8531. /* Called at device open time to get the chip ready for
  8532. * packet processing. Invoked with tp->lock held.
  8533. */
  8534. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8535. {
  8536. tg3_switch_clocks(tp);
  8537. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8538. return tg3_reset_hw(tp, reset_phy);
  8539. }
  8540. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8541. {
  8542. int i;
  8543. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8544. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8545. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8546. off += len;
  8547. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8548. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8549. memset(ocir, 0, TG3_OCIR_LEN);
  8550. }
  8551. }
  8552. /* sysfs attributes for hwmon */
  8553. static ssize_t tg3_show_temp(struct device *dev,
  8554. struct device_attribute *devattr, char *buf)
  8555. {
  8556. struct pci_dev *pdev = to_pci_dev(dev);
  8557. struct net_device *netdev = pci_get_drvdata(pdev);
  8558. struct tg3 *tp = netdev_priv(netdev);
  8559. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8560. u32 temperature;
  8561. spin_lock_bh(&tp->lock);
  8562. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8563. sizeof(temperature));
  8564. spin_unlock_bh(&tp->lock);
  8565. return sprintf(buf, "%u\n", temperature);
  8566. }
  8567. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8568. TG3_TEMP_SENSOR_OFFSET);
  8569. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8570. TG3_TEMP_CAUTION_OFFSET);
  8571. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8572. TG3_TEMP_MAX_OFFSET);
  8573. static struct attribute *tg3_attributes[] = {
  8574. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8575. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8576. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8577. NULL
  8578. };
  8579. static const struct attribute_group tg3_group = {
  8580. .attrs = tg3_attributes,
  8581. };
  8582. static void tg3_hwmon_close(struct tg3 *tp)
  8583. {
  8584. if (tp->hwmon_dev) {
  8585. hwmon_device_unregister(tp->hwmon_dev);
  8586. tp->hwmon_dev = NULL;
  8587. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8588. }
  8589. }
  8590. static void tg3_hwmon_open(struct tg3 *tp)
  8591. {
  8592. int i, err;
  8593. u32 size = 0;
  8594. struct pci_dev *pdev = tp->pdev;
  8595. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8596. tg3_sd_scan_scratchpad(tp, ocirs);
  8597. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8598. if (!ocirs[i].src_data_length)
  8599. continue;
  8600. size += ocirs[i].src_hdr_length;
  8601. size += ocirs[i].src_data_length;
  8602. }
  8603. if (!size)
  8604. return;
  8605. /* Register hwmon sysfs hooks */
  8606. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8607. if (err) {
  8608. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8609. return;
  8610. }
  8611. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8612. if (IS_ERR(tp->hwmon_dev)) {
  8613. tp->hwmon_dev = NULL;
  8614. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8615. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8616. }
  8617. }
  8618. #define TG3_STAT_ADD32(PSTAT, REG) \
  8619. do { u32 __val = tr32(REG); \
  8620. (PSTAT)->low += __val; \
  8621. if ((PSTAT)->low < __val) \
  8622. (PSTAT)->high += 1; \
  8623. } while (0)
  8624. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8625. {
  8626. struct tg3_hw_stats *sp = tp->hw_stats;
  8627. if (!tp->link_up)
  8628. return;
  8629. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8630. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8631. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8632. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8633. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8634. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8635. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8636. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8637. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8638. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8639. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8640. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8641. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8642. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8643. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8644. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8645. u32 val;
  8646. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8647. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8648. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8649. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8650. }
  8651. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8652. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8653. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8654. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8655. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8656. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8657. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8658. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8659. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8660. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8661. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8662. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8663. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8664. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8665. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8666. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8667. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8668. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8669. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8670. } else {
  8671. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8672. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8673. if (val) {
  8674. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8675. sp->rx_discards.low += val;
  8676. if (sp->rx_discards.low < val)
  8677. sp->rx_discards.high += 1;
  8678. }
  8679. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8680. }
  8681. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8682. }
  8683. static void tg3_chk_missed_msi(struct tg3 *tp)
  8684. {
  8685. u32 i;
  8686. for (i = 0; i < tp->irq_cnt; i++) {
  8687. struct tg3_napi *tnapi = &tp->napi[i];
  8688. if (tg3_has_work(tnapi)) {
  8689. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8690. tnapi->last_tx_cons == tnapi->tx_cons) {
  8691. if (tnapi->chk_msi_cnt < 1) {
  8692. tnapi->chk_msi_cnt++;
  8693. return;
  8694. }
  8695. tg3_msi(0, tnapi);
  8696. }
  8697. }
  8698. tnapi->chk_msi_cnt = 0;
  8699. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8700. tnapi->last_tx_cons = tnapi->tx_cons;
  8701. }
  8702. }
  8703. static void tg3_timer(unsigned long __opaque)
  8704. {
  8705. struct tg3 *tp = (struct tg3 *) __opaque;
  8706. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8707. goto restart_timer;
  8708. spin_lock(&tp->lock);
  8709. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8710. tg3_flag(tp, 57765_CLASS))
  8711. tg3_chk_missed_msi(tp);
  8712. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8713. /* BCM4785: Flush posted writes from GbE to host memory. */
  8714. tr32(HOSTCC_MODE);
  8715. }
  8716. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8717. /* All of this garbage is because when using non-tagged
  8718. * IRQ status the mailbox/status_block protocol the chip
  8719. * uses with the cpu is race prone.
  8720. */
  8721. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8722. tw32(GRC_LOCAL_CTRL,
  8723. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8724. } else {
  8725. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8726. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8727. }
  8728. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8729. spin_unlock(&tp->lock);
  8730. tg3_reset_task_schedule(tp);
  8731. goto restart_timer;
  8732. }
  8733. }
  8734. /* This part only runs once per second. */
  8735. if (!--tp->timer_counter) {
  8736. if (tg3_flag(tp, 5705_PLUS))
  8737. tg3_periodic_fetch_stats(tp);
  8738. if (tp->setlpicnt && !--tp->setlpicnt)
  8739. tg3_phy_eee_enable(tp);
  8740. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8741. u32 mac_stat;
  8742. int phy_event;
  8743. mac_stat = tr32(MAC_STATUS);
  8744. phy_event = 0;
  8745. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8746. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8747. phy_event = 1;
  8748. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8749. phy_event = 1;
  8750. if (phy_event)
  8751. tg3_setup_phy(tp, false);
  8752. } else if (tg3_flag(tp, POLL_SERDES)) {
  8753. u32 mac_stat = tr32(MAC_STATUS);
  8754. int need_setup = 0;
  8755. if (tp->link_up &&
  8756. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8757. need_setup = 1;
  8758. }
  8759. if (!tp->link_up &&
  8760. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8761. MAC_STATUS_SIGNAL_DET))) {
  8762. need_setup = 1;
  8763. }
  8764. if (need_setup) {
  8765. if (!tp->serdes_counter) {
  8766. tw32_f(MAC_MODE,
  8767. (tp->mac_mode &
  8768. ~MAC_MODE_PORT_MODE_MASK));
  8769. udelay(40);
  8770. tw32_f(MAC_MODE, tp->mac_mode);
  8771. udelay(40);
  8772. }
  8773. tg3_setup_phy(tp, false);
  8774. }
  8775. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8776. tg3_flag(tp, 5780_CLASS)) {
  8777. tg3_serdes_parallel_detect(tp);
  8778. }
  8779. tp->timer_counter = tp->timer_multiplier;
  8780. }
  8781. /* Heartbeat is only sent once every 2 seconds.
  8782. *
  8783. * The heartbeat is to tell the ASF firmware that the host
  8784. * driver is still alive. In the event that the OS crashes,
  8785. * ASF needs to reset the hardware to free up the FIFO space
  8786. * that may be filled with rx packets destined for the host.
  8787. * If the FIFO is full, ASF will no longer function properly.
  8788. *
  8789. * Unintended resets have been reported on real time kernels
  8790. * where the timer doesn't run on time. Netpoll will also have
  8791. * same problem.
  8792. *
  8793. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8794. * to check the ring condition when the heartbeat is expiring
  8795. * before doing the reset. This will prevent most unintended
  8796. * resets.
  8797. */
  8798. if (!--tp->asf_counter) {
  8799. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8800. tg3_wait_for_event_ack(tp);
  8801. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8802. FWCMD_NICDRV_ALIVE3);
  8803. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8804. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8805. TG3_FW_UPDATE_TIMEOUT_SEC);
  8806. tg3_generate_fw_event(tp);
  8807. }
  8808. tp->asf_counter = tp->asf_multiplier;
  8809. }
  8810. spin_unlock(&tp->lock);
  8811. restart_timer:
  8812. tp->timer.expires = jiffies + tp->timer_offset;
  8813. add_timer(&tp->timer);
  8814. }
  8815. static void tg3_timer_init(struct tg3 *tp)
  8816. {
  8817. if (tg3_flag(tp, TAGGED_STATUS) &&
  8818. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8819. !tg3_flag(tp, 57765_CLASS))
  8820. tp->timer_offset = HZ;
  8821. else
  8822. tp->timer_offset = HZ / 10;
  8823. BUG_ON(tp->timer_offset > HZ);
  8824. tp->timer_multiplier = (HZ / tp->timer_offset);
  8825. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8826. TG3_FW_UPDATE_FREQ_SEC;
  8827. init_timer(&tp->timer);
  8828. tp->timer.data = (unsigned long) tp;
  8829. tp->timer.function = tg3_timer;
  8830. }
  8831. static void tg3_timer_start(struct tg3 *tp)
  8832. {
  8833. tp->asf_counter = tp->asf_multiplier;
  8834. tp->timer_counter = tp->timer_multiplier;
  8835. tp->timer.expires = jiffies + tp->timer_offset;
  8836. add_timer(&tp->timer);
  8837. }
  8838. static void tg3_timer_stop(struct tg3 *tp)
  8839. {
  8840. del_timer_sync(&tp->timer);
  8841. }
  8842. /* Restart hardware after configuration changes, self-test, etc.
  8843. * Invoked with tp->lock held.
  8844. */
  8845. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  8846. __releases(tp->lock)
  8847. __acquires(tp->lock)
  8848. {
  8849. int err;
  8850. err = tg3_init_hw(tp, reset_phy);
  8851. if (err) {
  8852. netdev_err(tp->dev,
  8853. "Failed to re-initialize device, aborting\n");
  8854. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8855. tg3_full_unlock(tp);
  8856. tg3_timer_stop(tp);
  8857. tp->irq_sync = 0;
  8858. tg3_napi_enable(tp);
  8859. dev_close(tp->dev);
  8860. tg3_full_lock(tp, 0);
  8861. }
  8862. return err;
  8863. }
  8864. static void tg3_reset_task(struct work_struct *work)
  8865. {
  8866. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8867. int err;
  8868. tg3_full_lock(tp, 0);
  8869. if (!netif_running(tp->dev)) {
  8870. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8871. tg3_full_unlock(tp);
  8872. return;
  8873. }
  8874. tg3_full_unlock(tp);
  8875. tg3_phy_stop(tp);
  8876. tg3_netif_stop(tp);
  8877. tg3_full_lock(tp, 1);
  8878. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8879. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8880. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8881. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8882. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8883. }
  8884. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8885. err = tg3_init_hw(tp, true);
  8886. if (err)
  8887. goto out;
  8888. tg3_netif_start(tp);
  8889. out:
  8890. tg3_full_unlock(tp);
  8891. if (!err)
  8892. tg3_phy_start(tp);
  8893. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8894. }
  8895. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8896. {
  8897. irq_handler_t fn;
  8898. unsigned long flags;
  8899. char *name;
  8900. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8901. if (tp->irq_cnt == 1)
  8902. name = tp->dev->name;
  8903. else {
  8904. name = &tnapi->irq_lbl[0];
  8905. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8906. name[IFNAMSIZ-1] = 0;
  8907. }
  8908. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8909. fn = tg3_msi;
  8910. if (tg3_flag(tp, 1SHOT_MSI))
  8911. fn = tg3_msi_1shot;
  8912. flags = 0;
  8913. } else {
  8914. fn = tg3_interrupt;
  8915. if (tg3_flag(tp, TAGGED_STATUS))
  8916. fn = tg3_interrupt_tagged;
  8917. flags = IRQF_SHARED;
  8918. }
  8919. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8920. }
  8921. static int tg3_test_interrupt(struct tg3 *tp)
  8922. {
  8923. struct tg3_napi *tnapi = &tp->napi[0];
  8924. struct net_device *dev = tp->dev;
  8925. int err, i, intr_ok = 0;
  8926. u32 val;
  8927. if (!netif_running(dev))
  8928. return -ENODEV;
  8929. tg3_disable_ints(tp);
  8930. free_irq(tnapi->irq_vec, tnapi);
  8931. /*
  8932. * Turn off MSI one shot mode. Otherwise this test has no
  8933. * observable way to know whether the interrupt was delivered.
  8934. */
  8935. if (tg3_flag(tp, 57765_PLUS)) {
  8936. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8937. tw32(MSGINT_MODE, val);
  8938. }
  8939. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8940. IRQF_SHARED, dev->name, tnapi);
  8941. if (err)
  8942. return err;
  8943. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8944. tg3_enable_ints(tp);
  8945. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8946. tnapi->coal_now);
  8947. for (i = 0; i < 5; i++) {
  8948. u32 int_mbox, misc_host_ctrl;
  8949. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8950. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8951. if ((int_mbox != 0) ||
  8952. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8953. intr_ok = 1;
  8954. break;
  8955. }
  8956. if (tg3_flag(tp, 57765_PLUS) &&
  8957. tnapi->hw_status->status_tag != tnapi->last_tag)
  8958. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8959. msleep(10);
  8960. }
  8961. tg3_disable_ints(tp);
  8962. free_irq(tnapi->irq_vec, tnapi);
  8963. err = tg3_request_irq(tp, 0);
  8964. if (err)
  8965. return err;
  8966. if (intr_ok) {
  8967. /* Reenable MSI one shot mode. */
  8968. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8969. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8970. tw32(MSGINT_MODE, val);
  8971. }
  8972. return 0;
  8973. }
  8974. return -EIO;
  8975. }
  8976. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8977. * successfully restored
  8978. */
  8979. static int tg3_test_msi(struct tg3 *tp)
  8980. {
  8981. int err;
  8982. u16 pci_cmd;
  8983. if (!tg3_flag(tp, USING_MSI))
  8984. return 0;
  8985. /* Turn off SERR reporting in case MSI terminates with Master
  8986. * Abort.
  8987. */
  8988. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8989. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8990. pci_cmd & ~PCI_COMMAND_SERR);
  8991. err = tg3_test_interrupt(tp);
  8992. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8993. if (!err)
  8994. return 0;
  8995. /* other failures */
  8996. if (err != -EIO)
  8997. return err;
  8998. /* MSI test failed, go back to INTx mode */
  8999. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9000. "to INTx mode. Please report this failure to the PCI "
  9001. "maintainer and include system chipset information\n");
  9002. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9003. pci_disable_msi(tp->pdev);
  9004. tg3_flag_clear(tp, USING_MSI);
  9005. tp->napi[0].irq_vec = tp->pdev->irq;
  9006. err = tg3_request_irq(tp, 0);
  9007. if (err)
  9008. return err;
  9009. /* Need to reset the chip because the MSI cycle may have terminated
  9010. * with Master Abort.
  9011. */
  9012. tg3_full_lock(tp, 1);
  9013. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9014. err = tg3_init_hw(tp, true);
  9015. tg3_full_unlock(tp);
  9016. if (err)
  9017. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9018. return err;
  9019. }
  9020. static int tg3_request_firmware(struct tg3 *tp)
  9021. {
  9022. const struct tg3_firmware_hdr *fw_hdr;
  9023. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9024. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9025. tp->fw_needed);
  9026. return -ENOENT;
  9027. }
  9028. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9029. /* Firmware blob starts with version numbers, followed by
  9030. * start address and _full_ length including BSS sections
  9031. * (which must be longer than the actual data, of course
  9032. */
  9033. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9034. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9035. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9036. tp->fw_len, tp->fw_needed);
  9037. release_firmware(tp->fw);
  9038. tp->fw = NULL;
  9039. return -EINVAL;
  9040. }
  9041. /* We no longer need firmware; we have it. */
  9042. tp->fw_needed = NULL;
  9043. return 0;
  9044. }
  9045. static u32 tg3_irq_count(struct tg3 *tp)
  9046. {
  9047. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9048. if (irq_cnt > 1) {
  9049. /* We want as many rx rings enabled as there are cpus.
  9050. * In multiqueue MSI-X mode, the first MSI-X vector
  9051. * only deals with link interrupts, etc, so we add
  9052. * one to the number of vectors we are requesting.
  9053. */
  9054. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9055. }
  9056. return irq_cnt;
  9057. }
  9058. static bool tg3_enable_msix(struct tg3 *tp)
  9059. {
  9060. int i, rc;
  9061. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9062. tp->txq_cnt = tp->txq_req;
  9063. tp->rxq_cnt = tp->rxq_req;
  9064. if (!tp->rxq_cnt)
  9065. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9066. if (tp->rxq_cnt > tp->rxq_max)
  9067. tp->rxq_cnt = tp->rxq_max;
  9068. /* Disable multiple TX rings by default. Simple round-robin hardware
  9069. * scheduling of the TX rings can cause starvation of rings with
  9070. * small packets when other rings have TSO or jumbo packets.
  9071. */
  9072. if (!tp->txq_req)
  9073. tp->txq_cnt = 1;
  9074. tp->irq_cnt = tg3_irq_count(tp);
  9075. for (i = 0; i < tp->irq_max; i++) {
  9076. msix_ent[i].entry = i;
  9077. msix_ent[i].vector = 0;
  9078. }
  9079. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9080. if (rc < 0) {
  9081. return false;
  9082. } else if (rc != 0) {
  9083. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9084. return false;
  9085. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9086. tp->irq_cnt, rc);
  9087. tp->irq_cnt = rc;
  9088. tp->rxq_cnt = max(rc - 1, 1);
  9089. if (tp->txq_cnt)
  9090. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9091. }
  9092. for (i = 0; i < tp->irq_max; i++)
  9093. tp->napi[i].irq_vec = msix_ent[i].vector;
  9094. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9095. pci_disable_msix(tp->pdev);
  9096. return false;
  9097. }
  9098. if (tp->irq_cnt == 1)
  9099. return true;
  9100. tg3_flag_set(tp, ENABLE_RSS);
  9101. if (tp->txq_cnt > 1)
  9102. tg3_flag_set(tp, ENABLE_TSS);
  9103. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9104. return true;
  9105. }
  9106. static void tg3_ints_init(struct tg3 *tp)
  9107. {
  9108. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9109. !tg3_flag(tp, TAGGED_STATUS)) {
  9110. /* All MSI supporting chips should support tagged
  9111. * status. Assert that this is the case.
  9112. */
  9113. netdev_warn(tp->dev,
  9114. "MSI without TAGGED_STATUS? Not using MSI\n");
  9115. goto defcfg;
  9116. }
  9117. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9118. tg3_flag_set(tp, USING_MSIX);
  9119. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9120. tg3_flag_set(tp, USING_MSI);
  9121. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9122. u32 msi_mode = tr32(MSGINT_MODE);
  9123. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9124. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9125. if (!tg3_flag(tp, 1SHOT_MSI))
  9126. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9127. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9128. }
  9129. defcfg:
  9130. if (!tg3_flag(tp, USING_MSIX)) {
  9131. tp->irq_cnt = 1;
  9132. tp->napi[0].irq_vec = tp->pdev->irq;
  9133. }
  9134. if (tp->irq_cnt == 1) {
  9135. tp->txq_cnt = 1;
  9136. tp->rxq_cnt = 1;
  9137. netif_set_real_num_tx_queues(tp->dev, 1);
  9138. netif_set_real_num_rx_queues(tp->dev, 1);
  9139. }
  9140. }
  9141. static void tg3_ints_fini(struct tg3 *tp)
  9142. {
  9143. if (tg3_flag(tp, USING_MSIX))
  9144. pci_disable_msix(tp->pdev);
  9145. else if (tg3_flag(tp, USING_MSI))
  9146. pci_disable_msi(tp->pdev);
  9147. tg3_flag_clear(tp, USING_MSI);
  9148. tg3_flag_clear(tp, USING_MSIX);
  9149. tg3_flag_clear(tp, ENABLE_RSS);
  9150. tg3_flag_clear(tp, ENABLE_TSS);
  9151. }
  9152. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9153. bool init)
  9154. {
  9155. struct net_device *dev = tp->dev;
  9156. int i, err;
  9157. /*
  9158. * Setup interrupts first so we know how
  9159. * many NAPI resources to allocate
  9160. */
  9161. tg3_ints_init(tp);
  9162. tg3_rss_check_indir_tbl(tp);
  9163. /* The placement of this call is tied
  9164. * to the setup and use of Host TX descriptors.
  9165. */
  9166. err = tg3_alloc_consistent(tp);
  9167. if (err)
  9168. goto err_out1;
  9169. tg3_napi_init(tp);
  9170. tg3_napi_enable(tp);
  9171. for (i = 0; i < tp->irq_cnt; i++) {
  9172. struct tg3_napi *tnapi = &tp->napi[i];
  9173. err = tg3_request_irq(tp, i);
  9174. if (err) {
  9175. for (i--; i >= 0; i--) {
  9176. tnapi = &tp->napi[i];
  9177. free_irq(tnapi->irq_vec, tnapi);
  9178. }
  9179. goto err_out2;
  9180. }
  9181. }
  9182. tg3_full_lock(tp, 0);
  9183. err = tg3_init_hw(tp, reset_phy);
  9184. if (err) {
  9185. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9186. tg3_free_rings(tp);
  9187. }
  9188. tg3_full_unlock(tp);
  9189. if (err)
  9190. goto err_out3;
  9191. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9192. err = tg3_test_msi(tp);
  9193. if (err) {
  9194. tg3_full_lock(tp, 0);
  9195. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9196. tg3_free_rings(tp);
  9197. tg3_full_unlock(tp);
  9198. goto err_out2;
  9199. }
  9200. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9201. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9202. tw32(PCIE_TRANSACTION_CFG,
  9203. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9204. }
  9205. }
  9206. tg3_phy_start(tp);
  9207. tg3_hwmon_open(tp);
  9208. tg3_full_lock(tp, 0);
  9209. tg3_timer_start(tp);
  9210. tg3_flag_set(tp, INIT_COMPLETE);
  9211. tg3_enable_ints(tp);
  9212. if (init)
  9213. tg3_ptp_init(tp);
  9214. else
  9215. tg3_ptp_resume(tp);
  9216. tg3_full_unlock(tp);
  9217. netif_tx_start_all_queues(dev);
  9218. /*
  9219. * Reset loopback feature if it was turned on while the device was down
  9220. * make sure that it's installed properly now.
  9221. */
  9222. if (dev->features & NETIF_F_LOOPBACK)
  9223. tg3_set_loopback(dev, dev->features);
  9224. return 0;
  9225. err_out3:
  9226. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9227. struct tg3_napi *tnapi = &tp->napi[i];
  9228. free_irq(tnapi->irq_vec, tnapi);
  9229. }
  9230. err_out2:
  9231. tg3_napi_disable(tp);
  9232. tg3_napi_fini(tp);
  9233. tg3_free_consistent(tp);
  9234. err_out1:
  9235. tg3_ints_fini(tp);
  9236. return err;
  9237. }
  9238. static void tg3_stop(struct tg3 *tp)
  9239. {
  9240. int i;
  9241. tg3_reset_task_cancel(tp);
  9242. tg3_netif_stop(tp);
  9243. tg3_timer_stop(tp);
  9244. tg3_hwmon_close(tp);
  9245. tg3_phy_stop(tp);
  9246. tg3_full_lock(tp, 1);
  9247. tg3_disable_ints(tp);
  9248. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9249. tg3_free_rings(tp);
  9250. tg3_flag_clear(tp, INIT_COMPLETE);
  9251. tg3_full_unlock(tp);
  9252. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9253. struct tg3_napi *tnapi = &tp->napi[i];
  9254. free_irq(tnapi->irq_vec, tnapi);
  9255. }
  9256. tg3_ints_fini(tp);
  9257. tg3_napi_fini(tp);
  9258. tg3_free_consistent(tp);
  9259. }
  9260. static int tg3_open(struct net_device *dev)
  9261. {
  9262. struct tg3 *tp = netdev_priv(dev);
  9263. int err;
  9264. if (tp->fw_needed) {
  9265. err = tg3_request_firmware(tp);
  9266. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9267. if (err) {
  9268. netdev_warn(tp->dev, "EEE capability disabled\n");
  9269. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9270. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9271. netdev_warn(tp->dev, "EEE capability restored\n");
  9272. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9273. }
  9274. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9275. if (err)
  9276. return err;
  9277. } else if (err) {
  9278. netdev_warn(tp->dev, "TSO capability disabled\n");
  9279. tg3_flag_clear(tp, TSO_CAPABLE);
  9280. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9281. netdev_notice(tp->dev, "TSO capability restored\n");
  9282. tg3_flag_set(tp, TSO_CAPABLE);
  9283. }
  9284. }
  9285. tg3_carrier_off(tp);
  9286. err = tg3_power_up(tp);
  9287. if (err)
  9288. return err;
  9289. tg3_full_lock(tp, 0);
  9290. tg3_disable_ints(tp);
  9291. tg3_flag_clear(tp, INIT_COMPLETE);
  9292. tg3_full_unlock(tp);
  9293. err = tg3_start(tp,
  9294. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9295. true, true);
  9296. if (err) {
  9297. tg3_frob_aux_power(tp, false);
  9298. pci_set_power_state(tp->pdev, PCI_D3hot);
  9299. }
  9300. if (tg3_flag(tp, PTP_CAPABLE)) {
  9301. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9302. &tp->pdev->dev);
  9303. if (IS_ERR(tp->ptp_clock))
  9304. tp->ptp_clock = NULL;
  9305. }
  9306. return err;
  9307. }
  9308. static int tg3_close(struct net_device *dev)
  9309. {
  9310. struct tg3 *tp = netdev_priv(dev);
  9311. tg3_ptp_fini(tp);
  9312. tg3_stop(tp);
  9313. /* Clear stats across close / open calls */
  9314. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9315. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9316. tg3_power_down(tp);
  9317. tg3_carrier_off(tp);
  9318. return 0;
  9319. }
  9320. static inline u64 get_stat64(tg3_stat64_t *val)
  9321. {
  9322. return ((u64)val->high << 32) | ((u64)val->low);
  9323. }
  9324. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9325. {
  9326. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9327. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9328. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9329. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9330. u32 val;
  9331. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9332. tg3_writephy(tp, MII_TG3_TEST1,
  9333. val | MII_TG3_TEST1_CRC_EN);
  9334. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9335. } else
  9336. val = 0;
  9337. tp->phy_crc_errors += val;
  9338. return tp->phy_crc_errors;
  9339. }
  9340. return get_stat64(&hw_stats->rx_fcs_errors);
  9341. }
  9342. #define ESTAT_ADD(member) \
  9343. estats->member = old_estats->member + \
  9344. get_stat64(&hw_stats->member)
  9345. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9346. {
  9347. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9348. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9349. ESTAT_ADD(rx_octets);
  9350. ESTAT_ADD(rx_fragments);
  9351. ESTAT_ADD(rx_ucast_packets);
  9352. ESTAT_ADD(rx_mcast_packets);
  9353. ESTAT_ADD(rx_bcast_packets);
  9354. ESTAT_ADD(rx_fcs_errors);
  9355. ESTAT_ADD(rx_align_errors);
  9356. ESTAT_ADD(rx_xon_pause_rcvd);
  9357. ESTAT_ADD(rx_xoff_pause_rcvd);
  9358. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9359. ESTAT_ADD(rx_xoff_entered);
  9360. ESTAT_ADD(rx_frame_too_long_errors);
  9361. ESTAT_ADD(rx_jabbers);
  9362. ESTAT_ADD(rx_undersize_packets);
  9363. ESTAT_ADD(rx_in_length_errors);
  9364. ESTAT_ADD(rx_out_length_errors);
  9365. ESTAT_ADD(rx_64_or_less_octet_packets);
  9366. ESTAT_ADD(rx_65_to_127_octet_packets);
  9367. ESTAT_ADD(rx_128_to_255_octet_packets);
  9368. ESTAT_ADD(rx_256_to_511_octet_packets);
  9369. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9370. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9371. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9372. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9373. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9374. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9375. ESTAT_ADD(tx_octets);
  9376. ESTAT_ADD(tx_collisions);
  9377. ESTAT_ADD(tx_xon_sent);
  9378. ESTAT_ADD(tx_xoff_sent);
  9379. ESTAT_ADD(tx_flow_control);
  9380. ESTAT_ADD(tx_mac_errors);
  9381. ESTAT_ADD(tx_single_collisions);
  9382. ESTAT_ADD(tx_mult_collisions);
  9383. ESTAT_ADD(tx_deferred);
  9384. ESTAT_ADD(tx_excessive_collisions);
  9385. ESTAT_ADD(tx_late_collisions);
  9386. ESTAT_ADD(tx_collide_2times);
  9387. ESTAT_ADD(tx_collide_3times);
  9388. ESTAT_ADD(tx_collide_4times);
  9389. ESTAT_ADD(tx_collide_5times);
  9390. ESTAT_ADD(tx_collide_6times);
  9391. ESTAT_ADD(tx_collide_7times);
  9392. ESTAT_ADD(tx_collide_8times);
  9393. ESTAT_ADD(tx_collide_9times);
  9394. ESTAT_ADD(tx_collide_10times);
  9395. ESTAT_ADD(tx_collide_11times);
  9396. ESTAT_ADD(tx_collide_12times);
  9397. ESTAT_ADD(tx_collide_13times);
  9398. ESTAT_ADD(tx_collide_14times);
  9399. ESTAT_ADD(tx_collide_15times);
  9400. ESTAT_ADD(tx_ucast_packets);
  9401. ESTAT_ADD(tx_mcast_packets);
  9402. ESTAT_ADD(tx_bcast_packets);
  9403. ESTAT_ADD(tx_carrier_sense_errors);
  9404. ESTAT_ADD(tx_discards);
  9405. ESTAT_ADD(tx_errors);
  9406. ESTAT_ADD(dma_writeq_full);
  9407. ESTAT_ADD(dma_write_prioq_full);
  9408. ESTAT_ADD(rxbds_empty);
  9409. ESTAT_ADD(rx_discards);
  9410. ESTAT_ADD(rx_errors);
  9411. ESTAT_ADD(rx_threshold_hit);
  9412. ESTAT_ADD(dma_readq_full);
  9413. ESTAT_ADD(dma_read_prioq_full);
  9414. ESTAT_ADD(tx_comp_queue_full);
  9415. ESTAT_ADD(ring_set_send_prod_index);
  9416. ESTAT_ADD(ring_status_update);
  9417. ESTAT_ADD(nic_irqs);
  9418. ESTAT_ADD(nic_avoided_irqs);
  9419. ESTAT_ADD(nic_tx_threshold_hit);
  9420. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9421. }
  9422. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9423. {
  9424. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9425. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9426. stats->rx_packets = old_stats->rx_packets +
  9427. get_stat64(&hw_stats->rx_ucast_packets) +
  9428. get_stat64(&hw_stats->rx_mcast_packets) +
  9429. get_stat64(&hw_stats->rx_bcast_packets);
  9430. stats->tx_packets = old_stats->tx_packets +
  9431. get_stat64(&hw_stats->tx_ucast_packets) +
  9432. get_stat64(&hw_stats->tx_mcast_packets) +
  9433. get_stat64(&hw_stats->tx_bcast_packets);
  9434. stats->rx_bytes = old_stats->rx_bytes +
  9435. get_stat64(&hw_stats->rx_octets);
  9436. stats->tx_bytes = old_stats->tx_bytes +
  9437. get_stat64(&hw_stats->tx_octets);
  9438. stats->rx_errors = old_stats->rx_errors +
  9439. get_stat64(&hw_stats->rx_errors);
  9440. stats->tx_errors = old_stats->tx_errors +
  9441. get_stat64(&hw_stats->tx_errors) +
  9442. get_stat64(&hw_stats->tx_mac_errors) +
  9443. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9444. get_stat64(&hw_stats->tx_discards);
  9445. stats->multicast = old_stats->multicast +
  9446. get_stat64(&hw_stats->rx_mcast_packets);
  9447. stats->collisions = old_stats->collisions +
  9448. get_stat64(&hw_stats->tx_collisions);
  9449. stats->rx_length_errors = old_stats->rx_length_errors +
  9450. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9451. get_stat64(&hw_stats->rx_undersize_packets);
  9452. stats->rx_over_errors = old_stats->rx_over_errors +
  9453. get_stat64(&hw_stats->rxbds_empty);
  9454. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9455. get_stat64(&hw_stats->rx_align_errors);
  9456. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9457. get_stat64(&hw_stats->tx_discards);
  9458. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9459. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9460. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9461. tg3_calc_crc_errors(tp);
  9462. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9463. get_stat64(&hw_stats->rx_discards);
  9464. stats->rx_dropped = tp->rx_dropped;
  9465. stats->tx_dropped = tp->tx_dropped;
  9466. }
  9467. static int tg3_get_regs_len(struct net_device *dev)
  9468. {
  9469. return TG3_REG_BLK_SIZE;
  9470. }
  9471. static void tg3_get_regs(struct net_device *dev,
  9472. struct ethtool_regs *regs, void *_p)
  9473. {
  9474. struct tg3 *tp = netdev_priv(dev);
  9475. regs->version = 0;
  9476. memset(_p, 0, TG3_REG_BLK_SIZE);
  9477. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9478. return;
  9479. tg3_full_lock(tp, 0);
  9480. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9481. tg3_full_unlock(tp);
  9482. }
  9483. static int tg3_get_eeprom_len(struct net_device *dev)
  9484. {
  9485. struct tg3 *tp = netdev_priv(dev);
  9486. return tp->nvram_size;
  9487. }
  9488. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9489. {
  9490. struct tg3 *tp = netdev_priv(dev);
  9491. int ret;
  9492. u8 *pd;
  9493. u32 i, offset, len, b_offset, b_count;
  9494. __be32 val;
  9495. if (tg3_flag(tp, NO_NVRAM))
  9496. return -EINVAL;
  9497. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9498. return -EAGAIN;
  9499. offset = eeprom->offset;
  9500. len = eeprom->len;
  9501. eeprom->len = 0;
  9502. eeprom->magic = TG3_EEPROM_MAGIC;
  9503. if (offset & 3) {
  9504. /* adjustments to start on required 4 byte boundary */
  9505. b_offset = offset & 3;
  9506. b_count = 4 - b_offset;
  9507. if (b_count > len) {
  9508. /* i.e. offset=1 len=2 */
  9509. b_count = len;
  9510. }
  9511. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9512. if (ret)
  9513. return ret;
  9514. memcpy(data, ((char *)&val) + b_offset, b_count);
  9515. len -= b_count;
  9516. offset += b_count;
  9517. eeprom->len += b_count;
  9518. }
  9519. /* read bytes up to the last 4 byte boundary */
  9520. pd = &data[eeprom->len];
  9521. for (i = 0; i < (len - (len & 3)); i += 4) {
  9522. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9523. if (ret) {
  9524. eeprom->len += i;
  9525. return ret;
  9526. }
  9527. memcpy(pd + i, &val, 4);
  9528. }
  9529. eeprom->len += i;
  9530. if (len & 3) {
  9531. /* read last bytes not ending on 4 byte boundary */
  9532. pd = &data[eeprom->len];
  9533. b_count = len & 3;
  9534. b_offset = offset + len - b_count;
  9535. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9536. if (ret)
  9537. return ret;
  9538. memcpy(pd, &val, b_count);
  9539. eeprom->len += b_count;
  9540. }
  9541. return 0;
  9542. }
  9543. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9544. {
  9545. struct tg3 *tp = netdev_priv(dev);
  9546. int ret;
  9547. u32 offset, len, b_offset, odd_len;
  9548. u8 *buf;
  9549. __be32 start, end;
  9550. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9551. return -EAGAIN;
  9552. if (tg3_flag(tp, NO_NVRAM) ||
  9553. eeprom->magic != TG3_EEPROM_MAGIC)
  9554. return -EINVAL;
  9555. offset = eeprom->offset;
  9556. len = eeprom->len;
  9557. if ((b_offset = (offset & 3))) {
  9558. /* adjustments to start on required 4 byte boundary */
  9559. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9560. if (ret)
  9561. return ret;
  9562. len += b_offset;
  9563. offset &= ~3;
  9564. if (len < 4)
  9565. len = 4;
  9566. }
  9567. odd_len = 0;
  9568. if (len & 3) {
  9569. /* adjustments to end on required 4 byte boundary */
  9570. odd_len = 1;
  9571. len = (len + 3) & ~3;
  9572. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9573. if (ret)
  9574. return ret;
  9575. }
  9576. buf = data;
  9577. if (b_offset || odd_len) {
  9578. buf = kmalloc(len, GFP_KERNEL);
  9579. if (!buf)
  9580. return -ENOMEM;
  9581. if (b_offset)
  9582. memcpy(buf, &start, 4);
  9583. if (odd_len)
  9584. memcpy(buf+len-4, &end, 4);
  9585. memcpy(buf + b_offset, data, eeprom->len);
  9586. }
  9587. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9588. if (buf != data)
  9589. kfree(buf);
  9590. return ret;
  9591. }
  9592. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9593. {
  9594. struct tg3 *tp = netdev_priv(dev);
  9595. if (tg3_flag(tp, USE_PHYLIB)) {
  9596. struct phy_device *phydev;
  9597. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9598. return -EAGAIN;
  9599. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9600. return phy_ethtool_gset(phydev, cmd);
  9601. }
  9602. cmd->supported = (SUPPORTED_Autoneg);
  9603. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9604. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9605. SUPPORTED_1000baseT_Full);
  9606. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9607. cmd->supported |= (SUPPORTED_100baseT_Half |
  9608. SUPPORTED_100baseT_Full |
  9609. SUPPORTED_10baseT_Half |
  9610. SUPPORTED_10baseT_Full |
  9611. SUPPORTED_TP);
  9612. cmd->port = PORT_TP;
  9613. } else {
  9614. cmd->supported |= SUPPORTED_FIBRE;
  9615. cmd->port = PORT_FIBRE;
  9616. }
  9617. cmd->advertising = tp->link_config.advertising;
  9618. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9619. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9620. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9621. cmd->advertising |= ADVERTISED_Pause;
  9622. } else {
  9623. cmd->advertising |= ADVERTISED_Pause |
  9624. ADVERTISED_Asym_Pause;
  9625. }
  9626. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9627. cmd->advertising |= ADVERTISED_Asym_Pause;
  9628. }
  9629. }
  9630. if (netif_running(dev) && tp->link_up) {
  9631. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9632. cmd->duplex = tp->link_config.active_duplex;
  9633. cmd->lp_advertising = tp->link_config.rmt_adv;
  9634. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9635. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9636. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9637. else
  9638. cmd->eth_tp_mdix = ETH_TP_MDI;
  9639. }
  9640. } else {
  9641. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9642. cmd->duplex = DUPLEX_UNKNOWN;
  9643. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9644. }
  9645. cmd->phy_address = tp->phy_addr;
  9646. cmd->transceiver = XCVR_INTERNAL;
  9647. cmd->autoneg = tp->link_config.autoneg;
  9648. cmd->maxtxpkt = 0;
  9649. cmd->maxrxpkt = 0;
  9650. return 0;
  9651. }
  9652. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9653. {
  9654. struct tg3 *tp = netdev_priv(dev);
  9655. u32 speed = ethtool_cmd_speed(cmd);
  9656. if (tg3_flag(tp, USE_PHYLIB)) {
  9657. struct phy_device *phydev;
  9658. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9659. return -EAGAIN;
  9660. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9661. return phy_ethtool_sset(phydev, cmd);
  9662. }
  9663. if (cmd->autoneg != AUTONEG_ENABLE &&
  9664. cmd->autoneg != AUTONEG_DISABLE)
  9665. return -EINVAL;
  9666. if (cmd->autoneg == AUTONEG_DISABLE &&
  9667. cmd->duplex != DUPLEX_FULL &&
  9668. cmd->duplex != DUPLEX_HALF)
  9669. return -EINVAL;
  9670. if (cmd->autoneg == AUTONEG_ENABLE) {
  9671. u32 mask = ADVERTISED_Autoneg |
  9672. ADVERTISED_Pause |
  9673. ADVERTISED_Asym_Pause;
  9674. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9675. mask |= ADVERTISED_1000baseT_Half |
  9676. ADVERTISED_1000baseT_Full;
  9677. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9678. mask |= ADVERTISED_100baseT_Half |
  9679. ADVERTISED_100baseT_Full |
  9680. ADVERTISED_10baseT_Half |
  9681. ADVERTISED_10baseT_Full |
  9682. ADVERTISED_TP;
  9683. else
  9684. mask |= ADVERTISED_FIBRE;
  9685. if (cmd->advertising & ~mask)
  9686. return -EINVAL;
  9687. mask &= (ADVERTISED_1000baseT_Half |
  9688. ADVERTISED_1000baseT_Full |
  9689. ADVERTISED_100baseT_Half |
  9690. ADVERTISED_100baseT_Full |
  9691. ADVERTISED_10baseT_Half |
  9692. ADVERTISED_10baseT_Full);
  9693. cmd->advertising &= mask;
  9694. } else {
  9695. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9696. if (speed != SPEED_1000)
  9697. return -EINVAL;
  9698. if (cmd->duplex != DUPLEX_FULL)
  9699. return -EINVAL;
  9700. } else {
  9701. if (speed != SPEED_100 &&
  9702. speed != SPEED_10)
  9703. return -EINVAL;
  9704. }
  9705. }
  9706. tg3_full_lock(tp, 0);
  9707. tp->link_config.autoneg = cmd->autoneg;
  9708. if (cmd->autoneg == AUTONEG_ENABLE) {
  9709. tp->link_config.advertising = (cmd->advertising |
  9710. ADVERTISED_Autoneg);
  9711. tp->link_config.speed = SPEED_UNKNOWN;
  9712. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9713. } else {
  9714. tp->link_config.advertising = 0;
  9715. tp->link_config.speed = speed;
  9716. tp->link_config.duplex = cmd->duplex;
  9717. }
  9718. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9719. tg3_warn_mgmt_link_flap(tp);
  9720. if (netif_running(dev))
  9721. tg3_setup_phy(tp, true);
  9722. tg3_full_unlock(tp);
  9723. return 0;
  9724. }
  9725. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9726. {
  9727. struct tg3 *tp = netdev_priv(dev);
  9728. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9729. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9730. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9731. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9732. }
  9733. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9734. {
  9735. struct tg3 *tp = netdev_priv(dev);
  9736. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9737. wol->supported = WAKE_MAGIC;
  9738. else
  9739. wol->supported = 0;
  9740. wol->wolopts = 0;
  9741. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9742. wol->wolopts = WAKE_MAGIC;
  9743. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9744. }
  9745. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9746. {
  9747. struct tg3 *tp = netdev_priv(dev);
  9748. struct device *dp = &tp->pdev->dev;
  9749. if (wol->wolopts & ~WAKE_MAGIC)
  9750. return -EINVAL;
  9751. if ((wol->wolopts & WAKE_MAGIC) &&
  9752. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9753. return -EINVAL;
  9754. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9755. spin_lock_bh(&tp->lock);
  9756. if (device_may_wakeup(dp))
  9757. tg3_flag_set(tp, WOL_ENABLE);
  9758. else
  9759. tg3_flag_clear(tp, WOL_ENABLE);
  9760. spin_unlock_bh(&tp->lock);
  9761. return 0;
  9762. }
  9763. static u32 tg3_get_msglevel(struct net_device *dev)
  9764. {
  9765. struct tg3 *tp = netdev_priv(dev);
  9766. return tp->msg_enable;
  9767. }
  9768. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9769. {
  9770. struct tg3 *tp = netdev_priv(dev);
  9771. tp->msg_enable = value;
  9772. }
  9773. static int tg3_nway_reset(struct net_device *dev)
  9774. {
  9775. struct tg3 *tp = netdev_priv(dev);
  9776. int r;
  9777. if (!netif_running(dev))
  9778. return -EAGAIN;
  9779. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9780. return -EINVAL;
  9781. tg3_warn_mgmt_link_flap(tp);
  9782. if (tg3_flag(tp, USE_PHYLIB)) {
  9783. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9784. return -EAGAIN;
  9785. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9786. } else {
  9787. u32 bmcr;
  9788. spin_lock_bh(&tp->lock);
  9789. r = -EINVAL;
  9790. tg3_readphy(tp, MII_BMCR, &bmcr);
  9791. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9792. ((bmcr & BMCR_ANENABLE) ||
  9793. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9794. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9795. BMCR_ANENABLE);
  9796. r = 0;
  9797. }
  9798. spin_unlock_bh(&tp->lock);
  9799. }
  9800. return r;
  9801. }
  9802. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9803. {
  9804. struct tg3 *tp = netdev_priv(dev);
  9805. ering->rx_max_pending = tp->rx_std_ring_mask;
  9806. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9807. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9808. else
  9809. ering->rx_jumbo_max_pending = 0;
  9810. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9811. ering->rx_pending = tp->rx_pending;
  9812. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9813. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9814. else
  9815. ering->rx_jumbo_pending = 0;
  9816. ering->tx_pending = tp->napi[0].tx_pending;
  9817. }
  9818. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9819. {
  9820. struct tg3 *tp = netdev_priv(dev);
  9821. int i, irq_sync = 0, err = 0;
  9822. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9823. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9824. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9825. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9826. (tg3_flag(tp, TSO_BUG) &&
  9827. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9828. return -EINVAL;
  9829. if (netif_running(dev)) {
  9830. tg3_phy_stop(tp);
  9831. tg3_netif_stop(tp);
  9832. irq_sync = 1;
  9833. }
  9834. tg3_full_lock(tp, irq_sync);
  9835. tp->rx_pending = ering->rx_pending;
  9836. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9837. tp->rx_pending > 63)
  9838. tp->rx_pending = 63;
  9839. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9840. for (i = 0; i < tp->irq_max; i++)
  9841. tp->napi[i].tx_pending = ering->tx_pending;
  9842. if (netif_running(dev)) {
  9843. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9844. err = tg3_restart_hw(tp, false);
  9845. if (!err)
  9846. tg3_netif_start(tp);
  9847. }
  9848. tg3_full_unlock(tp);
  9849. if (irq_sync && !err)
  9850. tg3_phy_start(tp);
  9851. return err;
  9852. }
  9853. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9854. {
  9855. struct tg3 *tp = netdev_priv(dev);
  9856. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9857. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9858. epause->rx_pause = 1;
  9859. else
  9860. epause->rx_pause = 0;
  9861. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9862. epause->tx_pause = 1;
  9863. else
  9864. epause->tx_pause = 0;
  9865. }
  9866. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9867. {
  9868. struct tg3 *tp = netdev_priv(dev);
  9869. int err = 0;
  9870. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  9871. tg3_warn_mgmt_link_flap(tp);
  9872. if (tg3_flag(tp, USE_PHYLIB)) {
  9873. u32 newadv;
  9874. struct phy_device *phydev;
  9875. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9876. if (!(phydev->supported & SUPPORTED_Pause) ||
  9877. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9878. (epause->rx_pause != epause->tx_pause)))
  9879. return -EINVAL;
  9880. tp->link_config.flowctrl = 0;
  9881. if (epause->rx_pause) {
  9882. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9883. if (epause->tx_pause) {
  9884. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9885. newadv = ADVERTISED_Pause;
  9886. } else
  9887. newadv = ADVERTISED_Pause |
  9888. ADVERTISED_Asym_Pause;
  9889. } else if (epause->tx_pause) {
  9890. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9891. newadv = ADVERTISED_Asym_Pause;
  9892. } else
  9893. newadv = 0;
  9894. if (epause->autoneg)
  9895. tg3_flag_set(tp, PAUSE_AUTONEG);
  9896. else
  9897. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9898. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9899. u32 oldadv = phydev->advertising &
  9900. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9901. if (oldadv != newadv) {
  9902. phydev->advertising &=
  9903. ~(ADVERTISED_Pause |
  9904. ADVERTISED_Asym_Pause);
  9905. phydev->advertising |= newadv;
  9906. if (phydev->autoneg) {
  9907. /*
  9908. * Always renegotiate the link to
  9909. * inform our link partner of our
  9910. * flow control settings, even if the
  9911. * flow control is forced. Let
  9912. * tg3_adjust_link() do the final
  9913. * flow control setup.
  9914. */
  9915. return phy_start_aneg(phydev);
  9916. }
  9917. }
  9918. if (!epause->autoneg)
  9919. tg3_setup_flow_control(tp, 0, 0);
  9920. } else {
  9921. tp->link_config.advertising &=
  9922. ~(ADVERTISED_Pause |
  9923. ADVERTISED_Asym_Pause);
  9924. tp->link_config.advertising |= newadv;
  9925. }
  9926. } else {
  9927. int irq_sync = 0;
  9928. if (netif_running(dev)) {
  9929. tg3_netif_stop(tp);
  9930. irq_sync = 1;
  9931. }
  9932. tg3_full_lock(tp, irq_sync);
  9933. if (epause->autoneg)
  9934. tg3_flag_set(tp, PAUSE_AUTONEG);
  9935. else
  9936. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9937. if (epause->rx_pause)
  9938. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9939. else
  9940. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9941. if (epause->tx_pause)
  9942. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9943. else
  9944. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9945. if (netif_running(dev)) {
  9946. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9947. err = tg3_restart_hw(tp, false);
  9948. if (!err)
  9949. tg3_netif_start(tp);
  9950. }
  9951. tg3_full_unlock(tp);
  9952. }
  9953. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9954. return err;
  9955. }
  9956. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9957. {
  9958. switch (sset) {
  9959. case ETH_SS_TEST:
  9960. return TG3_NUM_TEST;
  9961. case ETH_SS_STATS:
  9962. return TG3_NUM_STATS;
  9963. default:
  9964. return -EOPNOTSUPP;
  9965. }
  9966. }
  9967. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9968. u32 *rules __always_unused)
  9969. {
  9970. struct tg3 *tp = netdev_priv(dev);
  9971. if (!tg3_flag(tp, SUPPORT_MSIX))
  9972. return -EOPNOTSUPP;
  9973. switch (info->cmd) {
  9974. case ETHTOOL_GRXRINGS:
  9975. if (netif_running(tp->dev))
  9976. info->data = tp->rxq_cnt;
  9977. else {
  9978. info->data = num_online_cpus();
  9979. if (info->data > TG3_RSS_MAX_NUM_QS)
  9980. info->data = TG3_RSS_MAX_NUM_QS;
  9981. }
  9982. /* The first interrupt vector only
  9983. * handles link interrupts.
  9984. */
  9985. info->data -= 1;
  9986. return 0;
  9987. default:
  9988. return -EOPNOTSUPP;
  9989. }
  9990. }
  9991. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9992. {
  9993. u32 size = 0;
  9994. struct tg3 *tp = netdev_priv(dev);
  9995. if (tg3_flag(tp, SUPPORT_MSIX))
  9996. size = TG3_RSS_INDIR_TBL_SIZE;
  9997. return size;
  9998. }
  9999. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10000. {
  10001. struct tg3 *tp = netdev_priv(dev);
  10002. int i;
  10003. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10004. indir[i] = tp->rss_ind_tbl[i];
  10005. return 0;
  10006. }
  10007. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10008. {
  10009. struct tg3 *tp = netdev_priv(dev);
  10010. size_t i;
  10011. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10012. tp->rss_ind_tbl[i] = indir[i];
  10013. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10014. return 0;
  10015. /* It is legal to write the indirection
  10016. * table while the device is running.
  10017. */
  10018. tg3_full_lock(tp, 0);
  10019. tg3_rss_write_indir_tbl(tp);
  10020. tg3_full_unlock(tp);
  10021. return 0;
  10022. }
  10023. static void tg3_get_channels(struct net_device *dev,
  10024. struct ethtool_channels *channel)
  10025. {
  10026. struct tg3 *tp = netdev_priv(dev);
  10027. u32 deflt_qs = netif_get_num_default_rss_queues();
  10028. channel->max_rx = tp->rxq_max;
  10029. channel->max_tx = tp->txq_max;
  10030. if (netif_running(dev)) {
  10031. channel->rx_count = tp->rxq_cnt;
  10032. channel->tx_count = tp->txq_cnt;
  10033. } else {
  10034. if (tp->rxq_req)
  10035. channel->rx_count = tp->rxq_req;
  10036. else
  10037. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10038. if (tp->txq_req)
  10039. channel->tx_count = tp->txq_req;
  10040. else
  10041. channel->tx_count = min(deflt_qs, tp->txq_max);
  10042. }
  10043. }
  10044. static int tg3_set_channels(struct net_device *dev,
  10045. struct ethtool_channels *channel)
  10046. {
  10047. struct tg3 *tp = netdev_priv(dev);
  10048. if (!tg3_flag(tp, SUPPORT_MSIX))
  10049. return -EOPNOTSUPP;
  10050. if (channel->rx_count > tp->rxq_max ||
  10051. channel->tx_count > tp->txq_max)
  10052. return -EINVAL;
  10053. tp->rxq_req = channel->rx_count;
  10054. tp->txq_req = channel->tx_count;
  10055. if (!netif_running(dev))
  10056. return 0;
  10057. tg3_stop(tp);
  10058. tg3_carrier_off(tp);
  10059. tg3_start(tp, true, false, false);
  10060. return 0;
  10061. }
  10062. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10063. {
  10064. switch (stringset) {
  10065. case ETH_SS_STATS:
  10066. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10067. break;
  10068. case ETH_SS_TEST:
  10069. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10070. break;
  10071. default:
  10072. WARN_ON(1); /* we need a WARN() */
  10073. break;
  10074. }
  10075. }
  10076. static int tg3_set_phys_id(struct net_device *dev,
  10077. enum ethtool_phys_id_state state)
  10078. {
  10079. struct tg3 *tp = netdev_priv(dev);
  10080. if (!netif_running(tp->dev))
  10081. return -EAGAIN;
  10082. switch (state) {
  10083. case ETHTOOL_ID_ACTIVE:
  10084. return 1; /* cycle on/off once per second */
  10085. case ETHTOOL_ID_ON:
  10086. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10087. LED_CTRL_1000MBPS_ON |
  10088. LED_CTRL_100MBPS_ON |
  10089. LED_CTRL_10MBPS_ON |
  10090. LED_CTRL_TRAFFIC_OVERRIDE |
  10091. LED_CTRL_TRAFFIC_BLINK |
  10092. LED_CTRL_TRAFFIC_LED);
  10093. break;
  10094. case ETHTOOL_ID_OFF:
  10095. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10096. LED_CTRL_TRAFFIC_OVERRIDE);
  10097. break;
  10098. case ETHTOOL_ID_INACTIVE:
  10099. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10100. break;
  10101. }
  10102. return 0;
  10103. }
  10104. static void tg3_get_ethtool_stats(struct net_device *dev,
  10105. struct ethtool_stats *estats, u64 *tmp_stats)
  10106. {
  10107. struct tg3 *tp = netdev_priv(dev);
  10108. if (tp->hw_stats)
  10109. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10110. else
  10111. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10112. }
  10113. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10114. {
  10115. int i;
  10116. __be32 *buf;
  10117. u32 offset = 0, len = 0;
  10118. u32 magic, val;
  10119. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10120. return NULL;
  10121. if (magic == TG3_EEPROM_MAGIC) {
  10122. for (offset = TG3_NVM_DIR_START;
  10123. offset < TG3_NVM_DIR_END;
  10124. offset += TG3_NVM_DIRENT_SIZE) {
  10125. if (tg3_nvram_read(tp, offset, &val))
  10126. return NULL;
  10127. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10128. TG3_NVM_DIRTYPE_EXTVPD)
  10129. break;
  10130. }
  10131. if (offset != TG3_NVM_DIR_END) {
  10132. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10133. if (tg3_nvram_read(tp, offset + 4, &offset))
  10134. return NULL;
  10135. offset = tg3_nvram_logical_addr(tp, offset);
  10136. }
  10137. }
  10138. if (!offset || !len) {
  10139. offset = TG3_NVM_VPD_OFF;
  10140. len = TG3_NVM_VPD_LEN;
  10141. }
  10142. buf = kmalloc(len, GFP_KERNEL);
  10143. if (buf == NULL)
  10144. return NULL;
  10145. if (magic == TG3_EEPROM_MAGIC) {
  10146. for (i = 0; i < len; i += 4) {
  10147. /* The data is in little-endian format in NVRAM.
  10148. * Use the big-endian read routines to preserve
  10149. * the byte order as it exists in NVRAM.
  10150. */
  10151. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10152. goto error;
  10153. }
  10154. } else {
  10155. u8 *ptr;
  10156. ssize_t cnt;
  10157. unsigned int pos = 0;
  10158. ptr = (u8 *)&buf[0];
  10159. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10160. cnt = pci_read_vpd(tp->pdev, pos,
  10161. len - pos, ptr);
  10162. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10163. cnt = 0;
  10164. else if (cnt < 0)
  10165. goto error;
  10166. }
  10167. if (pos != len)
  10168. goto error;
  10169. }
  10170. *vpdlen = len;
  10171. return buf;
  10172. error:
  10173. kfree(buf);
  10174. return NULL;
  10175. }
  10176. #define NVRAM_TEST_SIZE 0x100
  10177. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10178. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10179. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10180. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10181. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10182. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10183. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10184. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10185. static int tg3_test_nvram(struct tg3 *tp)
  10186. {
  10187. u32 csum, magic, len;
  10188. __be32 *buf;
  10189. int i, j, k, err = 0, size;
  10190. if (tg3_flag(tp, NO_NVRAM))
  10191. return 0;
  10192. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10193. return -EIO;
  10194. if (magic == TG3_EEPROM_MAGIC)
  10195. size = NVRAM_TEST_SIZE;
  10196. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10197. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10198. TG3_EEPROM_SB_FORMAT_1) {
  10199. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10200. case TG3_EEPROM_SB_REVISION_0:
  10201. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10202. break;
  10203. case TG3_EEPROM_SB_REVISION_2:
  10204. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10205. break;
  10206. case TG3_EEPROM_SB_REVISION_3:
  10207. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10208. break;
  10209. case TG3_EEPROM_SB_REVISION_4:
  10210. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10211. break;
  10212. case TG3_EEPROM_SB_REVISION_5:
  10213. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10214. break;
  10215. case TG3_EEPROM_SB_REVISION_6:
  10216. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10217. break;
  10218. default:
  10219. return -EIO;
  10220. }
  10221. } else
  10222. return 0;
  10223. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10224. size = NVRAM_SELFBOOT_HW_SIZE;
  10225. else
  10226. return -EIO;
  10227. buf = kmalloc(size, GFP_KERNEL);
  10228. if (buf == NULL)
  10229. return -ENOMEM;
  10230. err = -EIO;
  10231. for (i = 0, j = 0; i < size; i += 4, j++) {
  10232. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10233. if (err)
  10234. break;
  10235. }
  10236. if (i < size)
  10237. goto out;
  10238. /* Selfboot format */
  10239. magic = be32_to_cpu(buf[0]);
  10240. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10241. TG3_EEPROM_MAGIC_FW) {
  10242. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10243. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10244. TG3_EEPROM_SB_REVISION_2) {
  10245. /* For rev 2, the csum doesn't include the MBA. */
  10246. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10247. csum8 += buf8[i];
  10248. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10249. csum8 += buf8[i];
  10250. } else {
  10251. for (i = 0; i < size; i++)
  10252. csum8 += buf8[i];
  10253. }
  10254. if (csum8 == 0) {
  10255. err = 0;
  10256. goto out;
  10257. }
  10258. err = -EIO;
  10259. goto out;
  10260. }
  10261. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10262. TG3_EEPROM_MAGIC_HW) {
  10263. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10264. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10265. u8 *buf8 = (u8 *) buf;
  10266. /* Separate the parity bits and the data bytes. */
  10267. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10268. if ((i == 0) || (i == 8)) {
  10269. int l;
  10270. u8 msk;
  10271. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10272. parity[k++] = buf8[i] & msk;
  10273. i++;
  10274. } else if (i == 16) {
  10275. int l;
  10276. u8 msk;
  10277. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10278. parity[k++] = buf8[i] & msk;
  10279. i++;
  10280. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10281. parity[k++] = buf8[i] & msk;
  10282. i++;
  10283. }
  10284. data[j++] = buf8[i];
  10285. }
  10286. err = -EIO;
  10287. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10288. u8 hw8 = hweight8(data[i]);
  10289. if ((hw8 & 0x1) && parity[i])
  10290. goto out;
  10291. else if (!(hw8 & 0x1) && !parity[i])
  10292. goto out;
  10293. }
  10294. err = 0;
  10295. goto out;
  10296. }
  10297. err = -EIO;
  10298. /* Bootstrap checksum at offset 0x10 */
  10299. csum = calc_crc((unsigned char *) buf, 0x10);
  10300. if (csum != le32_to_cpu(buf[0x10/4]))
  10301. goto out;
  10302. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10303. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10304. if (csum != le32_to_cpu(buf[0xfc/4]))
  10305. goto out;
  10306. kfree(buf);
  10307. buf = tg3_vpd_readblock(tp, &len);
  10308. if (!buf)
  10309. return -ENOMEM;
  10310. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10311. if (i > 0) {
  10312. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10313. if (j < 0)
  10314. goto out;
  10315. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10316. goto out;
  10317. i += PCI_VPD_LRDT_TAG_SIZE;
  10318. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10319. PCI_VPD_RO_KEYWORD_CHKSUM);
  10320. if (j > 0) {
  10321. u8 csum8 = 0;
  10322. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10323. for (i = 0; i <= j; i++)
  10324. csum8 += ((u8 *)buf)[i];
  10325. if (csum8)
  10326. goto out;
  10327. }
  10328. }
  10329. err = 0;
  10330. out:
  10331. kfree(buf);
  10332. return err;
  10333. }
  10334. #define TG3_SERDES_TIMEOUT_SEC 2
  10335. #define TG3_COPPER_TIMEOUT_SEC 6
  10336. static int tg3_test_link(struct tg3 *tp)
  10337. {
  10338. int i, max;
  10339. if (!netif_running(tp->dev))
  10340. return -ENODEV;
  10341. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10342. max = TG3_SERDES_TIMEOUT_SEC;
  10343. else
  10344. max = TG3_COPPER_TIMEOUT_SEC;
  10345. for (i = 0; i < max; i++) {
  10346. if (tp->link_up)
  10347. return 0;
  10348. if (msleep_interruptible(1000))
  10349. break;
  10350. }
  10351. return -EIO;
  10352. }
  10353. /* Only test the commonly used registers */
  10354. static int tg3_test_registers(struct tg3 *tp)
  10355. {
  10356. int i, is_5705, is_5750;
  10357. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10358. static struct {
  10359. u16 offset;
  10360. u16 flags;
  10361. #define TG3_FL_5705 0x1
  10362. #define TG3_FL_NOT_5705 0x2
  10363. #define TG3_FL_NOT_5788 0x4
  10364. #define TG3_FL_NOT_5750 0x8
  10365. u32 read_mask;
  10366. u32 write_mask;
  10367. } reg_tbl[] = {
  10368. /* MAC Control Registers */
  10369. { MAC_MODE, TG3_FL_NOT_5705,
  10370. 0x00000000, 0x00ef6f8c },
  10371. { MAC_MODE, TG3_FL_5705,
  10372. 0x00000000, 0x01ef6b8c },
  10373. { MAC_STATUS, TG3_FL_NOT_5705,
  10374. 0x03800107, 0x00000000 },
  10375. { MAC_STATUS, TG3_FL_5705,
  10376. 0x03800100, 0x00000000 },
  10377. { MAC_ADDR_0_HIGH, 0x0000,
  10378. 0x00000000, 0x0000ffff },
  10379. { MAC_ADDR_0_LOW, 0x0000,
  10380. 0x00000000, 0xffffffff },
  10381. { MAC_RX_MTU_SIZE, 0x0000,
  10382. 0x00000000, 0x0000ffff },
  10383. { MAC_TX_MODE, 0x0000,
  10384. 0x00000000, 0x00000070 },
  10385. { MAC_TX_LENGTHS, 0x0000,
  10386. 0x00000000, 0x00003fff },
  10387. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10388. 0x00000000, 0x000007fc },
  10389. { MAC_RX_MODE, TG3_FL_5705,
  10390. 0x00000000, 0x000007dc },
  10391. { MAC_HASH_REG_0, 0x0000,
  10392. 0x00000000, 0xffffffff },
  10393. { MAC_HASH_REG_1, 0x0000,
  10394. 0x00000000, 0xffffffff },
  10395. { MAC_HASH_REG_2, 0x0000,
  10396. 0x00000000, 0xffffffff },
  10397. { MAC_HASH_REG_3, 0x0000,
  10398. 0x00000000, 0xffffffff },
  10399. /* Receive Data and Receive BD Initiator Control Registers. */
  10400. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10401. 0x00000000, 0xffffffff },
  10402. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10403. 0x00000000, 0xffffffff },
  10404. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10405. 0x00000000, 0x00000003 },
  10406. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10407. 0x00000000, 0xffffffff },
  10408. { RCVDBDI_STD_BD+0, 0x0000,
  10409. 0x00000000, 0xffffffff },
  10410. { RCVDBDI_STD_BD+4, 0x0000,
  10411. 0x00000000, 0xffffffff },
  10412. { RCVDBDI_STD_BD+8, 0x0000,
  10413. 0x00000000, 0xffff0002 },
  10414. { RCVDBDI_STD_BD+0xc, 0x0000,
  10415. 0x00000000, 0xffffffff },
  10416. /* Receive BD Initiator Control Registers. */
  10417. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10418. 0x00000000, 0xffffffff },
  10419. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10420. 0x00000000, 0x000003ff },
  10421. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10422. 0x00000000, 0xffffffff },
  10423. /* Host Coalescing Control Registers. */
  10424. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10425. 0x00000000, 0x00000004 },
  10426. { HOSTCC_MODE, TG3_FL_5705,
  10427. 0x00000000, 0x000000f6 },
  10428. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10429. 0x00000000, 0xffffffff },
  10430. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10431. 0x00000000, 0x000003ff },
  10432. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10433. 0x00000000, 0xffffffff },
  10434. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10435. 0x00000000, 0x000003ff },
  10436. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10437. 0x00000000, 0xffffffff },
  10438. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10439. 0x00000000, 0x000000ff },
  10440. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10441. 0x00000000, 0xffffffff },
  10442. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10443. 0x00000000, 0x000000ff },
  10444. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10445. 0x00000000, 0xffffffff },
  10446. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10447. 0x00000000, 0xffffffff },
  10448. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10449. 0x00000000, 0xffffffff },
  10450. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10451. 0x00000000, 0x000000ff },
  10452. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10453. 0x00000000, 0xffffffff },
  10454. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10455. 0x00000000, 0x000000ff },
  10456. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10457. 0x00000000, 0xffffffff },
  10458. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10459. 0x00000000, 0xffffffff },
  10460. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10461. 0x00000000, 0xffffffff },
  10462. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10463. 0x00000000, 0xffffffff },
  10464. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10465. 0x00000000, 0xffffffff },
  10466. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10467. 0xffffffff, 0x00000000 },
  10468. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10469. 0xffffffff, 0x00000000 },
  10470. /* Buffer Manager Control Registers. */
  10471. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10472. 0x00000000, 0x007fff80 },
  10473. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10474. 0x00000000, 0x007fffff },
  10475. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10476. 0x00000000, 0x0000003f },
  10477. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10478. 0x00000000, 0x000001ff },
  10479. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10480. 0x00000000, 0x000001ff },
  10481. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10482. 0xffffffff, 0x00000000 },
  10483. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10484. 0xffffffff, 0x00000000 },
  10485. /* Mailbox Registers */
  10486. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10487. 0x00000000, 0x000001ff },
  10488. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10489. 0x00000000, 0x000001ff },
  10490. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10491. 0x00000000, 0x000007ff },
  10492. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10493. 0x00000000, 0x000001ff },
  10494. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10495. };
  10496. is_5705 = is_5750 = 0;
  10497. if (tg3_flag(tp, 5705_PLUS)) {
  10498. is_5705 = 1;
  10499. if (tg3_flag(tp, 5750_PLUS))
  10500. is_5750 = 1;
  10501. }
  10502. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10503. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10504. continue;
  10505. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10506. continue;
  10507. if (tg3_flag(tp, IS_5788) &&
  10508. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10509. continue;
  10510. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10511. continue;
  10512. offset = (u32) reg_tbl[i].offset;
  10513. read_mask = reg_tbl[i].read_mask;
  10514. write_mask = reg_tbl[i].write_mask;
  10515. /* Save the original register content */
  10516. save_val = tr32(offset);
  10517. /* Determine the read-only value. */
  10518. read_val = save_val & read_mask;
  10519. /* Write zero to the register, then make sure the read-only bits
  10520. * are not changed and the read/write bits are all zeros.
  10521. */
  10522. tw32(offset, 0);
  10523. val = tr32(offset);
  10524. /* Test the read-only and read/write bits. */
  10525. if (((val & read_mask) != read_val) || (val & write_mask))
  10526. goto out;
  10527. /* Write ones to all the bits defined by RdMask and WrMask, then
  10528. * make sure the read-only bits are not changed and the
  10529. * read/write bits are all ones.
  10530. */
  10531. tw32(offset, read_mask | write_mask);
  10532. val = tr32(offset);
  10533. /* Test the read-only bits. */
  10534. if ((val & read_mask) != read_val)
  10535. goto out;
  10536. /* Test the read/write bits. */
  10537. if ((val & write_mask) != write_mask)
  10538. goto out;
  10539. tw32(offset, save_val);
  10540. }
  10541. return 0;
  10542. out:
  10543. if (netif_msg_hw(tp))
  10544. netdev_err(tp->dev,
  10545. "Register test failed at offset %x\n", offset);
  10546. tw32(offset, save_val);
  10547. return -EIO;
  10548. }
  10549. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10550. {
  10551. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10552. int i;
  10553. u32 j;
  10554. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10555. for (j = 0; j < len; j += 4) {
  10556. u32 val;
  10557. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10558. tg3_read_mem(tp, offset + j, &val);
  10559. if (val != test_pattern[i])
  10560. return -EIO;
  10561. }
  10562. }
  10563. return 0;
  10564. }
  10565. static int tg3_test_memory(struct tg3 *tp)
  10566. {
  10567. static struct mem_entry {
  10568. u32 offset;
  10569. u32 len;
  10570. } mem_tbl_570x[] = {
  10571. { 0x00000000, 0x00b50},
  10572. { 0x00002000, 0x1c000},
  10573. { 0xffffffff, 0x00000}
  10574. }, mem_tbl_5705[] = {
  10575. { 0x00000100, 0x0000c},
  10576. { 0x00000200, 0x00008},
  10577. { 0x00004000, 0x00800},
  10578. { 0x00006000, 0x01000},
  10579. { 0x00008000, 0x02000},
  10580. { 0x00010000, 0x0e000},
  10581. { 0xffffffff, 0x00000}
  10582. }, mem_tbl_5755[] = {
  10583. { 0x00000200, 0x00008},
  10584. { 0x00004000, 0x00800},
  10585. { 0x00006000, 0x00800},
  10586. { 0x00008000, 0x02000},
  10587. { 0x00010000, 0x0c000},
  10588. { 0xffffffff, 0x00000}
  10589. }, mem_tbl_5906[] = {
  10590. { 0x00000200, 0x00008},
  10591. { 0x00004000, 0x00400},
  10592. { 0x00006000, 0x00400},
  10593. { 0x00008000, 0x01000},
  10594. { 0x00010000, 0x01000},
  10595. { 0xffffffff, 0x00000}
  10596. }, mem_tbl_5717[] = {
  10597. { 0x00000200, 0x00008},
  10598. { 0x00010000, 0x0a000},
  10599. { 0x00020000, 0x13c00},
  10600. { 0xffffffff, 0x00000}
  10601. }, mem_tbl_57765[] = {
  10602. { 0x00000200, 0x00008},
  10603. { 0x00004000, 0x00800},
  10604. { 0x00006000, 0x09800},
  10605. { 0x00010000, 0x0a000},
  10606. { 0xffffffff, 0x00000}
  10607. };
  10608. struct mem_entry *mem_tbl;
  10609. int err = 0;
  10610. int i;
  10611. if (tg3_flag(tp, 5717_PLUS))
  10612. mem_tbl = mem_tbl_5717;
  10613. else if (tg3_flag(tp, 57765_CLASS) ||
  10614. tg3_asic_rev(tp) == ASIC_REV_5762)
  10615. mem_tbl = mem_tbl_57765;
  10616. else if (tg3_flag(tp, 5755_PLUS))
  10617. mem_tbl = mem_tbl_5755;
  10618. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10619. mem_tbl = mem_tbl_5906;
  10620. else if (tg3_flag(tp, 5705_PLUS))
  10621. mem_tbl = mem_tbl_5705;
  10622. else
  10623. mem_tbl = mem_tbl_570x;
  10624. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10625. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10626. if (err)
  10627. break;
  10628. }
  10629. return err;
  10630. }
  10631. #define TG3_TSO_MSS 500
  10632. #define TG3_TSO_IP_HDR_LEN 20
  10633. #define TG3_TSO_TCP_HDR_LEN 20
  10634. #define TG3_TSO_TCP_OPT_LEN 12
  10635. static const u8 tg3_tso_header[] = {
  10636. 0x08, 0x00,
  10637. 0x45, 0x00, 0x00, 0x00,
  10638. 0x00, 0x00, 0x40, 0x00,
  10639. 0x40, 0x06, 0x00, 0x00,
  10640. 0x0a, 0x00, 0x00, 0x01,
  10641. 0x0a, 0x00, 0x00, 0x02,
  10642. 0x0d, 0x00, 0xe0, 0x00,
  10643. 0x00, 0x00, 0x01, 0x00,
  10644. 0x00, 0x00, 0x02, 0x00,
  10645. 0x80, 0x10, 0x10, 0x00,
  10646. 0x14, 0x09, 0x00, 0x00,
  10647. 0x01, 0x01, 0x08, 0x0a,
  10648. 0x11, 0x11, 0x11, 0x11,
  10649. 0x11, 0x11, 0x11, 0x11,
  10650. };
  10651. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10652. {
  10653. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10654. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10655. u32 budget;
  10656. struct sk_buff *skb;
  10657. u8 *tx_data, *rx_data;
  10658. dma_addr_t map;
  10659. int num_pkts, tx_len, rx_len, i, err;
  10660. struct tg3_rx_buffer_desc *desc;
  10661. struct tg3_napi *tnapi, *rnapi;
  10662. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10663. tnapi = &tp->napi[0];
  10664. rnapi = &tp->napi[0];
  10665. if (tp->irq_cnt > 1) {
  10666. if (tg3_flag(tp, ENABLE_RSS))
  10667. rnapi = &tp->napi[1];
  10668. if (tg3_flag(tp, ENABLE_TSS))
  10669. tnapi = &tp->napi[1];
  10670. }
  10671. coal_now = tnapi->coal_now | rnapi->coal_now;
  10672. err = -EIO;
  10673. tx_len = pktsz;
  10674. skb = netdev_alloc_skb(tp->dev, tx_len);
  10675. if (!skb)
  10676. return -ENOMEM;
  10677. tx_data = skb_put(skb, tx_len);
  10678. memcpy(tx_data, tp->dev->dev_addr, 6);
  10679. memset(tx_data + 6, 0x0, 8);
  10680. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10681. if (tso_loopback) {
  10682. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10683. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10684. TG3_TSO_TCP_OPT_LEN;
  10685. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10686. sizeof(tg3_tso_header));
  10687. mss = TG3_TSO_MSS;
  10688. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10689. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10690. /* Set the total length field in the IP header */
  10691. iph->tot_len = htons((u16)(mss + hdr_len));
  10692. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10693. TXD_FLAG_CPU_POST_DMA);
  10694. if (tg3_flag(tp, HW_TSO_1) ||
  10695. tg3_flag(tp, HW_TSO_2) ||
  10696. tg3_flag(tp, HW_TSO_3)) {
  10697. struct tcphdr *th;
  10698. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10699. th = (struct tcphdr *)&tx_data[val];
  10700. th->check = 0;
  10701. } else
  10702. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10703. if (tg3_flag(tp, HW_TSO_3)) {
  10704. mss |= (hdr_len & 0xc) << 12;
  10705. if (hdr_len & 0x10)
  10706. base_flags |= 0x00000010;
  10707. base_flags |= (hdr_len & 0x3e0) << 5;
  10708. } else if (tg3_flag(tp, HW_TSO_2))
  10709. mss |= hdr_len << 9;
  10710. else if (tg3_flag(tp, HW_TSO_1) ||
  10711. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10712. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10713. } else {
  10714. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10715. }
  10716. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10717. } else {
  10718. num_pkts = 1;
  10719. data_off = ETH_HLEN;
  10720. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10721. tx_len > VLAN_ETH_FRAME_LEN)
  10722. base_flags |= TXD_FLAG_JMB_PKT;
  10723. }
  10724. for (i = data_off; i < tx_len; i++)
  10725. tx_data[i] = (u8) (i & 0xff);
  10726. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10727. if (pci_dma_mapping_error(tp->pdev, map)) {
  10728. dev_kfree_skb(skb);
  10729. return -EIO;
  10730. }
  10731. val = tnapi->tx_prod;
  10732. tnapi->tx_buffers[val].skb = skb;
  10733. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10734. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10735. rnapi->coal_now);
  10736. udelay(10);
  10737. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10738. budget = tg3_tx_avail(tnapi);
  10739. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10740. base_flags | TXD_FLAG_END, mss, 0)) {
  10741. tnapi->tx_buffers[val].skb = NULL;
  10742. dev_kfree_skb(skb);
  10743. return -EIO;
  10744. }
  10745. tnapi->tx_prod++;
  10746. /* Sync BD data before updating mailbox */
  10747. wmb();
  10748. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10749. tr32_mailbox(tnapi->prodmbox);
  10750. udelay(10);
  10751. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10752. for (i = 0; i < 35; i++) {
  10753. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10754. coal_now);
  10755. udelay(10);
  10756. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10757. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10758. if ((tx_idx == tnapi->tx_prod) &&
  10759. (rx_idx == (rx_start_idx + num_pkts)))
  10760. break;
  10761. }
  10762. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10763. dev_kfree_skb(skb);
  10764. if (tx_idx != tnapi->tx_prod)
  10765. goto out;
  10766. if (rx_idx != rx_start_idx + num_pkts)
  10767. goto out;
  10768. val = data_off;
  10769. while (rx_idx != rx_start_idx) {
  10770. desc = &rnapi->rx_rcb[rx_start_idx++];
  10771. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10772. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10773. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10774. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10775. goto out;
  10776. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10777. - ETH_FCS_LEN;
  10778. if (!tso_loopback) {
  10779. if (rx_len != tx_len)
  10780. goto out;
  10781. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10782. if (opaque_key != RXD_OPAQUE_RING_STD)
  10783. goto out;
  10784. } else {
  10785. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10786. goto out;
  10787. }
  10788. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10789. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10790. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10791. goto out;
  10792. }
  10793. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10794. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10795. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10796. mapping);
  10797. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10798. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10799. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10800. mapping);
  10801. } else
  10802. goto out;
  10803. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10804. PCI_DMA_FROMDEVICE);
  10805. rx_data += TG3_RX_OFFSET(tp);
  10806. for (i = data_off; i < rx_len; i++, val++) {
  10807. if (*(rx_data + i) != (u8) (val & 0xff))
  10808. goto out;
  10809. }
  10810. }
  10811. err = 0;
  10812. /* tg3_free_rings will unmap and free the rx_data */
  10813. out:
  10814. return err;
  10815. }
  10816. #define TG3_STD_LOOPBACK_FAILED 1
  10817. #define TG3_JMB_LOOPBACK_FAILED 2
  10818. #define TG3_TSO_LOOPBACK_FAILED 4
  10819. #define TG3_LOOPBACK_FAILED \
  10820. (TG3_STD_LOOPBACK_FAILED | \
  10821. TG3_JMB_LOOPBACK_FAILED | \
  10822. TG3_TSO_LOOPBACK_FAILED)
  10823. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10824. {
  10825. int err = -EIO;
  10826. u32 eee_cap;
  10827. u32 jmb_pkt_sz = 9000;
  10828. if (tp->dma_limit)
  10829. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10830. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10831. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10832. if (!netif_running(tp->dev)) {
  10833. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10834. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10835. if (do_extlpbk)
  10836. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10837. goto done;
  10838. }
  10839. err = tg3_reset_hw(tp, true);
  10840. if (err) {
  10841. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10842. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10843. if (do_extlpbk)
  10844. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10845. goto done;
  10846. }
  10847. if (tg3_flag(tp, ENABLE_RSS)) {
  10848. int i;
  10849. /* Reroute all rx packets to the 1st queue */
  10850. for (i = MAC_RSS_INDIR_TBL_0;
  10851. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10852. tw32(i, 0x0);
  10853. }
  10854. /* HW errata - mac loopback fails in some cases on 5780.
  10855. * Normal traffic and PHY loopback are not affected by
  10856. * errata. Also, the MAC loopback test is deprecated for
  10857. * all newer ASIC revisions.
  10858. */
  10859. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10860. !tg3_flag(tp, CPMU_PRESENT)) {
  10861. tg3_mac_loopback(tp, true);
  10862. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10863. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10864. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10865. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10866. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10867. tg3_mac_loopback(tp, false);
  10868. }
  10869. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10870. !tg3_flag(tp, USE_PHYLIB)) {
  10871. int i;
  10872. tg3_phy_lpbk_set(tp, 0, false);
  10873. /* Wait for link */
  10874. for (i = 0; i < 100; i++) {
  10875. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10876. break;
  10877. mdelay(1);
  10878. }
  10879. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10880. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10881. if (tg3_flag(tp, TSO_CAPABLE) &&
  10882. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10883. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10884. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10885. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10886. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10887. if (do_extlpbk) {
  10888. tg3_phy_lpbk_set(tp, 0, true);
  10889. /* All link indications report up, but the hardware
  10890. * isn't really ready for about 20 msec. Double it
  10891. * to be sure.
  10892. */
  10893. mdelay(40);
  10894. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10895. data[TG3_EXT_LOOPB_TEST] |=
  10896. TG3_STD_LOOPBACK_FAILED;
  10897. if (tg3_flag(tp, TSO_CAPABLE) &&
  10898. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10899. data[TG3_EXT_LOOPB_TEST] |=
  10900. TG3_TSO_LOOPBACK_FAILED;
  10901. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10902. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10903. data[TG3_EXT_LOOPB_TEST] |=
  10904. TG3_JMB_LOOPBACK_FAILED;
  10905. }
  10906. /* Re-enable gphy autopowerdown. */
  10907. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10908. tg3_phy_toggle_apd(tp, true);
  10909. }
  10910. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10911. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10912. done:
  10913. tp->phy_flags |= eee_cap;
  10914. return err;
  10915. }
  10916. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10917. u64 *data)
  10918. {
  10919. struct tg3 *tp = netdev_priv(dev);
  10920. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10921. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10922. tg3_power_up(tp)) {
  10923. etest->flags |= ETH_TEST_FL_FAILED;
  10924. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10925. return;
  10926. }
  10927. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10928. if (tg3_test_nvram(tp) != 0) {
  10929. etest->flags |= ETH_TEST_FL_FAILED;
  10930. data[TG3_NVRAM_TEST] = 1;
  10931. }
  10932. if (!doextlpbk && tg3_test_link(tp)) {
  10933. etest->flags |= ETH_TEST_FL_FAILED;
  10934. data[TG3_LINK_TEST] = 1;
  10935. }
  10936. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10937. int err, err2 = 0, irq_sync = 0;
  10938. if (netif_running(dev)) {
  10939. tg3_phy_stop(tp);
  10940. tg3_netif_stop(tp);
  10941. irq_sync = 1;
  10942. }
  10943. tg3_full_lock(tp, irq_sync);
  10944. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10945. err = tg3_nvram_lock(tp);
  10946. tg3_halt_cpu(tp, RX_CPU_BASE);
  10947. if (!tg3_flag(tp, 5705_PLUS))
  10948. tg3_halt_cpu(tp, TX_CPU_BASE);
  10949. if (!err)
  10950. tg3_nvram_unlock(tp);
  10951. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10952. tg3_phy_reset(tp);
  10953. if (tg3_test_registers(tp) != 0) {
  10954. etest->flags |= ETH_TEST_FL_FAILED;
  10955. data[TG3_REGISTER_TEST] = 1;
  10956. }
  10957. if (tg3_test_memory(tp) != 0) {
  10958. etest->flags |= ETH_TEST_FL_FAILED;
  10959. data[TG3_MEMORY_TEST] = 1;
  10960. }
  10961. if (doextlpbk)
  10962. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10963. if (tg3_test_loopback(tp, data, doextlpbk))
  10964. etest->flags |= ETH_TEST_FL_FAILED;
  10965. tg3_full_unlock(tp);
  10966. if (tg3_test_interrupt(tp) != 0) {
  10967. etest->flags |= ETH_TEST_FL_FAILED;
  10968. data[TG3_INTERRUPT_TEST] = 1;
  10969. }
  10970. tg3_full_lock(tp, 0);
  10971. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10972. if (netif_running(dev)) {
  10973. tg3_flag_set(tp, INIT_COMPLETE);
  10974. err2 = tg3_restart_hw(tp, true);
  10975. if (!err2)
  10976. tg3_netif_start(tp);
  10977. }
  10978. tg3_full_unlock(tp);
  10979. if (irq_sync && !err2)
  10980. tg3_phy_start(tp);
  10981. }
  10982. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10983. tg3_power_down(tp);
  10984. }
  10985. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10986. struct ifreq *ifr, int cmd)
  10987. {
  10988. struct tg3 *tp = netdev_priv(dev);
  10989. struct hwtstamp_config stmpconf;
  10990. if (!tg3_flag(tp, PTP_CAPABLE))
  10991. return -EINVAL;
  10992. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10993. return -EFAULT;
  10994. if (stmpconf.flags)
  10995. return -EINVAL;
  10996. switch (stmpconf.tx_type) {
  10997. case HWTSTAMP_TX_ON:
  10998. tg3_flag_set(tp, TX_TSTAMP_EN);
  10999. break;
  11000. case HWTSTAMP_TX_OFF:
  11001. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11002. break;
  11003. default:
  11004. return -ERANGE;
  11005. }
  11006. switch (stmpconf.rx_filter) {
  11007. case HWTSTAMP_FILTER_NONE:
  11008. tp->rxptpctl = 0;
  11009. break;
  11010. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11011. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11012. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11013. break;
  11014. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11015. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11016. TG3_RX_PTP_CTL_SYNC_EVNT;
  11017. break;
  11018. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11019. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11020. TG3_RX_PTP_CTL_DELAY_REQ;
  11021. break;
  11022. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11023. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11024. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11025. break;
  11026. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11027. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11028. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11029. break;
  11030. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11031. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11032. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11033. break;
  11034. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11035. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11036. TG3_RX_PTP_CTL_SYNC_EVNT;
  11037. break;
  11038. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11039. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11040. TG3_RX_PTP_CTL_SYNC_EVNT;
  11041. break;
  11042. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11043. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11044. TG3_RX_PTP_CTL_SYNC_EVNT;
  11045. break;
  11046. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11047. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11048. TG3_RX_PTP_CTL_DELAY_REQ;
  11049. break;
  11050. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11051. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11052. TG3_RX_PTP_CTL_DELAY_REQ;
  11053. break;
  11054. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11055. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11056. TG3_RX_PTP_CTL_DELAY_REQ;
  11057. break;
  11058. default:
  11059. return -ERANGE;
  11060. }
  11061. if (netif_running(dev) && tp->rxptpctl)
  11062. tw32(TG3_RX_PTP_CTL,
  11063. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11064. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11065. -EFAULT : 0;
  11066. }
  11067. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11068. {
  11069. struct mii_ioctl_data *data = if_mii(ifr);
  11070. struct tg3 *tp = netdev_priv(dev);
  11071. int err;
  11072. if (tg3_flag(tp, USE_PHYLIB)) {
  11073. struct phy_device *phydev;
  11074. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11075. return -EAGAIN;
  11076. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11077. return phy_mii_ioctl(phydev, ifr, cmd);
  11078. }
  11079. switch (cmd) {
  11080. case SIOCGMIIPHY:
  11081. data->phy_id = tp->phy_addr;
  11082. /* fallthru */
  11083. case SIOCGMIIREG: {
  11084. u32 mii_regval;
  11085. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11086. break; /* We have no PHY */
  11087. if (!netif_running(dev))
  11088. return -EAGAIN;
  11089. spin_lock_bh(&tp->lock);
  11090. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11091. data->reg_num & 0x1f, &mii_regval);
  11092. spin_unlock_bh(&tp->lock);
  11093. data->val_out = mii_regval;
  11094. return err;
  11095. }
  11096. case SIOCSMIIREG:
  11097. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11098. break; /* We have no PHY */
  11099. if (!netif_running(dev))
  11100. return -EAGAIN;
  11101. spin_lock_bh(&tp->lock);
  11102. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11103. data->reg_num & 0x1f, data->val_in);
  11104. spin_unlock_bh(&tp->lock);
  11105. return err;
  11106. case SIOCSHWTSTAMP:
  11107. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11108. default:
  11109. /* do nothing */
  11110. break;
  11111. }
  11112. return -EOPNOTSUPP;
  11113. }
  11114. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11115. {
  11116. struct tg3 *tp = netdev_priv(dev);
  11117. memcpy(ec, &tp->coal, sizeof(*ec));
  11118. return 0;
  11119. }
  11120. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11121. {
  11122. struct tg3 *tp = netdev_priv(dev);
  11123. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11124. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11125. if (!tg3_flag(tp, 5705_PLUS)) {
  11126. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11127. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11128. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11129. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11130. }
  11131. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11132. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11133. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11134. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11135. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11136. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11137. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11138. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11139. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11140. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11141. return -EINVAL;
  11142. /* No rx interrupts will be generated if both are zero */
  11143. if ((ec->rx_coalesce_usecs == 0) &&
  11144. (ec->rx_max_coalesced_frames == 0))
  11145. return -EINVAL;
  11146. /* No tx interrupts will be generated if both are zero */
  11147. if ((ec->tx_coalesce_usecs == 0) &&
  11148. (ec->tx_max_coalesced_frames == 0))
  11149. return -EINVAL;
  11150. /* Only copy relevant parameters, ignore all others. */
  11151. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11152. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11153. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11154. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11155. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11156. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11157. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11158. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11159. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11160. if (netif_running(dev)) {
  11161. tg3_full_lock(tp, 0);
  11162. __tg3_set_coalesce(tp, &tp->coal);
  11163. tg3_full_unlock(tp);
  11164. }
  11165. return 0;
  11166. }
  11167. static const struct ethtool_ops tg3_ethtool_ops = {
  11168. .get_settings = tg3_get_settings,
  11169. .set_settings = tg3_set_settings,
  11170. .get_drvinfo = tg3_get_drvinfo,
  11171. .get_regs_len = tg3_get_regs_len,
  11172. .get_regs = tg3_get_regs,
  11173. .get_wol = tg3_get_wol,
  11174. .set_wol = tg3_set_wol,
  11175. .get_msglevel = tg3_get_msglevel,
  11176. .set_msglevel = tg3_set_msglevel,
  11177. .nway_reset = tg3_nway_reset,
  11178. .get_link = ethtool_op_get_link,
  11179. .get_eeprom_len = tg3_get_eeprom_len,
  11180. .get_eeprom = tg3_get_eeprom,
  11181. .set_eeprom = tg3_set_eeprom,
  11182. .get_ringparam = tg3_get_ringparam,
  11183. .set_ringparam = tg3_set_ringparam,
  11184. .get_pauseparam = tg3_get_pauseparam,
  11185. .set_pauseparam = tg3_set_pauseparam,
  11186. .self_test = tg3_self_test,
  11187. .get_strings = tg3_get_strings,
  11188. .set_phys_id = tg3_set_phys_id,
  11189. .get_ethtool_stats = tg3_get_ethtool_stats,
  11190. .get_coalesce = tg3_get_coalesce,
  11191. .set_coalesce = tg3_set_coalesce,
  11192. .get_sset_count = tg3_get_sset_count,
  11193. .get_rxnfc = tg3_get_rxnfc,
  11194. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11195. .get_rxfh_indir = tg3_get_rxfh_indir,
  11196. .set_rxfh_indir = tg3_set_rxfh_indir,
  11197. .get_channels = tg3_get_channels,
  11198. .set_channels = tg3_set_channels,
  11199. .get_ts_info = tg3_get_ts_info,
  11200. };
  11201. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11202. struct rtnl_link_stats64 *stats)
  11203. {
  11204. struct tg3 *tp = netdev_priv(dev);
  11205. spin_lock_bh(&tp->lock);
  11206. if (!tp->hw_stats) {
  11207. spin_unlock_bh(&tp->lock);
  11208. return &tp->net_stats_prev;
  11209. }
  11210. tg3_get_nstats(tp, stats);
  11211. spin_unlock_bh(&tp->lock);
  11212. return stats;
  11213. }
  11214. static void tg3_set_rx_mode(struct net_device *dev)
  11215. {
  11216. struct tg3 *tp = netdev_priv(dev);
  11217. if (!netif_running(dev))
  11218. return;
  11219. tg3_full_lock(tp, 0);
  11220. __tg3_set_rx_mode(dev);
  11221. tg3_full_unlock(tp);
  11222. }
  11223. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11224. int new_mtu)
  11225. {
  11226. dev->mtu = new_mtu;
  11227. if (new_mtu > ETH_DATA_LEN) {
  11228. if (tg3_flag(tp, 5780_CLASS)) {
  11229. netdev_update_features(dev);
  11230. tg3_flag_clear(tp, TSO_CAPABLE);
  11231. } else {
  11232. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11233. }
  11234. } else {
  11235. if (tg3_flag(tp, 5780_CLASS)) {
  11236. tg3_flag_set(tp, TSO_CAPABLE);
  11237. netdev_update_features(dev);
  11238. }
  11239. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11240. }
  11241. }
  11242. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11243. {
  11244. struct tg3 *tp = netdev_priv(dev);
  11245. int err;
  11246. bool reset_phy = false;
  11247. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11248. return -EINVAL;
  11249. if (!netif_running(dev)) {
  11250. /* We'll just catch it later when the
  11251. * device is up'd.
  11252. */
  11253. tg3_set_mtu(dev, tp, new_mtu);
  11254. return 0;
  11255. }
  11256. tg3_phy_stop(tp);
  11257. tg3_netif_stop(tp);
  11258. tg3_full_lock(tp, 1);
  11259. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11260. tg3_set_mtu(dev, tp, new_mtu);
  11261. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11262. * breaks all requests to 256 bytes.
  11263. */
  11264. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11265. reset_phy = true;
  11266. err = tg3_restart_hw(tp, reset_phy);
  11267. if (!err)
  11268. tg3_netif_start(tp);
  11269. tg3_full_unlock(tp);
  11270. if (!err)
  11271. tg3_phy_start(tp);
  11272. return err;
  11273. }
  11274. static const struct net_device_ops tg3_netdev_ops = {
  11275. .ndo_open = tg3_open,
  11276. .ndo_stop = tg3_close,
  11277. .ndo_start_xmit = tg3_start_xmit,
  11278. .ndo_get_stats64 = tg3_get_stats64,
  11279. .ndo_validate_addr = eth_validate_addr,
  11280. .ndo_set_rx_mode = tg3_set_rx_mode,
  11281. .ndo_set_mac_address = tg3_set_mac_addr,
  11282. .ndo_do_ioctl = tg3_ioctl,
  11283. .ndo_tx_timeout = tg3_tx_timeout,
  11284. .ndo_change_mtu = tg3_change_mtu,
  11285. .ndo_fix_features = tg3_fix_features,
  11286. .ndo_set_features = tg3_set_features,
  11287. #ifdef CONFIG_NET_POLL_CONTROLLER
  11288. .ndo_poll_controller = tg3_poll_controller,
  11289. #endif
  11290. };
  11291. static void tg3_get_eeprom_size(struct tg3 *tp)
  11292. {
  11293. u32 cursize, val, magic;
  11294. tp->nvram_size = EEPROM_CHIP_SIZE;
  11295. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11296. return;
  11297. if ((magic != TG3_EEPROM_MAGIC) &&
  11298. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11299. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11300. return;
  11301. /*
  11302. * Size the chip by reading offsets at increasing powers of two.
  11303. * When we encounter our validation signature, we know the addressing
  11304. * has wrapped around, and thus have our chip size.
  11305. */
  11306. cursize = 0x10;
  11307. while (cursize < tp->nvram_size) {
  11308. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11309. return;
  11310. if (val == magic)
  11311. break;
  11312. cursize <<= 1;
  11313. }
  11314. tp->nvram_size = cursize;
  11315. }
  11316. static void tg3_get_nvram_size(struct tg3 *tp)
  11317. {
  11318. u32 val;
  11319. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11320. return;
  11321. /* Selfboot format */
  11322. if (val != TG3_EEPROM_MAGIC) {
  11323. tg3_get_eeprom_size(tp);
  11324. return;
  11325. }
  11326. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11327. if (val != 0) {
  11328. /* This is confusing. We want to operate on the
  11329. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11330. * call will read from NVRAM and byteswap the data
  11331. * according to the byteswapping settings for all
  11332. * other register accesses. This ensures the data we
  11333. * want will always reside in the lower 16-bits.
  11334. * However, the data in NVRAM is in LE format, which
  11335. * means the data from the NVRAM read will always be
  11336. * opposite the endianness of the CPU. The 16-bit
  11337. * byteswap then brings the data to CPU endianness.
  11338. */
  11339. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11340. return;
  11341. }
  11342. }
  11343. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11344. }
  11345. static void tg3_get_nvram_info(struct tg3 *tp)
  11346. {
  11347. u32 nvcfg1;
  11348. nvcfg1 = tr32(NVRAM_CFG1);
  11349. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11350. tg3_flag_set(tp, FLASH);
  11351. } else {
  11352. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11353. tw32(NVRAM_CFG1, nvcfg1);
  11354. }
  11355. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11356. tg3_flag(tp, 5780_CLASS)) {
  11357. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11358. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11359. tp->nvram_jedecnum = JEDEC_ATMEL;
  11360. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11361. tg3_flag_set(tp, NVRAM_BUFFERED);
  11362. break;
  11363. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11364. tp->nvram_jedecnum = JEDEC_ATMEL;
  11365. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11366. break;
  11367. case FLASH_VENDOR_ATMEL_EEPROM:
  11368. tp->nvram_jedecnum = JEDEC_ATMEL;
  11369. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11370. tg3_flag_set(tp, NVRAM_BUFFERED);
  11371. break;
  11372. case FLASH_VENDOR_ST:
  11373. tp->nvram_jedecnum = JEDEC_ST;
  11374. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11375. tg3_flag_set(tp, NVRAM_BUFFERED);
  11376. break;
  11377. case FLASH_VENDOR_SAIFUN:
  11378. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11379. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11380. break;
  11381. case FLASH_VENDOR_SST_SMALL:
  11382. case FLASH_VENDOR_SST_LARGE:
  11383. tp->nvram_jedecnum = JEDEC_SST;
  11384. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11385. break;
  11386. }
  11387. } else {
  11388. tp->nvram_jedecnum = JEDEC_ATMEL;
  11389. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11390. tg3_flag_set(tp, NVRAM_BUFFERED);
  11391. }
  11392. }
  11393. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11394. {
  11395. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11396. case FLASH_5752PAGE_SIZE_256:
  11397. tp->nvram_pagesize = 256;
  11398. break;
  11399. case FLASH_5752PAGE_SIZE_512:
  11400. tp->nvram_pagesize = 512;
  11401. break;
  11402. case FLASH_5752PAGE_SIZE_1K:
  11403. tp->nvram_pagesize = 1024;
  11404. break;
  11405. case FLASH_5752PAGE_SIZE_2K:
  11406. tp->nvram_pagesize = 2048;
  11407. break;
  11408. case FLASH_5752PAGE_SIZE_4K:
  11409. tp->nvram_pagesize = 4096;
  11410. break;
  11411. case FLASH_5752PAGE_SIZE_264:
  11412. tp->nvram_pagesize = 264;
  11413. break;
  11414. case FLASH_5752PAGE_SIZE_528:
  11415. tp->nvram_pagesize = 528;
  11416. break;
  11417. }
  11418. }
  11419. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11420. {
  11421. u32 nvcfg1;
  11422. nvcfg1 = tr32(NVRAM_CFG1);
  11423. /* NVRAM protection for TPM */
  11424. if (nvcfg1 & (1 << 27))
  11425. tg3_flag_set(tp, PROTECTED_NVRAM);
  11426. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11427. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11428. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11429. tp->nvram_jedecnum = JEDEC_ATMEL;
  11430. tg3_flag_set(tp, NVRAM_BUFFERED);
  11431. break;
  11432. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11433. tp->nvram_jedecnum = JEDEC_ATMEL;
  11434. tg3_flag_set(tp, NVRAM_BUFFERED);
  11435. tg3_flag_set(tp, FLASH);
  11436. break;
  11437. case FLASH_5752VENDOR_ST_M45PE10:
  11438. case FLASH_5752VENDOR_ST_M45PE20:
  11439. case FLASH_5752VENDOR_ST_M45PE40:
  11440. tp->nvram_jedecnum = JEDEC_ST;
  11441. tg3_flag_set(tp, NVRAM_BUFFERED);
  11442. tg3_flag_set(tp, FLASH);
  11443. break;
  11444. }
  11445. if (tg3_flag(tp, FLASH)) {
  11446. tg3_nvram_get_pagesize(tp, nvcfg1);
  11447. } else {
  11448. /* For eeprom, set pagesize to maximum eeprom size */
  11449. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11450. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11451. tw32(NVRAM_CFG1, nvcfg1);
  11452. }
  11453. }
  11454. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11455. {
  11456. u32 nvcfg1, protect = 0;
  11457. nvcfg1 = tr32(NVRAM_CFG1);
  11458. /* NVRAM protection for TPM */
  11459. if (nvcfg1 & (1 << 27)) {
  11460. tg3_flag_set(tp, PROTECTED_NVRAM);
  11461. protect = 1;
  11462. }
  11463. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11464. switch (nvcfg1) {
  11465. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11466. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11467. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11468. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11469. tp->nvram_jedecnum = JEDEC_ATMEL;
  11470. tg3_flag_set(tp, NVRAM_BUFFERED);
  11471. tg3_flag_set(tp, FLASH);
  11472. tp->nvram_pagesize = 264;
  11473. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11474. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11475. tp->nvram_size = (protect ? 0x3e200 :
  11476. TG3_NVRAM_SIZE_512KB);
  11477. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11478. tp->nvram_size = (protect ? 0x1f200 :
  11479. TG3_NVRAM_SIZE_256KB);
  11480. else
  11481. tp->nvram_size = (protect ? 0x1f200 :
  11482. TG3_NVRAM_SIZE_128KB);
  11483. break;
  11484. case FLASH_5752VENDOR_ST_M45PE10:
  11485. case FLASH_5752VENDOR_ST_M45PE20:
  11486. case FLASH_5752VENDOR_ST_M45PE40:
  11487. tp->nvram_jedecnum = JEDEC_ST;
  11488. tg3_flag_set(tp, NVRAM_BUFFERED);
  11489. tg3_flag_set(tp, FLASH);
  11490. tp->nvram_pagesize = 256;
  11491. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11492. tp->nvram_size = (protect ?
  11493. TG3_NVRAM_SIZE_64KB :
  11494. TG3_NVRAM_SIZE_128KB);
  11495. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11496. tp->nvram_size = (protect ?
  11497. TG3_NVRAM_SIZE_64KB :
  11498. TG3_NVRAM_SIZE_256KB);
  11499. else
  11500. tp->nvram_size = (protect ?
  11501. TG3_NVRAM_SIZE_128KB :
  11502. TG3_NVRAM_SIZE_512KB);
  11503. break;
  11504. }
  11505. }
  11506. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11507. {
  11508. u32 nvcfg1;
  11509. nvcfg1 = tr32(NVRAM_CFG1);
  11510. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11511. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11512. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11513. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11514. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11515. tp->nvram_jedecnum = JEDEC_ATMEL;
  11516. tg3_flag_set(tp, NVRAM_BUFFERED);
  11517. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11518. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11519. tw32(NVRAM_CFG1, nvcfg1);
  11520. break;
  11521. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11522. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11523. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11524. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11525. tp->nvram_jedecnum = JEDEC_ATMEL;
  11526. tg3_flag_set(tp, NVRAM_BUFFERED);
  11527. tg3_flag_set(tp, FLASH);
  11528. tp->nvram_pagesize = 264;
  11529. break;
  11530. case FLASH_5752VENDOR_ST_M45PE10:
  11531. case FLASH_5752VENDOR_ST_M45PE20:
  11532. case FLASH_5752VENDOR_ST_M45PE40:
  11533. tp->nvram_jedecnum = JEDEC_ST;
  11534. tg3_flag_set(tp, NVRAM_BUFFERED);
  11535. tg3_flag_set(tp, FLASH);
  11536. tp->nvram_pagesize = 256;
  11537. break;
  11538. }
  11539. }
  11540. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11541. {
  11542. u32 nvcfg1, protect = 0;
  11543. nvcfg1 = tr32(NVRAM_CFG1);
  11544. /* NVRAM protection for TPM */
  11545. if (nvcfg1 & (1 << 27)) {
  11546. tg3_flag_set(tp, PROTECTED_NVRAM);
  11547. protect = 1;
  11548. }
  11549. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11550. switch (nvcfg1) {
  11551. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11552. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11553. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11554. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11555. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11556. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11557. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11558. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11559. tp->nvram_jedecnum = JEDEC_ATMEL;
  11560. tg3_flag_set(tp, NVRAM_BUFFERED);
  11561. tg3_flag_set(tp, FLASH);
  11562. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11563. tp->nvram_pagesize = 256;
  11564. break;
  11565. case FLASH_5761VENDOR_ST_A_M45PE20:
  11566. case FLASH_5761VENDOR_ST_A_M45PE40:
  11567. case FLASH_5761VENDOR_ST_A_M45PE80:
  11568. case FLASH_5761VENDOR_ST_A_M45PE16:
  11569. case FLASH_5761VENDOR_ST_M_M45PE20:
  11570. case FLASH_5761VENDOR_ST_M_M45PE40:
  11571. case FLASH_5761VENDOR_ST_M_M45PE80:
  11572. case FLASH_5761VENDOR_ST_M_M45PE16:
  11573. tp->nvram_jedecnum = JEDEC_ST;
  11574. tg3_flag_set(tp, NVRAM_BUFFERED);
  11575. tg3_flag_set(tp, FLASH);
  11576. tp->nvram_pagesize = 256;
  11577. break;
  11578. }
  11579. if (protect) {
  11580. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11581. } else {
  11582. switch (nvcfg1) {
  11583. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11584. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11585. case FLASH_5761VENDOR_ST_A_M45PE16:
  11586. case FLASH_5761VENDOR_ST_M_M45PE16:
  11587. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11588. break;
  11589. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11590. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11591. case FLASH_5761VENDOR_ST_A_M45PE80:
  11592. case FLASH_5761VENDOR_ST_M_M45PE80:
  11593. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11594. break;
  11595. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11596. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11597. case FLASH_5761VENDOR_ST_A_M45PE40:
  11598. case FLASH_5761VENDOR_ST_M_M45PE40:
  11599. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11600. break;
  11601. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11602. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11603. case FLASH_5761VENDOR_ST_A_M45PE20:
  11604. case FLASH_5761VENDOR_ST_M_M45PE20:
  11605. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11606. break;
  11607. }
  11608. }
  11609. }
  11610. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11611. {
  11612. tp->nvram_jedecnum = JEDEC_ATMEL;
  11613. tg3_flag_set(tp, NVRAM_BUFFERED);
  11614. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11615. }
  11616. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11617. {
  11618. u32 nvcfg1;
  11619. nvcfg1 = tr32(NVRAM_CFG1);
  11620. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11621. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11622. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11623. tp->nvram_jedecnum = JEDEC_ATMEL;
  11624. tg3_flag_set(tp, NVRAM_BUFFERED);
  11625. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11626. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11627. tw32(NVRAM_CFG1, nvcfg1);
  11628. return;
  11629. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11630. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11631. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11632. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11633. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11634. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11635. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11636. tp->nvram_jedecnum = JEDEC_ATMEL;
  11637. tg3_flag_set(tp, NVRAM_BUFFERED);
  11638. tg3_flag_set(tp, FLASH);
  11639. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11640. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11641. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11642. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11643. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11644. break;
  11645. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11646. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11647. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11648. break;
  11649. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11650. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11651. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11652. break;
  11653. }
  11654. break;
  11655. case FLASH_5752VENDOR_ST_M45PE10:
  11656. case FLASH_5752VENDOR_ST_M45PE20:
  11657. case FLASH_5752VENDOR_ST_M45PE40:
  11658. tp->nvram_jedecnum = JEDEC_ST;
  11659. tg3_flag_set(tp, NVRAM_BUFFERED);
  11660. tg3_flag_set(tp, FLASH);
  11661. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11662. case FLASH_5752VENDOR_ST_M45PE10:
  11663. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11664. break;
  11665. case FLASH_5752VENDOR_ST_M45PE20:
  11666. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11667. break;
  11668. case FLASH_5752VENDOR_ST_M45PE40:
  11669. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11670. break;
  11671. }
  11672. break;
  11673. default:
  11674. tg3_flag_set(tp, NO_NVRAM);
  11675. return;
  11676. }
  11677. tg3_nvram_get_pagesize(tp, nvcfg1);
  11678. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11679. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11680. }
  11681. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11682. {
  11683. u32 nvcfg1;
  11684. nvcfg1 = tr32(NVRAM_CFG1);
  11685. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11686. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11687. case FLASH_5717VENDOR_MICRO_EEPROM:
  11688. tp->nvram_jedecnum = JEDEC_ATMEL;
  11689. tg3_flag_set(tp, NVRAM_BUFFERED);
  11690. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11691. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11692. tw32(NVRAM_CFG1, nvcfg1);
  11693. return;
  11694. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11695. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11696. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11697. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11698. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11699. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11700. case FLASH_5717VENDOR_ATMEL_45USPT:
  11701. tp->nvram_jedecnum = JEDEC_ATMEL;
  11702. tg3_flag_set(tp, NVRAM_BUFFERED);
  11703. tg3_flag_set(tp, FLASH);
  11704. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11705. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11706. /* Detect size with tg3_nvram_get_size() */
  11707. break;
  11708. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11709. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11710. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11711. break;
  11712. default:
  11713. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11714. break;
  11715. }
  11716. break;
  11717. case FLASH_5717VENDOR_ST_M_M25PE10:
  11718. case FLASH_5717VENDOR_ST_A_M25PE10:
  11719. case FLASH_5717VENDOR_ST_M_M45PE10:
  11720. case FLASH_5717VENDOR_ST_A_M45PE10:
  11721. case FLASH_5717VENDOR_ST_M_M25PE20:
  11722. case FLASH_5717VENDOR_ST_A_M25PE20:
  11723. case FLASH_5717VENDOR_ST_M_M45PE20:
  11724. case FLASH_5717VENDOR_ST_A_M45PE20:
  11725. case FLASH_5717VENDOR_ST_25USPT:
  11726. case FLASH_5717VENDOR_ST_45USPT:
  11727. tp->nvram_jedecnum = JEDEC_ST;
  11728. tg3_flag_set(tp, NVRAM_BUFFERED);
  11729. tg3_flag_set(tp, FLASH);
  11730. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11731. case FLASH_5717VENDOR_ST_M_M25PE20:
  11732. case FLASH_5717VENDOR_ST_M_M45PE20:
  11733. /* Detect size with tg3_nvram_get_size() */
  11734. break;
  11735. case FLASH_5717VENDOR_ST_A_M25PE20:
  11736. case FLASH_5717VENDOR_ST_A_M45PE20:
  11737. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11738. break;
  11739. default:
  11740. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11741. break;
  11742. }
  11743. break;
  11744. default:
  11745. tg3_flag_set(tp, NO_NVRAM);
  11746. return;
  11747. }
  11748. tg3_nvram_get_pagesize(tp, nvcfg1);
  11749. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11750. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11751. }
  11752. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11753. {
  11754. u32 nvcfg1, nvmpinstrp;
  11755. nvcfg1 = tr32(NVRAM_CFG1);
  11756. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11757. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11758. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11759. tg3_flag_set(tp, NO_NVRAM);
  11760. return;
  11761. }
  11762. switch (nvmpinstrp) {
  11763. case FLASH_5762_EEPROM_HD:
  11764. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11765. break;
  11766. case FLASH_5762_EEPROM_LD:
  11767. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11768. break;
  11769. case FLASH_5720VENDOR_M_ST_M45PE20:
  11770. /* This pinstrap supports multiple sizes, so force it
  11771. * to read the actual size from location 0xf0.
  11772. */
  11773. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11774. break;
  11775. }
  11776. }
  11777. switch (nvmpinstrp) {
  11778. case FLASH_5720_EEPROM_HD:
  11779. case FLASH_5720_EEPROM_LD:
  11780. tp->nvram_jedecnum = JEDEC_ATMEL;
  11781. tg3_flag_set(tp, NVRAM_BUFFERED);
  11782. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11783. tw32(NVRAM_CFG1, nvcfg1);
  11784. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11785. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11786. else
  11787. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11788. return;
  11789. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11790. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11791. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11792. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11793. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11794. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11795. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11796. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11797. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11798. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11799. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11800. case FLASH_5720VENDOR_ATMEL_45USPT:
  11801. tp->nvram_jedecnum = JEDEC_ATMEL;
  11802. tg3_flag_set(tp, NVRAM_BUFFERED);
  11803. tg3_flag_set(tp, FLASH);
  11804. switch (nvmpinstrp) {
  11805. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11806. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11807. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11808. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11809. break;
  11810. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11811. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11812. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11813. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11814. break;
  11815. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11816. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11817. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11818. break;
  11819. default:
  11820. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11821. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11822. break;
  11823. }
  11824. break;
  11825. case FLASH_5720VENDOR_M_ST_M25PE10:
  11826. case FLASH_5720VENDOR_M_ST_M45PE10:
  11827. case FLASH_5720VENDOR_A_ST_M25PE10:
  11828. case FLASH_5720VENDOR_A_ST_M45PE10:
  11829. case FLASH_5720VENDOR_M_ST_M25PE20:
  11830. case FLASH_5720VENDOR_M_ST_M45PE20:
  11831. case FLASH_5720VENDOR_A_ST_M25PE20:
  11832. case FLASH_5720VENDOR_A_ST_M45PE20:
  11833. case FLASH_5720VENDOR_M_ST_M25PE40:
  11834. case FLASH_5720VENDOR_M_ST_M45PE40:
  11835. case FLASH_5720VENDOR_A_ST_M25PE40:
  11836. case FLASH_5720VENDOR_A_ST_M45PE40:
  11837. case FLASH_5720VENDOR_M_ST_M25PE80:
  11838. case FLASH_5720VENDOR_M_ST_M45PE80:
  11839. case FLASH_5720VENDOR_A_ST_M25PE80:
  11840. case FLASH_5720VENDOR_A_ST_M45PE80:
  11841. case FLASH_5720VENDOR_ST_25USPT:
  11842. case FLASH_5720VENDOR_ST_45USPT:
  11843. tp->nvram_jedecnum = JEDEC_ST;
  11844. tg3_flag_set(tp, NVRAM_BUFFERED);
  11845. tg3_flag_set(tp, FLASH);
  11846. switch (nvmpinstrp) {
  11847. case FLASH_5720VENDOR_M_ST_M25PE20:
  11848. case FLASH_5720VENDOR_M_ST_M45PE20:
  11849. case FLASH_5720VENDOR_A_ST_M25PE20:
  11850. case FLASH_5720VENDOR_A_ST_M45PE20:
  11851. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11852. break;
  11853. case FLASH_5720VENDOR_M_ST_M25PE40:
  11854. case FLASH_5720VENDOR_M_ST_M45PE40:
  11855. case FLASH_5720VENDOR_A_ST_M25PE40:
  11856. case FLASH_5720VENDOR_A_ST_M45PE40:
  11857. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11858. break;
  11859. case FLASH_5720VENDOR_M_ST_M25PE80:
  11860. case FLASH_5720VENDOR_M_ST_M45PE80:
  11861. case FLASH_5720VENDOR_A_ST_M25PE80:
  11862. case FLASH_5720VENDOR_A_ST_M45PE80:
  11863. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11864. break;
  11865. default:
  11866. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11867. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11868. break;
  11869. }
  11870. break;
  11871. default:
  11872. tg3_flag_set(tp, NO_NVRAM);
  11873. return;
  11874. }
  11875. tg3_nvram_get_pagesize(tp, nvcfg1);
  11876. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11877. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11878. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11879. u32 val;
  11880. if (tg3_nvram_read(tp, 0, &val))
  11881. return;
  11882. if (val != TG3_EEPROM_MAGIC &&
  11883. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11884. tg3_flag_set(tp, NO_NVRAM);
  11885. }
  11886. }
  11887. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11888. static void tg3_nvram_init(struct tg3 *tp)
  11889. {
  11890. if (tg3_flag(tp, IS_SSB_CORE)) {
  11891. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11892. tg3_flag_clear(tp, NVRAM);
  11893. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11894. tg3_flag_set(tp, NO_NVRAM);
  11895. return;
  11896. }
  11897. tw32_f(GRC_EEPROM_ADDR,
  11898. (EEPROM_ADDR_FSM_RESET |
  11899. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11900. EEPROM_ADDR_CLKPERD_SHIFT)));
  11901. msleep(1);
  11902. /* Enable seeprom accesses. */
  11903. tw32_f(GRC_LOCAL_CTRL,
  11904. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11905. udelay(100);
  11906. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11907. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11908. tg3_flag_set(tp, NVRAM);
  11909. if (tg3_nvram_lock(tp)) {
  11910. netdev_warn(tp->dev,
  11911. "Cannot get nvram lock, %s failed\n",
  11912. __func__);
  11913. return;
  11914. }
  11915. tg3_enable_nvram_access(tp);
  11916. tp->nvram_size = 0;
  11917. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11918. tg3_get_5752_nvram_info(tp);
  11919. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11920. tg3_get_5755_nvram_info(tp);
  11921. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11922. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11923. tg3_asic_rev(tp) == ASIC_REV_5785)
  11924. tg3_get_5787_nvram_info(tp);
  11925. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11926. tg3_get_5761_nvram_info(tp);
  11927. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11928. tg3_get_5906_nvram_info(tp);
  11929. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11930. tg3_flag(tp, 57765_CLASS))
  11931. tg3_get_57780_nvram_info(tp);
  11932. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11933. tg3_asic_rev(tp) == ASIC_REV_5719)
  11934. tg3_get_5717_nvram_info(tp);
  11935. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11936. tg3_asic_rev(tp) == ASIC_REV_5762)
  11937. tg3_get_5720_nvram_info(tp);
  11938. else
  11939. tg3_get_nvram_info(tp);
  11940. if (tp->nvram_size == 0)
  11941. tg3_get_nvram_size(tp);
  11942. tg3_disable_nvram_access(tp);
  11943. tg3_nvram_unlock(tp);
  11944. } else {
  11945. tg3_flag_clear(tp, NVRAM);
  11946. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11947. tg3_get_eeprom_size(tp);
  11948. }
  11949. }
  11950. struct subsys_tbl_ent {
  11951. u16 subsys_vendor, subsys_devid;
  11952. u32 phy_id;
  11953. };
  11954. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11955. /* Broadcom boards. */
  11956. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11957. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11958. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11959. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11960. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11961. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11962. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11963. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11964. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11965. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11966. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11967. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11968. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11969. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11970. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11971. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11972. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11973. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11974. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11975. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11976. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11977. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11978. /* 3com boards. */
  11979. { TG3PCI_SUBVENDOR_ID_3COM,
  11980. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11981. { TG3PCI_SUBVENDOR_ID_3COM,
  11982. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11983. { TG3PCI_SUBVENDOR_ID_3COM,
  11984. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11985. { TG3PCI_SUBVENDOR_ID_3COM,
  11986. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11987. { TG3PCI_SUBVENDOR_ID_3COM,
  11988. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11989. /* DELL boards. */
  11990. { TG3PCI_SUBVENDOR_ID_DELL,
  11991. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11992. { TG3PCI_SUBVENDOR_ID_DELL,
  11993. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11994. { TG3PCI_SUBVENDOR_ID_DELL,
  11995. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11996. { TG3PCI_SUBVENDOR_ID_DELL,
  11997. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11998. /* Compaq boards. */
  11999. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12000. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12001. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12002. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12003. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12004. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12005. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12006. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12007. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12008. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12009. /* IBM boards. */
  12010. { TG3PCI_SUBVENDOR_ID_IBM,
  12011. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12012. };
  12013. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12014. {
  12015. int i;
  12016. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12017. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12018. tp->pdev->subsystem_vendor) &&
  12019. (subsys_id_to_phy_id[i].subsys_devid ==
  12020. tp->pdev->subsystem_device))
  12021. return &subsys_id_to_phy_id[i];
  12022. }
  12023. return NULL;
  12024. }
  12025. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12026. {
  12027. u32 val;
  12028. tp->phy_id = TG3_PHY_ID_INVALID;
  12029. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12030. /* Assume an onboard device and WOL capable by default. */
  12031. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12032. tg3_flag_set(tp, WOL_CAP);
  12033. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12034. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12035. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12036. tg3_flag_set(tp, IS_NIC);
  12037. }
  12038. val = tr32(VCPU_CFGSHDW);
  12039. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12040. tg3_flag_set(tp, ASPM_WORKAROUND);
  12041. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12042. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12043. tg3_flag_set(tp, WOL_ENABLE);
  12044. device_set_wakeup_enable(&tp->pdev->dev, true);
  12045. }
  12046. goto done;
  12047. }
  12048. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12049. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12050. u32 nic_cfg, led_cfg;
  12051. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12052. int eeprom_phy_serdes = 0;
  12053. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12054. tp->nic_sram_data_cfg = nic_cfg;
  12055. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12056. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12057. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12058. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12059. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12060. (ver > 0) && (ver < 0x100))
  12061. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12062. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12063. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12064. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12065. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12066. eeprom_phy_serdes = 1;
  12067. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12068. if (nic_phy_id != 0) {
  12069. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12070. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12071. eeprom_phy_id = (id1 >> 16) << 10;
  12072. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12073. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12074. } else
  12075. eeprom_phy_id = 0;
  12076. tp->phy_id = eeprom_phy_id;
  12077. if (eeprom_phy_serdes) {
  12078. if (!tg3_flag(tp, 5705_PLUS))
  12079. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12080. else
  12081. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12082. }
  12083. if (tg3_flag(tp, 5750_PLUS))
  12084. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12085. SHASTA_EXT_LED_MODE_MASK);
  12086. else
  12087. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12088. switch (led_cfg) {
  12089. default:
  12090. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12091. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12092. break;
  12093. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12094. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12095. break;
  12096. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12097. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12098. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12099. * read on some older 5700/5701 bootcode.
  12100. */
  12101. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12102. tg3_asic_rev(tp) == ASIC_REV_5701)
  12103. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12104. break;
  12105. case SHASTA_EXT_LED_SHARED:
  12106. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12107. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12108. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12109. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12110. LED_CTRL_MODE_PHY_2);
  12111. break;
  12112. case SHASTA_EXT_LED_MAC:
  12113. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12114. break;
  12115. case SHASTA_EXT_LED_COMBO:
  12116. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12117. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12118. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12119. LED_CTRL_MODE_PHY_2);
  12120. break;
  12121. }
  12122. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12123. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12124. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12125. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12126. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12127. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12128. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12129. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12130. if ((tp->pdev->subsystem_vendor ==
  12131. PCI_VENDOR_ID_ARIMA) &&
  12132. (tp->pdev->subsystem_device == 0x205a ||
  12133. tp->pdev->subsystem_device == 0x2063))
  12134. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12135. } else {
  12136. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12137. tg3_flag_set(tp, IS_NIC);
  12138. }
  12139. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12140. tg3_flag_set(tp, ENABLE_ASF);
  12141. if (tg3_flag(tp, 5750_PLUS))
  12142. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12143. }
  12144. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12145. tg3_flag(tp, 5750_PLUS))
  12146. tg3_flag_set(tp, ENABLE_APE);
  12147. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12148. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12149. tg3_flag_clear(tp, WOL_CAP);
  12150. if (tg3_flag(tp, WOL_CAP) &&
  12151. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12152. tg3_flag_set(tp, WOL_ENABLE);
  12153. device_set_wakeup_enable(&tp->pdev->dev, true);
  12154. }
  12155. if (cfg2 & (1 << 17))
  12156. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12157. /* serdes signal pre-emphasis in register 0x590 set by */
  12158. /* bootcode if bit 18 is set */
  12159. if (cfg2 & (1 << 18))
  12160. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12161. if ((tg3_flag(tp, 57765_PLUS) ||
  12162. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12163. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12164. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12165. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12166. if (tg3_flag(tp, PCI_EXPRESS)) {
  12167. u32 cfg3;
  12168. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12169. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12170. !tg3_flag(tp, 57765_PLUS) &&
  12171. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12172. tg3_flag_set(tp, ASPM_WORKAROUND);
  12173. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12174. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12175. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12176. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12177. }
  12178. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12179. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12180. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12181. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12182. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12183. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12184. }
  12185. done:
  12186. if (tg3_flag(tp, WOL_CAP))
  12187. device_set_wakeup_enable(&tp->pdev->dev,
  12188. tg3_flag(tp, WOL_ENABLE));
  12189. else
  12190. device_set_wakeup_capable(&tp->pdev->dev, false);
  12191. }
  12192. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12193. {
  12194. int i, err;
  12195. u32 val2, off = offset * 8;
  12196. err = tg3_nvram_lock(tp);
  12197. if (err)
  12198. return err;
  12199. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12200. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12201. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12202. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12203. udelay(10);
  12204. for (i = 0; i < 100; i++) {
  12205. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12206. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12207. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12208. break;
  12209. }
  12210. udelay(10);
  12211. }
  12212. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12213. tg3_nvram_unlock(tp);
  12214. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12215. return 0;
  12216. return -EBUSY;
  12217. }
  12218. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12219. {
  12220. int i;
  12221. u32 val;
  12222. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12223. tw32(OTP_CTRL, cmd);
  12224. /* Wait for up to 1 ms for command to execute. */
  12225. for (i = 0; i < 100; i++) {
  12226. val = tr32(OTP_STATUS);
  12227. if (val & OTP_STATUS_CMD_DONE)
  12228. break;
  12229. udelay(10);
  12230. }
  12231. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12232. }
  12233. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12234. * configuration is a 32-bit value that straddles the alignment boundary.
  12235. * We do two 32-bit reads and then shift and merge the results.
  12236. */
  12237. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12238. {
  12239. u32 bhalf_otp, thalf_otp;
  12240. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12241. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12242. return 0;
  12243. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12244. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12245. return 0;
  12246. thalf_otp = tr32(OTP_READ_DATA);
  12247. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12248. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12249. return 0;
  12250. bhalf_otp = tr32(OTP_READ_DATA);
  12251. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12252. }
  12253. static void tg3_phy_init_link_config(struct tg3 *tp)
  12254. {
  12255. u32 adv = ADVERTISED_Autoneg;
  12256. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12257. adv |= ADVERTISED_1000baseT_Half |
  12258. ADVERTISED_1000baseT_Full;
  12259. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12260. adv |= ADVERTISED_100baseT_Half |
  12261. ADVERTISED_100baseT_Full |
  12262. ADVERTISED_10baseT_Half |
  12263. ADVERTISED_10baseT_Full |
  12264. ADVERTISED_TP;
  12265. else
  12266. adv |= ADVERTISED_FIBRE;
  12267. tp->link_config.advertising = adv;
  12268. tp->link_config.speed = SPEED_UNKNOWN;
  12269. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12270. tp->link_config.autoneg = AUTONEG_ENABLE;
  12271. tp->link_config.active_speed = SPEED_UNKNOWN;
  12272. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12273. tp->old_link = -1;
  12274. }
  12275. static int tg3_phy_probe(struct tg3 *tp)
  12276. {
  12277. u32 hw_phy_id_1, hw_phy_id_2;
  12278. u32 hw_phy_id, hw_phy_id_masked;
  12279. int err;
  12280. /* flow control autonegotiation is default behavior */
  12281. tg3_flag_set(tp, PAUSE_AUTONEG);
  12282. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12283. if (tg3_flag(tp, ENABLE_APE)) {
  12284. switch (tp->pci_fn) {
  12285. case 0:
  12286. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12287. break;
  12288. case 1:
  12289. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12290. break;
  12291. case 2:
  12292. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12293. break;
  12294. case 3:
  12295. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12296. break;
  12297. }
  12298. }
  12299. if (!tg3_flag(tp, ENABLE_ASF) &&
  12300. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12301. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12302. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12303. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12304. if (tg3_flag(tp, USE_PHYLIB))
  12305. return tg3_phy_init(tp);
  12306. /* Reading the PHY ID register can conflict with ASF
  12307. * firmware access to the PHY hardware.
  12308. */
  12309. err = 0;
  12310. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12311. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12312. } else {
  12313. /* Now read the physical PHY_ID from the chip and verify
  12314. * that it is sane. If it doesn't look good, we fall back
  12315. * to either the hard-coded table based PHY_ID and failing
  12316. * that the value found in the eeprom area.
  12317. */
  12318. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12319. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12320. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12321. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12322. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12323. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12324. }
  12325. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12326. tp->phy_id = hw_phy_id;
  12327. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12328. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12329. else
  12330. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12331. } else {
  12332. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12333. /* Do nothing, phy ID already set up in
  12334. * tg3_get_eeprom_hw_cfg().
  12335. */
  12336. } else {
  12337. struct subsys_tbl_ent *p;
  12338. /* No eeprom signature? Try the hardcoded
  12339. * subsys device table.
  12340. */
  12341. p = tg3_lookup_by_subsys(tp);
  12342. if (p) {
  12343. tp->phy_id = p->phy_id;
  12344. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12345. /* For now we saw the IDs 0xbc050cd0,
  12346. * 0xbc050f80 and 0xbc050c30 on devices
  12347. * connected to an BCM4785 and there are
  12348. * probably more. Just assume that the phy is
  12349. * supported when it is connected to a SSB core
  12350. * for now.
  12351. */
  12352. return -ENODEV;
  12353. }
  12354. if (!tp->phy_id ||
  12355. tp->phy_id == TG3_PHY_ID_BCM8002)
  12356. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12357. }
  12358. }
  12359. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12360. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12361. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12362. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12363. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12364. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12365. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12366. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12367. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12368. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12369. tg3_phy_init_link_config(tp);
  12370. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12371. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12372. !tg3_flag(tp, ENABLE_APE) &&
  12373. !tg3_flag(tp, ENABLE_ASF)) {
  12374. u32 bmsr, dummy;
  12375. tg3_readphy(tp, MII_BMSR, &bmsr);
  12376. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12377. (bmsr & BMSR_LSTATUS))
  12378. goto skip_phy_reset;
  12379. err = tg3_phy_reset(tp);
  12380. if (err)
  12381. return err;
  12382. tg3_phy_set_wirespeed(tp);
  12383. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12384. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12385. tp->link_config.flowctrl);
  12386. tg3_writephy(tp, MII_BMCR,
  12387. BMCR_ANENABLE | BMCR_ANRESTART);
  12388. }
  12389. }
  12390. skip_phy_reset:
  12391. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12392. err = tg3_init_5401phy_dsp(tp);
  12393. if (err)
  12394. return err;
  12395. err = tg3_init_5401phy_dsp(tp);
  12396. }
  12397. return err;
  12398. }
  12399. static void tg3_read_vpd(struct tg3 *tp)
  12400. {
  12401. u8 *vpd_data;
  12402. unsigned int block_end, rosize, len;
  12403. u32 vpdlen;
  12404. int j, i = 0;
  12405. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12406. if (!vpd_data)
  12407. goto out_no_vpd;
  12408. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12409. if (i < 0)
  12410. goto out_not_found;
  12411. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12412. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12413. i += PCI_VPD_LRDT_TAG_SIZE;
  12414. if (block_end > vpdlen)
  12415. goto out_not_found;
  12416. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12417. PCI_VPD_RO_KEYWORD_MFR_ID);
  12418. if (j > 0) {
  12419. len = pci_vpd_info_field_size(&vpd_data[j]);
  12420. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12421. if (j + len > block_end || len != 4 ||
  12422. memcmp(&vpd_data[j], "1028", 4))
  12423. goto partno;
  12424. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12425. PCI_VPD_RO_KEYWORD_VENDOR0);
  12426. if (j < 0)
  12427. goto partno;
  12428. len = pci_vpd_info_field_size(&vpd_data[j]);
  12429. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12430. if (j + len > block_end)
  12431. goto partno;
  12432. if (len >= sizeof(tp->fw_ver))
  12433. len = sizeof(tp->fw_ver) - 1;
  12434. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12435. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12436. &vpd_data[j]);
  12437. }
  12438. partno:
  12439. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12440. PCI_VPD_RO_KEYWORD_PARTNO);
  12441. if (i < 0)
  12442. goto out_not_found;
  12443. len = pci_vpd_info_field_size(&vpd_data[i]);
  12444. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12445. if (len > TG3_BPN_SIZE ||
  12446. (len + i) > vpdlen)
  12447. goto out_not_found;
  12448. memcpy(tp->board_part_number, &vpd_data[i], len);
  12449. out_not_found:
  12450. kfree(vpd_data);
  12451. if (tp->board_part_number[0])
  12452. return;
  12453. out_no_vpd:
  12454. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12455. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12457. strcpy(tp->board_part_number, "BCM5717");
  12458. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12459. strcpy(tp->board_part_number, "BCM5718");
  12460. else
  12461. goto nomatch;
  12462. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12463. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12464. strcpy(tp->board_part_number, "BCM57780");
  12465. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12466. strcpy(tp->board_part_number, "BCM57760");
  12467. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12468. strcpy(tp->board_part_number, "BCM57790");
  12469. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12470. strcpy(tp->board_part_number, "BCM57788");
  12471. else
  12472. goto nomatch;
  12473. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12474. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12475. strcpy(tp->board_part_number, "BCM57761");
  12476. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12477. strcpy(tp->board_part_number, "BCM57765");
  12478. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12479. strcpy(tp->board_part_number, "BCM57781");
  12480. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12481. strcpy(tp->board_part_number, "BCM57785");
  12482. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12483. strcpy(tp->board_part_number, "BCM57791");
  12484. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12485. strcpy(tp->board_part_number, "BCM57795");
  12486. else
  12487. goto nomatch;
  12488. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12489. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12490. strcpy(tp->board_part_number, "BCM57762");
  12491. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12492. strcpy(tp->board_part_number, "BCM57766");
  12493. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12494. strcpy(tp->board_part_number, "BCM57782");
  12495. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12496. strcpy(tp->board_part_number, "BCM57786");
  12497. else
  12498. goto nomatch;
  12499. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12500. strcpy(tp->board_part_number, "BCM95906");
  12501. } else {
  12502. nomatch:
  12503. strcpy(tp->board_part_number, "none");
  12504. }
  12505. }
  12506. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12507. {
  12508. u32 val;
  12509. if (tg3_nvram_read(tp, offset, &val) ||
  12510. (val & 0xfc000000) != 0x0c000000 ||
  12511. tg3_nvram_read(tp, offset + 4, &val) ||
  12512. val != 0)
  12513. return 0;
  12514. return 1;
  12515. }
  12516. static void tg3_read_bc_ver(struct tg3 *tp)
  12517. {
  12518. u32 val, offset, start, ver_offset;
  12519. int i, dst_off;
  12520. bool newver = false;
  12521. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12522. tg3_nvram_read(tp, 0x4, &start))
  12523. return;
  12524. offset = tg3_nvram_logical_addr(tp, offset);
  12525. if (tg3_nvram_read(tp, offset, &val))
  12526. return;
  12527. if ((val & 0xfc000000) == 0x0c000000) {
  12528. if (tg3_nvram_read(tp, offset + 4, &val))
  12529. return;
  12530. if (val == 0)
  12531. newver = true;
  12532. }
  12533. dst_off = strlen(tp->fw_ver);
  12534. if (newver) {
  12535. if (TG3_VER_SIZE - dst_off < 16 ||
  12536. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12537. return;
  12538. offset = offset + ver_offset - start;
  12539. for (i = 0; i < 16; i += 4) {
  12540. __be32 v;
  12541. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12542. return;
  12543. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12544. }
  12545. } else {
  12546. u32 major, minor;
  12547. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12548. return;
  12549. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12550. TG3_NVM_BCVER_MAJSFT;
  12551. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12552. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12553. "v%d.%02d", major, minor);
  12554. }
  12555. }
  12556. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12557. {
  12558. u32 val, major, minor;
  12559. /* Use native endian representation */
  12560. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12561. return;
  12562. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12563. TG3_NVM_HWSB_CFG1_MAJSFT;
  12564. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12565. TG3_NVM_HWSB_CFG1_MINSFT;
  12566. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12567. }
  12568. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12569. {
  12570. u32 offset, major, minor, build;
  12571. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12572. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12573. return;
  12574. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12575. case TG3_EEPROM_SB_REVISION_0:
  12576. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12577. break;
  12578. case TG3_EEPROM_SB_REVISION_2:
  12579. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12580. break;
  12581. case TG3_EEPROM_SB_REVISION_3:
  12582. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12583. break;
  12584. case TG3_EEPROM_SB_REVISION_4:
  12585. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12586. break;
  12587. case TG3_EEPROM_SB_REVISION_5:
  12588. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12589. break;
  12590. case TG3_EEPROM_SB_REVISION_6:
  12591. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12592. break;
  12593. default:
  12594. return;
  12595. }
  12596. if (tg3_nvram_read(tp, offset, &val))
  12597. return;
  12598. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12599. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12600. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12601. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12602. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12603. if (minor > 99 || build > 26)
  12604. return;
  12605. offset = strlen(tp->fw_ver);
  12606. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12607. " v%d.%02d", major, minor);
  12608. if (build > 0) {
  12609. offset = strlen(tp->fw_ver);
  12610. if (offset < TG3_VER_SIZE - 1)
  12611. tp->fw_ver[offset] = 'a' + build - 1;
  12612. }
  12613. }
  12614. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12615. {
  12616. u32 val, offset, start;
  12617. int i, vlen;
  12618. for (offset = TG3_NVM_DIR_START;
  12619. offset < TG3_NVM_DIR_END;
  12620. offset += TG3_NVM_DIRENT_SIZE) {
  12621. if (tg3_nvram_read(tp, offset, &val))
  12622. return;
  12623. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12624. break;
  12625. }
  12626. if (offset == TG3_NVM_DIR_END)
  12627. return;
  12628. if (!tg3_flag(tp, 5705_PLUS))
  12629. start = 0x08000000;
  12630. else if (tg3_nvram_read(tp, offset - 4, &start))
  12631. return;
  12632. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12633. !tg3_fw_img_is_valid(tp, offset) ||
  12634. tg3_nvram_read(tp, offset + 8, &val))
  12635. return;
  12636. offset += val - start;
  12637. vlen = strlen(tp->fw_ver);
  12638. tp->fw_ver[vlen++] = ',';
  12639. tp->fw_ver[vlen++] = ' ';
  12640. for (i = 0; i < 4; i++) {
  12641. __be32 v;
  12642. if (tg3_nvram_read_be32(tp, offset, &v))
  12643. return;
  12644. offset += sizeof(v);
  12645. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12646. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12647. break;
  12648. }
  12649. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12650. vlen += sizeof(v);
  12651. }
  12652. }
  12653. static void tg3_probe_ncsi(struct tg3 *tp)
  12654. {
  12655. u32 apedata;
  12656. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12657. if (apedata != APE_SEG_SIG_MAGIC)
  12658. return;
  12659. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12660. if (!(apedata & APE_FW_STATUS_READY))
  12661. return;
  12662. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12663. tg3_flag_set(tp, APE_HAS_NCSI);
  12664. }
  12665. static void tg3_read_dash_ver(struct tg3 *tp)
  12666. {
  12667. int vlen;
  12668. u32 apedata;
  12669. char *fwtype;
  12670. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12671. if (tg3_flag(tp, APE_HAS_NCSI))
  12672. fwtype = "NCSI";
  12673. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12674. fwtype = "SMASH";
  12675. else
  12676. fwtype = "DASH";
  12677. vlen = strlen(tp->fw_ver);
  12678. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12679. fwtype,
  12680. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12681. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12682. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12683. (apedata & APE_FW_VERSION_BLDMSK));
  12684. }
  12685. static void tg3_read_otp_ver(struct tg3 *tp)
  12686. {
  12687. u32 val, val2;
  12688. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12689. return;
  12690. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12691. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12692. TG3_OTP_MAGIC0_VALID(val)) {
  12693. u64 val64 = (u64) val << 32 | val2;
  12694. u32 ver = 0;
  12695. int i, vlen;
  12696. for (i = 0; i < 7; i++) {
  12697. if ((val64 & 0xff) == 0)
  12698. break;
  12699. ver = val64 & 0xff;
  12700. val64 >>= 8;
  12701. }
  12702. vlen = strlen(tp->fw_ver);
  12703. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12704. }
  12705. }
  12706. static void tg3_read_fw_ver(struct tg3 *tp)
  12707. {
  12708. u32 val;
  12709. bool vpd_vers = false;
  12710. if (tp->fw_ver[0] != 0)
  12711. vpd_vers = true;
  12712. if (tg3_flag(tp, NO_NVRAM)) {
  12713. strcat(tp->fw_ver, "sb");
  12714. tg3_read_otp_ver(tp);
  12715. return;
  12716. }
  12717. if (tg3_nvram_read(tp, 0, &val))
  12718. return;
  12719. if (val == TG3_EEPROM_MAGIC)
  12720. tg3_read_bc_ver(tp);
  12721. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12722. tg3_read_sb_ver(tp, val);
  12723. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12724. tg3_read_hwsb_ver(tp);
  12725. if (tg3_flag(tp, ENABLE_ASF)) {
  12726. if (tg3_flag(tp, ENABLE_APE)) {
  12727. tg3_probe_ncsi(tp);
  12728. if (!vpd_vers)
  12729. tg3_read_dash_ver(tp);
  12730. } else if (!vpd_vers) {
  12731. tg3_read_mgmtfw_ver(tp);
  12732. }
  12733. }
  12734. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12735. }
  12736. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12737. {
  12738. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12739. return TG3_RX_RET_MAX_SIZE_5717;
  12740. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12741. return TG3_RX_RET_MAX_SIZE_5700;
  12742. else
  12743. return TG3_RX_RET_MAX_SIZE_5705;
  12744. }
  12745. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12746. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12747. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12748. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12749. { },
  12750. };
  12751. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12752. {
  12753. struct pci_dev *peer;
  12754. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12755. for (func = 0; func < 8; func++) {
  12756. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12757. if (peer && peer != tp->pdev)
  12758. break;
  12759. pci_dev_put(peer);
  12760. }
  12761. /* 5704 can be configured in single-port mode, set peer to
  12762. * tp->pdev in that case.
  12763. */
  12764. if (!peer) {
  12765. peer = tp->pdev;
  12766. return peer;
  12767. }
  12768. /*
  12769. * We don't need to keep the refcount elevated; there's no way
  12770. * to remove one half of this device without removing the other
  12771. */
  12772. pci_dev_put(peer);
  12773. return peer;
  12774. }
  12775. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12776. {
  12777. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12778. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12779. u32 reg;
  12780. /* All devices that use the alternate
  12781. * ASIC REV location have a CPMU.
  12782. */
  12783. tg3_flag_set(tp, CPMU_PRESENT);
  12784. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12785. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12786. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12787. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12788. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12789. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12790. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12791. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12792. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12793. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12794. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12795. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12796. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12797. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12798. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12799. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12800. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12801. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12802. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12803. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12804. else
  12805. reg = TG3PCI_PRODID_ASICREV;
  12806. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12807. }
  12808. /* Wrong chip ID in 5752 A0. This code can be removed later
  12809. * as A0 is not in production.
  12810. */
  12811. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12812. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12813. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12814. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12815. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12816. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12817. tg3_asic_rev(tp) == ASIC_REV_5720)
  12818. tg3_flag_set(tp, 5717_PLUS);
  12819. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12820. tg3_asic_rev(tp) == ASIC_REV_57766)
  12821. tg3_flag_set(tp, 57765_CLASS);
  12822. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12823. tg3_asic_rev(tp) == ASIC_REV_5762)
  12824. tg3_flag_set(tp, 57765_PLUS);
  12825. /* Intentionally exclude ASIC_REV_5906 */
  12826. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12827. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12828. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12829. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12830. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12831. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12832. tg3_flag(tp, 57765_PLUS))
  12833. tg3_flag_set(tp, 5755_PLUS);
  12834. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12835. tg3_asic_rev(tp) == ASIC_REV_5714)
  12836. tg3_flag_set(tp, 5780_CLASS);
  12837. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12838. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12839. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12840. tg3_flag(tp, 5755_PLUS) ||
  12841. tg3_flag(tp, 5780_CLASS))
  12842. tg3_flag_set(tp, 5750_PLUS);
  12843. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12844. tg3_flag(tp, 5750_PLUS))
  12845. tg3_flag_set(tp, 5705_PLUS);
  12846. }
  12847. static bool tg3_10_100_only_device(struct tg3 *tp,
  12848. const struct pci_device_id *ent)
  12849. {
  12850. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12851. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12852. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12853. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12854. return true;
  12855. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12856. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12857. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12858. return true;
  12859. } else {
  12860. return true;
  12861. }
  12862. }
  12863. return false;
  12864. }
  12865. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12866. {
  12867. u32 misc_ctrl_reg;
  12868. u32 pci_state_reg, grc_misc_cfg;
  12869. u32 val;
  12870. u16 pci_cmd;
  12871. int err;
  12872. /* Force memory write invalidate off. If we leave it on,
  12873. * then on 5700_BX chips we have to enable a workaround.
  12874. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12875. * to match the cacheline size. The Broadcom driver have this
  12876. * workaround but turns MWI off all the times so never uses
  12877. * it. This seems to suggest that the workaround is insufficient.
  12878. */
  12879. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12880. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12881. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12882. /* Important! -- Make sure register accesses are byteswapped
  12883. * correctly. Also, for those chips that require it, make
  12884. * sure that indirect register accesses are enabled before
  12885. * the first operation.
  12886. */
  12887. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12888. &misc_ctrl_reg);
  12889. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12890. MISC_HOST_CTRL_CHIPREV);
  12891. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12892. tp->misc_host_ctrl);
  12893. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12894. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12895. * we need to disable memory and use config. cycles
  12896. * only to access all registers. The 5702/03 chips
  12897. * can mistakenly decode the special cycles from the
  12898. * ICH chipsets as memory write cycles, causing corruption
  12899. * of register and memory space. Only certain ICH bridges
  12900. * will drive special cycles with non-zero data during the
  12901. * address phase which can fall within the 5703's address
  12902. * range. This is not an ICH bug as the PCI spec allows
  12903. * non-zero address during special cycles. However, only
  12904. * these ICH bridges are known to drive non-zero addresses
  12905. * during special cycles.
  12906. *
  12907. * Since special cycles do not cross PCI bridges, we only
  12908. * enable this workaround if the 5703 is on the secondary
  12909. * bus of these ICH bridges.
  12910. */
  12911. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12912. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12913. static struct tg3_dev_id {
  12914. u32 vendor;
  12915. u32 device;
  12916. u32 rev;
  12917. } ich_chipsets[] = {
  12918. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12919. PCI_ANY_ID },
  12920. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12921. PCI_ANY_ID },
  12922. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12923. 0xa },
  12924. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12925. PCI_ANY_ID },
  12926. { },
  12927. };
  12928. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12929. struct pci_dev *bridge = NULL;
  12930. while (pci_id->vendor != 0) {
  12931. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12932. bridge);
  12933. if (!bridge) {
  12934. pci_id++;
  12935. continue;
  12936. }
  12937. if (pci_id->rev != PCI_ANY_ID) {
  12938. if (bridge->revision > pci_id->rev)
  12939. continue;
  12940. }
  12941. if (bridge->subordinate &&
  12942. (bridge->subordinate->number ==
  12943. tp->pdev->bus->number)) {
  12944. tg3_flag_set(tp, ICH_WORKAROUND);
  12945. pci_dev_put(bridge);
  12946. break;
  12947. }
  12948. }
  12949. }
  12950. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12951. static struct tg3_dev_id {
  12952. u32 vendor;
  12953. u32 device;
  12954. } bridge_chipsets[] = {
  12955. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12956. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12957. { },
  12958. };
  12959. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12960. struct pci_dev *bridge = NULL;
  12961. while (pci_id->vendor != 0) {
  12962. bridge = pci_get_device(pci_id->vendor,
  12963. pci_id->device,
  12964. bridge);
  12965. if (!bridge) {
  12966. pci_id++;
  12967. continue;
  12968. }
  12969. if (bridge->subordinate &&
  12970. (bridge->subordinate->number <=
  12971. tp->pdev->bus->number) &&
  12972. (bridge->subordinate->busn_res.end >=
  12973. tp->pdev->bus->number)) {
  12974. tg3_flag_set(tp, 5701_DMA_BUG);
  12975. pci_dev_put(bridge);
  12976. break;
  12977. }
  12978. }
  12979. }
  12980. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12981. * DMA addresses > 40-bit. This bridge may have other additional
  12982. * 57xx devices behind it in some 4-port NIC designs for example.
  12983. * Any tg3 device found behind the bridge will also need the 40-bit
  12984. * DMA workaround.
  12985. */
  12986. if (tg3_flag(tp, 5780_CLASS)) {
  12987. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12988. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12989. } else {
  12990. struct pci_dev *bridge = NULL;
  12991. do {
  12992. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12993. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12994. bridge);
  12995. if (bridge && bridge->subordinate &&
  12996. (bridge->subordinate->number <=
  12997. tp->pdev->bus->number) &&
  12998. (bridge->subordinate->busn_res.end >=
  12999. tp->pdev->bus->number)) {
  13000. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13001. pci_dev_put(bridge);
  13002. break;
  13003. }
  13004. } while (bridge);
  13005. }
  13006. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13007. tg3_asic_rev(tp) == ASIC_REV_5714)
  13008. tp->pdev_peer = tg3_find_peer(tp);
  13009. /* Determine TSO capabilities */
  13010. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13011. ; /* Do nothing. HW bug. */
  13012. else if (tg3_flag(tp, 57765_PLUS))
  13013. tg3_flag_set(tp, HW_TSO_3);
  13014. else if (tg3_flag(tp, 5755_PLUS) ||
  13015. tg3_asic_rev(tp) == ASIC_REV_5906)
  13016. tg3_flag_set(tp, HW_TSO_2);
  13017. else if (tg3_flag(tp, 5750_PLUS)) {
  13018. tg3_flag_set(tp, HW_TSO_1);
  13019. tg3_flag_set(tp, TSO_BUG);
  13020. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13021. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13022. tg3_flag_clear(tp, TSO_BUG);
  13023. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13024. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13025. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13026. tg3_flag_set(tp, FW_TSO);
  13027. tg3_flag_set(tp, TSO_BUG);
  13028. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13029. tp->fw_needed = FIRMWARE_TG3TSO5;
  13030. else
  13031. tp->fw_needed = FIRMWARE_TG3TSO;
  13032. }
  13033. /* Selectively allow TSO based on operating conditions */
  13034. if (tg3_flag(tp, HW_TSO_1) ||
  13035. tg3_flag(tp, HW_TSO_2) ||
  13036. tg3_flag(tp, HW_TSO_3) ||
  13037. tg3_flag(tp, FW_TSO)) {
  13038. /* For firmware TSO, assume ASF is disabled.
  13039. * We'll disable TSO later if we discover ASF
  13040. * is enabled in tg3_get_eeprom_hw_cfg().
  13041. */
  13042. tg3_flag_set(tp, TSO_CAPABLE);
  13043. } else {
  13044. tg3_flag_clear(tp, TSO_CAPABLE);
  13045. tg3_flag_clear(tp, TSO_BUG);
  13046. tp->fw_needed = NULL;
  13047. }
  13048. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13049. tp->fw_needed = FIRMWARE_TG3;
  13050. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13051. tp->fw_needed = FIRMWARE_TG357766;
  13052. tp->irq_max = 1;
  13053. if (tg3_flag(tp, 5750_PLUS)) {
  13054. tg3_flag_set(tp, SUPPORT_MSI);
  13055. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13056. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13057. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13058. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13059. tp->pdev_peer == tp->pdev))
  13060. tg3_flag_clear(tp, SUPPORT_MSI);
  13061. if (tg3_flag(tp, 5755_PLUS) ||
  13062. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13063. tg3_flag_set(tp, 1SHOT_MSI);
  13064. }
  13065. if (tg3_flag(tp, 57765_PLUS)) {
  13066. tg3_flag_set(tp, SUPPORT_MSIX);
  13067. tp->irq_max = TG3_IRQ_MAX_VECS;
  13068. }
  13069. }
  13070. tp->txq_max = 1;
  13071. tp->rxq_max = 1;
  13072. if (tp->irq_max > 1) {
  13073. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13074. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13075. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13076. tg3_asic_rev(tp) == ASIC_REV_5720)
  13077. tp->txq_max = tp->irq_max - 1;
  13078. }
  13079. if (tg3_flag(tp, 5755_PLUS) ||
  13080. tg3_asic_rev(tp) == ASIC_REV_5906)
  13081. tg3_flag_set(tp, SHORT_DMA_BUG);
  13082. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13083. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13084. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13085. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13086. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13087. tg3_asic_rev(tp) == ASIC_REV_5762)
  13088. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13089. if (tg3_flag(tp, 57765_PLUS) &&
  13090. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13091. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13092. if (!tg3_flag(tp, 5705_PLUS) ||
  13093. tg3_flag(tp, 5780_CLASS) ||
  13094. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13095. tg3_flag_set(tp, JUMBO_CAPABLE);
  13096. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13097. &pci_state_reg);
  13098. if (pci_is_pcie(tp->pdev)) {
  13099. u16 lnkctl;
  13100. tg3_flag_set(tp, PCI_EXPRESS);
  13101. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13102. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13103. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13104. tg3_flag_clear(tp, HW_TSO_2);
  13105. tg3_flag_clear(tp, TSO_CAPABLE);
  13106. }
  13107. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13108. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13109. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13110. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13111. tg3_flag_set(tp, CLKREQ_BUG);
  13112. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13113. tg3_flag_set(tp, L1PLLPD_EN);
  13114. }
  13115. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13116. /* BCM5785 devices are effectively PCIe devices, and should
  13117. * follow PCIe codepaths, but do not have a PCIe capabilities
  13118. * section.
  13119. */
  13120. tg3_flag_set(tp, PCI_EXPRESS);
  13121. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13122. tg3_flag(tp, 5780_CLASS)) {
  13123. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13124. if (!tp->pcix_cap) {
  13125. dev_err(&tp->pdev->dev,
  13126. "Cannot find PCI-X capability, aborting\n");
  13127. return -EIO;
  13128. }
  13129. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13130. tg3_flag_set(tp, PCIX_MODE);
  13131. }
  13132. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13133. * reordering to the mailbox registers done by the host
  13134. * controller can cause major troubles. We read back from
  13135. * every mailbox register write to force the writes to be
  13136. * posted to the chip in order.
  13137. */
  13138. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13139. !tg3_flag(tp, PCI_EXPRESS))
  13140. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13141. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13142. &tp->pci_cacheline_sz);
  13143. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13144. &tp->pci_lat_timer);
  13145. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13146. tp->pci_lat_timer < 64) {
  13147. tp->pci_lat_timer = 64;
  13148. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13149. tp->pci_lat_timer);
  13150. }
  13151. /* Important! -- It is critical that the PCI-X hw workaround
  13152. * situation is decided before the first MMIO register access.
  13153. */
  13154. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13155. /* 5700 BX chips need to have their TX producer index
  13156. * mailboxes written twice to workaround a bug.
  13157. */
  13158. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13159. /* If we are in PCI-X mode, enable register write workaround.
  13160. *
  13161. * The workaround is to use indirect register accesses
  13162. * for all chip writes not to mailbox registers.
  13163. */
  13164. if (tg3_flag(tp, PCIX_MODE)) {
  13165. u32 pm_reg;
  13166. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13167. /* The chip can have it's power management PCI config
  13168. * space registers clobbered due to this bug.
  13169. * So explicitly force the chip into D0 here.
  13170. */
  13171. pci_read_config_dword(tp->pdev,
  13172. tp->pm_cap + PCI_PM_CTRL,
  13173. &pm_reg);
  13174. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13175. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13176. pci_write_config_dword(tp->pdev,
  13177. tp->pm_cap + PCI_PM_CTRL,
  13178. pm_reg);
  13179. /* Also, force SERR#/PERR# in PCI command. */
  13180. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13181. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13182. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13183. }
  13184. }
  13185. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13186. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13187. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13188. tg3_flag_set(tp, PCI_32BIT);
  13189. /* Chip-specific fixup from Broadcom driver */
  13190. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13191. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13192. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13193. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13194. }
  13195. /* Default fast path register access methods */
  13196. tp->read32 = tg3_read32;
  13197. tp->write32 = tg3_write32;
  13198. tp->read32_mbox = tg3_read32;
  13199. tp->write32_mbox = tg3_write32;
  13200. tp->write32_tx_mbox = tg3_write32;
  13201. tp->write32_rx_mbox = tg3_write32;
  13202. /* Various workaround register access methods */
  13203. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13204. tp->write32 = tg3_write_indirect_reg32;
  13205. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13206. (tg3_flag(tp, PCI_EXPRESS) &&
  13207. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13208. /*
  13209. * Back to back register writes can cause problems on these
  13210. * chips, the workaround is to read back all reg writes
  13211. * except those to mailbox regs.
  13212. *
  13213. * See tg3_write_indirect_reg32().
  13214. */
  13215. tp->write32 = tg3_write_flush_reg32;
  13216. }
  13217. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13218. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13219. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13220. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13221. }
  13222. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13223. tp->read32 = tg3_read_indirect_reg32;
  13224. tp->write32 = tg3_write_indirect_reg32;
  13225. tp->read32_mbox = tg3_read_indirect_mbox;
  13226. tp->write32_mbox = tg3_write_indirect_mbox;
  13227. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13228. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13229. iounmap(tp->regs);
  13230. tp->regs = NULL;
  13231. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13232. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13233. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13234. }
  13235. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13236. tp->read32_mbox = tg3_read32_mbox_5906;
  13237. tp->write32_mbox = tg3_write32_mbox_5906;
  13238. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13239. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13240. }
  13241. if (tp->write32 == tg3_write_indirect_reg32 ||
  13242. (tg3_flag(tp, PCIX_MODE) &&
  13243. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13244. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13245. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13246. /* The memory arbiter has to be enabled in order for SRAM accesses
  13247. * to succeed. Normally on powerup the tg3 chip firmware will make
  13248. * sure it is enabled, but other entities such as system netboot
  13249. * code might disable it.
  13250. */
  13251. val = tr32(MEMARB_MODE);
  13252. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13253. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13254. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13255. tg3_flag(tp, 5780_CLASS)) {
  13256. if (tg3_flag(tp, PCIX_MODE)) {
  13257. pci_read_config_dword(tp->pdev,
  13258. tp->pcix_cap + PCI_X_STATUS,
  13259. &val);
  13260. tp->pci_fn = val & 0x7;
  13261. }
  13262. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13263. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13264. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13265. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13266. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13267. val = tr32(TG3_CPMU_STATUS);
  13268. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13269. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13270. else
  13271. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13272. TG3_CPMU_STATUS_FSHFT_5719;
  13273. }
  13274. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13275. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13276. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13277. }
  13278. /* Get eeprom hw config before calling tg3_set_power_state().
  13279. * In particular, the TG3_FLAG_IS_NIC flag must be
  13280. * determined before calling tg3_set_power_state() so that
  13281. * we know whether or not to switch out of Vaux power.
  13282. * When the flag is set, it means that GPIO1 is used for eeprom
  13283. * write protect and also implies that it is a LOM where GPIOs
  13284. * are not used to switch power.
  13285. */
  13286. tg3_get_eeprom_hw_cfg(tp);
  13287. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13288. tg3_flag_clear(tp, TSO_CAPABLE);
  13289. tg3_flag_clear(tp, TSO_BUG);
  13290. tp->fw_needed = NULL;
  13291. }
  13292. if (tg3_flag(tp, ENABLE_APE)) {
  13293. /* Allow reads and writes to the
  13294. * APE register and memory space.
  13295. */
  13296. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13297. PCISTATE_ALLOW_APE_SHMEM_WR |
  13298. PCISTATE_ALLOW_APE_PSPACE_WR;
  13299. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13300. pci_state_reg);
  13301. tg3_ape_lock_init(tp);
  13302. }
  13303. /* Set up tp->grc_local_ctrl before calling
  13304. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13305. * will bring 5700's external PHY out of reset.
  13306. * It is also used as eeprom write protect on LOMs.
  13307. */
  13308. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13309. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13310. tg3_flag(tp, EEPROM_WRITE_PROT))
  13311. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13312. GRC_LCLCTRL_GPIO_OUTPUT1);
  13313. /* Unused GPIO3 must be driven as output on 5752 because there
  13314. * are no pull-up resistors on unused GPIO pins.
  13315. */
  13316. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13317. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13318. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13319. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13320. tg3_flag(tp, 57765_CLASS))
  13321. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13322. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13323. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13324. /* Turn off the debug UART. */
  13325. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13326. if (tg3_flag(tp, IS_NIC))
  13327. /* Keep VMain power. */
  13328. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13329. GRC_LCLCTRL_GPIO_OUTPUT0;
  13330. }
  13331. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13332. tp->grc_local_ctrl |=
  13333. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13334. /* Switch out of Vaux if it is a NIC */
  13335. tg3_pwrsrc_switch_to_vmain(tp);
  13336. /* Derive initial jumbo mode from MTU assigned in
  13337. * ether_setup() via the alloc_etherdev() call
  13338. */
  13339. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13340. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13341. /* Determine WakeOnLan speed to use. */
  13342. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13343. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13344. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13345. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13346. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13347. } else {
  13348. tg3_flag_set(tp, WOL_SPEED_100MB);
  13349. }
  13350. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13351. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13352. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13353. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13354. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13355. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13356. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13357. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13358. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13359. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13360. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13361. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13362. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13363. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13364. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13365. if (tg3_flag(tp, 5705_PLUS) &&
  13366. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13367. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13368. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13369. !tg3_flag(tp, 57765_PLUS)) {
  13370. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13371. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13372. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13373. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13374. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13375. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13376. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13377. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13378. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13379. } else
  13380. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13381. }
  13382. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13383. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13384. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13385. if (tp->phy_otp == 0)
  13386. tp->phy_otp = TG3_OTP_DEFAULT;
  13387. }
  13388. if (tg3_flag(tp, CPMU_PRESENT))
  13389. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13390. else
  13391. tp->mi_mode = MAC_MI_MODE_BASE;
  13392. tp->coalesce_mode = 0;
  13393. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13394. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13395. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13396. /* Set these bits to enable statistics workaround. */
  13397. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13398. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13399. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13400. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13401. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13402. }
  13403. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13404. tg3_asic_rev(tp) == ASIC_REV_57780)
  13405. tg3_flag_set(tp, USE_PHYLIB);
  13406. err = tg3_mdio_init(tp);
  13407. if (err)
  13408. return err;
  13409. /* Initialize data/descriptor byte/word swapping. */
  13410. val = tr32(GRC_MODE);
  13411. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13412. tg3_asic_rev(tp) == ASIC_REV_5762)
  13413. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13414. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13415. GRC_MODE_B2HRX_ENABLE |
  13416. GRC_MODE_HTX2B_ENABLE |
  13417. GRC_MODE_HOST_STACKUP);
  13418. else
  13419. val &= GRC_MODE_HOST_STACKUP;
  13420. tw32(GRC_MODE, val | tp->grc_mode);
  13421. tg3_switch_clocks(tp);
  13422. /* Clear this out for sanity. */
  13423. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13424. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13425. &pci_state_reg);
  13426. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13427. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13428. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13429. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13430. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13431. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13432. void __iomem *sram_base;
  13433. /* Write some dummy words into the SRAM status block
  13434. * area, see if it reads back correctly. If the return
  13435. * value is bad, force enable the PCIX workaround.
  13436. */
  13437. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13438. writel(0x00000000, sram_base);
  13439. writel(0x00000000, sram_base + 4);
  13440. writel(0xffffffff, sram_base + 4);
  13441. if (readl(sram_base) != 0x00000000)
  13442. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13443. }
  13444. }
  13445. udelay(50);
  13446. tg3_nvram_init(tp);
  13447. /* If the device has an NVRAM, no need to load patch firmware */
  13448. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13449. !tg3_flag(tp, NO_NVRAM))
  13450. tp->fw_needed = NULL;
  13451. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13452. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13453. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13454. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13455. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13456. tg3_flag_set(tp, IS_5788);
  13457. if (!tg3_flag(tp, IS_5788) &&
  13458. tg3_asic_rev(tp) != ASIC_REV_5700)
  13459. tg3_flag_set(tp, TAGGED_STATUS);
  13460. if (tg3_flag(tp, TAGGED_STATUS)) {
  13461. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13462. HOSTCC_MODE_CLRTICK_TXBD);
  13463. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13464. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13465. tp->misc_host_ctrl);
  13466. }
  13467. /* Preserve the APE MAC_MODE bits */
  13468. if (tg3_flag(tp, ENABLE_APE))
  13469. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13470. else
  13471. tp->mac_mode = 0;
  13472. if (tg3_10_100_only_device(tp, ent))
  13473. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13474. err = tg3_phy_probe(tp);
  13475. if (err) {
  13476. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13477. /* ... but do not return immediately ... */
  13478. tg3_mdio_fini(tp);
  13479. }
  13480. tg3_read_vpd(tp);
  13481. tg3_read_fw_ver(tp);
  13482. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13483. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13484. } else {
  13485. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13486. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13487. else
  13488. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13489. }
  13490. /* 5700 {AX,BX} chips have a broken status block link
  13491. * change bit implementation, so we must use the
  13492. * status register in those cases.
  13493. */
  13494. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13495. tg3_flag_set(tp, USE_LINKCHG_REG);
  13496. else
  13497. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13498. /* The led_ctrl is set during tg3_phy_probe, here we might
  13499. * have to force the link status polling mechanism based
  13500. * upon subsystem IDs.
  13501. */
  13502. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13503. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13504. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13505. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13506. tg3_flag_set(tp, USE_LINKCHG_REG);
  13507. }
  13508. /* For all SERDES we poll the MAC status register. */
  13509. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13510. tg3_flag_set(tp, POLL_SERDES);
  13511. else
  13512. tg3_flag_clear(tp, POLL_SERDES);
  13513. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13514. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13515. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13516. tg3_flag(tp, PCIX_MODE)) {
  13517. tp->rx_offset = NET_SKB_PAD;
  13518. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13519. tp->rx_copy_thresh = ~(u16)0;
  13520. #endif
  13521. }
  13522. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13523. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13524. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13525. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13526. /* Increment the rx prod index on the rx std ring by at most
  13527. * 8 for these chips to workaround hw errata.
  13528. */
  13529. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13530. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13531. tg3_asic_rev(tp) == ASIC_REV_5755)
  13532. tp->rx_std_max_post = 8;
  13533. if (tg3_flag(tp, ASPM_WORKAROUND))
  13534. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13535. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13536. return err;
  13537. }
  13538. #ifdef CONFIG_SPARC
  13539. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13540. {
  13541. struct net_device *dev = tp->dev;
  13542. struct pci_dev *pdev = tp->pdev;
  13543. struct device_node *dp = pci_device_to_OF_node(pdev);
  13544. const unsigned char *addr;
  13545. int len;
  13546. addr = of_get_property(dp, "local-mac-address", &len);
  13547. if (addr && len == 6) {
  13548. memcpy(dev->dev_addr, addr, 6);
  13549. return 0;
  13550. }
  13551. return -ENODEV;
  13552. }
  13553. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13554. {
  13555. struct net_device *dev = tp->dev;
  13556. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13557. return 0;
  13558. }
  13559. #endif
  13560. static int tg3_get_device_address(struct tg3 *tp)
  13561. {
  13562. struct net_device *dev = tp->dev;
  13563. u32 hi, lo, mac_offset;
  13564. int addr_ok = 0;
  13565. int err;
  13566. #ifdef CONFIG_SPARC
  13567. if (!tg3_get_macaddr_sparc(tp))
  13568. return 0;
  13569. #endif
  13570. if (tg3_flag(tp, IS_SSB_CORE)) {
  13571. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13572. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13573. return 0;
  13574. }
  13575. mac_offset = 0x7c;
  13576. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13577. tg3_flag(tp, 5780_CLASS)) {
  13578. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13579. mac_offset = 0xcc;
  13580. if (tg3_nvram_lock(tp))
  13581. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13582. else
  13583. tg3_nvram_unlock(tp);
  13584. } else if (tg3_flag(tp, 5717_PLUS)) {
  13585. if (tp->pci_fn & 1)
  13586. mac_offset = 0xcc;
  13587. if (tp->pci_fn > 1)
  13588. mac_offset += 0x18c;
  13589. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13590. mac_offset = 0x10;
  13591. /* First try to get it from MAC address mailbox. */
  13592. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13593. if ((hi >> 16) == 0x484b) {
  13594. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13595. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13596. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13597. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13598. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13599. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13600. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13601. /* Some old bootcode may report a 0 MAC address in SRAM */
  13602. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13603. }
  13604. if (!addr_ok) {
  13605. /* Next, try NVRAM. */
  13606. if (!tg3_flag(tp, NO_NVRAM) &&
  13607. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13608. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13609. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13610. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13611. }
  13612. /* Finally just fetch it out of the MAC control regs. */
  13613. else {
  13614. hi = tr32(MAC_ADDR_0_HIGH);
  13615. lo = tr32(MAC_ADDR_0_LOW);
  13616. dev->dev_addr[5] = lo & 0xff;
  13617. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13618. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13619. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13620. dev->dev_addr[1] = hi & 0xff;
  13621. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13622. }
  13623. }
  13624. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13625. #ifdef CONFIG_SPARC
  13626. if (!tg3_get_default_macaddr_sparc(tp))
  13627. return 0;
  13628. #endif
  13629. return -EINVAL;
  13630. }
  13631. return 0;
  13632. }
  13633. #define BOUNDARY_SINGLE_CACHELINE 1
  13634. #define BOUNDARY_MULTI_CACHELINE 2
  13635. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13636. {
  13637. int cacheline_size;
  13638. u8 byte;
  13639. int goal;
  13640. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13641. if (byte == 0)
  13642. cacheline_size = 1024;
  13643. else
  13644. cacheline_size = (int) byte * 4;
  13645. /* On 5703 and later chips, the boundary bits have no
  13646. * effect.
  13647. */
  13648. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13649. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13650. !tg3_flag(tp, PCI_EXPRESS))
  13651. goto out;
  13652. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13653. goal = BOUNDARY_MULTI_CACHELINE;
  13654. #else
  13655. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13656. goal = BOUNDARY_SINGLE_CACHELINE;
  13657. #else
  13658. goal = 0;
  13659. #endif
  13660. #endif
  13661. if (tg3_flag(tp, 57765_PLUS)) {
  13662. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13663. goto out;
  13664. }
  13665. if (!goal)
  13666. goto out;
  13667. /* PCI controllers on most RISC systems tend to disconnect
  13668. * when a device tries to burst across a cache-line boundary.
  13669. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13670. *
  13671. * Unfortunately, for PCI-E there are only limited
  13672. * write-side controls for this, and thus for reads
  13673. * we will still get the disconnects. We'll also waste
  13674. * these PCI cycles for both read and write for chips
  13675. * other than 5700 and 5701 which do not implement the
  13676. * boundary bits.
  13677. */
  13678. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13679. switch (cacheline_size) {
  13680. case 16:
  13681. case 32:
  13682. case 64:
  13683. case 128:
  13684. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13685. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13686. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13687. } else {
  13688. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13689. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13690. }
  13691. break;
  13692. case 256:
  13693. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13694. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13695. break;
  13696. default:
  13697. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13698. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13699. break;
  13700. }
  13701. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13702. switch (cacheline_size) {
  13703. case 16:
  13704. case 32:
  13705. case 64:
  13706. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13707. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13708. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13709. break;
  13710. }
  13711. /* fallthrough */
  13712. case 128:
  13713. default:
  13714. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13715. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13716. break;
  13717. }
  13718. } else {
  13719. switch (cacheline_size) {
  13720. case 16:
  13721. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13722. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13723. DMA_RWCTRL_WRITE_BNDRY_16);
  13724. break;
  13725. }
  13726. /* fallthrough */
  13727. case 32:
  13728. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13729. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13730. DMA_RWCTRL_WRITE_BNDRY_32);
  13731. break;
  13732. }
  13733. /* fallthrough */
  13734. case 64:
  13735. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13736. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13737. DMA_RWCTRL_WRITE_BNDRY_64);
  13738. break;
  13739. }
  13740. /* fallthrough */
  13741. case 128:
  13742. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13743. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13744. DMA_RWCTRL_WRITE_BNDRY_128);
  13745. break;
  13746. }
  13747. /* fallthrough */
  13748. case 256:
  13749. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13750. DMA_RWCTRL_WRITE_BNDRY_256);
  13751. break;
  13752. case 512:
  13753. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13754. DMA_RWCTRL_WRITE_BNDRY_512);
  13755. break;
  13756. case 1024:
  13757. default:
  13758. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13759. DMA_RWCTRL_WRITE_BNDRY_1024);
  13760. break;
  13761. }
  13762. }
  13763. out:
  13764. return val;
  13765. }
  13766. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13767. int size, bool to_device)
  13768. {
  13769. struct tg3_internal_buffer_desc test_desc;
  13770. u32 sram_dma_descs;
  13771. int i, ret;
  13772. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13773. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13774. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13775. tw32(RDMAC_STATUS, 0);
  13776. tw32(WDMAC_STATUS, 0);
  13777. tw32(BUFMGR_MODE, 0);
  13778. tw32(FTQ_RESET, 0);
  13779. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13780. test_desc.addr_lo = buf_dma & 0xffffffff;
  13781. test_desc.nic_mbuf = 0x00002100;
  13782. test_desc.len = size;
  13783. /*
  13784. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13785. * the *second* time the tg3 driver was getting loaded after an
  13786. * initial scan.
  13787. *
  13788. * Broadcom tells me:
  13789. * ...the DMA engine is connected to the GRC block and a DMA
  13790. * reset may affect the GRC block in some unpredictable way...
  13791. * The behavior of resets to individual blocks has not been tested.
  13792. *
  13793. * Broadcom noted the GRC reset will also reset all sub-components.
  13794. */
  13795. if (to_device) {
  13796. test_desc.cqid_sqid = (13 << 8) | 2;
  13797. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13798. udelay(40);
  13799. } else {
  13800. test_desc.cqid_sqid = (16 << 8) | 7;
  13801. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13802. udelay(40);
  13803. }
  13804. test_desc.flags = 0x00000005;
  13805. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13806. u32 val;
  13807. val = *(((u32 *)&test_desc) + i);
  13808. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13809. sram_dma_descs + (i * sizeof(u32)));
  13810. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13811. }
  13812. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13813. if (to_device)
  13814. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13815. else
  13816. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13817. ret = -ENODEV;
  13818. for (i = 0; i < 40; i++) {
  13819. u32 val;
  13820. if (to_device)
  13821. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13822. else
  13823. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13824. if ((val & 0xffff) == sram_dma_descs) {
  13825. ret = 0;
  13826. break;
  13827. }
  13828. udelay(100);
  13829. }
  13830. return ret;
  13831. }
  13832. #define TEST_BUFFER_SIZE 0x2000
  13833. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13834. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13835. { },
  13836. };
  13837. static int tg3_test_dma(struct tg3 *tp)
  13838. {
  13839. dma_addr_t buf_dma;
  13840. u32 *buf, saved_dma_rwctrl;
  13841. int ret = 0;
  13842. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13843. &buf_dma, GFP_KERNEL);
  13844. if (!buf) {
  13845. ret = -ENOMEM;
  13846. goto out_nofree;
  13847. }
  13848. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13849. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13850. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13851. if (tg3_flag(tp, 57765_PLUS))
  13852. goto out;
  13853. if (tg3_flag(tp, PCI_EXPRESS)) {
  13854. /* DMA read watermark not used on PCIE */
  13855. tp->dma_rwctrl |= 0x00180000;
  13856. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13857. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13858. tg3_asic_rev(tp) == ASIC_REV_5750)
  13859. tp->dma_rwctrl |= 0x003f0000;
  13860. else
  13861. tp->dma_rwctrl |= 0x003f000f;
  13862. } else {
  13863. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13864. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13865. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13866. u32 read_water = 0x7;
  13867. /* If the 5704 is behind the EPB bridge, we can
  13868. * do the less restrictive ONE_DMA workaround for
  13869. * better performance.
  13870. */
  13871. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13872. tg3_asic_rev(tp) == ASIC_REV_5704)
  13873. tp->dma_rwctrl |= 0x8000;
  13874. else if (ccval == 0x6 || ccval == 0x7)
  13875. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13876. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13877. read_water = 4;
  13878. /* Set bit 23 to enable PCIX hw bug fix */
  13879. tp->dma_rwctrl |=
  13880. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13881. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13882. (1 << 23);
  13883. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13884. /* 5780 always in PCIX mode */
  13885. tp->dma_rwctrl |= 0x00144000;
  13886. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13887. /* 5714 always in PCIX mode */
  13888. tp->dma_rwctrl |= 0x00148000;
  13889. } else {
  13890. tp->dma_rwctrl |= 0x001b000f;
  13891. }
  13892. }
  13893. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13894. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13895. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13896. tg3_asic_rev(tp) == ASIC_REV_5704)
  13897. tp->dma_rwctrl &= 0xfffffff0;
  13898. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13899. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13900. /* Remove this if it causes problems for some boards. */
  13901. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13902. /* On 5700/5701 chips, we need to set this bit.
  13903. * Otherwise the chip will issue cacheline transactions
  13904. * to streamable DMA memory with not all the byte
  13905. * enables turned on. This is an error on several
  13906. * RISC PCI controllers, in particular sparc64.
  13907. *
  13908. * On 5703/5704 chips, this bit has been reassigned
  13909. * a different meaning. In particular, it is used
  13910. * on those chips to enable a PCI-X workaround.
  13911. */
  13912. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13913. }
  13914. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13915. #if 0
  13916. /* Unneeded, already done by tg3_get_invariants. */
  13917. tg3_switch_clocks(tp);
  13918. #endif
  13919. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13920. tg3_asic_rev(tp) != ASIC_REV_5701)
  13921. goto out;
  13922. /* It is best to perform DMA test with maximum write burst size
  13923. * to expose the 5700/5701 write DMA bug.
  13924. */
  13925. saved_dma_rwctrl = tp->dma_rwctrl;
  13926. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13927. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13928. while (1) {
  13929. u32 *p = buf, i;
  13930. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13931. p[i] = i;
  13932. /* Send the buffer to the chip. */
  13933. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  13934. if (ret) {
  13935. dev_err(&tp->pdev->dev,
  13936. "%s: Buffer write failed. err = %d\n",
  13937. __func__, ret);
  13938. break;
  13939. }
  13940. #if 0
  13941. /* validate data reached card RAM correctly. */
  13942. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13943. u32 val;
  13944. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13945. if (le32_to_cpu(val) != p[i]) {
  13946. dev_err(&tp->pdev->dev,
  13947. "%s: Buffer corrupted on device! "
  13948. "(%d != %d)\n", __func__, val, i);
  13949. /* ret = -ENODEV here? */
  13950. }
  13951. p[i] = 0;
  13952. }
  13953. #endif
  13954. /* Now read it back. */
  13955. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  13956. if (ret) {
  13957. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13958. "err = %d\n", __func__, ret);
  13959. break;
  13960. }
  13961. /* Verify it. */
  13962. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13963. if (p[i] == i)
  13964. continue;
  13965. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13966. DMA_RWCTRL_WRITE_BNDRY_16) {
  13967. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13968. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13969. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13970. break;
  13971. } else {
  13972. dev_err(&tp->pdev->dev,
  13973. "%s: Buffer corrupted on read back! "
  13974. "(%d != %d)\n", __func__, p[i], i);
  13975. ret = -ENODEV;
  13976. goto out;
  13977. }
  13978. }
  13979. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13980. /* Success. */
  13981. ret = 0;
  13982. break;
  13983. }
  13984. }
  13985. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13986. DMA_RWCTRL_WRITE_BNDRY_16) {
  13987. /* DMA test passed without adjusting DMA boundary,
  13988. * now look for chipsets that are known to expose the
  13989. * DMA bug without failing the test.
  13990. */
  13991. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13992. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13993. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13994. } else {
  13995. /* Safe to use the calculated DMA boundary. */
  13996. tp->dma_rwctrl = saved_dma_rwctrl;
  13997. }
  13998. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13999. }
  14000. out:
  14001. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14002. out_nofree:
  14003. return ret;
  14004. }
  14005. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14006. {
  14007. if (tg3_flag(tp, 57765_PLUS)) {
  14008. tp->bufmgr_config.mbuf_read_dma_low_water =
  14009. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14010. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14011. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14012. tp->bufmgr_config.mbuf_high_water =
  14013. DEFAULT_MB_HIGH_WATER_57765;
  14014. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14015. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14016. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14017. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14018. tp->bufmgr_config.mbuf_high_water_jumbo =
  14019. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14020. } else if (tg3_flag(tp, 5705_PLUS)) {
  14021. tp->bufmgr_config.mbuf_read_dma_low_water =
  14022. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14023. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14024. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14025. tp->bufmgr_config.mbuf_high_water =
  14026. DEFAULT_MB_HIGH_WATER_5705;
  14027. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14028. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14029. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14030. tp->bufmgr_config.mbuf_high_water =
  14031. DEFAULT_MB_HIGH_WATER_5906;
  14032. }
  14033. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14034. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14035. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14036. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14037. tp->bufmgr_config.mbuf_high_water_jumbo =
  14038. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14039. } else {
  14040. tp->bufmgr_config.mbuf_read_dma_low_water =
  14041. DEFAULT_MB_RDMA_LOW_WATER;
  14042. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14043. DEFAULT_MB_MACRX_LOW_WATER;
  14044. tp->bufmgr_config.mbuf_high_water =
  14045. DEFAULT_MB_HIGH_WATER;
  14046. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14047. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14048. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14049. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14050. tp->bufmgr_config.mbuf_high_water_jumbo =
  14051. DEFAULT_MB_HIGH_WATER_JUMBO;
  14052. }
  14053. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14054. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14055. }
  14056. static char *tg3_phy_string(struct tg3 *tp)
  14057. {
  14058. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14059. case TG3_PHY_ID_BCM5400: return "5400";
  14060. case TG3_PHY_ID_BCM5401: return "5401";
  14061. case TG3_PHY_ID_BCM5411: return "5411";
  14062. case TG3_PHY_ID_BCM5701: return "5701";
  14063. case TG3_PHY_ID_BCM5703: return "5703";
  14064. case TG3_PHY_ID_BCM5704: return "5704";
  14065. case TG3_PHY_ID_BCM5705: return "5705";
  14066. case TG3_PHY_ID_BCM5750: return "5750";
  14067. case TG3_PHY_ID_BCM5752: return "5752";
  14068. case TG3_PHY_ID_BCM5714: return "5714";
  14069. case TG3_PHY_ID_BCM5780: return "5780";
  14070. case TG3_PHY_ID_BCM5755: return "5755";
  14071. case TG3_PHY_ID_BCM5787: return "5787";
  14072. case TG3_PHY_ID_BCM5784: return "5784";
  14073. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14074. case TG3_PHY_ID_BCM5906: return "5906";
  14075. case TG3_PHY_ID_BCM5761: return "5761";
  14076. case TG3_PHY_ID_BCM5718C: return "5718C";
  14077. case TG3_PHY_ID_BCM5718S: return "5718S";
  14078. case TG3_PHY_ID_BCM57765: return "57765";
  14079. case TG3_PHY_ID_BCM5719C: return "5719C";
  14080. case TG3_PHY_ID_BCM5720C: return "5720C";
  14081. case TG3_PHY_ID_BCM5762: return "5762C";
  14082. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14083. case 0: return "serdes";
  14084. default: return "unknown";
  14085. }
  14086. }
  14087. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14088. {
  14089. if (tg3_flag(tp, PCI_EXPRESS)) {
  14090. strcpy(str, "PCI Express");
  14091. return str;
  14092. } else if (tg3_flag(tp, PCIX_MODE)) {
  14093. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14094. strcpy(str, "PCIX:");
  14095. if ((clock_ctrl == 7) ||
  14096. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14097. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14098. strcat(str, "133MHz");
  14099. else if (clock_ctrl == 0)
  14100. strcat(str, "33MHz");
  14101. else if (clock_ctrl == 2)
  14102. strcat(str, "50MHz");
  14103. else if (clock_ctrl == 4)
  14104. strcat(str, "66MHz");
  14105. else if (clock_ctrl == 6)
  14106. strcat(str, "100MHz");
  14107. } else {
  14108. strcpy(str, "PCI:");
  14109. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14110. strcat(str, "66MHz");
  14111. else
  14112. strcat(str, "33MHz");
  14113. }
  14114. if (tg3_flag(tp, PCI_32BIT))
  14115. strcat(str, ":32-bit");
  14116. else
  14117. strcat(str, ":64-bit");
  14118. return str;
  14119. }
  14120. static void tg3_init_coal(struct tg3 *tp)
  14121. {
  14122. struct ethtool_coalesce *ec = &tp->coal;
  14123. memset(ec, 0, sizeof(*ec));
  14124. ec->cmd = ETHTOOL_GCOALESCE;
  14125. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14126. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14127. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14128. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14129. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14130. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14131. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14132. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14133. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14134. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14135. HOSTCC_MODE_CLRTICK_TXBD)) {
  14136. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14137. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14138. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14139. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14140. }
  14141. if (tg3_flag(tp, 5705_PLUS)) {
  14142. ec->rx_coalesce_usecs_irq = 0;
  14143. ec->tx_coalesce_usecs_irq = 0;
  14144. ec->stats_block_coalesce_usecs = 0;
  14145. }
  14146. }
  14147. static int tg3_init_one(struct pci_dev *pdev,
  14148. const struct pci_device_id *ent)
  14149. {
  14150. struct net_device *dev;
  14151. struct tg3 *tp;
  14152. int i, err, pm_cap;
  14153. u32 sndmbx, rcvmbx, intmbx;
  14154. char str[40];
  14155. u64 dma_mask, persist_dma_mask;
  14156. netdev_features_t features = 0;
  14157. printk_once(KERN_INFO "%s\n", version);
  14158. err = pci_enable_device(pdev);
  14159. if (err) {
  14160. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14161. return err;
  14162. }
  14163. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14164. if (err) {
  14165. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14166. goto err_out_disable_pdev;
  14167. }
  14168. pci_set_master(pdev);
  14169. /* Find power-management capability. */
  14170. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  14171. if (pm_cap == 0) {
  14172. dev_err(&pdev->dev,
  14173. "Cannot find Power Management capability, aborting\n");
  14174. err = -EIO;
  14175. goto err_out_free_res;
  14176. }
  14177. err = pci_set_power_state(pdev, PCI_D0);
  14178. if (err) {
  14179. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  14180. goto err_out_free_res;
  14181. }
  14182. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14183. if (!dev) {
  14184. err = -ENOMEM;
  14185. goto err_out_power_down;
  14186. }
  14187. SET_NETDEV_DEV(dev, &pdev->dev);
  14188. tp = netdev_priv(dev);
  14189. tp->pdev = pdev;
  14190. tp->dev = dev;
  14191. tp->pm_cap = pm_cap;
  14192. tp->rx_mode = TG3_DEF_RX_MODE;
  14193. tp->tx_mode = TG3_DEF_TX_MODE;
  14194. tp->irq_sync = 1;
  14195. if (tg3_debug > 0)
  14196. tp->msg_enable = tg3_debug;
  14197. else
  14198. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14199. if (pdev_is_ssb_gige_core(pdev)) {
  14200. tg3_flag_set(tp, IS_SSB_CORE);
  14201. if (ssb_gige_must_flush_posted_writes(pdev))
  14202. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14203. if (ssb_gige_one_dma_at_once(pdev))
  14204. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14205. if (ssb_gige_have_roboswitch(pdev))
  14206. tg3_flag_set(tp, ROBOSWITCH);
  14207. if (ssb_gige_is_rgmii(pdev))
  14208. tg3_flag_set(tp, RGMII_MODE);
  14209. }
  14210. /* The word/byte swap controls here control register access byte
  14211. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14212. * setting below.
  14213. */
  14214. tp->misc_host_ctrl =
  14215. MISC_HOST_CTRL_MASK_PCI_INT |
  14216. MISC_HOST_CTRL_WORD_SWAP |
  14217. MISC_HOST_CTRL_INDIR_ACCESS |
  14218. MISC_HOST_CTRL_PCISTATE_RW;
  14219. /* The NONFRM (non-frame) byte/word swap controls take effect
  14220. * on descriptor entries, anything which isn't packet data.
  14221. *
  14222. * The StrongARM chips on the board (one for tx, one for rx)
  14223. * are running in big-endian mode.
  14224. */
  14225. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14226. GRC_MODE_WSWAP_NONFRM_DATA);
  14227. #ifdef __BIG_ENDIAN
  14228. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14229. #endif
  14230. spin_lock_init(&tp->lock);
  14231. spin_lock_init(&tp->indirect_lock);
  14232. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14233. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14234. if (!tp->regs) {
  14235. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14236. err = -ENOMEM;
  14237. goto err_out_free_dev;
  14238. }
  14239. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14240. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14241. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14242. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14243. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14244. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14248. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14249. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14250. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14251. tg3_flag_set(tp, ENABLE_APE);
  14252. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14253. if (!tp->aperegs) {
  14254. dev_err(&pdev->dev,
  14255. "Cannot map APE registers, aborting\n");
  14256. err = -ENOMEM;
  14257. goto err_out_iounmap;
  14258. }
  14259. }
  14260. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14261. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14262. dev->ethtool_ops = &tg3_ethtool_ops;
  14263. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14264. dev->netdev_ops = &tg3_netdev_ops;
  14265. dev->irq = pdev->irq;
  14266. err = tg3_get_invariants(tp, ent);
  14267. if (err) {
  14268. dev_err(&pdev->dev,
  14269. "Problem fetching invariants of chip, aborting\n");
  14270. goto err_out_apeunmap;
  14271. }
  14272. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14273. * device behind the EPB cannot support DMA addresses > 40-bit.
  14274. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14275. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14276. * do DMA address check in tg3_start_xmit().
  14277. */
  14278. if (tg3_flag(tp, IS_5788))
  14279. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14280. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14281. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14282. #ifdef CONFIG_HIGHMEM
  14283. dma_mask = DMA_BIT_MASK(64);
  14284. #endif
  14285. } else
  14286. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14287. /* Configure DMA attributes. */
  14288. if (dma_mask > DMA_BIT_MASK(32)) {
  14289. err = pci_set_dma_mask(pdev, dma_mask);
  14290. if (!err) {
  14291. features |= NETIF_F_HIGHDMA;
  14292. err = pci_set_consistent_dma_mask(pdev,
  14293. persist_dma_mask);
  14294. if (err < 0) {
  14295. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14296. "DMA for consistent allocations\n");
  14297. goto err_out_apeunmap;
  14298. }
  14299. }
  14300. }
  14301. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14302. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14303. if (err) {
  14304. dev_err(&pdev->dev,
  14305. "No usable DMA configuration, aborting\n");
  14306. goto err_out_apeunmap;
  14307. }
  14308. }
  14309. tg3_init_bufmgr_config(tp);
  14310. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14311. /* 5700 B0 chips do not support checksumming correctly due
  14312. * to hardware bugs.
  14313. */
  14314. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14315. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14316. if (tg3_flag(tp, 5755_PLUS))
  14317. features |= NETIF_F_IPV6_CSUM;
  14318. }
  14319. /* TSO is on by default on chips that support hardware TSO.
  14320. * Firmware TSO on older chips gives lower performance, so it
  14321. * is off by default, but can be enabled using ethtool.
  14322. */
  14323. if ((tg3_flag(tp, HW_TSO_1) ||
  14324. tg3_flag(tp, HW_TSO_2) ||
  14325. tg3_flag(tp, HW_TSO_3)) &&
  14326. (features & NETIF_F_IP_CSUM))
  14327. features |= NETIF_F_TSO;
  14328. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14329. if (features & NETIF_F_IPV6_CSUM)
  14330. features |= NETIF_F_TSO6;
  14331. if (tg3_flag(tp, HW_TSO_3) ||
  14332. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14333. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14334. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14335. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14336. tg3_asic_rev(tp) == ASIC_REV_57780)
  14337. features |= NETIF_F_TSO_ECN;
  14338. }
  14339. dev->features |= features;
  14340. dev->vlan_features |= features;
  14341. /*
  14342. * Add loopback capability only for a subset of devices that support
  14343. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14344. * loopback for the remaining devices.
  14345. */
  14346. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14347. !tg3_flag(tp, CPMU_PRESENT))
  14348. /* Add the loopback capability */
  14349. features |= NETIF_F_LOOPBACK;
  14350. dev->hw_features |= features;
  14351. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14352. !tg3_flag(tp, TSO_CAPABLE) &&
  14353. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14354. tg3_flag_set(tp, MAX_RXPEND_64);
  14355. tp->rx_pending = 63;
  14356. }
  14357. err = tg3_get_device_address(tp);
  14358. if (err) {
  14359. dev_err(&pdev->dev,
  14360. "Could not obtain valid ethernet address, aborting\n");
  14361. goto err_out_apeunmap;
  14362. }
  14363. /*
  14364. * Reset chip in case UNDI or EFI driver did not shutdown
  14365. * DMA self test will enable WDMAC and we'll see (spurious)
  14366. * pending DMA on the PCI bus at that point.
  14367. */
  14368. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14369. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14370. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14371. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14372. }
  14373. err = tg3_test_dma(tp);
  14374. if (err) {
  14375. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14376. goto err_out_apeunmap;
  14377. }
  14378. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14379. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14380. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14381. for (i = 0; i < tp->irq_max; i++) {
  14382. struct tg3_napi *tnapi = &tp->napi[i];
  14383. tnapi->tp = tp;
  14384. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14385. tnapi->int_mbox = intmbx;
  14386. if (i <= 4)
  14387. intmbx += 0x8;
  14388. else
  14389. intmbx += 0x4;
  14390. tnapi->consmbox = rcvmbx;
  14391. tnapi->prodmbox = sndmbx;
  14392. if (i)
  14393. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14394. else
  14395. tnapi->coal_now = HOSTCC_MODE_NOW;
  14396. if (!tg3_flag(tp, SUPPORT_MSIX))
  14397. break;
  14398. /*
  14399. * If we support MSIX, we'll be using RSS. If we're using
  14400. * RSS, the first vector only handles link interrupts and the
  14401. * remaining vectors handle rx and tx interrupts. Reuse the
  14402. * mailbox values for the next iteration. The values we setup
  14403. * above are still useful for the single vectored mode.
  14404. */
  14405. if (!i)
  14406. continue;
  14407. rcvmbx += 0x8;
  14408. if (sndmbx & 0x4)
  14409. sndmbx -= 0x4;
  14410. else
  14411. sndmbx += 0xc;
  14412. }
  14413. tg3_init_coal(tp);
  14414. pci_set_drvdata(pdev, dev);
  14415. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14416. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14417. tg3_asic_rev(tp) == ASIC_REV_5762)
  14418. tg3_flag_set(tp, PTP_CAPABLE);
  14419. if (tg3_flag(tp, 5717_PLUS)) {
  14420. /* Resume a low-power mode */
  14421. tg3_frob_aux_power(tp, false);
  14422. }
  14423. tg3_timer_init(tp);
  14424. tg3_carrier_off(tp);
  14425. err = register_netdev(dev);
  14426. if (err) {
  14427. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14428. goto err_out_apeunmap;
  14429. }
  14430. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14431. tp->board_part_number,
  14432. tg3_chip_rev_id(tp),
  14433. tg3_bus_string(tp, str),
  14434. dev->dev_addr);
  14435. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14436. struct phy_device *phydev;
  14437. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14438. netdev_info(dev,
  14439. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14440. phydev->drv->name, dev_name(&phydev->dev));
  14441. } else {
  14442. char *ethtype;
  14443. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14444. ethtype = "10/100Base-TX";
  14445. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14446. ethtype = "1000Base-SX";
  14447. else
  14448. ethtype = "10/100/1000Base-T";
  14449. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14450. "(WireSpeed[%d], EEE[%d])\n",
  14451. tg3_phy_string(tp), ethtype,
  14452. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14453. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14454. }
  14455. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14456. (dev->features & NETIF_F_RXCSUM) != 0,
  14457. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14458. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14459. tg3_flag(tp, ENABLE_ASF) != 0,
  14460. tg3_flag(tp, TSO_CAPABLE) != 0);
  14461. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14462. tp->dma_rwctrl,
  14463. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14464. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14465. pci_save_state(pdev);
  14466. return 0;
  14467. err_out_apeunmap:
  14468. if (tp->aperegs) {
  14469. iounmap(tp->aperegs);
  14470. tp->aperegs = NULL;
  14471. }
  14472. err_out_iounmap:
  14473. if (tp->regs) {
  14474. iounmap(tp->regs);
  14475. tp->regs = NULL;
  14476. }
  14477. err_out_free_dev:
  14478. free_netdev(dev);
  14479. err_out_power_down:
  14480. pci_set_power_state(pdev, PCI_D3hot);
  14481. err_out_free_res:
  14482. pci_release_regions(pdev);
  14483. err_out_disable_pdev:
  14484. pci_disable_device(pdev);
  14485. pci_set_drvdata(pdev, NULL);
  14486. return err;
  14487. }
  14488. static void tg3_remove_one(struct pci_dev *pdev)
  14489. {
  14490. struct net_device *dev = pci_get_drvdata(pdev);
  14491. if (dev) {
  14492. struct tg3 *tp = netdev_priv(dev);
  14493. release_firmware(tp->fw);
  14494. tg3_reset_task_cancel(tp);
  14495. if (tg3_flag(tp, USE_PHYLIB)) {
  14496. tg3_phy_fini(tp);
  14497. tg3_mdio_fini(tp);
  14498. }
  14499. unregister_netdev(dev);
  14500. if (tp->aperegs) {
  14501. iounmap(tp->aperegs);
  14502. tp->aperegs = NULL;
  14503. }
  14504. if (tp->regs) {
  14505. iounmap(tp->regs);
  14506. tp->regs = NULL;
  14507. }
  14508. free_netdev(dev);
  14509. pci_release_regions(pdev);
  14510. pci_disable_device(pdev);
  14511. pci_set_drvdata(pdev, NULL);
  14512. }
  14513. }
  14514. #ifdef CONFIG_PM_SLEEP
  14515. static int tg3_suspend(struct device *device)
  14516. {
  14517. struct pci_dev *pdev = to_pci_dev(device);
  14518. struct net_device *dev = pci_get_drvdata(pdev);
  14519. struct tg3 *tp = netdev_priv(dev);
  14520. int err;
  14521. if (!netif_running(dev))
  14522. return 0;
  14523. tg3_reset_task_cancel(tp);
  14524. tg3_phy_stop(tp);
  14525. tg3_netif_stop(tp);
  14526. tg3_timer_stop(tp);
  14527. tg3_full_lock(tp, 1);
  14528. tg3_disable_ints(tp);
  14529. tg3_full_unlock(tp);
  14530. netif_device_detach(dev);
  14531. tg3_full_lock(tp, 0);
  14532. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14533. tg3_flag_clear(tp, INIT_COMPLETE);
  14534. tg3_full_unlock(tp);
  14535. err = tg3_power_down_prepare(tp);
  14536. if (err) {
  14537. int err2;
  14538. tg3_full_lock(tp, 0);
  14539. tg3_flag_set(tp, INIT_COMPLETE);
  14540. err2 = tg3_restart_hw(tp, true);
  14541. if (err2)
  14542. goto out;
  14543. tg3_timer_start(tp);
  14544. netif_device_attach(dev);
  14545. tg3_netif_start(tp);
  14546. out:
  14547. tg3_full_unlock(tp);
  14548. if (!err2)
  14549. tg3_phy_start(tp);
  14550. }
  14551. return err;
  14552. }
  14553. static int tg3_resume(struct device *device)
  14554. {
  14555. struct pci_dev *pdev = to_pci_dev(device);
  14556. struct net_device *dev = pci_get_drvdata(pdev);
  14557. struct tg3 *tp = netdev_priv(dev);
  14558. int err;
  14559. if (!netif_running(dev))
  14560. return 0;
  14561. netif_device_attach(dev);
  14562. tg3_full_lock(tp, 0);
  14563. tg3_flag_set(tp, INIT_COMPLETE);
  14564. err = tg3_restart_hw(tp,
  14565. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14566. if (err)
  14567. goto out;
  14568. tg3_timer_start(tp);
  14569. tg3_netif_start(tp);
  14570. out:
  14571. tg3_full_unlock(tp);
  14572. if (!err)
  14573. tg3_phy_start(tp);
  14574. return err;
  14575. }
  14576. #endif /* CONFIG_PM_SLEEP */
  14577. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14578. /**
  14579. * tg3_io_error_detected - called when PCI error is detected
  14580. * @pdev: Pointer to PCI device
  14581. * @state: The current pci connection state
  14582. *
  14583. * This function is called after a PCI bus error affecting
  14584. * this device has been detected.
  14585. */
  14586. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14587. pci_channel_state_t state)
  14588. {
  14589. struct net_device *netdev = pci_get_drvdata(pdev);
  14590. struct tg3 *tp = netdev_priv(netdev);
  14591. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14592. netdev_info(netdev, "PCI I/O error detected\n");
  14593. rtnl_lock();
  14594. if (!netif_running(netdev))
  14595. goto done;
  14596. tg3_phy_stop(tp);
  14597. tg3_netif_stop(tp);
  14598. tg3_timer_stop(tp);
  14599. /* Want to make sure that the reset task doesn't run */
  14600. tg3_reset_task_cancel(tp);
  14601. netif_device_detach(netdev);
  14602. /* Clean up software state, even if MMIO is blocked */
  14603. tg3_full_lock(tp, 0);
  14604. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14605. tg3_full_unlock(tp);
  14606. done:
  14607. if (state == pci_channel_io_perm_failure)
  14608. err = PCI_ERS_RESULT_DISCONNECT;
  14609. else
  14610. pci_disable_device(pdev);
  14611. rtnl_unlock();
  14612. return err;
  14613. }
  14614. /**
  14615. * tg3_io_slot_reset - called after the pci bus has been reset.
  14616. * @pdev: Pointer to PCI device
  14617. *
  14618. * Restart the card from scratch, as if from a cold-boot.
  14619. * At this point, the card has exprienced a hard reset,
  14620. * followed by fixups by BIOS, and has its config space
  14621. * set up identically to what it was at cold boot.
  14622. */
  14623. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14624. {
  14625. struct net_device *netdev = pci_get_drvdata(pdev);
  14626. struct tg3 *tp = netdev_priv(netdev);
  14627. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14628. int err;
  14629. rtnl_lock();
  14630. if (pci_enable_device(pdev)) {
  14631. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14632. goto done;
  14633. }
  14634. pci_set_master(pdev);
  14635. pci_restore_state(pdev);
  14636. pci_save_state(pdev);
  14637. if (!netif_running(netdev)) {
  14638. rc = PCI_ERS_RESULT_RECOVERED;
  14639. goto done;
  14640. }
  14641. err = tg3_power_up(tp);
  14642. if (err)
  14643. goto done;
  14644. rc = PCI_ERS_RESULT_RECOVERED;
  14645. done:
  14646. rtnl_unlock();
  14647. return rc;
  14648. }
  14649. /**
  14650. * tg3_io_resume - called when traffic can start flowing again.
  14651. * @pdev: Pointer to PCI device
  14652. *
  14653. * This callback is called when the error recovery driver tells
  14654. * us that its OK to resume normal operation.
  14655. */
  14656. static void tg3_io_resume(struct pci_dev *pdev)
  14657. {
  14658. struct net_device *netdev = pci_get_drvdata(pdev);
  14659. struct tg3 *tp = netdev_priv(netdev);
  14660. int err;
  14661. rtnl_lock();
  14662. if (!netif_running(netdev))
  14663. goto done;
  14664. tg3_full_lock(tp, 0);
  14665. tg3_flag_set(tp, INIT_COMPLETE);
  14666. err = tg3_restart_hw(tp, true);
  14667. if (err) {
  14668. tg3_full_unlock(tp);
  14669. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14670. goto done;
  14671. }
  14672. netif_device_attach(netdev);
  14673. tg3_timer_start(tp);
  14674. tg3_netif_start(tp);
  14675. tg3_full_unlock(tp);
  14676. tg3_phy_start(tp);
  14677. done:
  14678. rtnl_unlock();
  14679. }
  14680. static const struct pci_error_handlers tg3_err_handler = {
  14681. .error_detected = tg3_io_error_detected,
  14682. .slot_reset = tg3_io_slot_reset,
  14683. .resume = tg3_io_resume
  14684. };
  14685. static struct pci_driver tg3_driver = {
  14686. .name = DRV_MODULE_NAME,
  14687. .id_table = tg3_pci_tbl,
  14688. .probe = tg3_init_one,
  14689. .remove = tg3_remove_one,
  14690. .err_handler = &tg3_err_handler,
  14691. .driver.pm = &tg3_pm_ops,
  14692. };
  14693. static int __init tg3_init(void)
  14694. {
  14695. return pci_register_driver(&tg3_driver);
  14696. }
  14697. static void __exit tg3_cleanup(void)
  14698. {
  14699. pci_unregister_driver(&tg3_driver);
  14700. }
  14701. module_init(tg3_init);
  14702. module_exit(tg3_cleanup);