clock24xx.h 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static void omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static void omap2_sys_clk_recalc(struct clk *clk);
  27. static void omap2_osc_clk_recalc(struct clk *clk);
  28. static void omap2_sys_clk_recalc(struct clk *clk);
  29. static void omap2_dpll_recalc(struct clk *clk);
  30. static int omap2_clk_fixed_enable(struct clk *clk);
  31. static void omap2_clk_fixed_disable(struct clk *clk);
  32. static int omap2_enable_osc_ck(struct clk *clk);
  33. static void omap2_disable_osc_ck(struct clk *clk);
  34. static int omap2_reprogram_dpll(struct clk *clk, unsigned long rate);
  35. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  36. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  37. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  38. */
  39. struct prcm_config {
  40. unsigned long xtal_speed; /* crystal rate */
  41. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  42. unsigned long mpu_speed; /* speed of MPU */
  43. unsigned long cm_clksel_mpu; /* mpu divider */
  44. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  45. unsigned long cm_clksel_gfx; /* gfx dividers */
  46. unsigned long cm_clksel1_core; /* major subsystem dividers */
  47. unsigned long cm_clksel1_pll; /* m,n */
  48. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  49. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  50. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  51. unsigned char flags;
  52. };
  53. /*
  54. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  55. * These configurations are characterized by voltage and speed for clocks.
  56. * The device is only validated for certain combinations. One way to express
  57. * these combinations is via the 'ratio's' which the clocks operate with
  58. * respect to each other. These ratio sets are for a given voltage/DPLL
  59. * setting. All configurations can be described by a DPLL setting and a ratio
  60. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  61. *
  62. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  63. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  64. * 2430 (iva2.1, NOdsp, mdm)
  65. */
  66. /* Core fields for cm_clksel, not ratio governed */
  67. #define RX_CLKSEL_DSS1 (0x10 << 8)
  68. #define RX_CLKSEL_DSS2 (0x0 << 13)
  69. #define RX_CLKSEL_SSI (0x5 << 20)
  70. /*-------------------------------------------------------------------------
  71. * Voltage/DPLL ratios
  72. *-------------------------------------------------------------------------*/
  73. /* 2430 Ratio's, 2430-Ratio Config 1 */
  74. #define R1_CLKSEL_L3 (4 << 0)
  75. #define R1_CLKSEL_L4 (2 << 5)
  76. #define R1_CLKSEL_USB (4 << 25)
  77. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  78. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  79. R1_CLKSEL_L4 | R1_CLKSEL_L3
  80. #define R1_CLKSEL_MPU (2 << 0)
  81. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  82. #define R1_CLKSEL_DSP (2 << 0)
  83. #define R1_CLKSEL_DSP_IF (2 << 5)
  84. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  85. #define R1_CLKSEL_GFX (2 << 0)
  86. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  87. #define R1_CLKSEL_MDM (4 << 0)
  88. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  89. /* 2430-Ratio Config 2 */
  90. #define R2_CLKSEL_L3 (6 << 0)
  91. #define R2_CLKSEL_L4 (2 << 5)
  92. #define R2_CLKSEL_USB (2 << 25)
  93. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  94. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  95. R2_CLKSEL_L4 | R2_CLKSEL_L3
  96. #define R2_CLKSEL_MPU (2 << 0)
  97. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  98. #define R2_CLKSEL_DSP (2 << 0)
  99. #define R2_CLKSEL_DSP_IF (3 << 5)
  100. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  101. #define R2_CLKSEL_GFX (2 << 0)
  102. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  103. #define R2_CLKSEL_MDM (6 << 0)
  104. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  105. /* 2430-Ratio Bootm (BYPASS) */
  106. #define RB_CLKSEL_L3 (1 << 0)
  107. #define RB_CLKSEL_L4 (1 << 5)
  108. #define RB_CLKSEL_USB (1 << 25)
  109. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  110. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  111. RB_CLKSEL_L4 | RB_CLKSEL_L3
  112. #define RB_CLKSEL_MPU (1 << 0)
  113. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  114. #define RB_CLKSEL_DSP (1 << 0)
  115. #define RB_CLKSEL_DSP_IF (1 << 5)
  116. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  117. #define RB_CLKSEL_GFX (1 << 0)
  118. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  119. #define RB_CLKSEL_MDM (1 << 0)
  120. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  121. /* 2420 Ratio Equivalents */
  122. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  123. #define RXX_CLKSEL_SSI (0x8 << 20)
  124. /* 2420-PRCM III 532MHz core */
  125. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  126. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  127. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  128. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  129. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  130. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  131. RIII_CLKSEL_L3
  132. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  133. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  134. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  135. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  136. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  137. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  138. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  139. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  140. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  141. RIII_CLKSEL_DSP
  142. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  143. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  144. /* 2420-PRCM II 600MHz core */
  145. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  146. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  147. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  148. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  149. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  150. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  151. RII_CLKSEL_L4 | RII_CLKSEL_L3
  152. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  153. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  154. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  155. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  156. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  157. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  158. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  159. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  160. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  161. RII_CLKSEL_DSP
  162. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  163. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  164. /* 2420-PRCM I 660MHz core */
  165. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  166. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  167. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  168. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  169. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  170. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  171. RI_CLKSEL_L4 | RI_CLKSEL_L3
  172. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  173. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  174. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  175. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  176. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  177. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  178. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  179. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  180. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  181. RI_CLKSEL_DSP
  182. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  183. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  184. /* 2420-PRCM VII (boot) */
  185. #define RVII_CLKSEL_L3 (1 << 0)
  186. #define RVII_CLKSEL_L4 (1 << 5)
  187. #define RVII_CLKSEL_DSS1 (1 << 8)
  188. #define RVII_CLKSEL_DSS2 (0 << 13)
  189. #define RVII_CLKSEL_VLYNQ (1 << 15)
  190. #define RVII_CLKSEL_SSI (1 << 20)
  191. #define RVII_CLKSEL_USB (1 << 25)
  192. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  193. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  194. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  195. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  196. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  197. #define RVII_CLKSEL_DSP (1 << 0)
  198. #define RVII_CLKSEL_DSP_IF (1 << 5)
  199. #define RVII_SYNC_DSP (0 << 7)
  200. #define RVII_CLKSEL_IVA (1 << 8)
  201. #define RVII_SYNC_IVA (0 << 13)
  202. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  203. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  204. #define RVII_CLKSEL_GFX (1 << 0)
  205. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  206. /*-------------------------------------------------------------------------
  207. * 2430 Target modes: Along with each configuration the CPU has several
  208. * modes which goes along with them. Modes mainly are the addition of
  209. * describe DPLL combinations to go along with a ratio.
  210. *-------------------------------------------------------------------------*/
  211. /* Hardware governed */
  212. #define MX_48M_SRC (0 << 3)
  213. #define MX_54M_SRC (0 << 5)
  214. #define MX_APLLS_CLIKIN_12 (3 << 23)
  215. #define MX_APLLS_CLIKIN_13 (2 << 23)
  216. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  217. /*
  218. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  219. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  220. */
  221. #define M5A_DPLL_MULT_12 (133 << 12)
  222. #define M5A_DPLL_DIV_12 (5 << 8)
  223. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  224. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  225. MX_APLLS_CLIKIN_12
  226. #define M5A_DPLL_MULT_13 (61 << 12)
  227. #define M5A_DPLL_DIV_13 (2 << 8)
  228. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  229. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  230. MX_APLLS_CLIKIN_13
  231. #define M5A_DPLL_MULT_19 (55 << 12)
  232. #define M5A_DPLL_DIV_19 (3 << 8)
  233. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  234. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  235. MX_APLLS_CLIKIN_19_2
  236. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  237. #define M5B_DPLL_MULT_12 (50 << 12)
  238. #define M5B_DPLL_DIV_12 (2 << 8)
  239. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  240. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  241. MX_APLLS_CLIKIN_12
  242. #define M5B_DPLL_MULT_13 (200 << 12)
  243. #define M5B_DPLL_DIV_13 (12 << 8)
  244. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  245. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  246. MX_APLLS_CLIKIN_13
  247. #define M5B_DPLL_MULT_19 (125 << 12)
  248. #define M5B_DPLL_DIV_19 (31 << 8)
  249. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  250. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  251. MX_APLLS_CLIKIN_19_2
  252. /*
  253. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  254. */
  255. #define M4_DPLL_MULT_12 (133 << 12)
  256. #define M4_DPLL_DIV_12 (3 << 8)
  257. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  258. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  259. MX_APLLS_CLIKIN_12
  260. #define M4_DPLL_MULT_13 (399 << 12)
  261. #define M4_DPLL_DIV_13 (12 << 8)
  262. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  263. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  264. MX_APLLS_CLIKIN_13
  265. #define M4_DPLL_MULT_19 (145 << 12)
  266. #define M4_DPLL_DIV_19 (6 << 8)
  267. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  268. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  269. MX_APLLS_CLIKIN_19_2
  270. /*
  271. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  272. */
  273. #define M3_DPLL_MULT_12 (55 << 12)
  274. #define M3_DPLL_DIV_12 (1 << 8)
  275. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  276. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  277. MX_APLLS_CLIKIN_12
  278. #define M3_DPLL_MULT_13 (76 << 12)
  279. #define M3_DPLL_DIV_13 (2 << 8)
  280. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  281. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  282. MX_APLLS_CLIKIN_13
  283. #define M3_DPLL_MULT_19 (17 << 12)
  284. #define M3_DPLL_DIV_19 (0 << 8)
  285. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  286. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  287. MX_APLLS_CLIKIN_19_2
  288. /*
  289. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  290. */
  291. #define M2_DPLL_MULT_12 (55 << 12)
  292. #define M2_DPLL_DIV_12 (1 << 8)
  293. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  294. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  295. MX_APLLS_CLIKIN_12
  296. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  297. * relock time issue */
  298. /* Core frequency changed from 330/165 to 329/164 MHz*/
  299. #define M2_DPLL_MULT_13 (76 << 12)
  300. #define M2_DPLL_DIV_13 (2 << 8)
  301. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  302. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  303. MX_APLLS_CLIKIN_13
  304. #define M2_DPLL_MULT_19 (17 << 12)
  305. #define M2_DPLL_DIV_19 (0 << 8)
  306. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  307. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  308. MX_APLLS_CLIKIN_19_2
  309. /* boot (boot) */
  310. #define MB_DPLL_MULT (1 << 12)
  311. #define MB_DPLL_DIV (0 << 8)
  312. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  314. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  315. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  316. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  317. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  318. /*
  319. * 2430 - chassis (sedna)
  320. * 165 (ratio1) same as above #2
  321. * 150 (ratio1)
  322. * 133 (ratio2) same as above #4
  323. * 110 (ratio2) same as above #3
  324. * 104 (ratio2)
  325. * boot (boot)
  326. */
  327. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  328. #define MI_DPLL_MULT_12 (55 << 12)
  329. #define MI_DPLL_DIV_12 (1 << 8)
  330. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  331. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  332. MX_APLLS_CLIKIN_12
  333. /*
  334. * 2420 Equivalent - mode registers
  335. * PRCM II , target DPLL = 2*300MHz = 600MHz
  336. */
  337. #define MII_DPLL_MULT_12 (50 << 12)
  338. #define MII_DPLL_DIV_12 (1 << 8)
  339. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  340. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  341. MX_APLLS_CLIKIN_12
  342. #define MII_DPLL_MULT_13 (300 << 12)
  343. #define MII_DPLL_DIV_13 (12 << 8)
  344. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  345. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  346. MX_APLLS_CLIKIN_13
  347. /* PRCM III target DPLL = 2*266 = 532MHz*/
  348. #define MIII_DPLL_MULT_12 (133 << 12)
  349. #define MIII_DPLL_DIV_12 (5 << 8)
  350. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  351. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  352. MX_APLLS_CLIKIN_12
  353. #define MIII_DPLL_MULT_13 (266 << 12)
  354. #define MIII_DPLL_DIV_13 (12 << 8)
  355. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  356. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  357. MX_APLLS_CLIKIN_13
  358. /* PRCM VII (boot bypass) */
  359. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  360. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  361. /* High and low operation value */
  362. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  363. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  364. /* MPU speed defines */
  365. #define S12M 12000000
  366. #define S13M 13000000
  367. #define S19M 19200000
  368. #define S26M 26000000
  369. #define S100M 100000000
  370. #define S133M 133000000
  371. #define S150M 150000000
  372. #define S164M 164000000
  373. #define S165M 165000000
  374. #define S199M 199000000
  375. #define S200M 200000000
  376. #define S266M 266000000
  377. #define S300M 300000000
  378. #define S329M 329000000
  379. #define S330M 330000000
  380. #define S399M 399000000
  381. #define S400M 400000000
  382. #define S532M 532000000
  383. #define S600M 600000000
  384. #define S658M 658000000
  385. #define S660M 660000000
  386. #define S798M 798000000
  387. /*-------------------------------------------------------------------------
  388. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  389. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  390. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  391. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  392. *
  393. * Filling in table based on H4 boards and 2430-SDPs variants available.
  394. * There are quite a few more rates combinations which could be defined.
  395. *
  396. * When multiple values are defined the start up will try and choose the
  397. * fastest one. If a 'fast' value is defined, then automatically, the /2
  398. * one should be included as it can be used. Generally having more that
  399. * one fast set does not make sense, as static timings need to be changed
  400. * to change the set. The exception is the bypass setting which is
  401. * availble for low power bypass.
  402. *
  403. * Note: This table needs to be sorted, fastest to slowest.
  404. *-------------------------------------------------------------------------*/
  405. static struct prcm_config rate_table[] = {
  406. /* PRCM I - FAST */
  407. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  408. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  409. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  410. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  411. RATE_IN_242X},
  412. /* PRCM II - FAST */
  413. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  414. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  415. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  416. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  417. RATE_IN_242X},
  418. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  419. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  420. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  421. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  422. RATE_IN_242X},
  423. /* PRCM III - FAST */
  424. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  425. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  426. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  427. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  428. RATE_IN_242X},
  429. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  430. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  431. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  432. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  433. RATE_IN_242X},
  434. /* PRCM II - SLOW */
  435. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  436. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  437. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  438. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  439. RATE_IN_242X},
  440. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  441. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  442. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  443. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  444. RATE_IN_242X},
  445. /* PRCM III - SLOW */
  446. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  447. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  448. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  449. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  450. RATE_IN_242X},
  451. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  452. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  453. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  454. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  455. RATE_IN_242X},
  456. /* PRCM-VII (boot-bypass) */
  457. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  458. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  459. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  460. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  461. RATE_IN_242X},
  462. /* PRCM-VII (boot-bypass) */
  463. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  464. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  465. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  466. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  467. RATE_IN_242X},
  468. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  469. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  470. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  471. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  472. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  473. SDRC_RFR_CTRL_133MHz,
  474. RATE_IN_243X},
  475. /* PRCM #2 - ratio1 (ES2) - FAST */
  476. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  477. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  478. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  479. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  480. SDRC_RFR_CTRL_165MHz,
  481. RATE_IN_243X},
  482. /* PRCM #5a - ratio1 - FAST */
  483. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  484. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  485. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  486. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  487. SDRC_RFR_CTRL_133MHz,
  488. RATE_IN_243X},
  489. /* PRCM #5b - ratio1 - FAST */
  490. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  491. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  492. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  493. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  494. SDRC_RFR_CTRL_100MHz,
  495. RATE_IN_243X},
  496. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  497. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  498. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  499. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  500. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  501. SDRC_RFR_CTRL_133MHz,
  502. RATE_IN_243X},
  503. /* PRCM #2 - ratio1 (ES2) - SLOW */
  504. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  505. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  506. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  507. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  508. SDRC_RFR_CTRL_165MHz,
  509. RATE_IN_243X},
  510. /* PRCM #5a - ratio1 - SLOW */
  511. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  512. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  513. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  514. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  515. SDRC_RFR_CTRL_133MHz,
  516. RATE_IN_243X},
  517. /* PRCM #5b - ratio1 - SLOW*/
  518. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  519. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  520. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  521. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  522. SDRC_RFR_CTRL_100MHz,
  523. RATE_IN_243X},
  524. /* PRCM-boot/bypass */
  525. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  526. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  527. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  528. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  529. SDRC_RFR_CTRL_BYPASS,
  530. RATE_IN_243X},
  531. /* PRCM-boot/bypass */
  532. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  533. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  534. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  535. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  536. SDRC_RFR_CTRL_BYPASS,
  537. RATE_IN_243X},
  538. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  539. };
  540. /*-------------------------------------------------------------------------
  541. * 24xx clock tree.
  542. *
  543. * NOTE:In many cases here we are assigning a 'default' parent. In many
  544. * cases the parent is selectable. The get/set parent calls will also
  545. * switch sources.
  546. *
  547. * Many some clocks say always_enabled, but they can be auto idled for
  548. * power savings. They will always be available upon clock request.
  549. *
  550. * Several sources are given initial rates which may be wrong, this will
  551. * be fixed up in the init func.
  552. *
  553. * Things are broadly separated below by clock domains. It is
  554. * noteworthy that most periferals have dependencies on multiple clock
  555. * domains. Many get their interface clocks from the L4 domain, but get
  556. * functional clocks from fixed sources or other core domain derived
  557. * clocks.
  558. *-------------------------------------------------------------------------*/
  559. /* Base external input clocks */
  560. static struct clk func_32k_ck = {
  561. .name = "func_32k_ck",
  562. .rate = 32000,
  563. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  564. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  565. .recalc = &propagate_rate,
  566. };
  567. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  568. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  569. .name = "osc_ck",
  570. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  571. RATE_PROPAGATES,
  572. .enable = &omap2_enable_osc_ck,
  573. .disable = &omap2_disable_osc_ck,
  574. .recalc = &omap2_osc_clk_recalc,
  575. };
  576. /* With out modem likely 12MHz, with modem likely 13MHz */
  577. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  578. .name = "sys_ck", /* ~ ref_clk also */
  579. .parent = &osc_ck,
  580. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  581. ALWAYS_ENABLED | RATE_PROPAGATES,
  582. .recalc = &omap2_sys_clk_recalc,
  583. };
  584. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  585. .name = "alt_ck",
  586. .rate = 54000000,
  587. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  588. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  589. .recalc = &propagate_rate,
  590. };
  591. /*
  592. * Analog domain root source clocks
  593. */
  594. /* dpll_ck, is broken out in to special cases through clksel */
  595. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  596. * deal with this
  597. */
  598. static const struct dpll_data dpll_dd = {
  599. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  600. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  601. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  602. };
  603. static struct clk dpll_ck = {
  604. .name = "dpll_ck",
  605. .parent = &sys_ck, /* Can be func_32k also */
  606. .dpll_data = &dpll_dd,
  607. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  608. RATE_PROPAGATES | ALWAYS_ENABLED,
  609. .recalc = &omap2_dpll_recalc,
  610. .set_rate = &omap2_reprogram_dpll,
  611. };
  612. static struct clk apll96_ck = {
  613. .name = "apll96_ck",
  614. .parent = &sys_ck,
  615. .rate = 96000000,
  616. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  617. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  618. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  619. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  620. .enable = &omap2_clk_fixed_enable,
  621. .disable = &omap2_clk_fixed_disable,
  622. .recalc = &propagate_rate,
  623. };
  624. static struct clk apll54_ck = {
  625. .name = "apll54_ck",
  626. .parent = &sys_ck,
  627. .rate = 54000000,
  628. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  629. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  630. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  631. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  632. .enable = &omap2_clk_fixed_enable,
  633. .disable = &omap2_clk_fixed_disable,
  634. .recalc = &propagate_rate,
  635. };
  636. /*
  637. * PRCM digital base sources
  638. */
  639. /* func_54m_ck */
  640. static const struct clksel_rate func_54m_apll54_rates[] = {
  641. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  642. { .div = 0 },
  643. };
  644. static const struct clksel_rate func_54m_alt_rates[] = {
  645. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  646. { .div = 0 },
  647. };
  648. static const struct clksel func_54m_clksel[] = {
  649. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  650. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  651. { .parent = NULL },
  652. };
  653. static struct clk func_54m_ck = {
  654. .name = "func_54m_ck",
  655. .parent = &apll54_ck, /* can also be alt_clk */
  656. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  657. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  658. .init = &omap2_init_clksel_parent,
  659. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  660. .clksel_mask = OMAP24XX_54M_SOURCE,
  661. .clksel = func_54m_clksel,
  662. .recalc = &omap2_clksel_recalc,
  663. };
  664. static struct clk core_ck = {
  665. .name = "core_ck",
  666. .parent = &dpll_ck, /* can also be 32k */
  667. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  668. ALWAYS_ENABLED | RATE_PROPAGATES,
  669. .recalc = &followparent_recalc,
  670. };
  671. /* func_96m_ck */
  672. static const struct clksel_rate func_96m_apll96_rates[] = {
  673. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  674. { .div = 0 },
  675. };
  676. static const struct clksel_rate func_96m_alt_rates[] = {
  677. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  678. { .div = 0 },
  679. };
  680. static const struct clksel func_96m_clksel[] = {
  681. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  682. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  683. { .parent = NULL }
  684. };
  685. /* The parent of this clock is not selectable on 2420. */
  686. static struct clk func_96m_ck = {
  687. .name = "func_96m_ck",
  688. .parent = &apll96_ck,
  689. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  690. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  691. .init = &omap2_init_clksel_parent,
  692. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  693. .clksel_mask = OMAP2430_96M_SOURCE,
  694. .clksel = func_96m_clksel,
  695. .recalc = &omap2_clksel_recalc,
  696. .round_rate = &omap2_clksel_round_rate,
  697. .set_rate = &omap2_clksel_set_rate
  698. };
  699. /* func_48m_ck */
  700. static const struct clksel_rate func_48m_apll96_rates[] = {
  701. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  702. { .div = 0 },
  703. };
  704. static const struct clksel_rate func_48m_alt_rates[] = {
  705. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  706. { .div = 0 },
  707. };
  708. static const struct clksel func_48m_clksel[] = {
  709. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  710. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  711. { .parent = NULL }
  712. };
  713. static struct clk func_48m_ck = {
  714. .name = "func_48m_ck",
  715. .parent = &apll96_ck, /* 96M or Alt */
  716. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  717. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  718. .init = &omap2_init_clksel_parent,
  719. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  720. .clksel_mask = OMAP24XX_48M_SOURCE,
  721. .clksel = func_48m_clksel,
  722. .recalc = &omap2_clksel_recalc,
  723. .round_rate = &omap2_clksel_round_rate,
  724. .set_rate = &omap2_clksel_set_rate
  725. };
  726. static struct clk func_12m_ck = {
  727. .name = "func_12m_ck",
  728. .parent = &func_48m_ck,
  729. .fixed_div = 4,
  730. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  731. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  732. .recalc = &omap2_fixed_divisor_recalc,
  733. };
  734. /* Secure timer, only available in secure mode */
  735. static struct clk wdt1_osc_ck = {
  736. .name = "ck_wdt1_osc",
  737. .parent = &osc_ck,
  738. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  739. .recalc = &followparent_recalc,
  740. };
  741. /*
  742. * The common_clkout* clksel_rate structs are common to
  743. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  744. * sys_clkout2_* are 2420-only, so the
  745. * clksel_rate flags fields are inaccurate for those clocks. This is
  746. * harmless since access to those clocks are gated by the struct clk
  747. * flags fields, which mark them as 2420-only.
  748. */
  749. static const struct clksel_rate common_clkout_src_core_rates[] = {
  750. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  751. { .div = 0 }
  752. };
  753. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  754. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  755. { .div = 0 }
  756. };
  757. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  758. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  759. { .div = 0 }
  760. };
  761. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  762. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  763. { .div = 0 }
  764. };
  765. static const struct clksel common_clkout_src_clksel[] = {
  766. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  767. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  768. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  769. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  770. { .parent = NULL }
  771. };
  772. static struct clk sys_clkout_src = {
  773. .name = "sys_clkout_src",
  774. .parent = &func_54m_ck,
  775. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  776. RATE_PROPAGATES,
  777. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  778. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  779. .init = &omap2_init_clksel_parent,
  780. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  781. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  782. .clksel = common_clkout_src_clksel,
  783. .recalc = &omap2_clksel_recalc,
  784. .round_rate = &omap2_clksel_round_rate,
  785. .set_rate = &omap2_clksel_set_rate
  786. };
  787. static const struct clksel_rate common_clkout_rates[] = {
  788. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  789. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  790. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  791. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  792. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  793. { .div = 0 },
  794. };
  795. static const struct clksel sys_clkout_clksel[] = {
  796. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  797. { .parent = NULL }
  798. };
  799. static struct clk sys_clkout = {
  800. .name = "sys_clkout",
  801. .parent = &sys_clkout_src,
  802. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  803. PARENT_CONTROLS_CLOCK,
  804. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  805. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  806. .clksel = sys_clkout_clksel,
  807. .recalc = &omap2_clksel_recalc,
  808. .round_rate = &omap2_clksel_round_rate,
  809. .set_rate = &omap2_clksel_set_rate
  810. };
  811. /* In 2430, new in 2420 ES2 */
  812. static struct clk sys_clkout2_src = {
  813. .name = "sys_clkout2_src",
  814. .parent = &func_54m_ck,
  815. .flags = CLOCK_IN_OMAP242X | RATE_PROPAGATES,
  816. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  817. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  818. .init = &omap2_init_clksel_parent,
  819. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  820. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  821. .clksel = common_clkout_src_clksel,
  822. .recalc = &omap2_clksel_recalc,
  823. .round_rate = &omap2_clksel_round_rate,
  824. .set_rate = &omap2_clksel_set_rate
  825. };
  826. static const struct clksel sys_clkout2_clksel[] = {
  827. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  828. { .parent = NULL }
  829. };
  830. /* In 2430, new in 2420 ES2 */
  831. static struct clk sys_clkout2 = {
  832. .name = "sys_clkout2",
  833. .parent = &sys_clkout2_src,
  834. .flags = CLOCK_IN_OMAP242X | PARENT_CONTROLS_CLOCK,
  835. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  836. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  837. .clksel = sys_clkout2_clksel,
  838. .recalc = &omap2_clksel_recalc,
  839. .round_rate = &omap2_clksel_round_rate,
  840. .set_rate = &omap2_clksel_set_rate
  841. };
  842. static struct clk emul_ck = {
  843. .name = "emul_ck",
  844. .parent = &func_54m_ck,
  845. .flags = CLOCK_IN_OMAP242X,
  846. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  847. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  848. .recalc = &followparent_recalc,
  849. };
  850. /*
  851. * MPU clock domain
  852. * Clocks:
  853. * MPU_FCLK, MPU_ICLK
  854. * INT_M_FCLK, INT_M_I_CLK
  855. *
  856. * - Individual clocks are hardware managed.
  857. * - Base divider comes from: CM_CLKSEL_MPU
  858. *
  859. */
  860. static const struct clksel_rate mpu_core_rates[] = {
  861. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  862. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  863. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  864. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  865. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  866. { .div = 0 },
  867. };
  868. static const struct clksel mpu_clksel[] = {
  869. { .parent = &core_ck, .rates = mpu_core_rates },
  870. { .parent = NULL }
  871. };
  872. static struct clk mpu_ck = { /* Control cpu */
  873. .name = "mpu_ck",
  874. .parent = &core_ck,
  875. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  876. ALWAYS_ENABLED | DELAYED_APP |
  877. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  878. .init = &omap2_init_clksel_parent,
  879. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  880. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  881. .clksel = mpu_clksel,
  882. .recalc = &omap2_clksel_recalc,
  883. .round_rate = &omap2_clksel_round_rate,
  884. .set_rate = &omap2_clksel_set_rate
  885. };
  886. /*
  887. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  888. * Clocks:
  889. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  890. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  891. *
  892. * Won't be too specific here. The core clock comes into this block
  893. * it is divided then tee'ed. One branch goes directly to xyz enable
  894. * controls. The other branch gets further divided by 2 then possibly
  895. * routed into a synchronizer and out of clocks abc.
  896. */
  897. static const struct clksel_rate dsp_fck_core_rates[] = {
  898. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  899. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  900. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  901. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  902. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  903. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  904. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  905. { .div = 0 },
  906. };
  907. static const struct clksel dsp_fck_clksel[] = {
  908. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  909. { .parent = NULL }
  910. };
  911. static struct clk dsp_fck = {
  912. .name = "dsp_fck",
  913. .parent = &core_ck,
  914. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  915. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  916. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  917. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  918. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  919. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  920. .clksel = dsp_fck_clksel,
  921. .recalc = &omap2_clksel_recalc,
  922. .round_rate = &omap2_clksel_round_rate,
  923. .set_rate = &omap2_clksel_set_rate
  924. };
  925. /* DSP interface clock */
  926. static const struct clksel_rate dsp_irate_ick_rates[] = {
  927. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  928. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  929. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  930. { .div = 0 },
  931. };
  932. static const struct clksel dsp_irate_ick_clksel[] = {
  933. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  934. { .parent = NULL }
  935. };
  936. /*
  937. * This clock does not exist as such in the TRM, but is added to
  938. * separate source selection from XXX
  939. */
  940. static struct clk dsp_irate_ick = {
  941. .name = "dsp_irate_ick",
  942. .parent = &dsp_fck,
  943. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  944. CONFIG_PARTICIPANT | PARENT_CONTROLS_CLOCK,
  945. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  946. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  947. .clksel = dsp_irate_ick_clksel,
  948. .recalc = &omap2_clksel_recalc,
  949. .round_rate = &omap2_clksel_round_rate,
  950. .set_rate = &omap2_clksel_set_rate
  951. };
  952. /* 2420 only */
  953. static struct clk dsp_ick = {
  954. .name = "dsp_ick", /* apparently ipi and isp */
  955. .parent = &dsp_irate_ick,
  956. .flags = CLOCK_IN_OMAP242X | DELAYED_APP | CONFIG_PARTICIPANT,
  957. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  958. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  959. };
  960. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  961. static struct clk iva2_1_ick = {
  962. .name = "iva2_1_ick",
  963. .parent = &dsp_irate_ick,
  964. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  965. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  966. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  967. };
  968. static struct clk iva1_ifck = {
  969. .name = "iva1_ifck",
  970. .parent = &core_ck,
  971. .flags = CLOCK_IN_OMAP242X | CONFIG_PARTICIPANT |
  972. RATE_PROPAGATES | DELAYED_APP,
  973. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  974. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  975. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  976. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  977. .clksel = dsp_fck_clksel,
  978. .recalc = &omap2_clksel_recalc,
  979. .round_rate = &omap2_clksel_round_rate,
  980. .set_rate = &omap2_clksel_set_rate
  981. };
  982. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  983. static struct clk iva1_mpu_int_ifck = {
  984. .name = "iva1_mpu_int_ifck",
  985. .parent = &iva1_ifck,
  986. .flags = CLOCK_IN_OMAP242X,
  987. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  988. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  989. .fixed_div = 2,
  990. .recalc = &omap2_fixed_divisor_recalc,
  991. };
  992. /*
  993. * L3 clock domain
  994. * L3 clocks are used for both interface and functional clocks to
  995. * multiple entities. Some of these clocks are completely managed
  996. * by hardware, and some others allow software control. Hardware
  997. * managed ones general are based on directly CLK_REQ signals and
  998. * various auto idle settings. The functional spec sets many of these
  999. * as 'tie-high' for their enables.
  1000. *
  1001. * I-CLOCKS:
  1002. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1003. * CAM, HS-USB.
  1004. * F-CLOCK
  1005. * SSI.
  1006. *
  1007. * GPMC memories and SDRC have timing and clock sensitive registers which
  1008. * may very well need notification when the clock changes. Currently for low
  1009. * operating points, these are taken care of in sleep.S.
  1010. */
  1011. static const struct clksel_rate core_l3_core_rates[] = {
  1012. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1013. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1014. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1015. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1016. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1017. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1018. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1019. { .div = 0 }
  1020. };
  1021. static const struct clksel core_l3_clksel[] = {
  1022. { .parent = &core_ck, .rates = core_l3_core_rates },
  1023. { .parent = NULL }
  1024. };
  1025. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1026. .name = "core_l3_ck",
  1027. .parent = &core_ck,
  1028. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1029. ALWAYS_ENABLED | DELAYED_APP |
  1030. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  1031. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1032. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1033. .clksel = core_l3_clksel,
  1034. .recalc = &omap2_clksel_recalc,
  1035. .round_rate = &omap2_clksel_round_rate,
  1036. .set_rate = &omap2_clksel_set_rate
  1037. };
  1038. /* usb_l4_ick */
  1039. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1040. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1041. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1042. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1043. { .div = 0 }
  1044. };
  1045. static const struct clksel usb_l4_ick_clksel[] = {
  1046. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1047. { .parent = NULL },
  1048. };
  1049. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1050. .name = "usb_l4_ick",
  1051. .parent = &core_l3_ck,
  1052. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1053. DELAYED_APP | CONFIG_PARTICIPANT,
  1054. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1055. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1056. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1057. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1058. .clksel = usb_l4_ick_clksel,
  1059. .recalc = &omap2_clksel_recalc,
  1060. .round_rate = &omap2_clksel_round_rate,
  1061. .set_rate = &omap2_clksel_set_rate
  1062. };
  1063. /*
  1064. * SSI is in L3 management domain, its direct parent is core not l3,
  1065. * many core power domain entities are grouped into the L3 clock
  1066. * domain.
  1067. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_CLIK
  1068. *
  1069. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1070. */
  1071. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1072. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1073. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1074. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1075. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1076. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1077. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1078. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1079. { .div = 0 }
  1080. };
  1081. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1082. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1083. { .parent = NULL }
  1084. };
  1085. static struct clk ssi_ssr_sst_fck = {
  1086. .name = "ssi_fck",
  1087. .parent = &core_ck,
  1088. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1089. DELAYED_APP,
  1090. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1091. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1092. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1093. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1094. .clksel = ssi_ssr_sst_fck_clksel,
  1095. .recalc = &omap2_clksel_recalc,
  1096. .round_rate = &omap2_clksel_round_rate,
  1097. .set_rate = &omap2_clksel_set_rate
  1098. };
  1099. /*
  1100. * GFX clock domain
  1101. * Clocks:
  1102. * GFX_FCLK, GFX_ICLK
  1103. * GFX_CG1(2d), GFX_CG2(3d)
  1104. *
  1105. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1106. * The 2d and 3d clocks run at a hardware determined
  1107. * divided value of fclk.
  1108. *
  1109. */
  1110. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1111. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1112. static const struct clksel gfx_fck_clksel[] = {
  1113. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1114. { .parent = NULL },
  1115. };
  1116. static struct clk gfx_3d_fck = {
  1117. .name = "gfx_3d_fck",
  1118. .parent = &core_l3_ck,
  1119. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1120. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1121. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1122. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1123. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1124. .clksel = gfx_fck_clksel,
  1125. .recalc = &omap2_clksel_recalc,
  1126. .round_rate = &omap2_clksel_round_rate,
  1127. .set_rate = &omap2_clksel_set_rate
  1128. };
  1129. static struct clk gfx_2d_fck = {
  1130. .name = "gfx_2d_fck",
  1131. .parent = &core_l3_ck,
  1132. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1133. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1134. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1135. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1136. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1137. .clksel = gfx_fck_clksel,
  1138. .recalc = &omap2_clksel_recalc,
  1139. .round_rate = &omap2_clksel_round_rate,
  1140. .set_rate = &omap2_clksel_set_rate
  1141. };
  1142. static struct clk gfx_ick = {
  1143. .name = "gfx_ick", /* From l3 */
  1144. .parent = &core_l3_ck,
  1145. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1146. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1147. .enable_bit = OMAP_EN_GFX_SHIFT,
  1148. .recalc = &followparent_recalc,
  1149. };
  1150. /*
  1151. * Modem clock domain (2430)
  1152. * CLOCKS:
  1153. * MDM_OSC_CLK
  1154. * MDM_ICLK
  1155. * These clocks are usable in chassis mode only.
  1156. */
  1157. static const struct clksel_rate mdm_ick_core_rates[] = {
  1158. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1159. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1160. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1161. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1162. { .div = 0 }
  1163. };
  1164. static const struct clksel mdm_ick_clksel[] = {
  1165. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1166. { .parent = NULL }
  1167. };
  1168. static struct clk mdm_ick = { /* used both as a ick and fck */
  1169. .name = "mdm_ick",
  1170. .parent = &core_ck,
  1171. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  1172. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1173. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1174. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1175. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1176. .clksel = mdm_ick_clksel,
  1177. .recalc = &omap2_clksel_recalc,
  1178. .round_rate = &omap2_clksel_round_rate,
  1179. .set_rate = &omap2_clksel_set_rate
  1180. };
  1181. static struct clk mdm_osc_ck = {
  1182. .name = "mdm_osc_ck",
  1183. .parent = &osc_ck,
  1184. .flags = CLOCK_IN_OMAP243X,
  1185. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1186. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. /*
  1190. * L4 clock management domain
  1191. *
  1192. * This domain contains lots of interface clocks from the L4 interface, some
  1193. * functional clocks. Fixed APLL functional source clocks are managed in
  1194. * this domain.
  1195. */
  1196. static const struct clksel_rate l4_core_l3_rates[] = {
  1197. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1198. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1199. { .div = 0 }
  1200. };
  1201. static const struct clksel l4_clksel[] = {
  1202. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1203. { .parent = NULL }
  1204. };
  1205. static struct clk l4_ck = { /* used both as an ick and fck */
  1206. .name = "l4_ck",
  1207. .parent = &core_l3_ck,
  1208. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1209. ALWAYS_ENABLED | DELAYED_APP | RATE_PROPAGATES,
  1210. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1211. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1212. .clksel = l4_clksel,
  1213. .recalc = &omap2_clksel_recalc,
  1214. .round_rate = &omap2_clksel_round_rate,
  1215. .set_rate = &omap2_clksel_set_rate
  1216. };
  1217. static struct clk ssi_l4_ick = {
  1218. .name = "ssi_l4_ick",
  1219. .parent = &l4_ck,
  1220. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1221. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1222. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. /*
  1226. * DSS clock domain
  1227. * CLOCKs:
  1228. * DSS_L4_ICLK, DSS_L3_ICLK,
  1229. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1230. *
  1231. * DSS is both initiator and target.
  1232. */
  1233. /* XXX Add RATE_NOT_VALIDATED */
  1234. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1235. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1236. { .div = 0 }
  1237. };
  1238. static const struct clksel_rate dss1_fck_core_rates[] = {
  1239. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1240. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1241. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1242. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1243. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1244. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1245. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1246. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1247. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1248. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1249. { .div = 0 }
  1250. };
  1251. static const struct clksel dss1_fck_clksel[] = {
  1252. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1253. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1254. { .parent = NULL },
  1255. };
  1256. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1257. .name = "dss_ick",
  1258. .parent = &l4_ck, /* really both l3 and l4 */
  1259. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1261. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1262. .recalc = &followparent_recalc,
  1263. };
  1264. static struct clk dss1_fck = {
  1265. .name = "dss1_fck",
  1266. .parent = &core_ck, /* Core or sys */
  1267. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1268. DELAYED_APP,
  1269. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1270. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1271. .init = &omap2_init_clksel_parent,
  1272. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1273. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1274. .clksel = dss1_fck_clksel,
  1275. .recalc = &omap2_clksel_recalc,
  1276. .round_rate = &omap2_clksel_round_rate,
  1277. .set_rate = &omap2_clksel_set_rate
  1278. };
  1279. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1280. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1281. { .div = 0 }
  1282. };
  1283. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1284. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1285. { .div = 0 }
  1286. };
  1287. static const struct clksel dss2_fck_clksel[] = {
  1288. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1289. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1290. { .parent = NULL }
  1291. };
  1292. static struct clk dss2_fck = { /* Alt clk used in power management */
  1293. .name = "dss2_fck",
  1294. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1295. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1296. DELAYED_APP,
  1297. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1298. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1299. .init = &omap2_init_clksel_parent,
  1300. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1301. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1302. .clksel = dss2_fck_clksel,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1306. .name = "dss_54m_fck", /* 54m tv clk */
  1307. .parent = &func_54m_ck,
  1308. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1310. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. /*
  1314. * CORE power domain ICLK & FCLK defines.
  1315. * Many of the these can have more than one possible parent. Entries
  1316. * here will likely have an L4 interface parent, and may have multiple
  1317. * functional clock parents.
  1318. */
  1319. static const struct clksel_rate gpt_alt_rates[] = {
  1320. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1321. { .div = 0 }
  1322. };
  1323. static const struct clksel omap24xx_gpt_clksel[] = {
  1324. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1325. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1326. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1327. { .parent = NULL },
  1328. };
  1329. static struct clk gpt1_ick = {
  1330. .name = "gpt1_ick",
  1331. .parent = &l4_ck,
  1332. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1333. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1334. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1335. .recalc = &followparent_recalc,
  1336. };
  1337. static struct clk gpt1_fck = {
  1338. .name = "gpt1_fck",
  1339. .parent = &func_32k_ck,
  1340. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1341. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1342. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1343. .init = &omap2_init_clksel_parent,
  1344. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1345. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1346. .clksel = omap24xx_gpt_clksel,
  1347. .recalc = &omap2_clksel_recalc,
  1348. .round_rate = &omap2_clksel_round_rate,
  1349. .set_rate = &omap2_clksel_set_rate
  1350. };
  1351. static struct clk gpt2_ick = {
  1352. .name = "gpt2_ick",
  1353. .parent = &l4_ck,
  1354. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1355. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1356. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1357. .recalc = &followparent_recalc,
  1358. };
  1359. static struct clk gpt2_fck = {
  1360. .name = "gpt2_fck",
  1361. .parent = &func_32k_ck,
  1362. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1363. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1364. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1365. .init = &omap2_init_clksel_parent,
  1366. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1367. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1368. .clksel = omap24xx_gpt_clksel,
  1369. .recalc = &omap2_clksel_recalc,
  1370. };
  1371. static struct clk gpt3_ick = {
  1372. .name = "gpt3_ick",
  1373. .parent = &l4_ck,
  1374. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1375. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1376. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1377. .recalc = &followparent_recalc,
  1378. };
  1379. static struct clk gpt3_fck = {
  1380. .name = "gpt3_fck",
  1381. .parent = &func_32k_ck,
  1382. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1383. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1384. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1385. .init = &omap2_init_clksel_parent,
  1386. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1387. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1388. .clksel = omap24xx_gpt_clksel,
  1389. .recalc = &omap2_clksel_recalc,
  1390. };
  1391. static struct clk gpt4_ick = {
  1392. .name = "gpt4_ick",
  1393. .parent = &l4_ck,
  1394. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1396. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk gpt4_fck = {
  1400. .name = "gpt4_fck",
  1401. .parent = &func_32k_ck,
  1402. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1405. .init = &omap2_init_clksel_parent,
  1406. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1407. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1408. .clksel = omap24xx_gpt_clksel,
  1409. .recalc = &omap2_clksel_recalc,
  1410. };
  1411. static struct clk gpt5_ick = {
  1412. .name = "gpt5_ick",
  1413. .parent = &l4_ck,
  1414. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1415. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1416. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1417. .recalc = &followparent_recalc,
  1418. };
  1419. static struct clk gpt5_fck = {
  1420. .name = "gpt5_fck",
  1421. .parent = &func_32k_ck,
  1422. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1423. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1424. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1425. .init = &omap2_init_clksel_parent,
  1426. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1427. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1428. .clksel = omap24xx_gpt_clksel,
  1429. .recalc = &omap2_clksel_recalc,
  1430. };
  1431. static struct clk gpt6_ick = {
  1432. .name = "gpt6_ick",
  1433. .parent = &l4_ck,
  1434. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1435. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1436. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1437. .recalc = &followparent_recalc,
  1438. };
  1439. static struct clk gpt6_fck = {
  1440. .name = "gpt6_fck",
  1441. .parent = &func_32k_ck,
  1442. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1443. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1444. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1445. .init = &omap2_init_clksel_parent,
  1446. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1447. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1448. .clksel = omap24xx_gpt_clksel,
  1449. .recalc = &omap2_clksel_recalc,
  1450. };
  1451. static struct clk gpt7_ick = {
  1452. .name = "gpt7_ick",
  1453. .parent = &l4_ck,
  1454. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1455. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1456. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1457. .recalc = &followparent_recalc,
  1458. };
  1459. static struct clk gpt7_fck = {
  1460. .name = "gpt7_fck",
  1461. .parent = &func_32k_ck,
  1462. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1463. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1464. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1465. .init = &omap2_init_clksel_parent,
  1466. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1467. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1468. .clksel = omap24xx_gpt_clksel,
  1469. .recalc = &omap2_clksel_recalc,
  1470. };
  1471. static struct clk gpt8_ick = {
  1472. .name = "gpt8_ick",
  1473. .parent = &l4_ck,
  1474. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1475. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1476. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1477. .recalc = &followparent_recalc,
  1478. };
  1479. static struct clk gpt8_fck = {
  1480. .name = "gpt8_fck",
  1481. .parent = &func_32k_ck,
  1482. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1483. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1484. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1485. .init = &omap2_init_clksel_parent,
  1486. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1487. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1488. .clksel = omap24xx_gpt_clksel,
  1489. .recalc = &omap2_clksel_recalc,
  1490. };
  1491. static struct clk gpt9_ick = {
  1492. .name = "gpt9_ick",
  1493. .parent = &l4_ck,
  1494. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1495. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1496. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1497. .recalc = &followparent_recalc,
  1498. };
  1499. static struct clk gpt9_fck = {
  1500. .name = "gpt9_fck",
  1501. .parent = &func_32k_ck,
  1502. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1503. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1504. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1505. .init = &omap2_init_clksel_parent,
  1506. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1507. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1508. .clksel = omap24xx_gpt_clksel,
  1509. .recalc = &omap2_clksel_recalc,
  1510. };
  1511. static struct clk gpt10_ick = {
  1512. .name = "gpt10_ick",
  1513. .parent = &l4_ck,
  1514. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1516. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. static struct clk gpt10_fck = {
  1520. .name = "gpt10_fck",
  1521. .parent = &func_32k_ck,
  1522. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1523. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1524. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1525. .init = &omap2_init_clksel_parent,
  1526. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1527. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1528. .clksel = omap24xx_gpt_clksel,
  1529. .recalc = &omap2_clksel_recalc,
  1530. };
  1531. static struct clk gpt11_ick = {
  1532. .name = "gpt11_ick",
  1533. .parent = &l4_ck,
  1534. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1535. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1536. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1537. .recalc = &followparent_recalc,
  1538. };
  1539. static struct clk gpt11_fck = {
  1540. .name = "gpt11_fck",
  1541. .parent = &func_32k_ck,
  1542. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1543. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1544. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1545. .init = &omap2_init_clksel_parent,
  1546. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1547. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1548. .clksel = omap24xx_gpt_clksel,
  1549. .recalc = &omap2_clksel_recalc,
  1550. };
  1551. static struct clk gpt12_ick = {
  1552. .name = "gpt12_ick",
  1553. .parent = &l4_ck,
  1554. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1556. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk gpt12_fck = {
  1560. .name = "gpt12_fck",
  1561. .parent = &func_32k_ck,
  1562. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1563. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1564. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1565. .init = &omap2_init_clksel_parent,
  1566. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1567. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1568. .clksel = omap24xx_gpt_clksel,
  1569. .recalc = &omap2_clksel_recalc,
  1570. };
  1571. static struct clk mcbsp1_ick = {
  1572. .name = "mcbsp_ick",
  1573. .id = 1,
  1574. .parent = &l4_ck,
  1575. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1576. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1577. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1578. .recalc = &followparent_recalc,
  1579. };
  1580. static struct clk mcbsp1_fck = {
  1581. .name = "mcbsp_fck",
  1582. .id = 1,
  1583. .parent = &func_96m_ck,
  1584. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1585. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1586. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1587. .recalc = &followparent_recalc,
  1588. };
  1589. static struct clk mcbsp2_ick = {
  1590. .name = "mcbsp_ick",
  1591. .id = 2,
  1592. .parent = &l4_ck,
  1593. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1594. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1595. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. static struct clk mcbsp2_fck = {
  1599. .name = "mcbsp_fck",
  1600. .id = 2,
  1601. .parent = &func_96m_ck,
  1602. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1603. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1604. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk mcbsp3_ick = {
  1608. .name = "mcbsp_ick",
  1609. .id = 3,
  1610. .parent = &l4_ck,
  1611. .flags = CLOCK_IN_OMAP243X,
  1612. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1613. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1614. .recalc = &followparent_recalc,
  1615. };
  1616. static struct clk mcbsp3_fck = {
  1617. .name = "mcbsp_fck",
  1618. .id = 3,
  1619. .parent = &func_96m_ck,
  1620. .flags = CLOCK_IN_OMAP243X,
  1621. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1622. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1623. .recalc = &followparent_recalc,
  1624. };
  1625. static struct clk mcbsp4_ick = {
  1626. .name = "mcbsp_ick",
  1627. .id = 4,
  1628. .parent = &l4_ck,
  1629. .flags = CLOCK_IN_OMAP243X,
  1630. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1631. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1632. .recalc = &followparent_recalc,
  1633. };
  1634. static struct clk mcbsp4_fck = {
  1635. .name = "mcbsp_fck",
  1636. .id = 4,
  1637. .parent = &func_96m_ck,
  1638. .flags = CLOCK_IN_OMAP243X,
  1639. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1640. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1641. .recalc = &followparent_recalc,
  1642. };
  1643. static struct clk mcbsp5_ick = {
  1644. .name = "mcbsp_ick",
  1645. .id = 5,
  1646. .parent = &l4_ck,
  1647. .flags = CLOCK_IN_OMAP243X,
  1648. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1649. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1650. .recalc = &followparent_recalc,
  1651. };
  1652. static struct clk mcbsp5_fck = {
  1653. .name = "mcbsp_fck",
  1654. .id = 5,
  1655. .parent = &func_96m_ck,
  1656. .flags = CLOCK_IN_OMAP243X,
  1657. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1658. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1659. .recalc = &followparent_recalc,
  1660. };
  1661. static struct clk mcspi1_ick = {
  1662. .name = "mcspi_ick",
  1663. .id = 1,
  1664. .parent = &l4_ck,
  1665. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1666. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1667. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1668. .recalc = &followparent_recalc,
  1669. };
  1670. static struct clk mcspi1_fck = {
  1671. .name = "mcspi_fck",
  1672. .id = 1,
  1673. .parent = &func_48m_ck,
  1674. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1675. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1676. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1677. .recalc = &followparent_recalc,
  1678. };
  1679. static struct clk mcspi2_ick = {
  1680. .name = "mcspi_ick",
  1681. .id = 2,
  1682. .parent = &l4_ck,
  1683. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1685. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1686. .recalc = &followparent_recalc,
  1687. };
  1688. static struct clk mcspi2_fck = {
  1689. .name = "mcspi_fck",
  1690. .id = 2,
  1691. .parent = &func_48m_ck,
  1692. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1693. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1694. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1695. .recalc = &followparent_recalc,
  1696. };
  1697. static struct clk mcspi3_ick = {
  1698. .name = "mcspi_ick",
  1699. .id = 3,
  1700. .parent = &l4_ck,
  1701. .flags = CLOCK_IN_OMAP243X,
  1702. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1703. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1704. .recalc = &followparent_recalc,
  1705. };
  1706. static struct clk mcspi3_fck = {
  1707. .name = "mcspi_fck",
  1708. .id = 3,
  1709. .parent = &func_48m_ck,
  1710. .flags = CLOCK_IN_OMAP243X,
  1711. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1712. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1713. .recalc = &followparent_recalc,
  1714. };
  1715. static struct clk uart1_ick = {
  1716. .name = "uart1_ick",
  1717. .parent = &l4_ck,
  1718. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1719. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1720. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1721. .recalc = &followparent_recalc,
  1722. };
  1723. static struct clk uart1_fck = {
  1724. .name = "uart1_fck",
  1725. .parent = &func_48m_ck,
  1726. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1727. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1728. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1729. .recalc = &followparent_recalc,
  1730. };
  1731. static struct clk uart2_ick = {
  1732. .name = "uart2_ick",
  1733. .parent = &l4_ck,
  1734. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1736. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1737. .recalc = &followparent_recalc,
  1738. };
  1739. static struct clk uart2_fck = {
  1740. .name = "uart2_fck",
  1741. .parent = &func_48m_ck,
  1742. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1743. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1744. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1745. .recalc = &followparent_recalc,
  1746. };
  1747. static struct clk uart3_ick = {
  1748. .name = "uart3_ick",
  1749. .parent = &l4_ck,
  1750. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1751. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1752. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1753. .recalc = &followparent_recalc,
  1754. };
  1755. static struct clk uart3_fck = {
  1756. .name = "uart3_fck",
  1757. .parent = &func_48m_ck,
  1758. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1759. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1760. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1761. .recalc = &followparent_recalc,
  1762. };
  1763. static struct clk gpios_ick = {
  1764. .name = "gpios_ick",
  1765. .parent = &l4_ck,
  1766. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1767. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1768. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1769. .recalc = &followparent_recalc,
  1770. };
  1771. static struct clk gpios_fck = {
  1772. .name = "gpios_fck",
  1773. .parent = &func_32k_ck,
  1774. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1775. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1776. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1777. .recalc = &followparent_recalc,
  1778. };
  1779. static struct clk mpu_wdt_ick = {
  1780. .name = "mpu_wdt_ick",
  1781. .parent = &l4_ck,
  1782. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1783. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1784. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1785. .recalc = &followparent_recalc,
  1786. };
  1787. static struct clk mpu_wdt_fck = {
  1788. .name = "mpu_wdt_fck",
  1789. .parent = &func_32k_ck,
  1790. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1791. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1792. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1793. .recalc = &followparent_recalc,
  1794. };
  1795. static struct clk sync_32k_ick = {
  1796. .name = "sync_32k_ick",
  1797. .parent = &l4_ck,
  1798. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  1799. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1800. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk wdt1_ick = {
  1804. .name = "wdt1_ick",
  1805. .parent = &l4_ck,
  1806. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1807. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1808. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk omapctrl_ick = {
  1812. .name = "omapctrl_ick",
  1813. .parent = &l4_ck,
  1814. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  1815. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1816. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1817. .recalc = &followparent_recalc,
  1818. };
  1819. static struct clk icr_ick = {
  1820. .name = "icr_ick",
  1821. .parent = &l4_ck,
  1822. .flags = CLOCK_IN_OMAP243X,
  1823. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1824. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1825. .recalc = &followparent_recalc,
  1826. };
  1827. static struct clk cam_ick = {
  1828. .name = "cam_ick",
  1829. .parent = &l4_ck,
  1830. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1831. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1832. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1833. .recalc = &followparent_recalc,
  1834. };
  1835. static struct clk cam_fck = {
  1836. .name = "cam_fck",
  1837. .parent = &func_96m_ck,
  1838. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1839. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1840. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1841. .recalc = &followparent_recalc,
  1842. };
  1843. static struct clk mailboxes_ick = {
  1844. .name = "mailboxes_ick",
  1845. .parent = &l4_ck,
  1846. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1847. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1848. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1849. .recalc = &followparent_recalc,
  1850. };
  1851. static struct clk wdt4_ick = {
  1852. .name = "wdt4_ick",
  1853. .parent = &l4_ck,
  1854. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1855. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1856. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1857. .recalc = &followparent_recalc,
  1858. };
  1859. static struct clk wdt4_fck = {
  1860. .name = "wdt4_fck",
  1861. .parent = &func_32k_ck,
  1862. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1863. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1864. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1865. .recalc = &followparent_recalc,
  1866. };
  1867. static struct clk wdt3_ick = {
  1868. .name = "wdt3_ick",
  1869. .parent = &l4_ck,
  1870. .flags = CLOCK_IN_OMAP242X,
  1871. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1872. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk wdt3_fck = {
  1876. .name = "wdt3_fck",
  1877. .parent = &func_32k_ck,
  1878. .flags = CLOCK_IN_OMAP242X,
  1879. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1880. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1881. .recalc = &followparent_recalc,
  1882. };
  1883. static struct clk mspro_ick = {
  1884. .name = "mspro_ick",
  1885. .parent = &l4_ck,
  1886. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1887. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1888. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1889. .recalc = &followparent_recalc,
  1890. };
  1891. static struct clk mspro_fck = {
  1892. .name = "mspro_fck",
  1893. .parent = &func_96m_ck,
  1894. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1896. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1897. .recalc = &followparent_recalc,
  1898. };
  1899. static struct clk mmc_ick = {
  1900. .name = "mmc_ick",
  1901. .parent = &l4_ck,
  1902. .flags = CLOCK_IN_OMAP242X,
  1903. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1904. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1905. .recalc = &followparent_recalc,
  1906. };
  1907. static struct clk mmc_fck = {
  1908. .name = "mmc_fck",
  1909. .parent = &func_96m_ck,
  1910. .flags = CLOCK_IN_OMAP242X,
  1911. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1912. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1913. .recalc = &followparent_recalc,
  1914. };
  1915. static struct clk fac_ick = {
  1916. .name = "fac_ick",
  1917. .parent = &l4_ck,
  1918. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1919. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1920. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1921. .recalc = &followparent_recalc,
  1922. };
  1923. static struct clk fac_fck = {
  1924. .name = "fac_fck",
  1925. .parent = &func_12m_ck,
  1926. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1927. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1928. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1929. .recalc = &followparent_recalc,
  1930. };
  1931. static struct clk eac_ick = {
  1932. .name = "eac_ick",
  1933. .parent = &l4_ck,
  1934. .flags = CLOCK_IN_OMAP242X,
  1935. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1936. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1937. .recalc = &followparent_recalc,
  1938. };
  1939. static struct clk eac_fck = {
  1940. .name = "eac_fck",
  1941. .parent = &func_96m_ck,
  1942. .flags = CLOCK_IN_OMAP242X,
  1943. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1944. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk hdq_ick = {
  1948. .name = "hdq_ick",
  1949. .parent = &l4_ck,
  1950. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1951. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1952. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1953. .recalc = &followparent_recalc,
  1954. };
  1955. static struct clk hdq_fck = {
  1956. .name = "hdq_fck",
  1957. .parent = &func_12m_ck,
  1958. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1959. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1960. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1961. .recalc = &followparent_recalc,
  1962. };
  1963. static struct clk i2c2_ick = {
  1964. .name = "i2c_ick",
  1965. .id = 2,
  1966. .parent = &l4_ck,
  1967. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1969. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. static struct clk i2c2_fck = {
  1973. .name = "i2c_fck",
  1974. .id = 2,
  1975. .parent = &func_12m_ck,
  1976. .flags = CLOCK_IN_OMAP242X,
  1977. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1978. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1979. .recalc = &followparent_recalc,
  1980. };
  1981. static struct clk i2chs2_fck = {
  1982. .name = "i2chs_fck",
  1983. .id = 2,
  1984. .parent = &func_96m_ck,
  1985. .flags = CLOCK_IN_OMAP243X,
  1986. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1987. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1988. .recalc = &followparent_recalc,
  1989. };
  1990. static struct clk i2c1_ick = {
  1991. .name = "i2c_ick",
  1992. .id = 1,
  1993. .parent = &l4_ck,
  1994. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1995. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1996. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1997. .recalc = &followparent_recalc,
  1998. };
  1999. static struct clk i2c1_fck = {
  2000. .name = "i2c_fck",
  2001. .id = 1,
  2002. .parent = &func_12m_ck,
  2003. .flags = CLOCK_IN_OMAP242X,
  2004. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2005. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2006. .recalc = &followparent_recalc,
  2007. };
  2008. static struct clk i2chs1_fck = {
  2009. .name = "i2chs_fck",
  2010. .id = 1,
  2011. .parent = &func_96m_ck,
  2012. .flags = CLOCK_IN_OMAP243X,
  2013. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2014. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2015. .recalc = &followparent_recalc,
  2016. };
  2017. static struct clk gpmc_fck = {
  2018. .name = "gpmc_fck",
  2019. .parent = &core_l3_ck,
  2020. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2021. .recalc = &followparent_recalc,
  2022. };
  2023. static struct clk sdma_fck = {
  2024. .name = "sdma_fck",
  2025. .parent = &core_l3_ck,
  2026. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2027. .recalc = &followparent_recalc,
  2028. };
  2029. static struct clk sdma_ick = {
  2030. .name = "sdma_ick",
  2031. .parent = &l4_ck,
  2032. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2033. .recalc = &followparent_recalc,
  2034. };
  2035. static struct clk vlynq_ick = {
  2036. .name = "vlynq_ick",
  2037. .parent = &core_l3_ck,
  2038. .flags = CLOCK_IN_OMAP242X,
  2039. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2040. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2041. .recalc = &followparent_recalc,
  2042. };
  2043. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2044. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2045. { .div = 0 }
  2046. };
  2047. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2048. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2049. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2050. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2051. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2052. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2053. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2054. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2055. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2056. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2057. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2058. { .div = 0 }
  2059. };
  2060. static const struct clksel vlynq_fck_clksel[] = {
  2061. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2062. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2063. { .parent = NULL }
  2064. };
  2065. static struct clk vlynq_fck = {
  2066. .name = "vlynq_fck",
  2067. .parent = &func_96m_ck,
  2068. .flags = CLOCK_IN_OMAP242X | DELAYED_APP,
  2069. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2070. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2071. .init = &omap2_init_clksel_parent,
  2072. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2073. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2074. .clksel = vlynq_fck_clksel,
  2075. .recalc = &omap2_clksel_recalc,
  2076. .round_rate = &omap2_clksel_round_rate,
  2077. .set_rate = &omap2_clksel_set_rate
  2078. };
  2079. static struct clk sdrc_ick = {
  2080. .name = "sdrc_ick",
  2081. .parent = &l4_ck,
  2082. .flags = CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2083. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2084. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2085. .recalc = &followparent_recalc,
  2086. };
  2087. static struct clk des_ick = {
  2088. .name = "des_ick",
  2089. .parent = &l4_ck,
  2090. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2091. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2092. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2093. .recalc = &followparent_recalc,
  2094. };
  2095. static struct clk sha_ick = {
  2096. .name = "sha_ick",
  2097. .parent = &l4_ck,
  2098. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2099. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2100. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2101. .recalc = &followparent_recalc,
  2102. };
  2103. static struct clk rng_ick = {
  2104. .name = "rng_ick",
  2105. .parent = &l4_ck,
  2106. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2107. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2108. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2109. .recalc = &followparent_recalc,
  2110. };
  2111. static struct clk aes_ick = {
  2112. .name = "aes_ick",
  2113. .parent = &l4_ck,
  2114. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2115. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2116. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2117. .recalc = &followparent_recalc,
  2118. };
  2119. static struct clk pka_ick = {
  2120. .name = "pka_ick",
  2121. .parent = &l4_ck,
  2122. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2123. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2124. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2125. .recalc = &followparent_recalc,
  2126. };
  2127. static struct clk usb_fck = {
  2128. .name = "usb_fck",
  2129. .parent = &func_48m_ck,
  2130. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2131. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2132. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2133. .recalc = &followparent_recalc,
  2134. };
  2135. static struct clk usbhs_ick = {
  2136. .name = "usbhs_ick",
  2137. .parent = &core_l3_ck,
  2138. .flags = CLOCK_IN_OMAP243X,
  2139. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2140. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2141. .recalc = &followparent_recalc,
  2142. };
  2143. static struct clk mmchs1_ick = {
  2144. .name = "mmchs_ick",
  2145. .id = 1,
  2146. .parent = &l4_ck,
  2147. .flags = CLOCK_IN_OMAP243X,
  2148. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2149. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2150. .recalc = &followparent_recalc,
  2151. };
  2152. static struct clk mmchs1_fck = {
  2153. .name = "mmchs_fck",
  2154. .id = 1,
  2155. .parent = &func_96m_ck,
  2156. .flags = CLOCK_IN_OMAP243X,
  2157. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2158. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2159. .recalc = &followparent_recalc,
  2160. };
  2161. static struct clk mmchs2_ick = {
  2162. .name = "mmchs_ick",
  2163. .id = 2,
  2164. .parent = &l4_ck,
  2165. .flags = CLOCK_IN_OMAP243X,
  2166. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2167. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2168. .recalc = &followparent_recalc,
  2169. };
  2170. static struct clk mmchs2_fck = {
  2171. .name = "mmchs_fck",
  2172. .id = 2,
  2173. .parent = &func_96m_ck,
  2174. .flags = CLOCK_IN_OMAP243X,
  2175. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2176. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. static struct clk gpio5_ick = {
  2180. .name = "gpio5_ick",
  2181. .parent = &l4_ck,
  2182. .flags = CLOCK_IN_OMAP243X,
  2183. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2184. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2185. .recalc = &followparent_recalc,
  2186. };
  2187. static struct clk gpio5_fck = {
  2188. .name = "gpio5_fck",
  2189. .parent = &func_32k_ck,
  2190. .flags = CLOCK_IN_OMAP243X,
  2191. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2192. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2193. .recalc = &followparent_recalc,
  2194. };
  2195. static struct clk mdm_intc_ick = {
  2196. .name = "mdm_intc_ick",
  2197. .parent = &l4_ck,
  2198. .flags = CLOCK_IN_OMAP243X,
  2199. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2200. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2201. .recalc = &followparent_recalc,
  2202. };
  2203. static struct clk mmchsdb1_fck = {
  2204. .name = "mmchsdb_fck",
  2205. .id = 1,
  2206. .parent = &func_32k_ck,
  2207. .flags = CLOCK_IN_OMAP243X,
  2208. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2209. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2210. .recalc = &followparent_recalc,
  2211. };
  2212. static struct clk mmchsdb2_fck = {
  2213. .name = "mmchsdb_fck",
  2214. .id = 2,
  2215. .parent = &func_32k_ck,
  2216. .flags = CLOCK_IN_OMAP243X,
  2217. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2218. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2219. .recalc = &followparent_recalc,
  2220. };
  2221. /*
  2222. * This clock is a composite clock which does entire set changes then
  2223. * forces a rebalance. It keys on the MPU speed, but it really could
  2224. * be any key speed part of a set in the rate table.
  2225. *
  2226. * to really change a set, you need memory table sets which get changed
  2227. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2228. * having low level display recalc's won't work... this is why dpm notifiers
  2229. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2230. * the bus.
  2231. *
  2232. * This clock should have no parent. It embodies the entire upper level
  2233. * active set. A parent will mess up some of the init also.
  2234. */
  2235. static struct clk virt_prcm_set = {
  2236. .name = "virt_prcm_set",
  2237. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2238. VIRTUAL_CLOCK | ALWAYS_ENABLED | DELAYED_APP,
  2239. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2240. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2241. .set_rate = &omap2_select_table_rate,
  2242. .round_rate = &omap2_round_to_table_rate,
  2243. };
  2244. static struct clk *onchip_24xx_clks[] __initdata = {
  2245. /* external root sources */
  2246. &func_32k_ck,
  2247. &osc_ck,
  2248. &sys_ck,
  2249. &alt_ck,
  2250. /* internal analog sources */
  2251. &dpll_ck,
  2252. &apll96_ck,
  2253. &apll54_ck,
  2254. /* internal prcm root sources */
  2255. &func_54m_ck,
  2256. &core_ck,
  2257. &func_96m_ck,
  2258. &func_48m_ck,
  2259. &func_12m_ck,
  2260. &wdt1_osc_ck,
  2261. &sys_clkout_src,
  2262. &sys_clkout,
  2263. &sys_clkout2_src,
  2264. &sys_clkout2,
  2265. &emul_ck,
  2266. /* mpu domain clocks */
  2267. &mpu_ck,
  2268. /* dsp domain clocks */
  2269. &dsp_fck,
  2270. &dsp_irate_ick,
  2271. &dsp_ick, /* 242x */
  2272. &iva2_1_ick, /* 243x */
  2273. &iva1_ifck, /* 242x */
  2274. &iva1_mpu_int_ifck, /* 242x */
  2275. /* GFX domain clocks */
  2276. &gfx_3d_fck,
  2277. &gfx_2d_fck,
  2278. &gfx_ick,
  2279. /* Modem domain clocks */
  2280. &mdm_ick,
  2281. &mdm_osc_ck,
  2282. /* DSS domain clocks */
  2283. &dss_ick,
  2284. &dss1_fck,
  2285. &dss2_fck,
  2286. &dss_54m_fck,
  2287. /* L3 domain clocks */
  2288. &core_l3_ck,
  2289. &ssi_ssr_sst_fck,
  2290. &usb_l4_ick,
  2291. /* L4 domain clocks */
  2292. &l4_ck, /* used as both core_l4 and wu_l4 */
  2293. &ssi_l4_ick,
  2294. /* virtual meta-group clock */
  2295. &virt_prcm_set,
  2296. /* general l4 interface ck, multi-parent functional clk */
  2297. &gpt1_ick,
  2298. &gpt1_fck,
  2299. &gpt2_ick,
  2300. &gpt2_fck,
  2301. &gpt3_ick,
  2302. &gpt3_fck,
  2303. &gpt4_ick,
  2304. &gpt4_fck,
  2305. &gpt5_ick,
  2306. &gpt5_fck,
  2307. &gpt6_ick,
  2308. &gpt6_fck,
  2309. &gpt7_ick,
  2310. &gpt7_fck,
  2311. &gpt8_ick,
  2312. &gpt8_fck,
  2313. &gpt9_ick,
  2314. &gpt9_fck,
  2315. &gpt10_ick,
  2316. &gpt10_fck,
  2317. &gpt11_ick,
  2318. &gpt11_fck,
  2319. &gpt12_ick,
  2320. &gpt12_fck,
  2321. &mcbsp1_ick,
  2322. &mcbsp1_fck,
  2323. &mcbsp2_ick,
  2324. &mcbsp2_fck,
  2325. &mcbsp3_ick,
  2326. &mcbsp3_fck,
  2327. &mcbsp4_ick,
  2328. &mcbsp4_fck,
  2329. &mcbsp5_ick,
  2330. &mcbsp5_fck,
  2331. &mcspi1_ick,
  2332. &mcspi1_fck,
  2333. &mcspi2_ick,
  2334. &mcspi2_fck,
  2335. &mcspi3_ick,
  2336. &mcspi3_fck,
  2337. &uart1_ick,
  2338. &uart1_fck,
  2339. &uart2_ick,
  2340. &uart2_fck,
  2341. &uart3_ick,
  2342. &uart3_fck,
  2343. &gpios_ick,
  2344. &gpios_fck,
  2345. &mpu_wdt_ick,
  2346. &mpu_wdt_fck,
  2347. &sync_32k_ick,
  2348. &wdt1_ick,
  2349. &omapctrl_ick,
  2350. &icr_ick,
  2351. &cam_fck,
  2352. &cam_ick,
  2353. &mailboxes_ick,
  2354. &wdt4_ick,
  2355. &wdt4_fck,
  2356. &wdt3_ick,
  2357. &wdt3_fck,
  2358. &mspro_ick,
  2359. &mspro_fck,
  2360. &mmc_ick,
  2361. &mmc_fck,
  2362. &fac_ick,
  2363. &fac_fck,
  2364. &eac_ick,
  2365. &eac_fck,
  2366. &hdq_ick,
  2367. &hdq_fck,
  2368. &i2c1_ick,
  2369. &i2c1_fck,
  2370. &i2chs1_fck,
  2371. &i2c2_ick,
  2372. &i2c2_fck,
  2373. &i2chs2_fck,
  2374. &gpmc_fck,
  2375. &sdma_fck,
  2376. &sdma_ick,
  2377. &vlynq_ick,
  2378. &vlynq_fck,
  2379. &sdrc_ick,
  2380. &des_ick,
  2381. &sha_ick,
  2382. &rng_ick,
  2383. &aes_ick,
  2384. &pka_ick,
  2385. &usb_fck,
  2386. &usbhs_ick,
  2387. &mmchs1_ick,
  2388. &mmchs1_fck,
  2389. &mmchs2_ick,
  2390. &mmchs2_fck,
  2391. &gpio5_ick,
  2392. &gpio5_fck,
  2393. &mdm_intc_ick,
  2394. &mmchsdb1_fck,
  2395. &mmchsdb2_fck,
  2396. };
  2397. #endif