mmconfig.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx>
  3. * Copyright (C) 2004 Intel Corp.
  4. *
  5. * This code is released under the GNU General Public License version 2.
  6. */
  7. /*
  8. * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/acpi.h>
  13. #include <asm/e820.h>
  14. #include "pci.h"
  15. /* Assume systems with more busses have correct MCFG */
  16. #define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG))
  17. /* The base address of the last MMCONFIG device accessed */
  18. static u32 mmcfg_last_accessed_device;
  19. static int mmcfg_last_accessed_cpu;
  20. /*
  21. * Functions for accessing PCI configuration space with MMCONFIG accesses
  22. */
  23. static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn)
  24. {
  25. int cfg_num = -1;
  26. struct acpi_mcfg_allocation *cfg;
  27. if (seg == 0 && bus < PCI_MMCFG_MAX_CHECK_BUS &&
  28. test_bit(PCI_SLOT(devfn) + 32*bus, pci_mmcfg_fallback_slots))
  29. return 0;
  30. while (1) {
  31. ++cfg_num;
  32. if (cfg_num >= pci_mmcfg_config_num) {
  33. break;
  34. }
  35. cfg = &pci_mmcfg_config[cfg_num];
  36. if (cfg->pci_segment != seg)
  37. continue;
  38. if ((cfg->start_bus_number <= bus) &&
  39. (cfg->end_bus_number >= bus))
  40. return cfg->address;
  41. }
  42. /* Fall back to type 0 */
  43. return 0;
  44. }
  45. /*
  46. * This is always called under pci_config_lock
  47. */
  48. static void pci_exp_set_dev_base(unsigned int base, int bus, int devfn)
  49. {
  50. u32 dev_base = base | (bus << 20) | (devfn << 12);
  51. int cpu = smp_processor_id();
  52. if (dev_base != mmcfg_last_accessed_device ||
  53. cpu != mmcfg_last_accessed_cpu) {
  54. mmcfg_last_accessed_device = dev_base;
  55. mmcfg_last_accessed_cpu = cpu;
  56. set_fixmap_nocache(FIX_PCIE_MCFG, dev_base);
  57. }
  58. }
  59. static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
  60. unsigned int devfn, int reg, int len, u32 *value)
  61. {
  62. unsigned long flags;
  63. u32 base;
  64. if ((bus > 255) || (devfn > 255) || (reg > 4095)) {
  65. *value = -1;
  66. return -EINVAL;
  67. }
  68. base = get_base_addr(seg, bus, devfn);
  69. if (!base)
  70. return pci_conf1_read(seg,bus,devfn,reg,len,value);
  71. spin_lock_irqsave(&pci_config_lock, flags);
  72. pci_exp_set_dev_base(base, bus, devfn);
  73. switch (len) {
  74. case 1:
  75. *value = readb(mmcfg_virt_addr + reg);
  76. break;
  77. case 2:
  78. *value = readw(mmcfg_virt_addr + reg);
  79. break;
  80. case 4:
  81. *value = readl(mmcfg_virt_addr + reg);
  82. break;
  83. }
  84. spin_unlock_irqrestore(&pci_config_lock, flags);
  85. return 0;
  86. }
  87. static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
  88. unsigned int devfn, int reg, int len, u32 value)
  89. {
  90. unsigned long flags;
  91. u32 base;
  92. if ((bus > 255) || (devfn > 255) || (reg > 4095))
  93. return -EINVAL;
  94. base = get_base_addr(seg, bus, devfn);
  95. if (!base)
  96. return pci_conf1_write(seg,bus,devfn,reg,len,value);
  97. spin_lock_irqsave(&pci_config_lock, flags);
  98. pci_exp_set_dev_base(base, bus, devfn);
  99. switch (len) {
  100. case 1:
  101. writeb(value, mmcfg_virt_addr + reg);
  102. break;
  103. case 2:
  104. writew(value, mmcfg_virt_addr + reg);
  105. break;
  106. case 4:
  107. writel(value, mmcfg_virt_addr + reg);
  108. break;
  109. }
  110. spin_unlock_irqrestore(&pci_config_lock, flags);
  111. return 0;
  112. }
  113. static struct pci_raw_ops pci_mmcfg = {
  114. .read = pci_mmcfg_read,
  115. .write = pci_mmcfg_write,
  116. };
  117. int __init pci_mmcfg_arch_init(void)
  118. {
  119. printk(KERN_INFO "PCI: Using MMCONFIG\n");
  120. raw_pci_ops = &pci_mmcfg;
  121. return 1;
  122. }